amd64_edac: build driver only on AMD hardware
[deliverable/linux.git] / arch / x86 / include / asm / processor.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
c758ecf6 3
053de044
GOC
4#include <asm/processor-flags.h>
5
683e0253
GOC
6/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
2f66dcc9
GOC
10#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
2f66dcc9
GOC
13#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
c72dcf83 17#include <asm/system.h>
2f66dcc9 18#include <asm/page.h>
54321d94 19#include <asm/pgtable_types.h>
5300db88 20#include <asm/percpu.h>
2f66dcc9
GOC
21#include <asm/msr.h>
22#include <asm/desc_defs.h>
bd61643e 23#include <asm/nops.h>
93fa7636 24#include <asm/ds.h>
4d46a89e 25
2f66dcc9 26#include <linux/personality.h>
5300db88
GOC
27#include <linux/cpumask.h>
28#include <linux/cache.h>
2f66dcc9
GOC
29#include <linux/threads.h>
30#include <linux/init.h>
c72dcf83 31
0ccb8acc
GOC
32/*
33 * Default implementation of macro that returns current
34 * instruction pointer ("program counter").
35 */
36static inline void *current_text_addr(void)
37{
38 void *pc;
4d46a89e
IM
39
40 asm volatile("mov $1f, %0; 1:":"=r" (pc));
41
0ccb8acc
GOC
42 return pc;
43}
44
dbcb4660 45#ifdef CONFIG_X86_VSMP
4d46a89e
IM
46# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
47# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 48#else
4d46a89e
IM
49# define ARCH_MIN_TASKALIGN 16
50# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
51#endif
52
5300db88
GOC
53/*
54 * CPU type and hardware bug flags. Kept separately for each CPU.
55 * Members of this structure are referenced in head.S, so think twice
56 * before touching them. [mj]
57 */
58
59struct cpuinfo_x86 {
4d46a89e
IM
60 __u8 x86; /* CPU family */
61 __u8 x86_vendor; /* CPU vendor */
62 __u8 x86_model;
63 __u8 x86_mask;
5300db88 64#ifdef CONFIG_X86_32
4d46a89e
IM
65 char wp_works_ok; /* It doesn't on 386's */
66
67 /* Problems on some 486Dx4's and old 386's: */
68 char hlt_works_ok;
69 char hard_math;
70 char rfu;
71 char fdiv_bug;
72 char f00f_bug;
73 char coma_bug;
74 char pad0;
5300db88 75#else
4d46a89e 76 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
b1882e68 77 int x86_tlbsize;
13c6c532 78#endif
4d46a89e
IM
79 __u8 x86_virt_bits;
80 __u8 x86_phys_bits;
81 /* CPUID returned core id bits: */
82 __u8 x86_coreid_bits;
83 /* Max extended CPUID function supported: */
84 __u32 extended_cpuid_level;
4d46a89e
IM
85 /* Maximum supported CPUID level, -1=no CPUID: */
86 int cpuid_level;
87 __u32 x86_capability[NCAPINTS];
88 char x86_vendor_id[16];
89 char x86_model_id[64];
90 /* in KB - valid for CPUS which support this call: */
91 int x86_cache_size;
92 int x86_cache_alignment; /* In bytes */
93 int x86_power;
94 unsigned long loops_per_jiffy;
5300db88 95#ifdef CONFIG_SMP
4d46a89e 96 /* cpus sharing the last level cache: */
155dd720 97 cpumask_var_t llc_shared_map;
5300db88 98#endif
4d46a89e
IM
99 /* cpuid returned max cores value: */
100 u16 x86_max_cores;
101 u16 apicid;
01aaea1a 102 u16 initial_apicid;
4d46a89e 103 u16 x86_clflush_size;
5300db88 104#ifdef CONFIG_SMP
4d46a89e
IM
105 /* number of cores as seen by the OS: */
106 u16 booted_cores;
107 /* Physical processor id: */
108 u16 phys_proc_id;
109 /* Core id: */
110 u16 cpu_core_id;
111 /* Index into per_cpu list: */
112 u16 cpu_index;
5300db88 113#endif
88b094fb 114 unsigned int x86_hyper_vendor;
5300db88
GOC
115} __attribute__((__aligned__(SMP_CACHE_BYTES)));
116
4d46a89e
IM
117#define X86_VENDOR_INTEL 0
118#define X86_VENDOR_CYRIX 1
119#define X86_VENDOR_AMD 2
120#define X86_VENDOR_UMC 3
4d46a89e
IM
121#define X86_VENDOR_CENTAUR 5
122#define X86_VENDOR_TRANSMETA 7
123#define X86_VENDOR_NSC 8
124#define X86_VENDOR_NUM 9
125
126#define X86_VENDOR_UNKNOWN 0xff
5300db88 127
88b094fb
AK
128#define X86_HYPER_VENDOR_NONE 0
129#define X86_HYPER_VENDOR_VMWARE 1
130
1a53905a
GOC
131/*
132 * capabilities of CPUs
133 */
4d46a89e
IM
134extern struct cpuinfo_x86 boot_cpu_data;
135extern struct cpuinfo_x86 new_cpu_data;
136
137extern struct tss_struct doublefault_tss;
3e0c3737
YL
138extern __u32 cpu_caps_cleared[NCAPINTS];
139extern __u32 cpu_caps_set[NCAPINTS];
5300db88
GOC
140
141#ifdef CONFIG_SMP
9b8de747 142DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
5300db88 143#define cpu_data(cpu) per_cpu(cpu_info, cpu)
94a1e869 144#define current_cpu_data __get_cpu_var(cpu_info)
5300db88
GOC
145#else
146#define cpu_data(cpu) boot_cpu_data
147#define current_cpu_data boot_cpu_data
148#endif
149
1c6c727d
JS
150extern const struct seq_operations cpuinfo_op;
151
3d3f487c
GC
152static inline int hlt_works(int cpu)
153{
154#ifdef CONFIG_X86_32
155 return cpu_data(cpu).hlt_works_ok;
156#else
157 return 1;
158#endif
159}
160
4d46a89e
IM
161#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
162
163extern void cpu_detect(struct cpuinfo_x86 *c);
1a53905a 164
8fd329a1
JS
165extern struct pt_regs *idle_regs(struct pt_regs *);
166
f580366f 167extern void early_cpu_init(void);
1a53905a
GOC
168extern void identify_boot_cpu(void);
169extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88
GOC
170extern void print_cpu_info(struct cpuinfo_x86 *);
171extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
172extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
173extern unsigned short num_cache_leaves;
174
bbb65d2d 175extern void detect_extended_topology(struct cpuinfo_x86 *c);
1a53905a 176extern void detect_ht(struct cpuinfo_x86 *c);
1a53905a 177
c758ecf6 178static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 179 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
180{
181 /* ecx is often an input as well as an output. */
cca2e6f8
JP
182 asm("cpuid"
183 : "=a" (*eax),
184 "=b" (*ebx),
185 "=c" (*ecx),
186 "=d" (*edx)
187 : "0" (*eax), "2" (*ecx));
c758ecf6
GOC
188}
189
c72dcf83
GOC
190static inline void load_cr3(pgd_t *pgdir)
191{
192 write_cr3(__pa(pgdir));
193}
c758ecf6 194
ca241c75
GOC
195#ifdef CONFIG_X86_32
196/* This is the TSS defined by the hardware. */
197struct x86_hw_tss {
4d46a89e
IM
198 unsigned short back_link, __blh;
199 unsigned long sp0;
200 unsigned short ss0, __ss0h;
201 unsigned long sp1;
202 /* ss1 caches MSR_IA32_SYSENTER_CS: */
203 unsigned short ss1, __ss1h;
204 unsigned long sp2;
205 unsigned short ss2, __ss2h;
206 unsigned long __cr3;
207 unsigned long ip;
208 unsigned long flags;
209 unsigned long ax;
210 unsigned long cx;
211 unsigned long dx;
212 unsigned long bx;
213 unsigned long sp;
214 unsigned long bp;
215 unsigned long si;
216 unsigned long di;
217 unsigned short es, __esh;
218 unsigned short cs, __csh;
219 unsigned short ss, __ssh;
220 unsigned short ds, __dsh;
221 unsigned short fs, __fsh;
222 unsigned short gs, __gsh;
223 unsigned short ldt, __ldth;
224 unsigned short trace;
225 unsigned short io_bitmap_base;
226
ca241c75
GOC
227} __attribute__((packed));
228#else
229struct x86_hw_tss {
4d46a89e
IM
230 u32 reserved1;
231 u64 sp0;
232 u64 sp1;
233 u64 sp2;
234 u64 reserved2;
235 u64 ist[7];
236 u32 reserved3;
237 u32 reserved4;
238 u16 reserved5;
239 u16 io_bitmap_base;
240
ca241c75
GOC
241} __attribute__((packed)) ____cacheline_aligned;
242#endif
243
244/*
4d46a89e 245 * IO-bitmap sizes:
ca241c75 246 */
4d46a89e
IM
247#define IO_BITMAP_BITS 65536
248#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
249#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
250#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
251#define INVALID_IO_BITMAP_OFFSET 0x8000
ca241c75
GOC
252
253struct tss_struct {
4d46a89e
IM
254 /*
255 * The hardware state:
256 */
257 struct x86_hw_tss x86_tss;
ca241c75
GOC
258
259 /*
260 * The extra 1 is there because the CPU will access an
261 * additional byte beyond the end of the IO permission
262 * bitmap. The extra byte must be all 1 bits, and must
263 * be within the limit.
264 */
4d46a89e 265 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
4d46a89e 266
ca241c75 267 /*
4d46a89e 268 * .. and then another 0x100 bytes for the emergency kernel stack:
ca241c75 269 */
4d46a89e
IM
270 unsigned long stack[64];
271
84e65b0a 272} ____cacheline_aligned;
ca241c75 273
9b8de747 274DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
ca241c75 275
4d46a89e
IM
276/*
277 * Save the original ist values for checking stack pointers during debugging
278 */
1a53905a 279struct orig_ist {
4d46a89e 280 unsigned long ist[7];
1a53905a
GOC
281};
282
99f8ecdf 283#define MXCSR_DEFAULT 0x1f80
46265df0 284
99f8ecdf 285struct i387_fsave_struct {
ca9cda2f
IM
286 u32 cwd; /* FPU Control Word */
287 u32 swd; /* FPU Status Word */
288 u32 twd; /* FPU Tag Word */
289 u32 fip; /* FPU IP Offset */
290 u32 fcs; /* FPU IP Selector */
291 u32 foo; /* FPU Operand Pointer Offset */
292 u32 fos; /* FPU Operand Pointer Selector */
293
294 /* 8*10 bytes for each FP-reg = 80 bytes: */
4d46a89e 295 u32 st_space[20];
ca9cda2f
IM
296
297 /* Software status information [not touched by FSAVE ]: */
4d46a89e 298 u32 status;
46265df0
GOC
299};
300
46265df0 301struct i387_fxsave_struct {
ca9cda2f
IM
302 u16 cwd; /* Control Word */
303 u16 swd; /* Status Word */
304 u16 twd; /* Tag Word */
305 u16 fop; /* Last Instruction Opcode */
99f8ecdf
RM
306 union {
307 struct {
ca9cda2f
IM
308 u64 rip; /* Instruction Pointer */
309 u64 rdp; /* Data Pointer */
99f8ecdf
RM
310 };
311 struct {
ca9cda2f
IM
312 u32 fip; /* FPU IP Offset */
313 u32 fcs; /* FPU IP Selector */
314 u32 foo; /* FPU Operand Offset */
315 u32 fos; /* FPU Operand Selector */
99f8ecdf
RM
316 };
317 };
ca9cda2f
IM
318 u32 mxcsr; /* MXCSR Register State */
319 u32 mxcsr_mask; /* MXCSR Mask */
320
321 /* 8*16 bytes for each FP-reg = 128 bytes: */
4d46a89e 322 u32 st_space[32];
ca9cda2f
IM
323
324 /* 16*16 bytes for each XMM-reg = 256 bytes: */
4d46a89e 325 u32 xmm_space[64];
ca9cda2f 326
bdd8caba
SS
327 u32 padding[12];
328
329 union {
330 u32 padding1[12];
331 u32 sw_reserved[12];
332 };
4d46a89e 333
46265df0
GOC
334} __attribute__((aligned(16)));
335
99f8ecdf 336struct i387_soft_struct {
4d46a89e
IM
337 u32 cwd;
338 u32 swd;
339 u32 twd;
340 u32 fip;
341 u32 fcs;
342 u32 foo;
343 u32 fos;
344 /* 8*10 bytes for each FP-reg = 80 bytes: */
345 u32 st_space[20];
346 u8 ftop;
347 u8 changed;
348 u8 lookahead;
349 u8 no_update;
350 u8 rm;
351 u8 alimit;
ae6af41f 352 struct math_emu_info *info;
4d46a89e 353 u32 entry_eip;
99f8ecdf
RM
354};
355
a30469e7
SS
356struct ymmh_struct {
357 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
358 u32 ymmh_space[64];
359};
360
dc1e35c6
SS
361struct xsave_hdr_struct {
362 u64 xstate_bv;
363 u64 reserved1[2];
364 u64 reserved2[5];
365} __attribute__((packed));
366
367struct xsave_struct {
368 struct i387_fxsave_struct i387;
369 struct xsave_hdr_struct xsave_hdr;
a30469e7 370 struct ymmh_struct ymmh;
dc1e35c6
SS
371 /* new processor state extensions will go here */
372} __attribute__ ((packed, aligned (64)));
373
61c4628b 374union thread_xstate {
99f8ecdf 375 struct i387_fsave_struct fsave;
46265df0 376 struct i387_fxsave_struct fxsave;
4d46a89e 377 struct i387_soft_struct soft;
b359e8a4 378 struct xsave_struct xsave;
46265df0
GOC
379};
380
fe676203 381#ifdef CONFIG_X86_64
2f66dcc9 382DECLARE_PER_CPU(struct orig_ist, orig_ist);
26f80bd6 383
947e76cd
BG
384union irq_stack_union {
385 char irq_stack[IRQ_STACK_SIZE];
386 /*
387 * GCC hardcodes the stack canary as %gs:40. Since the
388 * irq_stack is the object at %gs:0, we reserve the bottom
389 * 48 bytes of the irq stack for the canary.
390 */
391 struct {
392 char gs_base[40];
393 unsigned long stack_canary;
394 };
395};
396
9b8de747 397DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
2add8e23
BG
398DECLARE_INIT_PER_CPU(irq_stack_union);
399
26f80bd6 400DECLARE_PER_CPU(char *, irq_stack_ptr);
9766cdbc
JSR
401DECLARE_PER_CPU(unsigned int, irq_count);
402extern unsigned long kernel_eflags;
403extern asmlinkage void ignore_sysret(void);
60a5317f
TH
404#else /* X86_64 */
405#ifdef CONFIG_CC_STACKPROTECTOR
1ea0d14e
JF
406/*
407 * Make sure stack canary segment base is cached-aligned:
408 * "For Intel Atom processors, avoid non zero segment base address
409 * that is not aligned to cache line boundary at all cost."
410 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
411 */
412struct stack_canary {
413 char __pad[20]; /* canary at %gs:20 */
414 unsigned long canary;
415};
53f82452 416DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
96a388de 417#endif
60a5317f 418#endif /* X86_64 */
c758ecf6 419
61c4628b 420extern unsigned int xstate_size;
aa283f49
SS
421extern void free_thread_xstate(struct task_struct *);
422extern struct kmem_cache *task_xstate_cachep;
683e0253 423
cb38d377 424struct thread_struct {
4d46a89e
IM
425 /* Cached TLS descriptors: */
426 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
427 unsigned long sp0;
428 unsigned long sp;
cb38d377 429#ifdef CONFIG_X86_32
4d46a89e 430 unsigned long sysenter_cs;
cb38d377 431#else
4d46a89e
IM
432 unsigned long usersp; /* Copy from PDA */
433 unsigned short es;
434 unsigned short ds;
435 unsigned short fsindex;
436 unsigned short gsindex;
cb38d377 437#endif
0c23590f 438#ifdef CONFIG_X86_32
4d46a89e 439 unsigned long ip;
0c23590f 440#endif
d756f4ad 441#ifdef CONFIG_X86_64
4d46a89e 442 unsigned long fs;
d756f4ad 443#endif
4d46a89e
IM
444 unsigned long gs;
445 /* Hardware debugging registers: */
446 unsigned long debugreg0;
447 unsigned long debugreg1;
448 unsigned long debugreg2;
449 unsigned long debugreg3;
450 unsigned long debugreg6;
451 unsigned long debugreg7;
452 /* Fault info: */
453 unsigned long cr2;
454 unsigned long trap_no;
455 unsigned long error_code;
61c4628b
SS
456 /* floating point and extended processor state */
457 union thread_xstate *xstate;
cb38d377 458#ifdef CONFIG_X86_32
4d46a89e 459 /* Virtual 86 mode info */
cb38d377
GOC
460 struct vm86_struct __user *vm86_info;
461 unsigned long screen_bitmap;
4d46a89e
IM
462 unsigned long v86flags;
463 unsigned long v86mask;
464 unsigned long saved_sp0;
465 unsigned int saved_fs;
466 unsigned int saved_gs;
cb38d377 467#endif
4d46a89e
IM
468 /* IO permissions: */
469 unsigned long *io_bitmap_ptr;
470 unsigned long iopl;
471 /* Max allowed port in the bitmap, in bytes: */
472 unsigned io_bitmap_max;
cb38d377
GOC
473/* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
474 unsigned long debugctlmsr;
2311f0de 475 /* Debug Store context; see asm/ds.h */
93fa7636 476 struct ds_context *ds_ctx;
cb38d377
GOC
477};
478
1b46cbe0
GOC
479static inline unsigned long native_get_debugreg(int regno)
480{
4d46a89e 481 unsigned long val = 0; /* Damn you, gcc! */
1b46cbe0
GOC
482
483 switch (regno) {
484 case 0:
cca2e6f8
JP
485 asm("mov %%db0, %0" :"=r" (val));
486 break;
1b46cbe0 487 case 1:
cca2e6f8
JP
488 asm("mov %%db1, %0" :"=r" (val));
489 break;
1b46cbe0 490 case 2:
cca2e6f8
JP
491 asm("mov %%db2, %0" :"=r" (val));
492 break;
1b46cbe0 493 case 3:
cca2e6f8
JP
494 asm("mov %%db3, %0" :"=r" (val));
495 break;
1b46cbe0 496 case 6:
cca2e6f8
JP
497 asm("mov %%db6, %0" :"=r" (val));
498 break;
1b46cbe0 499 case 7:
cca2e6f8
JP
500 asm("mov %%db7, %0" :"=r" (val));
501 break;
1b46cbe0
GOC
502 default:
503 BUG();
504 }
505 return val;
506}
507
508static inline void native_set_debugreg(int regno, unsigned long value)
509{
510 switch (regno) {
511 case 0:
4d46a89e 512 asm("mov %0, %%db0" ::"r" (value));
1b46cbe0
GOC
513 break;
514 case 1:
4d46a89e 515 asm("mov %0, %%db1" ::"r" (value));
1b46cbe0
GOC
516 break;
517 case 2:
4d46a89e 518 asm("mov %0, %%db2" ::"r" (value));
1b46cbe0
GOC
519 break;
520 case 3:
4d46a89e 521 asm("mov %0, %%db3" ::"r" (value));
1b46cbe0
GOC
522 break;
523 case 6:
4d46a89e 524 asm("mov %0, %%db6" ::"r" (value));
1b46cbe0
GOC
525 break;
526 case 7:
4d46a89e 527 asm("mov %0, %%db7" ::"r" (value));
1b46cbe0
GOC
528 break;
529 default:
530 BUG();
531 }
532}
533
62d7d7ed
GOC
534/*
535 * Set IOPL bits in EFLAGS from given mask
536 */
537static inline void native_set_iopl_mask(unsigned mask)
538{
539#ifdef CONFIG_X86_32
540 unsigned int reg;
4d46a89e 541
cca2e6f8
JP
542 asm volatile ("pushfl;"
543 "popl %0;"
544 "andl %1, %0;"
545 "orl %2, %0;"
546 "pushl %0;"
547 "popfl"
548 : "=&r" (reg)
549 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
550#endif
551}
552
4d46a89e
IM
553static inline void
554native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
7818a1e0
GOC
555{
556 tss->x86_tss.sp0 = thread->sp0;
557#ifdef CONFIG_X86_32
4d46a89e 558 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
7818a1e0
GOC
559 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
560 tss->x86_tss.ss1 = thread->sysenter_cs;
561 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
562 }
563#endif
564}
1b46cbe0 565
e801f864
GOC
566static inline void native_swapgs(void)
567{
568#ifdef CONFIG_X86_64
569 asm volatile("swapgs" ::: "memory");
570#endif
571}
572
7818a1e0
GOC
573#ifdef CONFIG_PARAVIRT
574#include <asm/paravirt.h>
575#else
4d46a89e
IM
576#define __cpuid native_cpuid
577#define paravirt_enabled() 0
1b46cbe0
GOC
578
579/*
580 * These special macros can be used to get or set a debugging register
581 */
582#define get_debugreg(var, register) \
583 (var) = native_get_debugreg(register)
584#define set_debugreg(value, register) \
585 native_set_debugreg(register, value)
586
cca2e6f8
JP
587static inline void load_sp0(struct tss_struct *tss,
588 struct thread_struct *thread)
7818a1e0
GOC
589{
590 native_load_sp0(tss, thread);
591}
592
62d7d7ed 593#define set_iopl_mask native_set_iopl_mask
1b46cbe0
GOC
594#endif /* CONFIG_PARAVIRT */
595
596/*
597 * Save the cr4 feature set we're using (ie
598 * Pentium 4MB enable and PPro Global page
599 * enable), so that any CPU's that boot up
600 * after us can get the correct flags.
601 */
4d46a89e 602extern unsigned long mmu_cr4_features;
1b46cbe0
GOC
603
604static inline void set_in_cr4(unsigned long mask)
605{
606 unsigned cr4;
4d46a89e 607
1b46cbe0
GOC
608 mmu_cr4_features |= mask;
609 cr4 = read_cr4();
610 cr4 |= mask;
611 write_cr4(cr4);
612}
613
614static inline void clear_in_cr4(unsigned long mask)
615{
616 unsigned cr4;
4d46a89e 617
1b46cbe0
GOC
618 mmu_cr4_features &= ~mask;
619 cr4 = read_cr4();
620 cr4 &= ~mask;
621 write_cr4(cr4);
622}
623
fc87e906 624typedef struct {
4d46a89e 625 unsigned long seg;
fc87e906
GOC
626} mm_segment_t;
627
628
683e0253
GOC
629/*
630 * create a kernel thread without removing it from tasklists
631 */
632extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
633
634/* Free all resources held by a thread. */
635extern void release_thread(struct task_struct *);
636
4d46a89e 637/* Prepare to copy thread state - unlazy all lazy state */
683e0253 638extern void prepare_to_copy(struct task_struct *tsk);
1b46cbe0 639
683e0253 640unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
641
642/*
643 * Generic CPUID function
644 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
645 * resulting in stale register contents being returned.
646 */
647static inline void cpuid(unsigned int op,
648 unsigned int *eax, unsigned int *ebx,
649 unsigned int *ecx, unsigned int *edx)
650{
651 *eax = op;
652 *ecx = 0;
653 __cpuid(eax, ebx, ecx, edx);
654}
655
656/* Some CPUID calls want 'count' to be placed in ecx */
657static inline void cpuid_count(unsigned int op, int count,
658 unsigned int *eax, unsigned int *ebx,
659 unsigned int *ecx, unsigned int *edx)
660{
661 *eax = op;
662 *ecx = count;
663 __cpuid(eax, ebx, ecx, edx);
664}
665
666/*
667 * CPUID functions returning a single datum
668 */
669static inline unsigned int cpuid_eax(unsigned int op)
670{
671 unsigned int eax, ebx, ecx, edx;
672
673 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 674
c758ecf6
GOC
675 return eax;
676}
4d46a89e 677
c758ecf6
GOC
678static inline unsigned int cpuid_ebx(unsigned int op)
679{
680 unsigned int eax, ebx, ecx, edx;
681
682 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 683
c758ecf6
GOC
684 return ebx;
685}
4d46a89e 686
c758ecf6
GOC
687static inline unsigned int cpuid_ecx(unsigned int op)
688{
689 unsigned int eax, ebx, ecx, edx;
690
691 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 692
c758ecf6
GOC
693 return ecx;
694}
4d46a89e 695
c758ecf6
GOC
696static inline unsigned int cpuid_edx(unsigned int op)
697{
698 unsigned int eax, ebx, ecx, edx;
699
700 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 701
c758ecf6
GOC
702 return edx;
703}
704
683e0253
GOC
705/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
706static inline void rep_nop(void)
707{
cca2e6f8 708 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
709}
710
4d46a89e
IM
711static inline void cpu_relax(void)
712{
713 rep_nop();
714}
715
5367b688 716/* Stop speculative execution and prefetching of modified code. */
683e0253
GOC
717static inline void sync_core(void)
718{
719 int tmp;
4d46a89e 720
5367b688
BH
721#if defined(CONFIG_M386) || defined(CONFIG_M486)
722 if (boot_cpu_data.x86 < 5)
723 /* There is no speculative execution.
724 * jmp is a barrier to prefetching. */
725 asm volatile("jmp 1f\n1:\n" ::: "memory");
726 else
727#endif
728 /* cpuid is a barrier to speculative execution.
729 * Prefetched instructions are automatically
730 * invalidated when modified. */
731 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
732 : "ebx", "ecx", "edx", "memory");
683e0253
GOC
733}
734
cca2e6f8
JP
735static inline void __monitor(const void *eax, unsigned long ecx,
736 unsigned long edx)
683e0253 737{
4d46a89e 738 /* "monitor %eax, %ecx, %edx;" */
cca2e6f8
JP
739 asm volatile(".byte 0x0f, 0x01, 0xc8;"
740 :: "a" (eax), "c" (ecx), "d"(edx));
683e0253
GOC
741}
742
743static inline void __mwait(unsigned long eax, unsigned long ecx)
744{
4d46a89e 745 /* "mwait %eax, %ecx;" */
cca2e6f8
JP
746 asm volatile(".byte 0x0f, 0x01, 0xc9;"
747 :: "a" (eax), "c" (ecx));
683e0253
GOC
748}
749
750static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
751{
7f424a8b 752 trace_hardirqs_on();
4d46a89e 753 /* "mwait %eax, %ecx;" */
cca2e6f8
JP
754 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
755 :: "a" (eax), "c" (ecx));
683e0253
GOC
756}
757
758extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
759
683e0253 760extern void select_idle_routine(const struct cpuinfo_x86 *c);
30e1e6d1 761extern void init_c1e_mask(void);
683e0253 762
4d46a89e 763extern unsigned long boot_option_idle_override;
c1e3b377 764extern unsigned long idle_halt;
da5e09a1 765extern unsigned long idle_nomwait;
683e0253 766
394a1505
ML
767/*
768 * on systems with caches, caches must be flashed as the absolute
769 * last instruction before going into a suspended halt. Otherwise,
770 * dirty data can linger in the cache and become stale on resume,
771 * leading to strange errors.
772 *
773 * perform a variety of operations to guarantee that the compiler
774 * will not reorder instructions. wbinvd itself is serializing
775 * so the processor will not reorder.
776 *
777 * Systems without cache can just go into halt.
778 */
779static inline void wbinvd_halt(void)
780{
781 mb();
782 /* check for clflush to determine if wbinvd is legal */
783 if (cpu_has_clflush)
784 asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
785 else
786 while (1)
787 halt();
788}
789
1a53905a
GOC
790extern void enable_sep_cpu(void);
791extern int sysenter_setup(void);
792
793/* Defined in head.S */
4d46a89e 794extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
795
796extern void cpu_set_gdt(int);
552be871 797extern void switch_to_new_gdt(int);
11e3a840 798extern void load_percpu_segment(int);
1a53905a 799extern void cpu_init(void);
1a53905a 800
c2724775
MM
801static inline unsigned long get_debugctlmsr(void)
802{
803 unsigned long debugctlmsr = 0;
804
805#ifndef CONFIG_X86_DEBUGCTLMSR
806 if (boot_cpu_data.x86 < 6)
807 return 0;
808#endif
809 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
810
811 return debugctlmsr;
812}
813
35bb7600
MM
814static inline unsigned long get_debugctlmsr_on_cpu(int cpu)
815{
816 u64 debugctlmsr = 0;
817 u32 val1, val2;
818
819#ifndef CONFIG_X86_DEBUGCTLMSR
820 if (boot_cpu_data.x86 < 6)
821 return 0;
822#endif
823 rdmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR, &val1, &val2);
824 debugctlmsr = val1 | ((u64)val2 << 32);
825
826 return debugctlmsr;
827}
828
5b0e5084
JB
829static inline void update_debugctlmsr(unsigned long debugctlmsr)
830{
831#ifndef CONFIG_X86_DEBUGCTLMSR
832 if (boot_cpu_data.x86 < 6)
833 return;
834#endif
835 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
836}
837
35bb7600
MM
838static inline void update_debugctlmsr_on_cpu(int cpu,
839 unsigned long debugctlmsr)
840{
841#ifndef CONFIG_X86_DEBUGCTLMSR
842 if (boot_cpu_data.x86 < 6)
843 return;
844#endif
845 wrmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR,
846 (u32)((u64)debugctlmsr),
847 (u32)((u64)debugctlmsr >> 32));
848}
849
4d46a89e
IM
850/*
851 * from system description table in BIOS. Mostly for MCA use, but
852 * others may find it useful:
853 */
854extern unsigned int machine_id;
855extern unsigned int machine_submodel_id;
856extern unsigned int BIOS_revision;
1a53905a 857
4d46a89e
IM
858/* Boot loader type from the setup header: */
859extern int bootloader_type;
5031296c 860extern int bootloader_version;
1a53905a 861
4d46a89e 862extern char ignore_fpu_irq;
683e0253
GOC
863
864#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
865#define ARCH_HAS_PREFETCHW
866#define ARCH_HAS_SPINLOCK_PREFETCH
867
ae2e15eb 868#ifdef CONFIG_X86_32
4d46a89e
IM
869# define BASE_PREFETCH ASM_NOP4
870# define ARCH_HAS_PREFETCH
ae2e15eb 871#else
4d46a89e 872# define BASE_PREFETCH "prefetcht0 (%1)"
ae2e15eb
GOC
873#endif
874
4d46a89e
IM
875/*
876 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
877 *
878 * It's not worth to care about 3dnow prefetches for the K6
879 * because they are microcoded there and very slow.
880 */
ae2e15eb
GOC
881static inline void prefetch(const void *x)
882{
883 alternative_input(BASE_PREFETCH,
884 "prefetchnta (%1)",
885 X86_FEATURE_XMM,
886 "r" (x));
887}
888
4d46a89e
IM
889/*
890 * 3dnow prefetch to get an exclusive cache line.
891 * Useful for spinlocks to avoid one state transition in the
892 * cache coherency protocol:
893 */
ae2e15eb
GOC
894static inline void prefetchw(const void *x)
895{
896 alternative_input(BASE_PREFETCH,
897 "prefetchw (%1)",
898 X86_FEATURE_3DNOW,
899 "r" (x));
900}
901
4d46a89e
IM
902static inline void spin_lock_prefetch(const void *x)
903{
904 prefetchw(x);
905}
906
2f66dcc9
GOC
907#ifdef CONFIG_X86_32
908/*
909 * User space process size: 3GB (default).
910 */
4d46a89e 911#define TASK_SIZE PAGE_OFFSET
d9517346 912#define TASK_SIZE_MAX TASK_SIZE
4d46a89e
IM
913#define STACK_TOP TASK_SIZE
914#define STACK_TOP_MAX STACK_TOP
915
916#define INIT_THREAD { \
917 .sp0 = sizeof(init_stack) + (long)&init_stack, \
918 .vm86_info = NULL, \
919 .sysenter_cs = __KERNEL_CS, \
920 .io_bitmap_ptr = NULL, \
2f66dcc9
GOC
921}
922
923/*
924 * Note that the .io_bitmap member must be extra-big. This is because
925 * the CPU will access an additional byte beyond the end of the IO
926 * permission bitmap. The extra byte must be all 1 bits, and must
927 * be within the limit.
928 */
4d46a89e
IM
929#define INIT_TSS { \
930 .x86_tss = { \
2f66dcc9 931 .sp0 = sizeof(init_stack) + (long)&init_stack, \
4d46a89e
IM
932 .ss0 = __KERNEL_DS, \
933 .ss1 = __KERNEL_CS, \
934 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
935 }, \
936 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
2f66dcc9
GOC
937}
938
2f66dcc9
GOC
939extern unsigned long thread_saved_pc(struct task_struct *tsk);
940
941#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
942#define KSTK_TOP(info) \
943({ \
944 unsigned long *__ptr = (unsigned long *)(info); \
945 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
946})
947
948/*
949 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
950 * This is necessary to guarantee that the entire "struct pt_regs"
951 * is accessable even if the CPU haven't stored the SS/ESP registers
952 * on the stack (interrupt gate does not save these registers
953 * when switching to the same priv ring).
954 * Therefore beware: accessing the ss/esp fields of the
955 * "struct pt_regs" is possible, but they may contain the
956 * completely wrong values.
957 */
958#define task_pt_regs(task) \
959({ \
960 struct pt_regs *__regs__; \
961 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
962 __regs__ - 1; \
963})
964
4d46a89e 965#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
966
967#else
968/*
969 * User space process size. 47bits minus one guard page.
970 */
d9517346 971#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
972
973/* This decides where the kernel will search for a free chunk of vm
974 * space during mmap's.
975 */
4d46a89e
IM
976#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
977 0xc0000000 : 0xFFFFe000)
2f66dcc9 978
4d46a89e 979#define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
d9517346 980 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
4d46a89e 981#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
d9517346 982 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
2f66dcc9 983
922a70d3 984#define STACK_TOP TASK_SIZE
d9517346 985#define STACK_TOP_MAX TASK_SIZE_MAX
922a70d3 986
2f66dcc9
GOC
987#define INIT_THREAD { \
988 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
989}
990
991#define INIT_TSS { \
992 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
993}
994
2f66dcc9
GOC
995/*
996 * Return saved PC of a blocked thread.
997 * What is this good for? it will be always the scheduler or ret_from_fork.
998 */
4d46a89e 999#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
2f66dcc9 1000
4d46a89e
IM
1001#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
1002#define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
2f66dcc9
GOC
1003#endif /* CONFIG_X86_64 */
1004
513ad84b
IM
1005extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
1006 unsigned long new_sp);
1007
4d46a89e
IM
1008/*
1009 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
1010 * space during mmap's.
1011 */
1012#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
1013
4d46a89e 1014#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 1015
529e25f6
EB
1016/* Get/set a process' ability to use the timestamp counter instruction */
1017#define GET_TSC_CTL(adr) get_tsc_mode((adr))
1018#define SET_TSC_CTL(val) set_tsc_mode((val))
1019
1020extern int get_tsc_mode(unsigned long adr);
1021extern int set_tsc_mode(unsigned int val);
1022
1965aae3 1023#endif /* _ASM_X86_PROCESSOR_H */
This page took 0.336444 seconds and 5 git commands to generate.