x86: remove irqbalance in kernel for 32 bit
[deliverable/linux.git] / arch / x86 / kernel / amd_iommu_init.c
CommitLineData
f6e2e6b6
JR
1/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
7441e9cb 24#include <linux/sysdev.h>
a80dc3e0
JR
25#include <linux/interrupt.h>
26#include <linux/msi.h>
f6e2e6b6
JR
27#include <asm/pci-direct.h>
28#include <asm/amd_iommu_types.h>
c6da992e 29#include <asm/amd_iommu.h>
46a7fa27 30#include <asm/iommu.h>
f6e2e6b6
JR
31
32/*
33 * definitions for the ACPI scanning code
34 */
f6e2e6b6 35#define IVRS_HEADER_LENGTH 48
f6e2e6b6
JR
36
37#define ACPI_IVHD_TYPE 0x10
38#define ACPI_IVMD_TYPE_ALL 0x20
39#define ACPI_IVMD_TYPE 0x21
40#define ACPI_IVMD_TYPE_RANGE 0x22
41
42#define IVHD_DEV_ALL 0x01
43#define IVHD_DEV_SELECT 0x02
44#define IVHD_DEV_SELECT_RANGE_START 0x03
45#define IVHD_DEV_RANGE_END 0x04
46#define IVHD_DEV_ALIAS 0x42
47#define IVHD_DEV_ALIAS_RANGE 0x43
48#define IVHD_DEV_EXT_SELECT 0x46
49#define IVHD_DEV_EXT_SELECT_RANGE 0x47
50
51#define IVHD_FLAG_HT_TUN_EN 0x00
52#define IVHD_FLAG_PASSPW_EN 0x01
53#define IVHD_FLAG_RESPASSPW_EN 0x02
54#define IVHD_FLAG_ISOC_EN 0x03
55
56#define IVMD_FLAG_EXCL_RANGE 0x08
57#define IVMD_FLAG_UNITY_MAP 0x01
58
59#define ACPI_DEVFLAG_INITPASS 0x01
60#define ACPI_DEVFLAG_EXTINT 0x02
61#define ACPI_DEVFLAG_NMI 0x04
62#define ACPI_DEVFLAG_SYSMGT1 0x10
63#define ACPI_DEVFLAG_SYSMGT2 0x20
64#define ACPI_DEVFLAG_LINT0 0x40
65#define ACPI_DEVFLAG_LINT1 0x80
66#define ACPI_DEVFLAG_ATSDIS 0x10000000
67
b65233a9
JR
68/*
69 * ACPI table definitions
70 *
71 * These data structures are laid over the table to parse the important values
72 * out of it.
73 */
74
75/*
76 * structure describing one IOMMU in the ACPI table. Typically followed by one
77 * or more ivhd_entrys.
78 */
f6e2e6b6
JR
79struct ivhd_header {
80 u8 type;
81 u8 flags;
82 u16 length;
83 u16 devid;
84 u16 cap_ptr;
85 u64 mmio_phys;
86 u16 pci_seg;
87 u16 info;
88 u32 reserved;
89} __attribute__((packed));
90
b65233a9
JR
91/*
92 * A device entry describing which devices a specific IOMMU translates and
93 * which requestor ids they use.
94 */
f6e2e6b6
JR
95struct ivhd_entry {
96 u8 type;
97 u16 devid;
98 u8 flags;
99 u32 ext;
100} __attribute__((packed));
101
b65233a9
JR
102/*
103 * An AMD IOMMU memory definition structure. It defines things like exclusion
104 * ranges for devices and regions that should be unity mapped.
105 */
f6e2e6b6
JR
106struct ivmd_header {
107 u8 type;
108 u8 flags;
109 u16 length;
110 u16 devid;
111 u16 aux;
112 u64 resv;
113 u64 range_start;
114 u64 range_length;
115} __attribute__((packed));
116
c1cbebee
JR
117static int __initdata amd_iommu_detected;
118
b65233a9
JR
119u16 amd_iommu_last_bdf; /* largest PCI device id we have
120 to handle */
2e22847f 121LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
b65233a9
JR
122 we find in ACPI */
123unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
124int amd_iommu_isolate; /* if 1, device isolation is enabled */
afa9fdc2 125bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
928abd25 126
2e22847f 127LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
b65233a9 128 system */
928abd25 129
b65233a9
JR
130/*
131 * Pointer to the device table which is shared by all AMD IOMMUs
132 * it is indexed by the PCI device id or the HT unit id and contains
133 * information about the domain the device belongs to as well as the
134 * page table root pointer.
135 */
928abd25 136struct dev_table_entry *amd_iommu_dev_table;
b65233a9
JR
137
138/*
139 * The alias table is a driver specific data structure which contains the
140 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
141 * More than one device can share the same requestor id.
142 */
928abd25 143u16 *amd_iommu_alias_table;
b65233a9
JR
144
145/*
146 * The rlookup table is used to find the IOMMU which is responsible
147 * for a specific device. It is also indexed by the PCI device id.
148 */
928abd25 149struct amd_iommu **amd_iommu_rlookup_table;
b65233a9
JR
150
151/*
152 * The pd table (protection domain table) is used to find the protection domain
153 * data structure a device belongs to. Indexed with the PCI device id too.
154 */
928abd25 155struct protection_domain **amd_iommu_pd_table;
b65233a9
JR
156
157/*
158 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
159 * to know which ones are already in use.
160 */
928abd25
JR
161unsigned long *amd_iommu_pd_alloc_bitmap;
162
b65233a9
JR
163static u32 dev_table_size; /* size of the device table */
164static u32 alias_table_size; /* size of the alias table */
165static u32 rlookup_table_size; /* size if the rlookup table */
3e8064ba 166
208ec8c9
JR
167static inline void update_last_devid(u16 devid)
168{
169 if (devid > amd_iommu_last_bdf)
170 amd_iommu_last_bdf = devid;
171}
172
c571484e
JR
173static inline unsigned long tbl_size(int entry_size)
174{
175 unsigned shift = PAGE_SHIFT +
176 get_order(amd_iommu_last_bdf * entry_size);
177
178 return 1UL << shift;
179}
180
b65233a9
JR
181/****************************************************************************
182 *
183 * AMD IOMMU MMIO register space handling functions
184 *
185 * These functions are used to program the IOMMU device registers in
186 * MMIO space required for that driver.
187 *
188 ****************************************************************************/
3e8064ba 189
b65233a9
JR
190/*
191 * This function set the exclusion range in the IOMMU. DMA accesses to the
192 * exclusion range are passed through untranslated
193 */
b2026aa2
JR
194static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
195{
196 u64 start = iommu->exclusion_start & PAGE_MASK;
197 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
198 u64 entry;
199
200 if (!iommu->exclusion_start)
201 return;
202
203 entry = start | MMIO_EXCL_ENABLE_MASK;
204 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
205 &entry, sizeof(entry));
206
207 entry = limit;
208 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
209 &entry, sizeof(entry));
210}
211
b65233a9 212/* Programs the physical address of the device table into the IOMMU hardware */
b2026aa2
JR
213static void __init iommu_set_device_table(struct amd_iommu *iommu)
214{
215 u32 entry;
216
217 BUG_ON(iommu->mmio_base == NULL);
218
219 entry = virt_to_phys(amd_iommu_dev_table);
220 entry |= (dev_table_size >> 12) - 1;
221 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
222 &entry, sizeof(entry));
223}
224
b65233a9 225/* Generic functions to enable/disable certain features of the IOMMU. */
b2026aa2
JR
226static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
227{
228 u32 ctrl;
229
230 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
231 ctrl |= (1 << bit);
232 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
233}
234
235static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
236{
237 u32 ctrl;
238
199d0d50 239 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
b2026aa2
JR
240 ctrl &= ~(1 << bit);
241 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
242}
243
b65233a9 244/* Function to enable the hardware */
b2026aa2
JR
245void __init iommu_enable(struct amd_iommu *iommu)
246{
3eaf28a1
JR
247 printk(KERN_INFO "AMD IOMMU: Enabling IOMMU "
248 "at %02x:%02x.%x cap 0x%hx\n",
249 iommu->dev->bus->number,
250 PCI_SLOT(iommu->dev->devfn),
251 PCI_FUNC(iommu->dev->devfn),
252 iommu->cap_ptr);
b2026aa2
JR
253
254 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
b2026aa2
JR
255}
256
126c52be
JR
257/* Function to enable IOMMU event logging and event interrupts */
258void __init iommu_enable_event_logging(struct amd_iommu *iommu)
259{
260 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
261 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
262}
263
b65233a9
JR
264/*
265 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
266 * the system has one.
267 */
6c56747b
JR
268static u8 * __init iommu_map_mmio_space(u64 address)
269{
270 u8 *ret;
271
272 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
273 return NULL;
274
275 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
276 if (ret != NULL)
277 return ret;
278
279 release_mem_region(address, MMIO_REGION_LENGTH);
280
281 return NULL;
282}
283
284static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
285{
286 if (iommu->mmio_base)
287 iounmap(iommu->mmio_base);
288 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
289}
290
b65233a9
JR
291/****************************************************************************
292 *
293 * The functions below belong to the first pass of AMD IOMMU ACPI table
294 * parsing. In this pass we try to find out the highest device id this
295 * code has to handle. Upon this information the size of the shared data
296 * structures is determined later.
297 *
298 ****************************************************************************/
299
b514e555
JR
300/*
301 * This function calculates the length of a given IVHD entry
302 */
303static inline int ivhd_entry_length(u8 *ivhd)
304{
305 return 0x04 << (*ivhd >> 6);
306}
307
b65233a9
JR
308/*
309 * This function reads the last device id the IOMMU has to handle from the PCI
310 * capability header for this IOMMU
311 */
3e8064ba
JR
312static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
313{
314 u32 cap;
315
316 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
d591b0a3 317 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
3e8064ba
JR
318
319 return 0;
320}
321
b65233a9
JR
322/*
323 * After reading the highest device id from the IOMMU PCI capability header
324 * this function looks if there is a higher device id defined in the ACPI table
325 */
3e8064ba
JR
326static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
327{
328 u8 *p = (void *)h, *end = (void *)h;
329 struct ivhd_entry *dev;
330
331 p += sizeof(*h);
332 end += h->length;
333
334 find_last_devid_on_pci(PCI_BUS(h->devid),
335 PCI_SLOT(h->devid),
336 PCI_FUNC(h->devid),
337 h->cap_ptr);
338
339 while (p < end) {
340 dev = (struct ivhd_entry *)p;
341 switch (dev->type) {
342 case IVHD_DEV_SELECT:
343 case IVHD_DEV_RANGE_END:
344 case IVHD_DEV_ALIAS:
345 case IVHD_DEV_EXT_SELECT:
b65233a9 346 /* all the above subfield types refer to device ids */
208ec8c9 347 update_last_devid(dev->devid);
3e8064ba
JR
348 break;
349 default:
350 break;
351 }
b514e555 352 p += ivhd_entry_length(p);
3e8064ba
JR
353 }
354
355 WARN_ON(p != end);
356
357 return 0;
358}
359
b65233a9
JR
360/*
361 * Iterate over all IVHD entries in the ACPI table and find the highest device
362 * id which we need to handle. This is the first of three functions which parse
363 * the ACPI table. So we check the checksum here.
364 */
3e8064ba
JR
365static int __init find_last_devid_acpi(struct acpi_table_header *table)
366{
367 int i;
368 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
369 struct ivhd_header *h;
370
371 /*
372 * Validate checksum here so we don't need to do it when
373 * we actually parse the table
374 */
375 for (i = 0; i < table->length; ++i)
376 checksum += p[i];
377 if (checksum != 0)
378 /* ACPI table corrupt */
379 return -ENODEV;
380
381 p += IVRS_HEADER_LENGTH;
382
383 end += table->length;
384 while (p < end) {
385 h = (struct ivhd_header *)p;
386 switch (h->type) {
387 case ACPI_IVHD_TYPE:
388 find_last_devid_from_ivhd(h);
389 break;
390 default:
391 break;
392 }
393 p += h->length;
394 }
395 WARN_ON(p != end);
396
397 return 0;
398}
399
b65233a9
JR
400/****************************************************************************
401 *
402 * The following functions belong the the code path which parses the ACPI table
403 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
404 * data structures, initialize the device/alias/rlookup table and also
405 * basically initialize the hardware.
406 *
407 ****************************************************************************/
408
409/*
410 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
411 * write commands to that buffer later and the IOMMU will execute them
412 * asynchronously
413 */
b36ca91e
JR
414static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
415{
d0312b21 416 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
b36ca91e 417 get_order(CMD_BUFFER_SIZE));
d0312b21 418 u64 entry;
b36ca91e
JR
419
420 if (cmd_buf == NULL)
421 return NULL;
422
423 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
424
b36ca91e
JR
425 entry = (u64)virt_to_phys(cmd_buf);
426 entry |= MMIO_CMD_SIZE_512;
427 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
428 &entry, sizeof(entry));
429
430 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
431
432 return cmd_buf;
433}
434
435static void __init free_command_buffer(struct amd_iommu *iommu)
436{
23c1713f
JR
437 free_pages((unsigned long)iommu->cmd_buf,
438 get_order(iommu->cmd_buf_size));
b36ca91e
JR
439}
440
335503e5
JR
441/* allocates the memory where the IOMMU will log its events to */
442static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
443{
444 u64 entry;
445 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
446 get_order(EVT_BUFFER_SIZE));
447
448 if (iommu->evt_buf == NULL)
449 return NULL;
450
451 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
452 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
453 &entry, sizeof(entry));
454
455 iommu->evt_buf_size = EVT_BUFFER_SIZE;
456
457 return iommu->evt_buf;
458}
459
460static void __init free_event_buffer(struct amd_iommu *iommu)
461{
462 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
463}
464
b65233a9 465/* sets a specific bit in the device table entry. */
3566b778
JR
466static void set_dev_entry_bit(u16 devid, u8 bit)
467{
468 int i = (bit >> 5) & 0x07;
469 int _bit = bit & 0x1f;
470
471 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
472}
473
5ff4789d
JR
474/* Writes the specific IOMMU for a device into the rlookup table */
475static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
476{
477 amd_iommu_rlookup_table[devid] = iommu;
478}
479
b65233a9
JR
480/*
481 * This function takes the device specific flags read from the ACPI
482 * table and sets up the device table entry with that information
483 */
5ff4789d
JR
484static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
485 u16 devid, u32 flags, u32 ext_flags)
3566b778
JR
486{
487 if (flags & ACPI_DEVFLAG_INITPASS)
488 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
489 if (flags & ACPI_DEVFLAG_EXTINT)
490 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
491 if (flags & ACPI_DEVFLAG_NMI)
492 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
493 if (flags & ACPI_DEVFLAG_SYSMGT1)
494 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
495 if (flags & ACPI_DEVFLAG_SYSMGT2)
496 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
497 if (flags & ACPI_DEVFLAG_LINT0)
498 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
499 if (flags & ACPI_DEVFLAG_LINT1)
500 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
3566b778 501
5ff4789d 502 set_iommu_for_device(iommu, devid);
3566b778
JR
503}
504
b65233a9
JR
505/*
506 * Reads the device exclusion range from ACPI and initialize IOMMU with
507 * it
508 */
3566b778
JR
509static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
510{
511 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
512
513 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
514 return;
515
516 if (iommu) {
b65233a9
JR
517 /*
518 * We only can configure exclusion ranges per IOMMU, not
519 * per device. But we can enable the exclusion range per
520 * device. This is done here
521 */
3566b778
JR
522 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
523 iommu->exclusion_start = m->range_start;
524 iommu->exclusion_length = m->range_length;
525 }
526}
527
b65233a9
JR
528/*
529 * This function reads some important data from the IOMMU PCI space and
530 * initializes the driver data structure with it. It reads the hardware
531 * capabilities and the first/last device entries
532 */
5d0c8e49
JR
533static void __init init_iommu_from_pci(struct amd_iommu *iommu)
534{
5d0c8e49 535 int cap_ptr = iommu->cap_ptr;
a80dc3e0 536 u32 range, misc;
5d0c8e49 537
3eaf28a1
JR
538 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
539 &iommu->cap);
540 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
541 &range);
a80dc3e0
JR
542 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
543 &misc);
5d0c8e49 544
d591b0a3
JR
545 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
546 MMIO_GET_FD(range));
547 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
548 MMIO_GET_LD(range));
a80dc3e0 549 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
5d0c8e49
JR
550}
551
b65233a9
JR
552/*
553 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
554 * initializes the hardware and our data structures with it.
555 */
5d0c8e49
JR
556static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
557 struct ivhd_header *h)
558{
559 u8 *p = (u8 *)h;
560 u8 *end = p, flags = 0;
561 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
562 u32 ext_flags = 0;
58a3bee5 563 bool alias = false;
5d0c8e49
JR
564 struct ivhd_entry *e;
565
566 /*
567 * First set the recommended feature enable bits from ACPI
568 * into the IOMMU control registers
569 */
570 h->flags & IVHD_FLAG_HT_TUN_EN ?
571 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
572 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
573
574 h->flags & IVHD_FLAG_PASSPW_EN ?
575 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
576 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
577
578 h->flags & IVHD_FLAG_RESPASSPW_EN ?
579 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
580 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
581
582 h->flags & IVHD_FLAG_ISOC_EN ?
583 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
584 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
585
586 /*
587 * make IOMMU memory accesses cache coherent
588 */
589 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
590
591 /*
592 * Done. Now parse the device entries
593 */
594 p += sizeof(struct ivhd_header);
595 end += h->length;
596
597 while (p < end) {
598 e = (struct ivhd_entry *)p;
599 switch (e->type) {
600 case IVHD_DEV_ALL:
601 for (dev_i = iommu->first_device;
602 dev_i <= iommu->last_device; ++dev_i)
5ff4789d
JR
603 set_dev_entry_from_acpi(iommu, dev_i,
604 e->flags, 0);
5d0c8e49
JR
605 break;
606 case IVHD_DEV_SELECT:
607 devid = e->devid;
5ff4789d 608 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
609 break;
610 case IVHD_DEV_SELECT_RANGE_START:
611 devid_start = e->devid;
612 flags = e->flags;
613 ext_flags = 0;
58a3bee5 614 alias = false;
5d0c8e49
JR
615 break;
616 case IVHD_DEV_ALIAS:
617 devid = e->devid;
618 devid_to = e->ext >> 8;
5ff4789d 619 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
620 amd_iommu_alias_table[devid] = devid_to;
621 break;
622 case IVHD_DEV_ALIAS_RANGE:
623 devid_start = e->devid;
624 flags = e->flags;
625 devid_to = e->ext >> 8;
626 ext_flags = 0;
58a3bee5 627 alias = true;
5d0c8e49
JR
628 break;
629 case IVHD_DEV_EXT_SELECT:
630 devid = e->devid;
5ff4789d
JR
631 set_dev_entry_from_acpi(iommu, devid, e->flags,
632 e->ext);
5d0c8e49
JR
633 break;
634 case IVHD_DEV_EXT_SELECT_RANGE:
635 devid_start = e->devid;
636 flags = e->flags;
637 ext_flags = e->ext;
58a3bee5 638 alias = false;
5d0c8e49
JR
639 break;
640 case IVHD_DEV_RANGE_END:
641 devid = e->devid;
642 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
643 if (alias)
644 amd_iommu_alias_table[dev_i] = devid_to;
5ff4789d 645 set_dev_entry_from_acpi(iommu,
5d0c8e49
JR
646 amd_iommu_alias_table[dev_i],
647 flags, ext_flags);
648 }
649 break;
650 default:
651 break;
652 }
653
b514e555 654 p += ivhd_entry_length(p);
5d0c8e49
JR
655 }
656}
657
b65233a9 658/* Initializes the device->iommu mapping for the driver */
5d0c8e49
JR
659static int __init init_iommu_devices(struct amd_iommu *iommu)
660{
661 u16 i;
662
663 for (i = iommu->first_device; i <= iommu->last_device; ++i)
664 set_iommu_for_device(iommu, i);
665
666 return 0;
667}
668
e47d402d
JR
669static void __init free_iommu_one(struct amd_iommu *iommu)
670{
671 free_command_buffer(iommu);
335503e5 672 free_event_buffer(iommu);
e47d402d
JR
673 iommu_unmap_mmio_space(iommu);
674}
675
676static void __init free_iommu_all(void)
677{
678 struct amd_iommu *iommu, *next;
679
680 list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
681 list_del(&iommu->list);
682 free_iommu_one(iommu);
683 kfree(iommu);
684 }
685}
686
b65233a9
JR
687/*
688 * This function clues the initialization function for one IOMMU
689 * together and also allocates the command buffer and programs the
690 * hardware. It does NOT enable the IOMMU. This is done afterwards.
691 */
e47d402d
JR
692static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
693{
694 spin_lock_init(&iommu->lock);
695 list_add_tail(&iommu->list, &amd_iommu_list);
696
697 /*
698 * Copy data from ACPI table entry to the iommu struct
699 */
3eaf28a1
JR
700 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
701 if (!iommu->dev)
702 return 1;
703
e47d402d 704 iommu->cap_ptr = h->cap_ptr;
ee893c24 705 iommu->pci_seg = h->pci_seg;
e47d402d
JR
706 iommu->mmio_phys = h->mmio_phys;
707 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
708 if (!iommu->mmio_base)
709 return -ENOMEM;
710
711 iommu_set_device_table(iommu);
712 iommu->cmd_buf = alloc_command_buffer(iommu);
713 if (!iommu->cmd_buf)
714 return -ENOMEM;
715
335503e5
JR
716 iommu->evt_buf = alloc_event_buffer(iommu);
717 if (!iommu->evt_buf)
718 return -ENOMEM;
719
a80dc3e0
JR
720 iommu->int_enabled = false;
721
e47d402d
JR
722 init_iommu_from_pci(iommu);
723 init_iommu_from_acpi(iommu, h);
724 init_iommu_devices(iommu);
725
8a66712b 726 return pci_enable_device(iommu->dev);
e47d402d
JR
727}
728
b65233a9
JR
729/*
730 * Iterates over all IOMMU entries in the ACPI table, allocates the
731 * IOMMU structure and initializes it with init_iommu_one()
732 */
e47d402d
JR
733static int __init init_iommu_all(struct acpi_table_header *table)
734{
735 u8 *p = (u8 *)table, *end = (u8 *)table;
736 struct ivhd_header *h;
737 struct amd_iommu *iommu;
738 int ret;
739
e47d402d
JR
740 end += table->length;
741 p += IVRS_HEADER_LENGTH;
742
743 while (p < end) {
744 h = (struct ivhd_header *)p;
745 switch (*p) {
746 case ACPI_IVHD_TYPE:
747 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
748 if (iommu == NULL)
749 return -ENOMEM;
750 ret = init_iommu_one(iommu, h);
751 if (ret)
752 return ret;
753 break;
754 default:
755 break;
756 }
757 p += h->length;
758
759 }
760 WARN_ON(p != end);
761
762 return 0;
763}
764
a80dc3e0
JR
765/****************************************************************************
766 *
767 * The following functions initialize the MSI interrupts for all IOMMUs
768 * in the system. Its a bit challenging because there could be multiple
769 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
770 * pci_dev.
771 *
772 ****************************************************************************/
773
774static int __init iommu_setup_msix(struct amd_iommu *iommu)
775{
776 struct amd_iommu *curr;
777 struct msix_entry entries[32]; /* only 32 supported by AMD IOMMU */
778 int nvec = 0, i;
779
780 list_for_each_entry(curr, &amd_iommu_list, list) {
781 if (curr->dev == iommu->dev) {
782 entries[nvec].entry = curr->evt_msi_num;
783 entries[nvec].vector = 0;
784 curr->int_enabled = true;
785 nvec++;
786 }
787 }
788
789 if (pci_enable_msix(iommu->dev, entries, nvec)) {
790 pci_disable_msix(iommu->dev);
791 return 1;
792 }
793
794 for (i = 0; i < nvec; ++i) {
795 int r = request_irq(entries->vector, amd_iommu_int_handler,
796 IRQF_SAMPLE_RANDOM,
797 "AMD IOMMU",
798 NULL);
799 if (r)
800 goto out_free;
801 }
802
803 return 0;
804
805out_free:
806 for (i -= 1; i >= 0; --i)
807 free_irq(entries->vector, NULL);
808
809 pci_disable_msix(iommu->dev);
810
811 return 1;
812}
813
814static int __init iommu_setup_msi(struct amd_iommu *iommu)
815{
816 int r;
817 struct amd_iommu *curr;
818
819 list_for_each_entry(curr, &amd_iommu_list, list) {
820 if (curr->dev == iommu->dev)
821 curr->int_enabled = true;
822 }
823
824
825 if (pci_enable_msi(iommu->dev))
826 return 1;
827
828 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
829 IRQF_SAMPLE_RANDOM,
830 "AMD IOMMU",
831 NULL);
832
833 if (r) {
834 pci_disable_msi(iommu->dev);
835 return 1;
836 }
837
838 return 0;
839}
840
841static int __init iommu_init_msi(struct amd_iommu *iommu)
842{
843 if (iommu->int_enabled)
844 return 0;
845
846 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSIX))
847 return iommu_setup_msix(iommu);
848 else if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
849 return iommu_setup_msi(iommu);
850
851 return 1;
852}
853
b65233a9
JR
854/****************************************************************************
855 *
856 * The next functions belong to the third pass of parsing the ACPI
857 * table. In this last pass the memory mapping requirements are
858 * gathered (like exclusion and unity mapping reanges).
859 *
860 ****************************************************************************/
861
be2a022c
JR
862static void __init free_unity_maps(void)
863{
864 struct unity_map_entry *entry, *next;
865
866 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
867 list_del(&entry->list);
868 kfree(entry);
869 }
870}
871
b65233a9 872/* called when we find an exclusion range definition in ACPI */
be2a022c
JR
873static int __init init_exclusion_range(struct ivmd_header *m)
874{
875 int i;
876
877 switch (m->type) {
878 case ACPI_IVMD_TYPE:
879 set_device_exclusion_range(m->devid, m);
880 break;
881 case ACPI_IVMD_TYPE_ALL:
3a61ec38 882 for (i = 0; i <= amd_iommu_last_bdf; ++i)
be2a022c
JR
883 set_device_exclusion_range(i, m);
884 break;
885 case ACPI_IVMD_TYPE_RANGE:
886 for (i = m->devid; i <= m->aux; ++i)
887 set_device_exclusion_range(i, m);
888 break;
889 default:
890 break;
891 }
892
893 return 0;
894}
895
b65233a9 896/* called for unity map ACPI definition */
be2a022c
JR
897static int __init init_unity_map_range(struct ivmd_header *m)
898{
899 struct unity_map_entry *e = 0;
900
901 e = kzalloc(sizeof(*e), GFP_KERNEL);
902 if (e == NULL)
903 return -ENOMEM;
904
905 switch (m->type) {
906 default:
907 case ACPI_IVMD_TYPE:
908 e->devid_start = e->devid_end = m->devid;
909 break;
910 case ACPI_IVMD_TYPE_ALL:
911 e->devid_start = 0;
912 e->devid_end = amd_iommu_last_bdf;
913 break;
914 case ACPI_IVMD_TYPE_RANGE:
915 e->devid_start = m->devid;
916 e->devid_end = m->aux;
917 break;
918 }
919 e->address_start = PAGE_ALIGN(m->range_start);
920 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
921 e->prot = m->flags >> 1;
922
923 list_add_tail(&e->list, &amd_iommu_unity_map);
924
925 return 0;
926}
927
b65233a9 928/* iterates over all memory definitions we find in the ACPI table */
be2a022c
JR
929static int __init init_memory_definitions(struct acpi_table_header *table)
930{
931 u8 *p = (u8 *)table, *end = (u8 *)table;
932 struct ivmd_header *m;
933
be2a022c
JR
934 end += table->length;
935 p += IVRS_HEADER_LENGTH;
936
937 while (p < end) {
938 m = (struct ivmd_header *)p;
939 if (m->flags & IVMD_FLAG_EXCL_RANGE)
940 init_exclusion_range(m);
941 else if (m->flags & IVMD_FLAG_UNITY_MAP)
942 init_unity_map_range(m);
943
944 p += m->length;
945 }
946
947 return 0;
948}
949
9f5f5fb3
JR
950/*
951 * Init the device table to not allow DMA access for devices and
952 * suppress all page faults
953 */
954static void init_device_table(void)
955{
956 u16 devid;
957
958 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
959 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
960 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
9f5f5fb3
JR
961 }
962}
963
b65233a9
JR
964/*
965 * This function finally enables all IOMMUs found in the system after
966 * they have been initialized
967 */
8736197b
JR
968static void __init enable_iommus(void)
969{
970 struct amd_iommu *iommu;
971
972 list_for_each_entry(iommu, &amd_iommu_list, list) {
973 iommu_set_exclusion_range(iommu);
a80dc3e0 974 iommu_init_msi(iommu);
126c52be 975 iommu_enable_event_logging(iommu);
8736197b
JR
976 iommu_enable(iommu);
977 }
978}
979
7441e9cb
JR
980/*
981 * Suspend/Resume support
982 * disable suspend until real resume implemented
983 */
984
985static int amd_iommu_resume(struct sys_device *dev)
986{
987 return 0;
988}
989
990static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
991{
992 return -EINVAL;
993}
994
995static struct sysdev_class amd_iommu_sysdev_class = {
996 .name = "amd_iommu",
997 .suspend = amd_iommu_suspend,
998 .resume = amd_iommu_resume,
999};
1000
1001static struct sys_device device_amd_iommu = {
1002 .id = 0,
1003 .cls = &amd_iommu_sysdev_class,
1004};
1005
b65233a9
JR
1006/*
1007 * This is the core init function for AMD IOMMU hardware in the system.
1008 * This function is called from the generic x86 DMA layer initialization
1009 * code.
1010 *
1011 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1012 * three times:
1013 *
1014 * 1 pass) Find the highest PCI device id the driver has to handle.
1015 * Upon this information the size of the data structures is
1016 * determined that needs to be allocated.
1017 *
1018 * 2 pass) Initialize the data structures just allocated with the
1019 * information in the ACPI table about available AMD IOMMUs
1020 * in the system. It also maps the PCI devices in the
1021 * system to specific IOMMUs
1022 *
1023 * 3 pass) After the basic data structures are allocated and
1024 * initialized we update them with information about memory
1025 * remapping requirements parsed out of the ACPI table in
1026 * this last pass.
1027 *
1028 * After that the hardware is initialized and ready to go. In the last
1029 * step we do some Linux specific things like registering the driver in
1030 * the dma_ops interface and initializing the suspend/resume support
1031 * functions. Finally it prints some information about AMD IOMMUs and
1032 * the driver state and enables the hardware.
1033 */
fe74c9cf
JR
1034int __init amd_iommu_init(void)
1035{
1036 int i, ret = 0;
1037
1038
8b14518f 1039 if (no_iommu) {
fe74c9cf
JR
1040 printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
1041 return 0;
1042 }
1043
c1cbebee
JR
1044 if (!amd_iommu_detected)
1045 return -ENODEV;
1046
fe74c9cf
JR
1047 /*
1048 * First parse ACPI tables to find the largest Bus/Dev/Func
1049 * we need to handle. Upon this information the shared data
1050 * structures for the IOMMUs in the system will be allocated
1051 */
1052 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1053 return -ENODEV;
1054
c571484e
JR
1055 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1056 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1057 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
fe74c9cf
JR
1058
1059 ret = -ENOMEM;
1060
1061 /* Device table - directly used by all IOMMUs */
5dc8bff0 1062 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1063 get_order(dev_table_size));
1064 if (amd_iommu_dev_table == NULL)
1065 goto out;
1066
1067 /*
1068 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1069 * IOMMU see for that device
1070 */
1071 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1072 get_order(alias_table_size));
1073 if (amd_iommu_alias_table == NULL)
1074 goto free;
1075
1076 /* IOMMU rlookup table - find the IOMMU for a specific device */
1077 amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
1078 get_order(rlookup_table_size));
1079 if (amd_iommu_rlookup_table == NULL)
1080 goto free;
1081
1082 /*
1083 * Protection Domain table - maps devices to protection domains
1084 * This table has the same size as the rlookup_table
1085 */
5dc8bff0 1086 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1087 get_order(rlookup_table_size));
1088 if (amd_iommu_pd_table == NULL)
1089 goto free;
1090
5dc8bff0
JR
1091 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1092 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1093 get_order(MAX_DOMAIN_ID/8));
1094 if (amd_iommu_pd_alloc_bitmap == NULL)
1095 goto free;
1096
9f5f5fb3
JR
1097 /* init the device table */
1098 init_device_table();
1099
fe74c9cf 1100 /*
5dc8bff0 1101 * let all alias entries point to itself
fe74c9cf 1102 */
3a61ec38 1103 for (i = 0; i <= amd_iommu_last_bdf; ++i)
fe74c9cf
JR
1104 amd_iommu_alias_table[i] = i;
1105
fe74c9cf
JR
1106 /*
1107 * never allocate domain 0 because its used as the non-allocated and
1108 * error value placeholder
1109 */
1110 amd_iommu_pd_alloc_bitmap[0] = 1;
1111
1112 /*
1113 * now the data structures are allocated and basically initialized
1114 * start the real acpi table scan
1115 */
1116 ret = -ENODEV;
1117 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1118 goto free;
1119
1120 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1121 goto free;
1122
129d6aba 1123 ret = sysdev_class_register(&amd_iommu_sysdev_class);
8736197b
JR
1124 if (ret)
1125 goto free;
1126
129d6aba 1127 ret = sysdev_register(&device_amd_iommu);
7441e9cb
JR
1128 if (ret)
1129 goto free;
1130
129d6aba 1131 ret = amd_iommu_init_dma_ops();
7441e9cb
JR
1132 if (ret)
1133 goto free;
1134
8736197b
JR
1135 enable_iommus();
1136
fe74c9cf
JR
1137 printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
1138 (1 << (amd_iommu_aperture_order-20)));
1139
1140 printk(KERN_INFO "AMD IOMMU: device isolation ");
1141 if (amd_iommu_isolate)
1142 printk("enabled\n");
1143 else
1144 printk("disabled\n");
1145
afa9fdc2 1146 if (amd_iommu_unmap_flush)
1c655773
JR
1147 printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
1148 else
1149 printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
1150
fe74c9cf
JR
1151out:
1152 return ret;
1153
1154free:
d58befd3
JR
1155 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1156 get_order(MAX_DOMAIN_ID/8));
fe74c9cf 1157
9a836de0
JR
1158 free_pages((unsigned long)amd_iommu_pd_table,
1159 get_order(rlookup_table_size));
fe74c9cf 1160
9a836de0
JR
1161 free_pages((unsigned long)amd_iommu_rlookup_table,
1162 get_order(rlookup_table_size));
fe74c9cf 1163
9a836de0
JR
1164 free_pages((unsigned long)amd_iommu_alias_table,
1165 get_order(alias_table_size));
fe74c9cf 1166
9a836de0
JR
1167 free_pages((unsigned long)amd_iommu_dev_table,
1168 get_order(dev_table_size));
fe74c9cf
JR
1169
1170 free_iommu_all();
1171
1172 free_unity_maps();
1173
1174 goto out;
1175}
1176
b65233a9
JR
1177/****************************************************************************
1178 *
1179 * Early detect code. This code runs at IOMMU detection time in the DMA
1180 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1181 * IOMMUs
1182 *
1183 ****************************************************************************/
ae7877de
JR
1184static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1185{
1186 return 0;
1187}
1188
1189void __init amd_iommu_detect(void)
1190{
299a140d 1191 if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
ae7877de
JR
1192 return;
1193
ae7877de
JR
1194 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1195 iommu_detected = 1;
c1cbebee 1196 amd_iommu_detected = 1;
92af4e29 1197#ifdef CONFIG_GART_IOMMU
ae7877de
JR
1198 gart_iommu_aperture_disabled = 1;
1199 gart_iommu_aperture = 0;
92af4e29 1200#endif
ae7877de
JR
1201 }
1202}
1203
b65233a9
JR
1204/****************************************************************************
1205 *
1206 * Parsing functions for the AMD IOMMU specific kernel command line
1207 * options.
1208 *
1209 ****************************************************************************/
1210
918ad6c5
JR
1211static int __init parse_amd_iommu_options(char *str)
1212{
1213 for (; *str; ++str) {
1c655773 1214 if (strncmp(str, "isolate", 7) == 0)
918ad6c5 1215 amd_iommu_isolate = 1;
afa9fdc2
FT
1216 if (strncmp(str, "fullflush", 11) == 0)
1217 amd_iommu_unmap_flush = true;
918ad6c5
JR
1218 }
1219
1220 return 1;
1221}
1222
1223static int __init parse_amd_iommu_size_options(char *str)
1224{
0906372e
JR
1225 unsigned order = PAGE_SHIFT + get_order(memparse(str, &str));
1226
1227 if ((order > 24) && (order < 31))
1228 amd_iommu_aperture_order = order;
918ad6c5
JR
1229
1230 return 1;
1231}
1232
1233__setup("amd_iommu=", parse_amd_iommu_options);
1234__setup("amd_iommu_size=", parse_amd_iommu_size_options);
This page took 0.261155 seconds and 5 git commands to generate.