x86/amd-iommu: enable iommu before attaching devices
[deliverable/linux.git] / arch / x86 / kernel / amd_iommu_init.c
CommitLineData
f6e2e6b6 1/*
bf3118c1 2 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
f6e2e6b6
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
7441e9cb 24#include <linux/sysdev.h>
a80dc3e0
JR
25#include <linux/interrupt.h>
26#include <linux/msi.h>
f6e2e6b6 27#include <asm/pci-direct.h>
6a9401a7 28#include <asm/amd_iommu_proto.h>
f6e2e6b6 29#include <asm/amd_iommu_types.h>
c6da992e 30#include <asm/amd_iommu.h>
46a7fa27 31#include <asm/iommu.h>
1d9b16d1 32#include <asm/gart.h>
ea1b0d39 33#include <asm/x86_init.h>
f6e2e6b6
JR
34
35/*
36 * definitions for the ACPI scanning code
37 */
f6e2e6b6 38#define IVRS_HEADER_LENGTH 48
f6e2e6b6
JR
39
40#define ACPI_IVHD_TYPE 0x10
41#define ACPI_IVMD_TYPE_ALL 0x20
42#define ACPI_IVMD_TYPE 0x21
43#define ACPI_IVMD_TYPE_RANGE 0x22
44
45#define IVHD_DEV_ALL 0x01
46#define IVHD_DEV_SELECT 0x02
47#define IVHD_DEV_SELECT_RANGE_START 0x03
48#define IVHD_DEV_RANGE_END 0x04
49#define IVHD_DEV_ALIAS 0x42
50#define IVHD_DEV_ALIAS_RANGE 0x43
51#define IVHD_DEV_EXT_SELECT 0x46
52#define IVHD_DEV_EXT_SELECT_RANGE 0x47
53
6da7342f
JR
54#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
55#define IVHD_FLAG_PASSPW_EN_MASK 0x02
56#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
57#define IVHD_FLAG_ISOC_EN_MASK 0x08
f6e2e6b6
JR
58
59#define IVMD_FLAG_EXCL_RANGE 0x08
60#define IVMD_FLAG_UNITY_MAP 0x01
61
62#define ACPI_DEVFLAG_INITPASS 0x01
63#define ACPI_DEVFLAG_EXTINT 0x02
64#define ACPI_DEVFLAG_NMI 0x04
65#define ACPI_DEVFLAG_SYSMGT1 0x10
66#define ACPI_DEVFLAG_SYSMGT2 0x20
67#define ACPI_DEVFLAG_LINT0 0x40
68#define ACPI_DEVFLAG_LINT1 0x80
69#define ACPI_DEVFLAG_ATSDIS 0x10000000
70
b65233a9
JR
71/*
72 * ACPI table definitions
73 *
74 * These data structures are laid over the table to parse the important values
75 * out of it.
76 */
77
78/*
79 * structure describing one IOMMU in the ACPI table. Typically followed by one
80 * or more ivhd_entrys.
81 */
f6e2e6b6
JR
82struct ivhd_header {
83 u8 type;
84 u8 flags;
85 u16 length;
86 u16 devid;
87 u16 cap_ptr;
88 u64 mmio_phys;
89 u16 pci_seg;
90 u16 info;
91 u32 reserved;
92} __attribute__((packed));
93
b65233a9
JR
94/*
95 * A device entry describing which devices a specific IOMMU translates and
96 * which requestor ids they use.
97 */
f6e2e6b6
JR
98struct ivhd_entry {
99 u8 type;
100 u16 devid;
101 u8 flags;
102 u32 ext;
103} __attribute__((packed));
104
b65233a9
JR
105/*
106 * An AMD IOMMU memory definition structure. It defines things like exclusion
107 * ranges for devices and regions that should be unity mapped.
108 */
f6e2e6b6
JR
109struct ivmd_header {
110 u8 type;
111 u8 flags;
112 u16 length;
113 u16 devid;
114 u16 aux;
115 u64 resv;
116 u64 range_start;
117 u64 range_length;
118} __attribute__((packed));
119
fefda117
JR
120bool amd_iommu_dump;
121
c1cbebee
JR
122static int __initdata amd_iommu_detected;
123
b65233a9
JR
124u16 amd_iommu_last_bdf; /* largest PCI device id we have
125 to handle */
2e22847f 126LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
b65233a9 127 we find in ACPI */
afa9fdc2 128bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
928abd25 129
2e22847f 130LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
b65233a9 131 system */
928abd25 132
bb52777e
JR
133/* Array to assign indices to IOMMUs*/
134struct amd_iommu *amd_iommus[MAX_IOMMUS];
135int amd_iommus_present;
136
318afd41
JR
137/* IOMMUs have a non-present cache? */
138bool amd_iommu_np_cache __read_mostly;
139
0f764806 140/*
3551a708 141 * The ACPI table parsing functions set this variable on an error
0f764806 142 */
3551a708 143static int __initdata amd_iommu_init_err;
0f764806 144
aeb26f55
JR
145/*
146 * List of protection domains - used during resume
147 */
148LIST_HEAD(amd_iommu_pd_list);
149spinlock_t amd_iommu_pd_lock;
150
b65233a9
JR
151/*
152 * Pointer to the device table which is shared by all AMD IOMMUs
153 * it is indexed by the PCI device id or the HT unit id and contains
154 * information about the domain the device belongs to as well as the
155 * page table root pointer.
156 */
928abd25 157struct dev_table_entry *amd_iommu_dev_table;
b65233a9
JR
158
159/*
160 * The alias table is a driver specific data structure which contains the
161 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
162 * More than one device can share the same requestor id.
163 */
928abd25 164u16 *amd_iommu_alias_table;
b65233a9
JR
165
166/*
167 * The rlookup table is used to find the IOMMU which is responsible
168 * for a specific device. It is also indexed by the PCI device id.
169 */
928abd25 170struct amd_iommu **amd_iommu_rlookup_table;
b65233a9 171
b65233a9
JR
172/*
173 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
174 * to know which ones are already in use.
175 */
928abd25
JR
176unsigned long *amd_iommu_pd_alloc_bitmap;
177
b65233a9
JR
178static u32 dev_table_size; /* size of the device table */
179static u32 alias_table_size; /* size of the alias table */
180static u32 rlookup_table_size; /* size if the rlookup table */
3e8064ba 181
208ec8c9
JR
182static inline void update_last_devid(u16 devid)
183{
184 if (devid > amd_iommu_last_bdf)
185 amd_iommu_last_bdf = devid;
186}
187
c571484e
JR
188static inline unsigned long tbl_size(int entry_size)
189{
190 unsigned shift = PAGE_SHIFT +
421f909c 191 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
c571484e
JR
192
193 return 1UL << shift;
194}
195
b65233a9
JR
196/****************************************************************************
197 *
198 * AMD IOMMU MMIO register space handling functions
199 *
200 * These functions are used to program the IOMMU device registers in
201 * MMIO space required for that driver.
202 *
203 ****************************************************************************/
3e8064ba 204
b65233a9
JR
205/*
206 * This function set the exclusion range in the IOMMU. DMA accesses to the
207 * exclusion range are passed through untranslated
208 */
05f92db9 209static void iommu_set_exclusion_range(struct amd_iommu *iommu)
b2026aa2
JR
210{
211 u64 start = iommu->exclusion_start & PAGE_MASK;
212 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
213 u64 entry;
214
215 if (!iommu->exclusion_start)
216 return;
217
218 entry = start | MMIO_EXCL_ENABLE_MASK;
219 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
220 &entry, sizeof(entry));
221
222 entry = limit;
223 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
224 &entry, sizeof(entry));
225}
226
b65233a9 227/* Programs the physical address of the device table into the IOMMU hardware */
b2026aa2
JR
228static void __init iommu_set_device_table(struct amd_iommu *iommu)
229{
f609891f 230 u64 entry;
b2026aa2
JR
231
232 BUG_ON(iommu->mmio_base == NULL);
233
234 entry = virt_to_phys(amd_iommu_dev_table);
235 entry |= (dev_table_size >> 12) - 1;
236 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
237 &entry, sizeof(entry));
238}
239
b65233a9 240/* Generic functions to enable/disable certain features of the IOMMU. */
05f92db9 241static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
242{
243 u32 ctrl;
244
245 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
246 ctrl |= (1 << bit);
247 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
248}
249
ca020711 250static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
251{
252 u32 ctrl;
253
199d0d50 254 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
b2026aa2
JR
255 ctrl &= ~(1 << bit);
256 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
257}
258
b65233a9 259/* Function to enable the hardware */
05f92db9 260static void iommu_enable(struct amd_iommu *iommu)
b2026aa2 261{
4c6f40d4 262 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx\n",
a4e267c8 263 dev_name(&iommu->dev->dev), iommu->cap_ptr);
b2026aa2
JR
264
265 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
b2026aa2
JR
266}
267
92ac4320 268static void iommu_disable(struct amd_iommu *iommu)
126c52be 269{
a8c485bb
CW
270 /* Disable command buffer */
271 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
272
273 /* Disable event logging and event interrupts */
274 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
275 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
276
277 /* Disable IOMMU hardware itself */
92ac4320 278 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
126c52be
JR
279}
280
b65233a9
JR
281/*
282 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
283 * the system has one.
284 */
6c56747b
JR
285static u8 * __init iommu_map_mmio_space(u64 address)
286{
287 u8 *ret;
288
289 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
290 return NULL;
291
292 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
293 if (ret != NULL)
294 return ret;
295
296 release_mem_region(address, MMIO_REGION_LENGTH);
297
298 return NULL;
299}
300
301static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
302{
303 if (iommu->mmio_base)
304 iounmap(iommu->mmio_base);
305 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
306}
307
b65233a9
JR
308/****************************************************************************
309 *
310 * The functions below belong to the first pass of AMD IOMMU ACPI table
311 * parsing. In this pass we try to find out the highest device id this
312 * code has to handle. Upon this information the size of the shared data
313 * structures is determined later.
314 *
315 ****************************************************************************/
316
b514e555
JR
317/*
318 * This function calculates the length of a given IVHD entry
319 */
320static inline int ivhd_entry_length(u8 *ivhd)
321{
322 return 0x04 << (*ivhd >> 6);
323}
324
b65233a9
JR
325/*
326 * This function reads the last device id the IOMMU has to handle from the PCI
327 * capability header for this IOMMU
328 */
3e8064ba
JR
329static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
330{
331 u32 cap;
332
333 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
d591b0a3 334 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
3e8064ba
JR
335
336 return 0;
337}
338
b65233a9
JR
339/*
340 * After reading the highest device id from the IOMMU PCI capability header
341 * this function looks if there is a higher device id defined in the ACPI table
342 */
3e8064ba
JR
343static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
344{
345 u8 *p = (void *)h, *end = (void *)h;
346 struct ivhd_entry *dev;
347
348 p += sizeof(*h);
349 end += h->length;
350
351 find_last_devid_on_pci(PCI_BUS(h->devid),
352 PCI_SLOT(h->devid),
353 PCI_FUNC(h->devid),
354 h->cap_ptr);
355
356 while (p < end) {
357 dev = (struct ivhd_entry *)p;
358 switch (dev->type) {
359 case IVHD_DEV_SELECT:
360 case IVHD_DEV_RANGE_END:
361 case IVHD_DEV_ALIAS:
362 case IVHD_DEV_EXT_SELECT:
b65233a9 363 /* all the above subfield types refer to device ids */
208ec8c9 364 update_last_devid(dev->devid);
3e8064ba
JR
365 break;
366 default:
367 break;
368 }
b514e555 369 p += ivhd_entry_length(p);
3e8064ba
JR
370 }
371
372 WARN_ON(p != end);
373
374 return 0;
375}
376
b65233a9
JR
377/*
378 * Iterate over all IVHD entries in the ACPI table and find the highest device
379 * id which we need to handle. This is the first of three functions which parse
380 * the ACPI table. So we check the checksum here.
381 */
3e8064ba
JR
382static int __init find_last_devid_acpi(struct acpi_table_header *table)
383{
384 int i;
385 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
386 struct ivhd_header *h;
387
388 /*
389 * Validate checksum here so we don't need to do it when
390 * we actually parse the table
391 */
392 for (i = 0; i < table->length; ++i)
393 checksum += p[i];
3551a708 394 if (checksum != 0) {
3e8064ba 395 /* ACPI table corrupt */
3551a708
JR
396 amd_iommu_init_err = -ENODEV;
397 return 0;
398 }
3e8064ba
JR
399
400 p += IVRS_HEADER_LENGTH;
401
402 end += table->length;
403 while (p < end) {
404 h = (struct ivhd_header *)p;
405 switch (h->type) {
406 case ACPI_IVHD_TYPE:
407 find_last_devid_from_ivhd(h);
408 break;
409 default:
410 break;
411 }
412 p += h->length;
413 }
414 WARN_ON(p != end);
415
416 return 0;
417}
418
b65233a9
JR
419/****************************************************************************
420 *
421 * The following functions belong the the code path which parses the ACPI table
422 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
423 * data structures, initialize the device/alias/rlookup table and also
424 * basically initialize the hardware.
425 *
426 ****************************************************************************/
427
428/*
429 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
430 * write commands to that buffer later and the IOMMU will execute them
431 * asynchronously
432 */
b36ca91e
JR
433static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
434{
d0312b21 435 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
b36ca91e 436 get_order(CMD_BUFFER_SIZE));
b36ca91e
JR
437
438 if (cmd_buf == NULL)
439 return NULL;
440
441 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
442
58492e12
JR
443 return cmd_buf;
444}
445
93f1cc67
JR
446/*
447 * This function resets the command buffer if the IOMMU stopped fetching
448 * commands from it.
449 */
450void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
451{
452 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
453
454 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
455 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
456
457 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
458}
459
58492e12
JR
460/*
461 * This function writes the command buffer address to the hardware and
462 * enables it.
463 */
464static void iommu_enable_command_buffer(struct amd_iommu *iommu)
465{
466 u64 entry;
467
468 BUG_ON(iommu->cmd_buf == NULL);
469
470 entry = (u64)virt_to_phys(iommu->cmd_buf);
b36ca91e 471 entry |= MMIO_CMD_SIZE_512;
58492e12 472
b36ca91e 473 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
58492e12 474 &entry, sizeof(entry));
b36ca91e 475
93f1cc67 476 amd_iommu_reset_cmd_buffer(iommu);
b36ca91e
JR
477}
478
479static void __init free_command_buffer(struct amd_iommu *iommu)
480{
23c1713f
JR
481 free_pages((unsigned long)iommu->cmd_buf,
482 get_order(iommu->cmd_buf_size));
b36ca91e
JR
483}
484
335503e5
JR
485/* allocates the memory where the IOMMU will log its events to */
486static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
487{
335503e5
JR
488 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
489 get_order(EVT_BUFFER_SIZE));
490
491 if (iommu->evt_buf == NULL)
492 return NULL;
493
1bc6f838
JR
494 iommu->evt_buf_size = EVT_BUFFER_SIZE;
495
58492e12
JR
496 return iommu->evt_buf;
497}
498
499static void iommu_enable_event_buffer(struct amd_iommu *iommu)
500{
501 u64 entry;
502
503 BUG_ON(iommu->evt_buf == NULL);
504
335503e5 505 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
58492e12 506
335503e5
JR
507 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
508 &entry, sizeof(entry));
509
09067207
JR
510 /* set head and tail to zero manually */
511 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
512 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
513
58492e12 514 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
335503e5
JR
515}
516
517static void __init free_event_buffer(struct amd_iommu *iommu)
518{
519 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
520}
521
b65233a9 522/* sets a specific bit in the device table entry. */
3566b778
JR
523static void set_dev_entry_bit(u16 devid, u8 bit)
524{
525 int i = (bit >> 5) & 0x07;
526 int _bit = bit & 0x1f;
527
528 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
529}
530
c5cca146
JR
531static int get_dev_entry_bit(u16 devid, u8 bit)
532{
533 int i = (bit >> 5) & 0x07;
534 int _bit = bit & 0x1f;
535
536 return (amd_iommu_dev_table[devid].data[i] & (1 << _bit)) >> _bit;
537}
538
539
540void amd_iommu_apply_erratum_63(u16 devid)
541{
542 int sysmgt;
543
544 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
545 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
546
547 if (sysmgt == 0x01)
548 set_dev_entry_bit(devid, DEV_ENTRY_IW);
549}
550
5ff4789d
JR
551/* Writes the specific IOMMU for a device into the rlookup table */
552static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
553{
554 amd_iommu_rlookup_table[devid] = iommu;
555}
556
b65233a9
JR
557/*
558 * This function takes the device specific flags read from the ACPI
559 * table and sets up the device table entry with that information
560 */
5ff4789d
JR
561static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
562 u16 devid, u32 flags, u32 ext_flags)
3566b778
JR
563{
564 if (flags & ACPI_DEVFLAG_INITPASS)
565 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
566 if (flags & ACPI_DEVFLAG_EXTINT)
567 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
568 if (flags & ACPI_DEVFLAG_NMI)
569 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
570 if (flags & ACPI_DEVFLAG_SYSMGT1)
571 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
572 if (flags & ACPI_DEVFLAG_SYSMGT2)
573 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
574 if (flags & ACPI_DEVFLAG_LINT0)
575 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
576 if (flags & ACPI_DEVFLAG_LINT1)
577 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
3566b778 578
c5cca146
JR
579 amd_iommu_apply_erratum_63(devid);
580
5ff4789d 581 set_iommu_for_device(iommu, devid);
3566b778
JR
582}
583
b65233a9
JR
584/*
585 * Reads the device exclusion range from ACPI and initialize IOMMU with
586 * it
587 */
3566b778
JR
588static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
589{
590 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
591
592 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
593 return;
594
595 if (iommu) {
b65233a9
JR
596 /*
597 * We only can configure exclusion ranges per IOMMU, not
598 * per device. But we can enable the exclusion range per
599 * device. This is done here
600 */
3566b778
JR
601 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
602 iommu->exclusion_start = m->range_start;
603 iommu->exclusion_length = m->range_length;
604 }
605}
606
b65233a9
JR
607/*
608 * This function reads some important data from the IOMMU PCI space and
609 * initializes the driver data structure with it. It reads the hardware
610 * capabilities and the first/last device entries
611 */
5d0c8e49
JR
612static void __init init_iommu_from_pci(struct amd_iommu *iommu)
613{
5d0c8e49 614 int cap_ptr = iommu->cap_ptr;
a80dc3e0 615 u32 range, misc;
5d0c8e49 616
3eaf28a1
JR
617 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
618 &iommu->cap);
619 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
620 &range);
a80dc3e0
JR
621 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
622 &misc);
5d0c8e49 623
d591b0a3
JR
624 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
625 MMIO_GET_FD(range));
626 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
627 MMIO_GET_LD(range));
a80dc3e0 628 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
5d0c8e49
JR
629}
630
b65233a9
JR
631/*
632 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
633 * initializes the hardware and our data structures with it.
634 */
5d0c8e49
JR
635static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
636 struct ivhd_header *h)
637{
638 u8 *p = (u8 *)h;
639 u8 *end = p, flags = 0;
640 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
641 u32 ext_flags = 0;
58a3bee5 642 bool alias = false;
5d0c8e49
JR
643 struct ivhd_entry *e;
644
645 /*
646 * First set the recommended feature enable bits from ACPI
647 * into the IOMMU control registers
648 */
6da7342f 649 h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
5d0c8e49
JR
650 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
651 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
652
6da7342f 653 h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
5d0c8e49
JR
654 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
655 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
656
6da7342f 657 h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
5d0c8e49
JR
658 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
659 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
660
6da7342f 661 h->flags & IVHD_FLAG_ISOC_EN_MASK ?
5d0c8e49
JR
662 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
663 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
664
665 /*
666 * make IOMMU memory accesses cache coherent
667 */
668 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
669
670 /*
671 * Done. Now parse the device entries
672 */
673 p += sizeof(struct ivhd_header);
674 end += h->length;
675
42a698f4 676
5d0c8e49
JR
677 while (p < end) {
678 e = (struct ivhd_entry *)p;
679 switch (e->type) {
680 case IVHD_DEV_ALL:
42a698f4
JR
681
682 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
683 " last device %02x:%02x.%x flags: %02x\n",
684 PCI_BUS(iommu->first_device),
685 PCI_SLOT(iommu->first_device),
686 PCI_FUNC(iommu->first_device),
687 PCI_BUS(iommu->last_device),
688 PCI_SLOT(iommu->last_device),
689 PCI_FUNC(iommu->last_device),
690 e->flags);
691
5d0c8e49
JR
692 for (dev_i = iommu->first_device;
693 dev_i <= iommu->last_device; ++dev_i)
5ff4789d
JR
694 set_dev_entry_from_acpi(iommu, dev_i,
695 e->flags, 0);
5d0c8e49
JR
696 break;
697 case IVHD_DEV_SELECT:
42a698f4
JR
698
699 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
700 "flags: %02x\n",
701 PCI_BUS(e->devid),
702 PCI_SLOT(e->devid),
703 PCI_FUNC(e->devid),
704 e->flags);
705
5d0c8e49 706 devid = e->devid;
5ff4789d 707 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
708 break;
709 case IVHD_DEV_SELECT_RANGE_START:
42a698f4
JR
710
711 DUMP_printk(" DEV_SELECT_RANGE_START\t "
712 "devid: %02x:%02x.%x flags: %02x\n",
713 PCI_BUS(e->devid),
714 PCI_SLOT(e->devid),
715 PCI_FUNC(e->devid),
716 e->flags);
717
5d0c8e49
JR
718 devid_start = e->devid;
719 flags = e->flags;
720 ext_flags = 0;
58a3bee5 721 alias = false;
5d0c8e49
JR
722 break;
723 case IVHD_DEV_ALIAS:
42a698f4
JR
724
725 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
726 "flags: %02x devid_to: %02x:%02x.%x\n",
727 PCI_BUS(e->devid),
728 PCI_SLOT(e->devid),
729 PCI_FUNC(e->devid),
730 e->flags,
731 PCI_BUS(e->ext >> 8),
732 PCI_SLOT(e->ext >> 8),
733 PCI_FUNC(e->ext >> 8));
734
5d0c8e49
JR
735 devid = e->devid;
736 devid_to = e->ext >> 8;
7a6a3a08 737 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
7455aab1 738 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
5d0c8e49
JR
739 amd_iommu_alias_table[devid] = devid_to;
740 break;
741 case IVHD_DEV_ALIAS_RANGE:
42a698f4
JR
742
743 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
744 "devid: %02x:%02x.%x flags: %02x "
745 "devid_to: %02x:%02x.%x\n",
746 PCI_BUS(e->devid),
747 PCI_SLOT(e->devid),
748 PCI_FUNC(e->devid),
749 e->flags,
750 PCI_BUS(e->ext >> 8),
751 PCI_SLOT(e->ext >> 8),
752 PCI_FUNC(e->ext >> 8));
753
5d0c8e49
JR
754 devid_start = e->devid;
755 flags = e->flags;
756 devid_to = e->ext >> 8;
757 ext_flags = 0;
58a3bee5 758 alias = true;
5d0c8e49
JR
759 break;
760 case IVHD_DEV_EXT_SELECT:
42a698f4
JR
761
762 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
763 "flags: %02x ext: %08x\n",
764 PCI_BUS(e->devid),
765 PCI_SLOT(e->devid),
766 PCI_FUNC(e->devid),
767 e->flags, e->ext);
768
5d0c8e49 769 devid = e->devid;
5ff4789d
JR
770 set_dev_entry_from_acpi(iommu, devid, e->flags,
771 e->ext);
5d0c8e49
JR
772 break;
773 case IVHD_DEV_EXT_SELECT_RANGE:
42a698f4
JR
774
775 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
776 "%02x:%02x.%x flags: %02x ext: %08x\n",
777 PCI_BUS(e->devid),
778 PCI_SLOT(e->devid),
779 PCI_FUNC(e->devid),
780 e->flags, e->ext);
781
5d0c8e49
JR
782 devid_start = e->devid;
783 flags = e->flags;
784 ext_flags = e->ext;
58a3bee5 785 alias = false;
5d0c8e49
JR
786 break;
787 case IVHD_DEV_RANGE_END:
42a698f4
JR
788
789 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
790 PCI_BUS(e->devid),
791 PCI_SLOT(e->devid),
792 PCI_FUNC(e->devid));
793
5d0c8e49
JR
794 devid = e->devid;
795 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
7a6a3a08 796 if (alias) {
5d0c8e49 797 amd_iommu_alias_table[dev_i] = devid_to;
7a6a3a08
JR
798 set_dev_entry_from_acpi(iommu,
799 devid_to, flags, ext_flags);
800 }
801 set_dev_entry_from_acpi(iommu, dev_i,
802 flags, ext_flags);
5d0c8e49
JR
803 }
804 break;
805 default:
806 break;
807 }
808
b514e555 809 p += ivhd_entry_length(p);
5d0c8e49
JR
810 }
811}
812
b65233a9 813/* Initializes the device->iommu mapping for the driver */
5d0c8e49
JR
814static int __init init_iommu_devices(struct amd_iommu *iommu)
815{
816 u16 i;
817
818 for (i = iommu->first_device; i <= iommu->last_device; ++i)
819 set_iommu_for_device(iommu, i);
820
821 return 0;
822}
823
e47d402d
JR
824static void __init free_iommu_one(struct amd_iommu *iommu)
825{
826 free_command_buffer(iommu);
335503e5 827 free_event_buffer(iommu);
e47d402d
JR
828 iommu_unmap_mmio_space(iommu);
829}
830
831static void __init free_iommu_all(void)
832{
833 struct amd_iommu *iommu, *next;
834
3bd22172 835 for_each_iommu_safe(iommu, next) {
e47d402d
JR
836 list_del(&iommu->list);
837 free_iommu_one(iommu);
838 kfree(iommu);
839 }
840}
841
b65233a9
JR
842/*
843 * This function clues the initialization function for one IOMMU
844 * together and also allocates the command buffer and programs the
845 * hardware. It does NOT enable the IOMMU. This is done afterwards.
846 */
e47d402d
JR
847static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
848{
849 spin_lock_init(&iommu->lock);
bb52777e
JR
850
851 /* Add IOMMU to internal data structures */
e47d402d 852 list_add_tail(&iommu->list, &amd_iommu_list);
bb52777e
JR
853 iommu->index = amd_iommus_present++;
854
855 if (unlikely(iommu->index >= MAX_IOMMUS)) {
856 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
857 return -ENOSYS;
858 }
859
860 /* Index is fine - add IOMMU to the array */
861 amd_iommus[iommu->index] = iommu;
e47d402d
JR
862
863 /*
864 * Copy data from ACPI table entry to the iommu struct
865 */
3eaf28a1
JR
866 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
867 if (!iommu->dev)
868 return 1;
869
e47d402d 870 iommu->cap_ptr = h->cap_ptr;
ee893c24 871 iommu->pci_seg = h->pci_seg;
e47d402d
JR
872 iommu->mmio_phys = h->mmio_phys;
873 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
874 if (!iommu->mmio_base)
875 return -ENOMEM;
876
e47d402d
JR
877 iommu->cmd_buf = alloc_command_buffer(iommu);
878 if (!iommu->cmd_buf)
879 return -ENOMEM;
880
335503e5
JR
881 iommu->evt_buf = alloc_event_buffer(iommu);
882 if (!iommu->evt_buf)
883 return -ENOMEM;
884
a80dc3e0
JR
885 iommu->int_enabled = false;
886
e47d402d
JR
887 init_iommu_from_pci(iommu);
888 init_iommu_from_acpi(iommu, h);
889 init_iommu_devices(iommu);
890
318afd41
JR
891 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
892 amd_iommu_np_cache = true;
893
8a66712b 894 return pci_enable_device(iommu->dev);
e47d402d
JR
895}
896
b65233a9
JR
897/*
898 * Iterates over all IOMMU entries in the ACPI table, allocates the
899 * IOMMU structure and initializes it with init_iommu_one()
900 */
e47d402d
JR
901static int __init init_iommu_all(struct acpi_table_header *table)
902{
903 u8 *p = (u8 *)table, *end = (u8 *)table;
904 struct ivhd_header *h;
905 struct amd_iommu *iommu;
906 int ret;
907
e47d402d
JR
908 end += table->length;
909 p += IVRS_HEADER_LENGTH;
910
911 while (p < end) {
912 h = (struct ivhd_header *)p;
913 switch (*p) {
914 case ACPI_IVHD_TYPE:
9c72041f 915
ae908c22 916 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
9c72041f
JR
917 "seg: %d flags: %01x info %04x\n",
918 PCI_BUS(h->devid), PCI_SLOT(h->devid),
919 PCI_FUNC(h->devid), h->cap_ptr,
920 h->pci_seg, h->flags, h->info);
921 DUMP_printk(" mmio-addr: %016llx\n",
922 h->mmio_phys);
923
e47d402d 924 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
3551a708
JR
925 if (iommu == NULL) {
926 amd_iommu_init_err = -ENOMEM;
927 return 0;
928 }
929
e47d402d 930 ret = init_iommu_one(iommu, h);
3551a708
JR
931 if (ret) {
932 amd_iommu_init_err = ret;
933 return 0;
934 }
e47d402d
JR
935 break;
936 default:
937 break;
938 }
939 p += h->length;
940
941 }
942 WARN_ON(p != end);
943
944 return 0;
945}
946
a80dc3e0
JR
947/****************************************************************************
948 *
949 * The following functions initialize the MSI interrupts for all IOMMUs
950 * in the system. Its a bit challenging because there could be multiple
951 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
952 * pci_dev.
953 *
954 ****************************************************************************/
955
9f800de3 956static int iommu_setup_msi(struct amd_iommu *iommu)
a80dc3e0
JR
957{
958 int r;
a80dc3e0
JR
959
960 if (pci_enable_msi(iommu->dev))
961 return 1;
962
963 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
964 IRQF_SAMPLE_RANDOM,
4c6f40d4 965 "AMD-Vi",
a80dc3e0
JR
966 NULL);
967
968 if (r) {
969 pci_disable_msi(iommu->dev);
970 return 1;
971 }
972
fab6afa3 973 iommu->int_enabled = true;
58492e12
JR
974 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
975
a80dc3e0
JR
976 return 0;
977}
978
05f92db9 979static int iommu_init_msi(struct amd_iommu *iommu)
a80dc3e0
JR
980{
981 if (iommu->int_enabled)
982 return 0;
983
d91cecdd 984 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
a80dc3e0
JR
985 return iommu_setup_msi(iommu);
986
987 return 1;
988}
989
b65233a9
JR
990/****************************************************************************
991 *
992 * The next functions belong to the third pass of parsing the ACPI
993 * table. In this last pass the memory mapping requirements are
994 * gathered (like exclusion and unity mapping reanges).
995 *
996 ****************************************************************************/
997
be2a022c
JR
998static void __init free_unity_maps(void)
999{
1000 struct unity_map_entry *entry, *next;
1001
1002 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1003 list_del(&entry->list);
1004 kfree(entry);
1005 }
1006}
1007
b65233a9 1008/* called when we find an exclusion range definition in ACPI */
be2a022c
JR
1009static int __init init_exclusion_range(struct ivmd_header *m)
1010{
1011 int i;
1012
1013 switch (m->type) {
1014 case ACPI_IVMD_TYPE:
1015 set_device_exclusion_range(m->devid, m);
1016 break;
1017 case ACPI_IVMD_TYPE_ALL:
3a61ec38 1018 for (i = 0; i <= amd_iommu_last_bdf; ++i)
be2a022c
JR
1019 set_device_exclusion_range(i, m);
1020 break;
1021 case ACPI_IVMD_TYPE_RANGE:
1022 for (i = m->devid; i <= m->aux; ++i)
1023 set_device_exclusion_range(i, m);
1024 break;
1025 default:
1026 break;
1027 }
1028
1029 return 0;
1030}
1031
b65233a9 1032/* called for unity map ACPI definition */
be2a022c
JR
1033static int __init init_unity_map_range(struct ivmd_header *m)
1034{
1035 struct unity_map_entry *e = 0;
02acc43a 1036 char *s;
be2a022c
JR
1037
1038 e = kzalloc(sizeof(*e), GFP_KERNEL);
1039 if (e == NULL)
1040 return -ENOMEM;
1041
1042 switch (m->type) {
1043 default:
0bc252f4
JR
1044 kfree(e);
1045 return 0;
be2a022c 1046 case ACPI_IVMD_TYPE:
02acc43a 1047 s = "IVMD_TYPEi\t\t\t";
be2a022c
JR
1048 e->devid_start = e->devid_end = m->devid;
1049 break;
1050 case ACPI_IVMD_TYPE_ALL:
02acc43a 1051 s = "IVMD_TYPE_ALL\t\t";
be2a022c
JR
1052 e->devid_start = 0;
1053 e->devid_end = amd_iommu_last_bdf;
1054 break;
1055 case ACPI_IVMD_TYPE_RANGE:
02acc43a 1056 s = "IVMD_TYPE_RANGE\t\t";
be2a022c
JR
1057 e->devid_start = m->devid;
1058 e->devid_end = m->aux;
1059 break;
1060 }
1061 e->address_start = PAGE_ALIGN(m->range_start);
1062 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1063 e->prot = m->flags >> 1;
1064
02acc43a
JR
1065 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1066 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1067 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1068 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1069 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1070 e->address_start, e->address_end, m->flags);
1071
be2a022c
JR
1072 list_add_tail(&e->list, &amd_iommu_unity_map);
1073
1074 return 0;
1075}
1076
b65233a9 1077/* iterates over all memory definitions we find in the ACPI table */
be2a022c
JR
1078static int __init init_memory_definitions(struct acpi_table_header *table)
1079{
1080 u8 *p = (u8 *)table, *end = (u8 *)table;
1081 struct ivmd_header *m;
1082
be2a022c
JR
1083 end += table->length;
1084 p += IVRS_HEADER_LENGTH;
1085
1086 while (p < end) {
1087 m = (struct ivmd_header *)p;
1088 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1089 init_exclusion_range(m);
1090 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1091 init_unity_map_range(m);
1092
1093 p += m->length;
1094 }
1095
1096 return 0;
1097}
1098
9f5f5fb3
JR
1099/*
1100 * Init the device table to not allow DMA access for devices and
1101 * suppress all page faults
1102 */
1103static void init_device_table(void)
1104{
1105 u16 devid;
1106
1107 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1108 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1109 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
9f5f5fb3
JR
1110 }
1111}
1112
b65233a9
JR
1113/*
1114 * This function finally enables all IOMMUs found in the system after
1115 * they have been initialized
1116 */
05f92db9 1117static void enable_iommus(void)
8736197b
JR
1118{
1119 struct amd_iommu *iommu;
1120
3bd22172 1121 for_each_iommu(iommu) {
a8c485bb 1122 iommu_disable(iommu);
58492e12
JR
1123 iommu_set_device_table(iommu);
1124 iommu_enable_command_buffer(iommu);
1125 iommu_enable_event_buffer(iommu);
8736197b 1126 iommu_set_exclusion_range(iommu);
a80dc3e0 1127 iommu_init_msi(iommu);
8736197b
JR
1128 iommu_enable(iommu);
1129 }
1130}
1131
92ac4320
JR
1132static void disable_iommus(void)
1133{
1134 struct amd_iommu *iommu;
1135
1136 for_each_iommu(iommu)
1137 iommu_disable(iommu);
1138}
1139
7441e9cb
JR
1140/*
1141 * Suspend/Resume support
1142 * disable suspend until real resume implemented
1143 */
1144
1145static int amd_iommu_resume(struct sys_device *dev)
1146{
736501ee
JR
1147 /* re-load the hardware */
1148 enable_iommus();
1149
1150 /*
1151 * we have to flush after the IOMMUs are enabled because a
1152 * disabled IOMMU will never execute the commands we send
1153 */
736501ee 1154 amd_iommu_flush_all_devices();
6a047d8b 1155 amd_iommu_flush_all_domains();
736501ee 1156
7441e9cb
JR
1157 return 0;
1158}
1159
1160static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
1161{
736501ee
JR
1162 /* disable IOMMUs to go out of the way for BIOS */
1163 disable_iommus();
1164
1165 return 0;
7441e9cb
JR
1166}
1167
1168static struct sysdev_class amd_iommu_sysdev_class = {
1169 .name = "amd_iommu",
1170 .suspend = amd_iommu_suspend,
1171 .resume = amd_iommu_resume,
1172};
1173
1174static struct sys_device device_amd_iommu = {
1175 .id = 0,
1176 .cls = &amd_iommu_sysdev_class,
1177};
1178
b65233a9
JR
1179/*
1180 * This is the core init function for AMD IOMMU hardware in the system.
1181 * This function is called from the generic x86 DMA layer initialization
1182 * code.
1183 *
1184 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1185 * three times:
1186 *
1187 * 1 pass) Find the highest PCI device id the driver has to handle.
1188 * Upon this information the size of the data structures is
1189 * determined that needs to be allocated.
1190 *
1191 * 2 pass) Initialize the data structures just allocated with the
1192 * information in the ACPI table about available AMD IOMMUs
1193 * in the system. It also maps the PCI devices in the
1194 * system to specific IOMMUs
1195 *
1196 * 3 pass) After the basic data structures are allocated and
1197 * initialized we update them with information about memory
1198 * remapping requirements parsed out of the ACPI table in
1199 * this last pass.
1200 *
1201 * After that the hardware is initialized and ready to go. In the last
1202 * step we do some Linux specific things like registering the driver in
1203 * the dma_ops interface and initializing the suspend/resume support
1204 * functions. Finally it prints some information about AMD IOMMUs and
1205 * the driver state and enables the hardware.
1206 */
ea1b0d39 1207static int __init amd_iommu_init(void)
fe74c9cf
JR
1208{
1209 int i, ret = 0;
1210
fe74c9cf
JR
1211 /*
1212 * First parse ACPI tables to find the largest Bus/Dev/Func
1213 * we need to handle. Upon this information the shared data
1214 * structures for the IOMMUs in the system will be allocated
1215 */
1216 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1217 return -ENODEV;
1218
3551a708
JR
1219 ret = amd_iommu_init_err;
1220 if (ret)
1221 goto out;
1222
c571484e
JR
1223 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1224 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1225 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
fe74c9cf
JR
1226
1227 ret = -ENOMEM;
1228
1229 /* Device table - directly used by all IOMMUs */
5dc8bff0 1230 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1231 get_order(dev_table_size));
1232 if (amd_iommu_dev_table == NULL)
1233 goto out;
1234
1235 /*
1236 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1237 * IOMMU see for that device
1238 */
1239 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1240 get_order(alias_table_size));
1241 if (amd_iommu_alias_table == NULL)
1242 goto free;
1243
1244 /* IOMMU rlookup table - find the IOMMU for a specific device */
83fd5cc6
JR
1245 amd_iommu_rlookup_table = (void *)__get_free_pages(
1246 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1247 get_order(rlookup_table_size));
1248 if (amd_iommu_rlookup_table == NULL)
1249 goto free;
1250
5dc8bff0
JR
1251 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1252 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1253 get_order(MAX_DOMAIN_ID/8));
1254 if (amd_iommu_pd_alloc_bitmap == NULL)
1255 goto free;
1256
9f5f5fb3
JR
1257 /* init the device table */
1258 init_device_table();
1259
fe74c9cf 1260 /*
5dc8bff0 1261 * let all alias entries point to itself
fe74c9cf 1262 */
3a61ec38 1263 for (i = 0; i <= amd_iommu_last_bdf; ++i)
fe74c9cf
JR
1264 amd_iommu_alias_table[i] = i;
1265
fe74c9cf
JR
1266 /*
1267 * never allocate domain 0 because its used as the non-allocated and
1268 * error value placeholder
1269 */
1270 amd_iommu_pd_alloc_bitmap[0] = 1;
1271
aeb26f55
JR
1272 spin_lock_init(&amd_iommu_pd_lock);
1273
fe74c9cf
JR
1274 /*
1275 * now the data structures are allocated and basically initialized
1276 * start the real acpi table scan
1277 */
1278 ret = -ENODEV;
1279 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1280 goto free;
1281
3551a708
JR
1282 if (amd_iommu_init_err) {
1283 ret = amd_iommu_init_err;
0f764806 1284 goto free;
3551a708 1285 }
0f764806 1286
fe74c9cf
JR
1287 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1288 goto free;
1289
3551a708
JR
1290 if (amd_iommu_init_err) {
1291 ret = amd_iommu_init_err;
1292 goto free;
1293 }
1294
129d6aba 1295 ret = sysdev_class_register(&amd_iommu_sysdev_class);
8736197b
JR
1296 if (ret)
1297 goto free;
1298
129d6aba 1299 ret = sysdev_register(&device_amd_iommu);
7441e9cb
JR
1300 if (ret)
1301 goto free;
1302
b7cc9554
JR
1303 ret = amd_iommu_init_devices();
1304 if (ret)
1305 goto free;
1306
75f66533
CW
1307 enable_iommus();
1308
4751a951
JR
1309 if (iommu_pass_through)
1310 ret = amd_iommu_init_passthrough();
1311 else
1312 ret = amd_iommu_init_dma_ops();
f5325094 1313
7441e9cb
JR
1314 if (ret)
1315 goto free;
1316
f5325094
JR
1317 amd_iommu_init_api();
1318
8638c491
JR
1319 amd_iommu_init_notifier();
1320
4751a951
JR
1321 if (iommu_pass_through)
1322 goto out;
1323
afa9fdc2 1324 if (amd_iommu_unmap_flush)
4c6f40d4 1325 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
1c655773 1326 else
4c6f40d4 1327 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
1c655773 1328
338bac52 1329 x86_platform.iommu_shutdown = disable_iommus;
fe74c9cf
JR
1330out:
1331 return ret;
1332
1333free:
75f66533 1334 disable_iommus();
b7cc9554
JR
1335
1336 amd_iommu_uninit_devices();
1337
d58befd3
JR
1338 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1339 get_order(MAX_DOMAIN_ID/8));
fe74c9cf 1340
9a836de0
JR
1341 free_pages((unsigned long)amd_iommu_rlookup_table,
1342 get_order(rlookup_table_size));
fe74c9cf 1343
9a836de0
JR
1344 free_pages((unsigned long)amd_iommu_alias_table,
1345 get_order(alias_table_size));
fe74c9cf 1346
9a836de0
JR
1347 free_pages((unsigned long)amd_iommu_dev_table,
1348 get_order(dev_table_size));
fe74c9cf
JR
1349
1350 free_iommu_all();
1351
1352 free_unity_maps();
1353
1354 goto out;
1355}
1356
b65233a9
JR
1357/****************************************************************************
1358 *
1359 * Early detect code. This code runs at IOMMU detection time in the DMA
1360 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1361 * IOMMUs
1362 *
1363 ****************************************************************************/
ae7877de
JR
1364static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1365{
1366 return 0;
1367}
1368
1369void __init amd_iommu_detect(void)
1370{
75f1cdf1 1371 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
ae7877de
JR
1372 return;
1373
ae7877de
JR
1374 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1375 iommu_detected = 1;
c1cbebee 1376 amd_iommu_detected = 1;
ea1b0d39 1377 x86_init.iommu.iommu_init = amd_iommu_init;
11bd04f6 1378
5d990b62
CW
1379 /* Make sure ACS will be enabled */
1380 pci_request_acs();
ae7877de
JR
1381 }
1382}
1383
b65233a9
JR
1384/****************************************************************************
1385 *
1386 * Parsing functions for the AMD IOMMU specific kernel command line
1387 * options.
1388 *
1389 ****************************************************************************/
1390
fefda117
JR
1391static int __init parse_amd_iommu_dump(char *str)
1392{
1393 amd_iommu_dump = true;
1394
1395 return 1;
1396}
1397
918ad6c5
JR
1398static int __init parse_amd_iommu_options(char *str)
1399{
1400 for (; *str; ++str) {
695b5676 1401 if (strncmp(str, "fullflush", 9) == 0)
afa9fdc2 1402 amd_iommu_unmap_flush = true;
918ad6c5
JR
1403 }
1404
1405 return 1;
1406}
1407
fefda117 1408__setup("amd_iommu_dump", parse_amd_iommu_dump);
918ad6c5 1409__setup("amd_iommu=", parse_amd_iommu_options);
This page took 0.556783 seconds and 5 git commands to generate.