amd-iommu: handle alias entries correctly in init code
[deliverable/linux.git] / arch / x86 / kernel / amd_iommu_init.c
CommitLineData
f6e2e6b6
JR
1/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
7441e9cb 24#include <linux/sysdev.h>
a80dc3e0
JR
25#include <linux/interrupt.h>
26#include <linux/msi.h>
f6e2e6b6
JR
27#include <asm/pci-direct.h>
28#include <asm/amd_iommu_types.h>
c6da992e 29#include <asm/amd_iommu.h>
46a7fa27 30#include <asm/iommu.h>
1d9b16d1 31#include <asm/gart.h>
f6e2e6b6
JR
32
33/*
34 * definitions for the ACPI scanning code
35 */
f6e2e6b6 36#define IVRS_HEADER_LENGTH 48
f6e2e6b6
JR
37
38#define ACPI_IVHD_TYPE 0x10
39#define ACPI_IVMD_TYPE_ALL 0x20
40#define ACPI_IVMD_TYPE 0x21
41#define ACPI_IVMD_TYPE_RANGE 0x22
42
43#define IVHD_DEV_ALL 0x01
44#define IVHD_DEV_SELECT 0x02
45#define IVHD_DEV_SELECT_RANGE_START 0x03
46#define IVHD_DEV_RANGE_END 0x04
47#define IVHD_DEV_ALIAS 0x42
48#define IVHD_DEV_ALIAS_RANGE 0x43
49#define IVHD_DEV_EXT_SELECT 0x46
50#define IVHD_DEV_EXT_SELECT_RANGE 0x47
51
6da7342f
JR
52#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
53#define IVHD_FLAG_PASSPW_EN_MASK 0x02
54#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
55#define IVHD_FLAG_ISOC_EN_MASK 0x08
f6e2e6b6
JR
56
57#define IVMD_FLAG_EXCL_RANGE 0x08
58#define IVMD_FLAG_UNITY_MAP 0x01
59
60#define ACPI_DEVFLAG_INITPASS 0x01
61#define ACPI_DEVFLAG_EXTINT 0x02
62#define ACPI_DEVFLAG_NMI 0x04
63#define ACPI_DEVFLAG_SYSMGT1 0x10
64#define ACPI_DEVFLAG_SYSMGT2 0x20
65#define ACPI_DEVFLAG_LINT0 0x40
66#define ACPI_DEVFLAG_LINT1 0x80
67#define ACPI_DEVFLAG_ATSDIS 0x10000000
68
b65233a9
JR
69/*
70 * ACPI table definitions
71 *
72 * These data structures are laid over the table to parse the important values
73 * out of it.
74 */
75
76/*
77 * structure describing one IOMMU in the ACPI table. Typically followed by one
78 * or more ivhd_entrys.
79 */
f6e2e6b6
JR
80struct ivhd_header {
81 u8 type;
82 u8 flags;
83 u16 length;
84 u16 devid;
85 u16 cap_ptr;
86 u64 mmio_phys;
87 u16 pci_seg;
88 u16 info;
89 u32 reserved;
90} __attribute__((packed));
91
b65233a9
JR
92/*
93 * A device entry describing which devices a specific IOMMU translates and
94 * which requestor ids they use.
95 */
f6e2e6b6
JR
96struct ivhd_entry {
97 u8 type;
98 u16 devid;
99 u8 flags;
100 u32 ext;
101} __attribute__((packed));
102
b65233a9
JR
103/*
104 * An AMD IOMMU memory definition structure. It defines things like exclusion
105 * ranges for devices and regions that should be unity mapped.
106 */
f6e2e6b6
JR
107struct ivmd_header {
108 u8 type;
109 u8 flags;
110 u16 length;
111 u16 devid;
112 u16 aux;
113 u64 resv;
114 u64 range_start;
115 u64 range_length;
116} __attribute__((packed));
117
fefda117
JR
118bool amd_iommu_dump;
119
c1cbebee
JR
120static int __initdata amd_iommu_detected;
121
b65233a9
JR
122u16 amd_iommu_last_bdf; /* largest PCI device id we have
123 to handle */
2e22847f 124LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
b65233a9 125 we find in ACPI */
2e8b5696
JR
126#ifdef CONFIG_IOMMU_STRESS
127bool amd_iommu_isolate = false;
128#else
c226f853
JR
129bool amd_iommu_isolate = true; /* if true, device isolation is
130 enabled */
2e8b5696
JR
131#endif
132
afa9fdc2 133bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
928abd25 134
2e22847f 135LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
b65233a9 136 system */
928abd25 137
b65233a9
JR
138/*
139 * Pointer to the device table which is shared by all AMD IOMMUs
140 * it is indexed by the PCI device id or the HT unit id and contains
141 * information about the domain the device belongs to as well as the
142 * page table root pointer.
143 */
928abd25 144struct dev_table_entry *amd_iommu_dev_table;
b65233a9
JR
145
146/*
147 * The alias table is a driver specific data structure which contains the
148 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
149 * More than one device can share the same requestor id.
150 */
928abd25 151u16 *amd_iommu_alias_table;
b65233a9
JR
152
153/*
154 * The rlookup table is used to find the IOMMU which is responsible
155 * for a specific device. It is also indexed by the PCI device id.
156 */
928abd25 157struct amd_iommu **amd_iommu_rlookup_table;
b65233a9
JR
158
159/*
160 * The pd table (protection domain table) is used to find the protection domain
161 * data structure a device belongs to. Indexed with the PCI device id too.
162 */
928abd25 163struct protection_domain **amd_iommu_pd_table;
b65233a9
JR
164
165/*
166 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
167 * to know which ones are already in use.
168 */
928abd25
JR
169unsigned long *amd_iommu_pd_alloc_bitmap;
170
b65233a9
JR
171static u32 dev_table_size; /* size of the device table */
172static u32 alias_table_size; /* size of the alias table */
173static u32 rlookup_table_size; /* size if the rlookup table */
3e8064ba 174
208ec8c9
JR
175static inline void update_last_devid(u16 devid)
176{
177 if (devid > amd_iommu_last_bdf)
178 amd_iommu_last_bdf = devid;
179}
180
c571484e
JR
181static inline unsigned long tbl_size(int entry_size)
182{
183 unsigned shift = PAGE_SHIFT +
421f909c 184 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
c571484e
JR
185
186 return 1UL << shift;
187}
188
b65233a9
JR
189/****************************************************************************
190 *
191 * AMD IOMMU MMIO register space handling functions
192 *
193 * These functions are used to program the IOMMU device registers in
194 * MMIO space required for that driver.
195 *
196 ****************************************************************************/
3e8064ba 197
b65233a9
JR
198/*
199 * This function set the exclusion range in the IOMMU. DMA accesses to the
200 * exclusion range are passed through untranslated
201 */
05f92db9 202static void iommu_set_exclusion_range(struct amd_iommu *iommu)
b2026aa2
JR
203{
204 u64 start = iommu->exclusion_start & PAGE_MASK;
205 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
206 u64 entry;
207
208 if (!iommu->exclusion_start)
209 return;
210
211 entry = start | MMIO_EXCL_ENABLE_MASK;
212 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
213 &entry, sizeof(entry));
214
215 entry = limit;
216 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
217 &entry, sizeof(entry));
218}
219
b65233a9 220/* Programs the physical address of the device table into the IOMMU hardware */
b2026aa2
JR
221static void __init iommu_set_device_table(struct amd_iommu *iommu)
222{
f609891f 223 u64 entry;
b2026aa2
JR
224
225 BUG_ON(iommu->mmio_base == NULL);
226
227 entry = virt_to_phys(amd_iommu_dev_table);
228 entry |= (dev_table_size >> 12) - 1;
229 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
230 &entry, sizeof(entry));
231}
232
b65233a9 233/* Generic functions to enable/disable certain features of the IOMMU. */
05f92db9 234static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
235{
236 u32 ctrl;
237
238 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
239 ctrl |= (1 << bit);
240 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
241}
242
243static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
244{
245 u32 ctrl;
246
199d0d50 247 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
b2026aa2
JR
248 ctrl &= ~(1 << bit);
249 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
250}
251
b65233a9 252/* Function to enable the hardware */
05f92db9 253static void iommu_enable(struct amd_iommu *iommu)
b2026aa2 254{
a4e267c8
JR
255 printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at %s cap 0x%hx\n",
256 dev_name(&iommu->dev->dev), iommu->cap_ptr);
b2026aa2
JR
257
258 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
b2026aa2
JR
259}
260
92ac4320 261static void iommu_disable(struct amd_iommu *iommu)
126c52be 262{
a8c485bb
CW
263 /* Disable command buffer */
264 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
265
266 /* Disable event logging and event interrupts */
267 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
268 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
269
270 /* Disable IOMMU hardware itself */
92ac4320 271 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
126c52be
JR
272}
273
b65233a9
JR
274/*
275 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
276 * the system has one.
277 */
6c56747b
JR
278static u8 * __init iommu_map_mmio_space(u64 address)
279{
280 u8 *ret;
281
282 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
283 return NULL;
284
285 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
286 if (ret != NULL)
287 return ret;
288
289 release_mem_region(address, MMIO_REGION_LENGTH);
290
291 return NULL;
292}
293
294static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
295{
296 if (iommu->mmio_base)
297 iounmap(iommu->mmio_base);
298 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
299}
300
b65233a9
JR
301/****************************************************************************
302 *
303 * The functions below belong to the first pass of AMD IOMMU ACPI table
304 * parsing. In this pass we try to find out the highest device id this
305 * code has to handle. Upon this information the size of the shared data
306 * structures is determined later.
307 *
308 ****************************************************************************/
309
b514e555
JR
310/*
311 * This function calculates the length of a given IVHD entry
312 */
313static inline int ivhd_entry_length(u8 *ivhd)
314{
315 return 0x04 << (*ivhd >> 6);
316}
317
b65233a9
JR
318/*
319 * This function reads the last device id the IOMMU has to handle from the PCI
320 * capability header for this IOMMU
321 */
3e8064ba
JR
322static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
323{
324 u32 cap;
325
326 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
d591b0a3 327 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
3e8064ba
JR
328
329 return 0;
330}
331
b65233a9
JR
332/*
333 * After reading the highest device id from the IOMMU PCI capability header
334 * this function looks if there is a higher device id defined in the ACPI table
335 */
3e8064ba
JR
336static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
337{
338 u8 *p = (void *)h, *end = (void *)h;
339 struct ivhd_entry *dev;
340
341 p += sizeof(*h);
342 end += h->length;
343
344 find_last_devid_on_pci(PCI_BUS(h->devid),
345 PCI_SLOT(h->devid),
346 PCI_FUNC(h->devid),
347 h->cap_ptr);
348
349 while (p < end) {
350 dev = (struct ivhd_entry *)p;
351 switch (dev->type) {
352 case IVHD_DEV_SELECT:
353 case IVHD_DEV_RANGE_END:
354 case IVHD_DEV_ALIAS:
355 case IVHD_DEV_EXT_SELECT:
b65233a9 356 /* all the above subfield types refer to device ids */
208ec8c9 357 update_last_devid(dev->devid);
3e8064ba
JR
358 break;
359 default:
360 break;
361 }
b514e555 362 p += ivhd_entry_length(p);
3e8064ba
JR
363 }
364
365 WARN_ON(p != end);
366
367 return 0;
368}
369
b65233a9
JR
370/*
371 * Iterate over all IVHD entries in the ACPI table and find the highest device
372 * id which we need to handle. This is the first of three functions which parse
373 * the ACPI table. So we check the checksum here.
374 */
3e8064ba
JR
375static int __init find_last_devid_acpi(struct acpi_table_header *table)
376{
377 int i;
378 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
379 struct ivhd_header *h;
380
381 /*
382 * Validate checksum here so we don't need to do it when
383 * we actually parse the table
384 */
385 for (i = 0; i < table->length; ++i)
386 checksum += p[i];
387 if (checksum != 0)
388 /* ACPI table corrupt */
389 return -ENODEV;
390
391 p += IVRS_HEADER_LENGTH;
392
393 end += table->length;
394 while (p < end) {
395 h = (struct ivhd_header *)p;
396 switch (h->type) {
397 case ACPI_IVHD_TYPE:
398 find_last_devid_from_ivhd(h);
399 break;
400 default:
401 break;
402 }
403 p += h->length;
404 }
405 WARN_ON(p != end);
406
407 return 0;
408}
409
b65233a9
JR
410/****************************************************************************
411 *
412 * The following functions belong the the code path which parses the ACPI table
413 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
414 * data structures, initialize the device/alias/rlookup table and also
415 * basically initialize the hardware.
416 *
417 ****************************************************************************/
418
419/*
420 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
421 * write commands to that buffer later and the IOMMU will execute them
422 * asynchronously
423 */
b36ca91e
JR
424static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
425{
d0312b21 426 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
b36ca91e 427 get_order(CMD_BUFFER_SIZE));
b36ca91e
JR
428
429 if (cmd_buf == NULL)
430 return NULL;
431
432 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
433
58492e12
JR
434 return cmd_buf;
435}
436
437/*
438 * This function writes the command buffer address to the hardware and
439 * enables it.
440 */
441static void iommu_enable_command_buffer(struct amd_iommu *iommu)
442{
443 u64 entry;
444
445 BUG_ON(iommu->cmd_buf == NULL);
446
447 entry = (u64)virt_to_phys(iommu->cmd_buf);
b36ca91e 448 entry |= MMIO_CMD_SIZE_512;
58492e12 449
b36ca91e 450 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
58492e12 451 &entry, sizeof(entry));
b36ca91e 452
cf558d25
JR
453 /* set head and tail to zero manually */
454 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
455 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
456
b36ca91e 457 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
b36ca91e
JR
458}
459
460static void __init free_command_buffer(struct amd_iommu *iommu)
461{
23c1713f
JR
462 free_pages((unsigned long)iommu->cmd_buf,
463 get_order(iommu->cmd_buf_size));
b36ca91e
JR
464}
465
335503e5
JR
466/* allocates the memory where the IOMMU will log its events to */
467static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
468{
335503e5
JR
469 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
470 get_order(EVT_BUFFER_SIZE));
471
472 if (iommu->evt_buf == NULL)
473 return NULL;
474
58492e12
JR
475 return iommu->evt_buf;
476}
477
478static void iommu_enable_event_buffer(struct amd_iommu *iommu)
479{
480 u64 entry;
481
482 BUG_ON(iommu->evt_buf == NULL);
483
335503e5 484 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
58492e12 485
335503e5
JR
486 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
487 &entry, sizeof(entry));
488
09067207
JR
489 /* set head and tail to zero manually */
490 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
491 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
492
58492e12 493 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
335503e5
JR
494}
495
496static void __init free_event_buffer(struct amd_iommu *iommu)
497{
498 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
499}
500
b65233a9 501/* sets a specific bit in the device table entry. */
3566b778
JR
502static void set_dev_entry_bit(u16 devid, u8 bit)
503{
504 int i = (bit >> 5) & 0x07;
505 int _bit = bit & 0x1f;
506
507 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
508}
509
5ff4789d
JR
510/* Writes the specific IOMMU for a device into the rlookup table */
511static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
512{
513 amd_iommu_rlookup_table[devid] = iommu;
514}
515
b65233a9
JR
516/*
517 * This function takes the device specific flags read from the ACPI
518 * table and sets up the device table entry with that information
519 */
5ff4789d
JR
520static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
521 u16 devid, u32 flags, u32 ext_flags)
3566b778
JR
522{
523 if (flags & ACPI_DEVFLAG_INITPASS)
524 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
525 if (flags & ACPI_DEVFLAG_EXTINT)
526 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
527 if (flags & ACPI_DEVFLAG_NMI)
528 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
529 if (flags & ACPI_DEVFLAG_SYSMGT1)
530 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
531 if (flags & ACPI_DEVFLAG_SYSMGT2)
532 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
533 if (flags & ACPI_DEVFLAG_LINT0)
534 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
535 if (flags & ACPI_DEVFLAG_LINT1)
536 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
3566b778 537
5ff4789d 538 set_iommu_for_device(iommu, devid);
3566b778
JR
539}
540
b65233a9
JR
541/*
542 * Reads the device exclusion range from ACPI and initialize IOMMU with
543 * it
544 */
3566b778
JR
545static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
546{
547 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
548
549 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
550 return;
551
552 if (iommu) {
b65233a9
JR
553 /*
554 * We only can configure exclusion ranges per IOMMU, not
555 * per device. But we can enable the exclusion range per
556 * device. This is done here
557 */
3566b778
JR
558 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
559 iommu->exclusion_start = m->range_start;
560 iommu->exclusion_length = m->range_length;
561 }
562}
563
b65233a9
JR
564/*
565 * This function reads some important data from the IOMMU PCI space and
566 * initializes the driver data structure with it. It reads the hardware
567 * capabilities and the first/last device entries
568 */
5d0c8e49
JR
569static void __init init_iommu_from_pci(struct amd_iommu *iommu)
570{
5d0c8e49 571 int cap_ptr = iommu->cap_ptr;
a80dc3e0 572 u32 range, misc;
5d0c8e49 573
3eaf28a1
JR
574 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
575 &iommu->cap);
576 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
577 &range);
a80dc3e0
JR
578 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
579 &misc);
5d0c8e49 580
d591b0a3
JR
581 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
582 MMIO_GET_FD(range));
583 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
584 MMIO_GET_LD(range));
a80dc3e0 585 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
5d0c8e49
JR
586}
587
b65233a9
JR
588/*
589 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
590 * initializes the hardware and our data structures with it.
591 */
5d0c8e49
JR
592static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
593 struct ivhd_header *h)
594{
595 u8 *p = (u8 *)h;
596 u8 *end = p, flags = 0;
597 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
598 u32 ext_flags = 0;
58a3bee5 599 bool alias = false;
5d0c8e49
JR
600 struct ivhd_entry *e;
601
602 /*
603 * First set the recommended feature enable bits from ACPI
604 * into the IOMMU control registers
605 */
6da7342f 606 h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
5d0c8e49
JR
607 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
608 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
609
6da7342f 610 h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
5d0c8e49
JR
611 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
612 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
613
6da7342f 614 h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
5d0c8e49
JR
615 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
616 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
617
6da7342f 618 h->flags & IVHD_FLAG_ISOC_EN_MASK ?
5d0c8e49
JR
619 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
620 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
621
622 /*
623 * make IOMMU memory accesses cache coherent
624 */
625 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
626
627 /*
628 * Done. Now parse the device entries
629 */
630 p += sizeof(struct ivhd_header);
631 end += h->length;
632
42a698f4 633
5d0c8e49
JR
634 while (p < end) {
635 e = (struct ivhd_entry *)p;
636 switch (e->type) {
637 case IVHD_DEV_ALL:
42a698f4
JR
638
639 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
640 " last device %02x:%02x.%x flags: %02x\n",
641 PCI_BUS(iommu->first_device),
642 PCI_SLOT(iommu->first_device),
643 PCI_FUNC(iommu->first_device),
644 PCI_BUS(iommu->last_device),
645 PCI_SLOT(iommu->last_device),
646 PCI_FUNC(iommu->last_device),
647 e->flags);
648
5d0c8e49
JR
649 for (dev_i = iommu->first_device;
650 dev_i <= iommu->last_device; ++dev_i)
5ff4789d
JR
651 set_dev_entry_from_acpi(iommu, dev_i,
652 e->flags, 0);
5d0c8e49
JR
653 break;
654 case IVHD_DEV_SELECT:
42a698f4
JR
655
656 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
657 "flags: %02x\n",
658 PCI_BUS(e->devid),
659 PCI_SLOT(e->devid),
660 PCI_FUNC(e->devid),
661 e->flags);
662
5d0c8e49 663 devid = e->devid;
5ff4789d 664 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
665 break;
666 case IVHD_DEV_SELECT_RANGE_START:
42a698f4
JR
667
668 DUMP_printk(" DEV_SELECT_RANGE_START\t "
669 "devid: %02x:%02x.%x flags: %02x\n",
670 PCI_BUS(e->devid),
671 PCI_SLOT(e->devid),
672 PCI_FUNC(e->devid),
673 e->flags);
674
5d0c8e49
JR
675 devid_start = e->devid;
676 flags = e->flags;
677 ext_flags = 0;
58a3bee5 678 alias = false;
5d0c8e49
JR
679 break;
680 case IVHD_DEV_ALIAS:
42a698f4
JR
681
682 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
683 "flags: %02x devid_to: %02x:%02x.%x\n",
684 PCI_BUS(e->devid),
685 PCI_SLOT(e->devid),
686 PCI_FUNC(e->devid),
687 e->flags,
688 PCI_BUS(e->ext >> 8),
689 PCI_SLOT(e->ext >> 8),
690 PCI_FUNC(e->ext >> 8));
691
5d0c8e49
JR
692 devid = e->devid;
693 devid_to = e->ext >> 8;
7a6a3a08 694 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
7455aab1 695 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
5d0c8e49
JR
696 amd_iommu_alias_table[devid] = devid_to;
697 break;
698 case IVHD_DEV_ALIAS_RANGE:
42a698f4
JR
699
700 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
701 "devid: %02x:%02x.%x flags: %02x "
702 "devid_to: %02x:%02x.%x\n",
703 PCI_BUS(e->devid),
704 PCI_SLOT(e->devid),
705 PCI_FUNC(e->devid),
706 e->flags,
707 PCI_BUS(e->ext >> 8),
708 PCI_SLOT(e->ext >> 8),
709 PCI_FUNC(e->ext >> 8));
710
5d0c8e49
JR
711 devid_start = e->devid;
712 flags = e->flags;
713 devid_to = e->ext >> 8;
714 ext_flags = 0;
58a3bee5 715 alias = true;
5d0c8e49
JR
716 break;
717 case IVHD_DEV_EXT_SELECT:
42a698f4
JR
718
719 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
720 "flags: %02x ext: %08x\n",
721 PCI_BUS(e->devid),
722 PCI_SLOT(e->devid),
723 PCI_FUNC(e->devid),
724 e->flags, e->ext);
725
5d0c8e49 726 devid = e->devid;
5ff4789d
JR
727 set_dev_entry_from_acpi(iommu, devid, e->flags,
728 e->ext);
5d0c8e49
JR
729 break;
730 case IVHD_DEV_EXT_SELECT_RANGE:
42a698f4
JR
731
732 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
733 "%02x:%02x.%x flags: %02x ext: %08x\n",
734 PCI_BUS(e->devid),
735 PCI_SLOT(e->devid),
736 PCI_FUNC(e->devid),
737 e->flags, e->ext);
738
5d0c8e49
JR
739 devid_start = e->devid;
740 flags = e->flags;
741 ext_flags = e->ext;
58a3bee5 742 alias = false;
5d0c8e49
JR
743 break;
744 case IVHD_DEV_RANGE_END:
42a698f4
JR
745
746 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
747 PCI_BUS(e->devid),
748 PCI_SLOT(e->devid),
749 PCI_FUNC(e->devid));
750
5d0c8e49
JR
751 devid = e->devid;
752 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
7a6a3a08 753 if (alias) {
5d0c8e49 754 amd_iommu_alias_table[dev_i] = devid_to;
7a6a3a08
JR
755 set_dev_entry_from_acpi(iommu,
756 devid_to, flags, ext_flags);
757 }
758 set_dev_entry_from_acpi(iommu, dev_i,
759 flags, ext_flags);
5d0c8e49
JR
760 }
761 break;
762 default:
763 break;
764 }
765
b514e555 766 p += ivhd_entry_length(p);
5d0c8e49
JR
767 }
768}
769
b65233a9 770/* Initializes the device->iommu mapping for the driver */
5d0c8e49
JR
771static int __init init_iommu_devices(struct amd_iommu *iommu)
772{
773 u16 i;
774
775 for (i = iommu->first_device; i <= iommu->last_device; ++i)
776 set_iommu_for_device(iommu, i);
777
778 return 0;
779}
780
e47d402d
JR
781static void __init free_iommu_one(struct amd_iommu *iommu)
782{
783 free_command_buffer(iommu);
335503e5 784 free_event_buffer(iommu);
e47d402d
JR
785 iommu_unmap_mmio_space(iommu);
786}
787
788static void __init free_iommu_all(void)
789{
790 struct amd_iommu *iommu, *next;
791
3bd22172 792 for_each_iommu_safe(iommu, next) {
e47d402d
JR
793 list_del(&iommu->list);
794 free_iommu_one(iommu);
795 kfree(iommu);
796 }
797}
798
b65233a9
JR
799/*
800 * This function clues the initialization function for one IOMMU
801 * together and also allocates the command buffer and programs the
802 * hardware. It does NOT enable the IOMMU. This is done afterwards.
803 */
e47d402d
JR
804static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
805{
806 spin_lock_init(&iommu->lock);
807 list_add_tail(&iommu->list, &amd_iommu_list);
808
809 /*
810 * Copy data from ACPI table entry to the iommu struct
811 */
3eaf28a1
JR
812 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
813 if (!iommu->dev)
814 return 1;
815
e47d402d 816 iommu->cap_ptr = h->cap_ptr;
ee893c24 817 iommu->pci_seg = h->pci_seg;
e47d402d
JR
818 iommu->mmio_phys = h->mmio_phys;
819 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
820 if (!iommu->mmio_base)
821 return -ENOMEM;
822
e47d402d
JR
823 iommu->cmd_buf = alloc_command_buffer(iommu);
824 if (!iommu->cmd_buf)
825 return -ENOMEM;
826
335503e5
JR
827 iommu->evt_buf = alloc_event_buffer(iommu);
828 if (!iommu->evt_buf)
829 return -ENOMEM;
830
a80dc3e0
JR
831 iommu->int_enabled = false;
832
e47d402d
JR
833 init_iommu_from_pci(iommu);
834 init_iommu_from_acpi(iommu, h);
835 init_iommu_devices(iommu);
836
8a66712b 837 return pci_enable_device(iommu->dev);
e47d402d
JR
838}
839
b65233a9
JR
840/*
841 * Iterates over all IOMMU entries in the ACPI table, allocates the
842 * IOMMU structure and initializes it with init_iommu_one()
843 */
e47d402d
JR
844static int __init init_iommu_all(struct acpi_table_header *table)
845{
846 u8 *p = (u8 *)table, *end = (u8 *)table;
847 struct ivhd_header *h;
848 struct amd_iommu *iommu;
849 int ret;
850
e47d402d
JR
851 end += table->length;
852 p += IVRS_HEADER_LENGTH;
853
854 while (p < end) {
855 h = (struct ivhd_header *)p;
856 switch (*p) {
857 case ACPI_IVHD_TYPE:
9c72041f
JR
858
859 DUMP_printk("IOMMU: device: %02x:%02x.%01x cap: %04x "
860 "seg: %d flags: %01x info %04x\n",
861 PCI_BUS(h->devid), PCI_SLOT(h->devid),
862 PCI_FUNC(h->devid), h->cap_ptr,
863 h->pci_seg, h->flags, h->info);
864 DUMP_printk(" mmio-addr: %016llx\n",
865 h->mmio_phys);
866
e47d402d
JR
867 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
868 if (iommu == NULL)
869 return -ENOMEM;
870 ret = init_iommu_one(iommu, h);
871 if (ret)
872 return ret;
873 break;
874 default:
875 break;
876 }
877 p += h->length;
878
879 }
880 WARN_ON(p != end);
881
882 return 0;
883}
884
a80dc3e0
JR
885/****************************************************************************
886 *
887 * The following functions initialize the MSI interrupts for all IOMMUs
888 * in the system. Its a bit challenging because there could be multiple
889 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
890 * pci_dev.
891 *
892 ****************************************************************************/
893
a80dc3e0
JR
894static int __init iommu_setup_msi(struct amd_iommu *iommu)
895{
896 int r;
a80dc3e0
JR
897
898 if (pci_enable_msi(iommu->dev))
899 return 1;
900
901 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
902 IRQF_SAMPLE_RANDOM,
903 "AMD IOMMU",
904 NULL);
905
906 if (r) {
907 pci_disable_msi(iommu->dev);
908 return 1;
909 }
910
fab6afa3 911 iommu->int_enabled = true;
58492e12
JR
912 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
913
a80dc3e0
JR
914 return 0;
915}
916
05f92db9 917static int iommu_init_msi(struct amd_iommu *iommu)
a80dc3e0
JR
918{
919 if (iommu->int_enabled)
920 return 0;
921
d91cecdd 922 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
a80dc3e0
JR
923 return iommu_setup_msi(iommu);
924
925 return 1;
926}
927
b65233a9
JR
928/****************************************************************************
929 *
930 * The next functions belong to the third pass of parsing the ACPI
931 * table. In this last pass the memory mapping requirements are
932 * gathered (like exclusion and unity mapping reanges).
933 *
934 ****************************************************************************/
935
be2a022c
JR
936static void __init free_unity_maps(void)
937{
938 struct unity_map_entry *entry, *next;
939
940 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
941 list_del(&entry->list);
942 kfree(entry);
943 }
944}
945
b65233a9 946/* called when we find an exclusion range definition in ACPI */
be2a022c
JR
947static int __init init_exclusion_range(struct ivmd_header *m)
948{
949 int i;
950
951 switch (m->type) {
952 case ACPI_IVMD_TYPE:
953 set_device_exclusion_range(m->devid, m);
954 break;
955 case ACPI_IVMD_TYPE_ALL:
3a61ec38 956 for (i = 0; i <= amd_iommu_last_bdf; ++i)
be2a022c
JR
957 set_device_exclusion_range(i, m);
958 break;
959 case ACPI_IVMD_TYPE_RANGE:
960 for (i = m->devid; i <= m->aux; ++i)
961 set_device_exclusion_range(i, m);
962 break;
963 default:
964 break;
965 }
966
967 return 0;
968}
969
b65233a9 970/* called for unity map ACPI definition */
be2a022c
JR
971static int __init init_unity_map_range(struct ivmd_header *m)
972{
973 struct unity_map_entry *e = 0;
02acc43a 974 char *s;
be2a022c
JR
975
976 e = kzalloc(sizeof(*e), GFP_KERNEL);
977 if (e == NULL)
978 return -ENOMEM;
979
980 switch (m->type) {
981 default:
0bc252f4
JR
982 kfree(e);
983 return 0;
be2a022c 984 case ACPI_IVMD_TYPE:
02acc43a 985 s = "IVMD_TYPEi\t\t\t";
be2a022c
JR
986 e->devid_start = e->devid_end = m->devid;
987 break;
988 case ACPI_IVMD_TYPE_ALL:
02acc43a 989 s = "IVMD_TYPE_ALL\t\t";
be2a022c
JR
990 e->devid_start = 0;
991 e->devid_end = amd_iommu_last_bdf;
992 break;
993 case ACPI_IVMD_TYPE_RANGE:
02acc43a 994 s = "IVMD_TYPE_RANGE\t\t";
be2a022c
JR
995 e->devid_start = m->devid;
996 e->devid_end = m->aux;
997 break;
998 }
999 e->address_start = PAGE_ALIGN(m->range_start);
1000 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1001 e->prot = m->flags >> 1;
1002
02acc43a
JR
1003 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1004 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1005 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1006 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1007 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1008 e->address_start, e->address_end, m->flags);
1009
be2a022c
JR
1010 list_add_tail(&e->list, &amd_iommu_unity_map);
1011
1012 return 0;
1013}
1014
b65233a9 1015/* iterates over all memory definitions we find in the ACPI table */
be2a022c
JR
1016static int __init init_memory_definitions(struct acpi_table_header *table)
1017{
1018 u8 *p = (u8 *)table, *end = (u8 *)table;
1019 struct ivmd_header *m;
1020
be2a022c
JR
1021 end += table->length;
1022 p += IVRS_HEADER_LENGTH;
1023
1024 while (p < end) {
1025 m = (struct ivmd_header *)p;
1026 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1027 init_exclusion_range(m);
1028 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1029 init_unity_map_range(m);
1030
1031 p += m->length;
1032 }
1033
1034 return 0;
1035}
1036
9f5f5fb3
JR
1037/*
1038 * Init the device table to not allow DMA access for devices and
1039 * suppress all page faults
1040 */
1041static void init_device_table(void)
1042{
1043 u16 devid;
1044
1045 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1046 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1047 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
9f5f5fb3
JR
1048 }
1049}
1050
b65233a9
JR
1051/*
1052 * This function finally enables all IOMMUs found in the system after
1053 * they have been initialized
1054 */
05f92db9 1055static void enable_iommus(void)
8736197b
JR
1056{
1057 struct amd_iommu *iommu;
1058
3bd22172 1059 for_each_iommu(iommu) {
a8c485bb 1060 iommu_disable(iommu);
58492e12
JR
1061 iommu_set_device_table(iommu);
1062 iommu_enable_command_buffer(iommu);
1063 iommu_enable_event_buffer(iommu);
8736197b 1064 iommu_set_exclusion_range(iommu);
a80dc3e0 1065 iommu_init_msi(iommu);
8736197b
JR
1066 iommu_enable(iommu);
1067 }
1068}
1069
92ac4320
JR
1070static void disable_iommus(void)
1071{
1072 struct amd_iommu *iommu;
1073
1074 for_each_iommu(iommu)
1075 iommu_disable(iommu);
1076}
1077
7441e9cb
JR
1078/*
1079 * Suspend/Resume support
1080 * disable suspend until real resume implemented
1081 */
1082
1083static int amd_iommu_resume(struct sys_device *dev)
1084{
736501ee
JR
1085 /* re-load the hardware */
1086 enable_iommus();
1087
1088 /*
1089 * we have to flush after the IOMMUs are enabled because a
1090 * disabled IOMMU will never execute the commands we send
1091 */
736501ee 1092 amd_iommu_flush_all_devices();
6a047d8b 1093 amd_iommu_flush_all_domains();
736501ee 1094
7441e9cb
JR
1095 return 0;
1096}
1097
1098static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
1099{
736501ee
JR
1100 /* disable IOMMUs to go out of the way for BIOS */
1101 disable_iommus();
1102
1103 return 0;
7441e9cb
JR
1104}
1105
1106static struct sysdev_class amd_iommu_sysdev_class = {
1107 .name = "amd_iommu",
1108 .suspend = amd_iommu_suspend,
1109 .resume = amd_iommu_resume,
1110};
1111
1112static struct sys_device device_amd_iommu = {
1113 .id = 0,
1114 .cls = &amd_iommu_sysdev_class,
1115};
1116
b65233a9
JR
1117/*
1118 * This is the core init function for AMD IOMMU hardware in the system.
1119 * This function is called from the generic x86 DMA layer initialization
1120 * code.
1121 *
1122 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1123 * three times:
1124 *
1125 * 1 pass) Find the highest PCI device id the driver has to handle.
1126 * Upon this information the size of the data structures is
1127 * determined that needs to be allocated.
1128 *
1129 * 2 pass) Initialize the data structures just allocated with the
1130 * information in the ACPI table about available AMD IOMMUs
1131 * in the system. It also maps the PCI devices in the
1132 * system to specific IOMMUs
1133 *
1134 * 3 pass) After the basic data structures are allocated and
1135 * initialized we update them with information about memory
1136 * remapping requirements parsed out of the ACPI table in
1137 * this last pass.
1138 *
1139 * After that the hardware is initialized and ready to go. In the last
1140 * step we do some Linux specific things like registering the driver in
1141 * the dma_ops interface and initializing the suspend/resume support
1142 * functions. Finally it prints some information about AMD IOMMUs and
1143 * the driver state and enables the hardware.
1144 */
fe74c9cf
JR
1145int __init amd_iommu_init(void)
1146{
1147 int i, ret = 0;
1148
1149
8b14518f 1150 if (no_iommu) {
fe74c9cf
JR
1151 printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
1152 return 0;
1153 }
1154
c1cbebee
JR
1155 if (!amd_iommu_detected)
1156 return -ENODEV;
1157
fe74c9cf
JR
1158 /*
1159 * First parse ACPI tables to find the largest Bus/Dev/Func
1160 * we need to handle. Upon this information the shared data
1161 * structures for the IOMMUs in the system will be allocated
1162 */
1163 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1164 return -ENODEV;
1165
c571484e
JR
1166 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1167 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1168 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
fe74c9cf
JR
1169
1170 ret = -ENOMEM;
1171
1172 /* Device table - directly used by all IOMMUs */
5dc8bff0 1173 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1174 get_order(dev_table_size));
1175 if (amd_iommu_dev_table == NULL)
1176 goto out;
1177
1178 /*
1179 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1180 * IOMMU see for that device
1181 */
1182 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1183 get_order(alias_table_size));
1184 if (amd_iommu_alias_table == NULL)
1185 goto free;
1186
1187 /* IOMMU rlookup table - find the IOMMU for a specific device */
83fd5cc6
JR
1188 amd_iommu_rlookup_table = (void *)__get_free_pages(
1189 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1190 get_order(rlookup_table_size));
1191 if (amd_iommu_rlookup_table == NULL)
1192 goto free;
1193
1194 /*
1195 * Protection Domain table - maps devices to protection domains
1196 * This table has the same size as the rlookup_table
1197 */
5dc8bff0 1198 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1199 get_order(rlookup_table_size));
1200 if (amd_iommu_pd_table == NULL)
1201 goto free;
1202
5dc8bff0
JR
1203 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1204 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1205 get_order(MAX_DOMAIN_ID/8));
1206 if (amd_iommu_pd_alloc_bitmap == NULL)
1207 goto free;
1208
9f5f5fb3
JR
1209 /* init the device table */
1210 init_device_table();
1211
fe74c9cf 1212 /*
5dc8bff0 1213 * let all alias entries point to itself
fe74c9cf 1214 */
3a61ec38 1215 for (i = 0; i <= amd_iommu_last_bdf; ++i)
fe74c9cf
JR
1216 amd_iommu_alias_table[i] = i;
1217
fe74c9cf
JR
1218 /*
1219 * never allocate domain 0 because its used as the non-allocated and
1220 * error value placeholder
1221 */
1222 amd_iommu_pd_alloc_bitmap[0] = 1;
1223
1224 /*
1225 * now the data structures are allocated and basically initialized
1226 * start the real acpi table scan
1227 */
1228 ret = -ENODEV;
1229 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1230 goto free;
1231
1232 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1233 goto free;
1234
129d6aba 1235 ret = sysdev_class_register(&amd_iommu_sysdev_class);
8736197b
JR
1236 if (ret)
1237 goto free;
1238
129d6aba 1239 ret = sysdev_register(&device_amd_iommu);
7441e9cb
JR
1240 if (ret)
1241 goto free;
1242
129d6aba 1243 ret = amd_iommu_init_dma_ops();
7441e9cb
JR
1244 if (ret)
1245 goto free;
1246
8736197b
JR
1247 enable_iommus();
1248
fe74c9cf
JR
1249 printk(KERN_INFO "AMD IOMMU: device isolation ");
1250 if (amd_iommu_isolate)
1251 printk("enabled\n");
1252 else
1253 printk("disabled\n");
1254
afa9fdc2 1255 if (amd_iommu_unmap_flush)
1c655773
JR
1256 printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
1257 else
1258 printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
1259
fe74c9cf
JR
1260out:
1261 return ret;
1262
1263free:
d58befd3
JR
1264 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1265 get_order(MAX_DOMAIN_ID/8));
fe74c9cf 1266
9a836de0
JR
1267 free_pages((unsigned long)amd_iommu_pd_table,
1268 get_order(rlookup_table_size));
fe74c9cf 1269
9a836de0
JR
1270 free_pages((unsigned long)amd_iommu_rlookup_table,
1271 get_order(rlookup_table_size));
fe74c9cf 1272
9a836de0
JR
1273 free_pages((unsigned long)amd_iommu_alias_table,
1274 get_order(alias_table_size));
fe74c9cf 1275
9a836de0
JR
1276 free_pages((unsigned long)amd_iommu_dev_table,
1277 get_order(dev_table_size));
fe74c9cf
JR
1278
1279 free_iommu_all();
1280
1281 free_unity_maps();
1282
1283 goto out;
1284}
1285
09759042
JR
1286void amd_iommu_shutdown(void)
1287{
1288 disable_iommus();
1289}
1290
b65233a9
JR
1291/****************************************************************************
1292 *
1293 * Early detect code. This code runs at IOMMU detection time in the DMA
1294 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1295 * IOMMUs
1296 *
1297 ****************************************************************************/
ae7877de
JR
1298static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1299{
1300 return 0;
1301}
1302
1303void __init amd_iommu_detect(void)
1304{
299a140d 1305 if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
ae7877de
JR
1306 return;
1307
ae7877de
JR
1308 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1309 iommu_detected = 1;
c1cbebee 1310 amd_iommu_detected = 1;
92af4e29 1311#ifdef CONFIG_GART_IOMMU
ae7877de
JR
1312 gart_iommu_aperture_disabled = 1;
1313 gart_iommu_aperture = 0;
92af4e29 1314#endif
ae7877de
JR
1315 }
1316}
1317
b65233a9
JR
1318/****************************************************************************
1319 *
1320 * Parsing functions for the AMD IOMMU specific kernel command line
1321 * options.
1322 *
1323 ****************************************************************************/
1324
fefda117
JR
1325static int __init parse_amd_iommu_dump(char *str)
1326{
1327 amd_iommu_dump = true;
1328
1329 return 1;
1330}
1331
918ad6c5
JR
1332static int __init parse_amd_iommu_options(char *str)
1333{
1334 for (; *str; ++str) {
1c655773 1335 if (strncmp(str, "isolate", 7) == 0)
c226f853 1336 amd_iommu_isolate = true;
e5e1f606 1337 if (strncmp(str, "share", 5) == 0)
c226f853 1338 amd_iommu_isolate = false;
695b5676 1339 if (strncmp(str, "fullflush", 9) == 0)
afa9fdc2 1340 amd_iommu_unmap_flush = true;
918ad6c5
JR
1341 }
1342
1343 return 1;
1344}
1345
fefda117 1346__setup("amd_iommu_dump", parse_amd_iommu_dump);
918ad6c5 1347__setup("amd_iommu=", parse_amd_iommu_options);
This page took 0.312398 seconds and 5 git commands to generate.