Merge tag 'for-linus-4.1-1' of git://git.code.sf.net/p/openipmi/linux-ipmi
[deliverable/linux.git] / arch / x86 / kernel / amd_nb.c
CommitLineData
a32073bf
AK
1/*
2 * Shared support code for AMD K8 northbridges and derivates.
3 * Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2.
4 */
c767a54b
JP
5
6#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7
a32073bf 8#include <linux/types.h>
5a0e3ad6 9#include <linux/slab.h>
a32073bf
AK
10#include <linux/init.h>
11#include <linux/errno.h>
12#include <linux/module.h>
13#include <linux/spinlock.h>
23ac4ae8 14#include <asm/amd_nb.h>
a32073bf 15
a32073bf
AK
16static u32 *flush_words;
17
691269f0 18const struct pci_device_id amd_nb_misc_ids[] = {
cf169702
JR
19 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) },
20 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
cb293250 21 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
24214449 22 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
7d64ac64 23 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
15895a72 24 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
94c1acf2 25 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
85a8885b 26 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
a32073bf
AK
27 {}
28};
9653a5c7 29EXPORT_SYMBOL(amd_nb_misc_ids);
a32073bf 30
c391c788 31static const struct pci_device_id amd_nb_link_ids[] = {
cb6c8520 32 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
7d64ac64 33 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F4) },
15895a72 34 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F4) },
94c1acf2 35 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_NB_F4) },
85a8885b 36 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F4) },
41b2610c
HR
37 {}
38};
39
24d9b70b
JB
40const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = {
41 { 0x00, 0x18, 0x20 },
42 { 0xff, 0x00, 0x20 },
43 { 0xfe, 0x00, 0x20 },
44 { }
45};
46
eec1d4fa
HR
47struct amd_northbridge_info amd_northbridges;
48EXPORT_SYMBOL(amd_northbridges);
a32073bf 49
9653a5c7 50static struct pci_dev *next_northbridge(struct pci_dev *dev,
691269f0 51 const struct pci_device_id *ids)
a32073bf
AK
52{
53 do {
54 dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
55 if (!dev)
56 break;
9653a5c7 57 } while (!pci_match_id(ids, dev));
a32073bf
AK
58 return dev;
59}
60
9653a5c7 61int amd_cache_northbridges(void)
a32073bf 62{
84fd1d35 63 u16 i = 0;
9653a5c7 64 struct amd_northbridge *nb;
41b2610c 65 struct pci_dev *misc, *link;
3c6df2a9 66
9653a5c7 67 if (amd_nb_num())
a32073bf
AK
68 return 0;
69
9653a5c7
HR
70 misc = NULL;
71 while ((misc = next_northbridge(misc, amd_nb_misc_ids)) != NULL)
72 i++;
900f9ac9 73
9653a5c7
HR
74 if (i == 0)
75 return 0;
a32073bf 76
9653a5c7
HR
77 nb = kzalloc(i * sizeof(struct amd_northbridge), GFP_KERNEL);
78 if (!nb)
a32073bf
AK
79 return -ENOMEM;
80
9653a5c7
HR
81 amd_northbridges.nb = nb;
82 amd_northbridges.num = i;
3c6df2a9 83
41b2610c 84 link = misc = NULL;
9653a5c7
HR
85 for (i = 0; i != amd_nb_num(); i++) {
86 node_to_amd_nb(i)->misc = misc =
87 next_northbridge(misc, amd_nb_misc_ids);
41b2610c
HR
88 node_to_amd_nb(i)->link = link =
89 next_northbridge(link, amd_nb_link_ids);
7d64ac64 90 }
9653a5c7 91
7d64ac64 92 /* GART present only on Fam15h upto model 0fh */
9653a5c7 93 if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
7d64ac64 94 (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model < 0x10))
9653a5c7 95 amd_northbridges.flags |= AMD_NB_GART;
a32073bf 96
7d64ac64
AG
97 /*
98 * Check for L3 cache presence.
99 */
100 if (!cpuid_edx(0x80000006))
101 return 0;
102
f658bcfb
HR
103 /*
104 * Some CPU families support L3 Cache Index Disable. There are some
105 * limitations because of E382 and E388 on family 0x10.
106 */
107 if (boot_cpu_data.x86 == 0x10 &&
108 boot_cpu_data.x86_model >= 0x8 &&
109 (boot_cpu_data.x86_model > 0x9 ||
110 boot_cpu_data.x86_mask >= 0x1))
111 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
112
b453de02
HR
113 if (boot_cpu_data.x86 == 0x15)
114 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
115
cabb5bd7
HR
116 /* L3 cache partitioning is supported on family 0x15 */
117 if (boot_cpu_data.x86 == 0x15)
118 amd_northbridges.flags |= AMD_NB_L3_PARTITIONING;
119
a32073bf
AK
120 return 0;
121}
9653a5c7 122EXPORT_SYMBOL_GPL(amd_cache_northbridges);
a32073bf 123
84fd1d35
BP
124/*
125 * Ignores subdevice/subvendor but as far as I can figure out
126 * they're useless anyways
127 */
128bool __init early_is_amd_nb(u32 device)
a32073bf 129{
691269f0 130 const struct pci_device_id *id;
a32073bf 131 u32 vendor = device & 0xffff;
691269f0 132
a32073bf 133 device >>= 16;
9653a5c7 134 for (id = amd_nb_misc_ids; id->vendor; id++)
a32073bf 135 if (vendor == id->vendor && device == id->device)
84fd1d35
BP
136 return true;
137 return false;
a32073bf
AK
138}
139
24d25dbf
BH
140struct resource *amd_get_mmconfig_range(struct resource *res)
141{
142 u32 address;
143 u64 base, msr;
144 unsigned segn_busn_bits;
145
146 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
147 return NULL;
148
149 /* assume all cpus from fam10h have mmconfig */
150 if (boot_cpu_data.x86 < 0x10)
151 return NULL;
152
153 address = MSR_FAM10H_MMIO_CONF_BASE;
154 rdmsrl(address, msr);
155
156 /* mmconfig is not enabled */
157 if (!(msr & FAM10H_MMIO_CONF_ENABLE))
158 return NULL;
159
160 base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
161
162 segn_busn_bits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
163 FAM10H_MMIO_CONF_BUSRANGE_MASK;
164
165 res->flags = IORESOURCE_MEM;
166 res->start = base;
167 res->end = base + (1ULL<<(segn_busn_bits + 20)) - 1;
168 return res;
169}
170
cabb5bd7
HR
171int amd_get_subcaches(int cpu)
172{
173 struct pci_dev *link = node_to_amd_nb(amd_get_nb_id(cpu))->link;
174 unsigned int mask;
141168c3 175 int cuid;
cabb5bd7
HR
176
177 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING))
178 return 0;
179
180 pci_read_config_dword(link, 0x1d4, &mask);
181
cabb5bd7 182 cuid = cpu_data(cpu).compute_unit_id;
cabb5bd7
HR
183 return (mask >> (4 * cuid)) & 0xf;
184}
185
2993ae33 186int amd_set_subcaches(int cpu, unsigned long mask)
cabb5bd7
HR
187{
188 static unsigned int reset, ban;
189 struct amd_northbridge *nb = node_to_amd_nb(amd_get_nb_id(cpu));
190 unsigned int reg;
141168c3 191 int cuid;
cabb5bd7
HR
192
193 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING) || mask > 0xf)
194 return -EINVAL;
195
196 /* if necessary, collect reset state of L3 partitioning and BAN mode */
197 if (reset == 0) {
198 pci_read_config_dword(nb->link, 0x1d4, &reset);
199 pci_read_config_dword(nb->misc, 0x1b8, &ban);
200 ban &= 0x180000;
201 }
202
203 /* deactivate BAN mode if any subcaches are to be disabled */
204 if (mask != 0xf) {
205 pci_read_config_dword(nb->misc, 0x1b8, &reg);
206 pci_write_config_dword(nb->misc, 0x1b8, reg & ~0x180000);
207 }
208
cabb5bd7 209 cuid = cpu_data(cpu).compute_unit_id;
cabb5bd7
HR
210 mask <<= 4 * cuid;
211 mask |= (0xf ^ (1 << cuid)) << 26;
212
213 pci_write_config_dword(nb->link, 0x1d4, mask);
214
215 /* reset BAN mode if L3 partitioning returned to reset state */
216 pci_read_config_dword(nb->link, 0x1d4, &reg);
217 if (reg == reset) {
218 pci_read_config_dword(nb->misc, 0x1b8, &reg);
219 reg &= ~0x180000;
220 pci_write_config_dword(nb->misc, 0x1b8, reg | ban);
221 }
222
223 return 0;
224}
225
84fd1d35 226static int amd_cache_gart(void)
9653a5c7 227{
84fd1d35 228 u16 i;
9653a5c7
HR
229
230 if (!amd_nb_has_feature(AMD_NB_GART))
231 return 0;
232
233 flush_words = kmalloc(amd_nb_num() * sizeof(u32), GFP_KERNEL);
234 if (!flush_words) {
235 amd_northbridges.flags &= ~AMD_NB_GART;
236 return -ENOMEM;
237 }
238
239 for (i = 0; i != amd_nb_num(); i++)
240 pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c,
241 &flush_words[i]);
242
243 return 0;
244}
245
eec1d4fa 246void amd_flush_garts(void)
a32073bf
AK
247{
248 int flushed, i;
249 unsigned long flags;
250 static DEFINE_SPINLOCK(gart_lock);
251
9653a5c7 252 if (!amd_nb_has_feature(AMD_NB_GART))
900f9ac9
AH
253 return;
254
a32073bf
AK
255 /* Avoid races between AGP and IOMMU. In theory it's not needed
256 but I'm not sure if the hardware won't lose flush requests
257 when another is pending. This whole thing is so expensive anyways
258 that it doesn't matter to serialize more. -AK */
259 spin_lock_irqsave(&gart_lock, flags);
260 flushed = 0;
9653a5c7
HR
261 for (i = 0; i < amd_nb_num(); i++) {
262 pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c,
263 flush_words[i] | 1);
a32073bf
AK
264 flushed++;
265 }
9653a5c7 266 for (i = 0; i < amd_nb_num(); i++) {
a32073bf
AK
267 u32 w;
268 /* Make sure the hardware actually executed the flush*/
269 for (;;) {
9653a5c7 270 pci_read_config_dword(node_to_amd_nb(i)->misc,
a32073bf
AK
271 0x9c, &w);
272 if (!(w & 1))
273 break;
274 cpu_relax();
275 }
276 }
277 spin_unlock_irqrestore(&gart_lock, flags);
278 if (!flushed)
c767a54b 279 pr_notice("nothing to flush?\n");
a32073bf 280}
eec1d4fa 281EXPORT_SYMBOL_GPL(amd_flush_garts);
a32073bf 282
eec1d4fa 283static __init int init_amd_nbs(void)
0e152cd7
BP
284{
285 int err = 0;
286
9653a5c7 287 err = amd_cache_northbridges();
0e152cd7
BP
288
289 if (err < 0)
c767a54b 290 pr_notice("Cannot enumerate AMD northbridges\n");
0e152cd7 291
9653a5c7 292 if (amd_cache_gart() < 0)
c767a54b 293 pr_notice("Cannot initialize GART flush words, GART support disabled\n");
9653a5c7 294
0e152cd7
BP
295 return err;
296}
297
298/* This has to go after the PCI subsystem */
eec1d4fa 299fs_initcall(init_amd_nbs);
This page took 0.738599 seconds and 5 git commands to generate.