x86, intr-remap: add option to disable interrupt remapping
[deliverable/linux.git] / arch / x86 / kernel / apic / apic.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
8f47e163 4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
1da177e4
LT
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
1da177e4 17#include <linux/kernel_stat.h>
d1de36f5 18#include <linux/mc146818rtc.h>
70a20025 19#include <linux/acpi_pmtmr.h>
d1de36f5
IM
20#include <linux/clockchips.h>
21#include <linux/interrupt.h>
22#include <linux/bootmem.h>
23#include <linux/ftrace.h>
24#include <linux/ioport.h>
e83a5fdc 25#include <linux/module.h>
d1de36f5
IM
26#include <linux/sysdev.h>
27#include <linux/delay.h>
28#include <linux/timex.h>
6e1cb38a 29#include <linux/dmar.h>
d1de36f5
IM
30#include <linux/init.h>
31#include <linux/cpu.h>
32#include <linux/dmi.h>
e423e33e 33#include <linux/nmi.h>
d1de36f5
IM
34#include <linux/smp.h>
35#include <linux/mm.h>
1da177e4 36
1da177e4 37#include <asm/pgalloc.h>
1da177e4 38#include <asm/atomic.h>
1da177e4 39#include <asm/mpspec.h>
773763df 40#include <asm/i8253.h>
d1de36f5 41#include <asm/i8259.h>
73dea47f 42#include <asm/proto.h>
2c8c0e6b 43#include <asm/apic.h>
d1de36f5
IM
44#include <asm/desc.h>
45#include <asm/hpet.h>
46#include <asm/idle.h>
47#include <asm/mtrr.h>
2bc13797 48#include <asm/smp.h>
be71b855 49#include <asm/mce.h>
1da177e4 50
ec70de8b 51unsigned int num_processors;
fdbecd9f 52
ec70de8b 53unsigned disabled_cpus __cpuinitdata;
fdbecd9f 54
ec70de8b
BG
55/* Processor that is doing the boot up */
56unsigned int boot_cpu_physical_apicid = -1U;
5af5573e 57
80e5609c 58/*
fdbecd9f
IM
59 * The highest APIC ID seen during enumeration.
60 *
61 * This determines the messaging protocol we can use: if all APIC IDs
62 * are in the 0 ... 7 range, then we can use logical addressing which
63 * has some performance advantages (better broadcasting).
64 *
65 * If there's an APIC ID above 8, we use physical addressing.
80e5609c 66 */
ec70de8b 67unsigned int max_physical_apicid;
5af5573e 68
80e5609c 69/*
fdbecd9f 70 * Bitmask of physically existing CPUs:
80e5609c 71 */
ec70de8b
BG
72physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
80e5609c 81
b3c51170
YL
82#ifdef CONFIG_X86_32
83/*
84 * Knob to control our willingness to enable the local APIC.
85 *
86 * +1=force-enable
87 */
88static int force_enable_local_apic;
89/*
90 * APIC command line parameters
91 */
92static int __init parse_lapic(char *arg)
93{
94 force_enable_local_apic = 1;
95 return 0;
96}
97early_param("lapic", parse_lapic);
f28c0ae2
YL
98/* Local APIC was disabled by the BIOS and enabled by the kernel */
99static int enabled_via_apicbase;
100
c0eaa453
CG
101/*
102 * Handle interrupt mode configuration register (IMCR).
103 * This register controls whether the interrupt signals
104 * that reach the BSP come from the master PIC or from the
105 * local APIC. Before entering Symmetric I/O Mode, either
106 * the BIOS or the operating system must switch out of
107 * PIC Mode by changing the IMCR.
108 */
5cda395f 109static inline void imcr_pic_to_apic(void)
c0eaa453
CG
110{
111 /* select IMCR register */
112 outb(0x70, 0x22);
113 /* NMI and 8259 INTR go through APIC */
114 outb(0x01, 0x23);
115}
116
5cda395f 117static inline void imcr_apic_to_pic(void)
c0eaa453
CG
118{
119 /* select IMCR register */
120 outb(0x70, 0x22);
121 /* NMI and 8259 INTR go directly to BSP */
122 outb(0x00, 0x23);
123}
b3c51170
YL
124#endif
125
126#ifdef CONFIG_X86_64
bc1d99c1 127static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
128static __init int setup_apicpmtimer(char *s)
129{
130 apic_calibrate_pmtmr = 1;
131 notsc_setup(NULL);
132 return 0;
133}
134__setup("apicpmtimer", setup_apicpmtimer);
135#endif
136
06cd9a7d 137#ifdef CONFIG_X86_X2APIC
89027d35 138int x2apic;
6e1cb38a 139/* x2apic enabled before OS handover */
b6b301aa
JS
140static int x2apic_preenabled;
141static int disable_x2apic;
49899eac
YL
142static __init int setup_nox2apic(char *str)
143{
93758238
WH
144 if (x2apic_enabled())
145 panic("Bios already enabled x2apic, can't enforce nox2apic");
49899eac
YL
146 disable_x2apic = 1;
147 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
148 return 0;
149}
150early_param("nox2apic", setup_nox2apic);
151#endif
1da177e4 152
b3c51170
YL
153unsigned long mp_lapic_addr;
154int disable_apic;
155/* Disable local APIC timer from the kernel commandline or via dmi quirk */
156static int disable_apic_timer __cpuinitdata;
e83a5fdc 157/* Local APIC timer works in C2 */
2e7c2838
LT
158int local_apic_timer_c2_ok;
159EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
160
efa2559f
YL
161int first_system_vector = 0xfe;
162
e83a5fdc
HS
163/*
164 * Debug level, exported for io_apic.c
165 */
baa13188 166unsigned int apic_verbosity;
e83a5fdc 167
89c38c28
CG
168int pic_mode;
169
bab4b27c
AS
170/* Have we found an MP table */
171int smp_found_config;
172
39928722
AD
173static struct resource lapic_resource = {
174 .name = "Local APIC",
175 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
176};
177
d03030e9
TG
178static unsigned int calibration_result;
179
ba7eda4c
TG
180static int lapic_next_event(unsigned long delta,
181 struct clock_event_device *evt);
182static void lapic_timer_setup(enum clock_event_mode mode,
183 struct clock_event_device *evt);
9628937d 184static void lapic_timer_broadcast(const struct cpumask *mask);
0e078e2f 185static void apic_pm_activate(void);
ba7eda4c 186
274cfe59
CG
187/*
188 * The local apic timer can be used for any function which is CPU local.
189 */
ba7eda4c
TG
190static struct clock_event_device lapic_clockevent = {
191 .name = "lapic",
192 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
193 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
194 .shift = 32,
195 .set_mode = lapic_timer_setup,
196 .set_next_event = lapic_next_event,
197 .broadcast = lapic_timer_broadcast,
198 .rating = 100,
199 .irq = -1,
200};
201static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
202
d3432896
AK
203static unsigned long apic_phys;
204
0e078e2f
TG
205/*
206 * Get the LAPIC version
207 */
208static inline int lapic_get_version(void)
ba7eda4c 209{
0e078e2f 210 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
211}
212
0e078e2f 213/*
9c803869 214 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
215 */
216static inline int lapic_is_integrated(void)
ba7eda4c 217{
9c803869 218#ifdef CONFIG_X86_64
0e078e2f 219 return 1;
9c803869
CG
220#else
221 return APIC_INTEGRATED(lapic_get_version());
222#endif
ba7eda4c
TG
223}
224
225/*
0e078e2f 226 * Check, whether this is a modern or a first generation APIC
ba7eda4c 227 */
0e078e2f 228static int modern_apic(void)
ba7eda4c 229{
0e078e2f
TG
230 /* AMD systems use old APIC versions, so check the CPU */
231 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
232 boot_cpu_data.x86 >= 0xf)
233 return 1;
234 return lapic_get_version() >= 0x14;
ba7eda4c
TG
235}
236
08306ce6
CG
237/*
238 * bare function to substitute write operation
239 * and it's _that_ fast :)
240 */
241void native_apic_write_dummy(u32 reg, u32 v)
242{
243 WARN_ON_ONCE((cpu_has_apic || !disable_apic));
244}
245
246/*
247 * right after this call apic->write doesn't do anything
248 * note that there is no restore operation it works one way
249 */
250void apic_disable(void)
251{
252 apic->write = native_apic_write_dummy;
253}
254
c1eeb2de 255void native_apic_wait_icr_idle(void)
8339e9fb
FLV
256{
257 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
258 cpu_relax();
259}
260
c1eeb2de 261u32 native_safe_apic_wait_icr_idle(void)
8339e9fb 262{
3c6bb07a 263 u32 send_status;
8339e9fb
FLV
264 int timeout;
265
266 timeout = 0;
267 do {
268 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
269 if (!send_status)
270 break;
271 udelay(100);
272 } while (timeout++ < 1000);
273
274 return send_status;
275}
276
c1eeb2de 277void native_apic_icr_write(u32 low, u32 id)
1b374e4d 278{
ed4e5ec1 279 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
280 apic_write(APIC_ICR, low);
281}
282
c1eeb2de 283u64 native_apic_icr_read(void)
1b374e4d
SS
284{
285 u32 icr1, icr2;
286
287 icr2 = apic_read(APIC_ICR2);
288 icr1 = apic_read(APIC_ICR);
289
cf9768d7 290 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
291}
292
0e078e2f
TG
293/**
294 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
295 */
e9427101 296void __cpuinit enable_NMI_through_LVT0(void)
1da177e4 297{
11a8e778 298 unsigned int v;
6935d1f9
TG
299
300 /* unmask and set to NMI */
301 v = APIC_DM_NMI;
d4c63ec0
CG
302
303 /* Level triggered for 82489DX (32bit mode) */
304 if (!lapic_is_integrated())
305 v |= APIC_LVT_LEVEL_TRIGGER;
306
11a8e778 307 apic_write(APIC_LVT0, v);
1da177e4
LT
308}
309
7c37e48b
CG
310#ifdef CONFIG_X86_32
311/**
312 * get_physical_broadcast - Get number of physical broadcast IDs
313 */
314int get_physical_broadcast(void)
315{
316 return modern_apic() ? 0xff : 0xf;
317}
318#endif
319
0e078e2f
TG
320/**
321 * lapic_get_maxlvt - get the maximum number of local vector table entries
322 */
37e650c7 323int lapic_get_maxlvt(void)
1da177e4 324{
36a028de 325 unsigned int v;
1da177e4
LT
326
327 v = apic_read(APIC_LVR);
36a028de
CG
328 /*
329 * - we always have APIC integrated on 64bit mode
330 * - 82489DXs do not report # of LVT entries
331 */
332 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
333}
334
274cfe59
CG
335/*
336 * Local APIC timer
337 */
338
c40aaec6 339/* Clock divisor */
c40aaec6 340#define APIC_DIVISOR 16
f07f4f90 341
0e078e2f
TG
342/*
343 * This function sets up the local APIC timer, with a timeout of
344 * 'clocks' APIC bus clock. During calibration we actually call
345 * this function twice on the boot CPU, once with a bogus timeout
346 * value, second time for real. The other (noncalibrating) CPUs
347 * call this function only once, with the real, calibrated value.
348 *
349 * We do reads before writes even if unnecessary, to get around the
350 * P5 APIC double write bug.
351 */
0e078e2f 352static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 353{
0e078e2f 354 unsigned int lvtt_value, tmp_value;
1da177e4 355
0e078e2f
TG
356 lvtt_value = LOCAL_TIMER_VECTOR;
357 if (!oneshot)
358 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
359 if (!lapic_is_integrated())
360 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
361
0e078e2f
TG
362 if (!irqen)
363 lvtt_value |= APIC_LVT_MASKED;
1da177e4 364
0e078e2f 365 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
366
367 /*
0e078e2f 368 * Divide PICLK by 16
1da177e4 369 */
0e078e2f 370 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
371 apic_write(APIC_TDCR,
372 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
373 APIC_TDR_DIV_16);
0e078e2f
TG
374
375 if (!oneshot)
f07f4f90 376 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
377}
378
0e078e2f 379/*
7b83dae7
RR
380 * Setup extended LVT, AMD specific (K8, family 10h)
381 *
382 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
383 * MCE interrupts are supported. Thus MCE offset must be set to 0.
286f5718
RR
384 *
385 * If mask=1, the LVT entry does not generate interrupts while mask=0
386 * enables the vector. See also the BKDGs.
0e078e2f 387 */
7b83dae7
RR
388
389#define APIC_EILVT_LVTOFF_MCE 0
390#define APIC_EILVT_LVTOFF_IBS 1
391
392static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
1da177e4 393{
7b83dae7 394 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
0e078e2f 395 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
a8fcf1a2 396
0e078e2f 397 apic_write(reg, v);
1da177e4
LT
398}
399
7b83dae7
RR
400u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
401{
402 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
403 return APIC_EILVT_LVTOFF_MCE;
404}
405
406u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
407{
408 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
409 return APIC_EILVT_LVTOFF_IBS;
410}
6aa360e6 411EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
7b83dae7 412
0e078e2f
TG
413/*
414 * Program the next event, relative to now
415 */
416static int lapic_next_event(unsigned long delta,
417 struct clock_event_device *evt)
1da177e4 418{
0e078e2f
TG
419 apic_write(APIC_TMICT, delta);
420 return 0;
1da177e4
LT
421}
422
0e078e2f
TG
423/*
424 * Setup the lapic timer in periodic or oneshot mode
425 */
426static void lapic_timer_setup(enum clock_event_mode mode,
427 struct clock_event_device *evt)
9b7711f0
HS
428{
429 unsigned long flags;
0e078e2f 430 unsigned int v;
9b7711f0 431
0e078e2f
TG
432 /* Lapic used as dummy for broadcast ? */
433 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
434 return;
435
436 local_irq_save(flags);
437
0e078e2f
TG
438 switch (mode) {
439 case CLOCK_EVT_MODE_PERIODIC:
440 case CLOCK_EVT_MODE_ONESHOT:
441 __setup_APIC_LVTT(calibration_result,
442 mode != CLOCK_EVT_MODE_PERIODIC, 1);
443 break;
444 case CLOCK_EVT_MODE_UNUSED:
445 case CLOCK_EVT_MODE_SHUTDOWN:
446 v = apic_read(APIC_LVTT);
447 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
448 apic_write(APIC_LVTT, v);
a98f8fd2 449 apic_write(APIC_TMICT, 0xffffffff);
0e078e2f
TG
450 break;
451 case CLOCK_EVT_MODE_RESUME:
452 /* Nothing to do here */
453 break;
454 }
9b7711f0
HS
455
456 local_irq_restore(flags);
457}
458
1da177e4 459/*
0e078e2f 460 * Local APIC timer broadcast function
1da177e4 461 */
9628937d 462static void lapic_timer_broadcast(const struct cpumask *mask)
1da177e4 463{
0e078e2f 464#ifdef CONFIG_SMP
dac5f412 465 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
0e078e2f
TG
466#endif
467}
1da177e4 468
0e078e2f
TG
469/*
470 * Setup the local APIC timer for this CPU. Copy the initilized values
471 * of the boot CPU and register the clock event in the framework.
472 */
db4b5525 473static void __cpuinit setup_APIC_timer(void)
0e078e2f
TG
474{
475 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 476
db954b58
VP
477 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
478 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
479 /* Make LAPIC timer preferrable over percpu HPET */
480 lapic_clockevent.rating = 150;
481 }
482
0e078e2f 483 memcpy(levt, &lapic_clockevent, sizeof(*levt));
320ab2b0 484 levt->cpumask = cpumask_of(smp_processor_id());
1da177e4 485
0e078e2f
TG
486 clockevents_register_device(levt);
487}
1da177e4 488
2f04fa88
YL
489/*
490 * In this functions we calibrate APIC bus clocks to the external timer.
491 *
492 * We want to do the calibration only once since we want to have local timer
493 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
494 * frequency.
495 *
496 * This was previously done by reading the PIT/HPET and waiting for a wrap
497 * around to find out, that a tick has elapsed. I have a box, where the PIT
498 * readout is broken, so it never gets out of the wait loop again. This was
499 * also reported by others.
500 *
501 * Monitoring the jiffies value is inaccurate and the clockevents
502 * infrastructure allows us to do a simple substitution of the interrupt
503 * handler.
504 *
505 * The calibration routine also uses the pm_timer when possible, as the PIT
506 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
507 * back to normal later in the boot process).
508 */
509
510#define LAPIC_CAL_LOOPS (HZ/10)
511
512static __initdata int lapic_cal_loops = -1;
513static __initdata long lapic_cal_t1, lapic_cal_t2;
514static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
515static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
516static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
517
518/*
519 * Temporary interrupt handler.
520 */
521static void __init lapic_cal_handler(struct clock_event_device *dev)
522{
523 unsigned long long tsc = 0;
524 long tapic = apic_read(APIC_TMCCT);
525 unsigned long pm = acpi_pm_read_early();
526
527 if (cpu_has_tsc)
528 rdtscll(tsc);
529
530 switch (lapic_cal_loops++) {
531 case 0:
532 lapic_cal_t1 = tapic;
533 lapic_cal_tsc1 = tsc;
534 lapic_cal_pm1 = pm;
535 lapic_cal_j1 = jiffies;
536 break;
537
538 case LAPIC_CAL_LOOPS:
539 lapic_cal_t2 = tapic;
540 lapic_cal_tsc2 = tsc;
541 if (pm < lapic_cal_pm1)
542 pm += ACPI_PM_OVRRUN;
543 lapic_cal_pm2 = pm;
544 lapic_cal_j2 = jiffies;
545 break;
546 }
547}
548
754ef0cd
YI
549static int __init
550calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
b189892d
CG
551{
552 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
553 const long pm_thresh = pm_100ms / 100;
554 unsigned long mult;
555 u64 res;
556
557#ifndef CONFIG_X86_PM_TIMER
558 return -1;
559#endif
560
39ba5d43 561 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
b189892d
CG
562
563 /* Check, if the PM timer is available */
564 if (!deltapm)
565 return -1;
566
567 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
568
569 if (deltapm > (pm_100ms - pm_thresh) &&
570 deltapm < (pm_100ms + pm_thresh)) {
39ba5d43 571 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
754ef0cd
YI
572 return 0;
573 }
574
575 res = (((u64)deltapm) * mult) >> 22;
576 do_div(res, 1000000);
577 pr_warning("APIC calibration not consistent "
39ba5d43 578 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
754ef0cd
YI
579
580 /* Correct the lapic counter value */
581 res = (((u64)(*delta)) * pm_100ms);
582 do_div(res, deltapm);
583 pr_info("APIC delta adjusted to PM-Timer: "
584 "%lu (%ld)\n", (unsigned long)res, *delta);
585 *delta = (long)res;
586
587 /* Correct the tsc counter value */
588 if (cpu_has_tsc) {
589 res = (((u64)(*deltatsc)) * pm_100ms);
b189892d 590 do_div(res, deltapm);
754ef0cd
YI
591 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
592 "PM-Timer: %lu (%ld) \n",
593 (unsigned long)res, *deltatsc);
594 *deltatsc = (long)res;
b189892d
CG
595 }
596
597 return 0;
598}
599
2f04fa88
YL
600static int __init calibrate_APIC_clock(void)
601{
602 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
2f04fa88
YL
603 void (*real_handler)(struct clock_event_device *dev);
604 unsigned long deltaj;
754ef0cd 605 long delta, deltatsc;
2f04fa88
YL
606 int pm_referenced = 0;
607
608 local_irq_disable();
609
610 /* Replace the global interrupt handler */
611 real_handler = global_clock_event->event_handler;
612 global_clock_event->event_handler = lapic_cal_handler;
613
614 /*
81608f3c 615 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
616 * can underflow in the 100ms detection time frame
617 */
81608f3c 618 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88
YL
619
620 /* Let the interrupts run */
621 local_irq_enable();
622
623 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
624 cpu_relax();
625
626 local_irq_disable();
627
628 /* Restore the real event handler */
629 global_clock_event->event_handler = real_handler;
630
631 /* Build delta t1-t2 as apic timer counts down */
632 delta = lapic_cal_t1 - lapic_cal_t2;
633 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
634
754ef0cd
YI
635 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
636
b189892d
CG
637 /* we trust the PM based calibration if possible */
638 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
754ef0cd 639 &delta, &deltatsc);
2f04fa88
YL
640
641 /* Calculate the scaled math multiplication factor */
642 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
643 lapic_clockevent.shift);
644 lapic_clockevent.max_delta_ns =
645 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
646 lapic_clockevent.min_delta_ns =
647 clockevent_delta2ns(0xF, &lapic_clockevent);
648
649 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
650
651 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
652 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
653 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
654 calibration_result);
655
656 if (cpu_has_tsc) {
2f04fa88
YL
657 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
658 "%ld.%04ld MHz.\n",
754ef0cd
YI
659 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
660 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
2f04fa88
YL
661 }
662
663 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
664 "%u.%04u MHz.\n",
665 calibration_result / (1000000 / HZ),
666 calibration_result % (1000000 / HZ));
667
668 /*
669 * Do a sanity check on the APIC calibration result
670 */
671 if (calibration_result < (1000000 / HZ)) {
672 local_irq_enable();
ba21ebb6 673 pr_warning("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
674 return -1;
675 }
676
677 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
678
b189892d
CG
679 /*
680 * PM timer calibration failed or not turned on
681 * so lets try APIC timer based calibration
682 */
2f04fa88
YL
683 if (!pm_referenced) {
684 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
685
686 /*
687 * Setup the apic timer manually
688 */
689 levt->event_handler = lapic_cal_handler;
690 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
691 lapic_cal_loops = -1;
692
693 /* Let the interrupts run */
694 local_irq_enable();
695
696 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
697 cpu_relax();
698
2f04fa88
YL
699 /* Stop the lapic timer */
700 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
701
2f04fa88
YL
702 /* Jiffies delta */
703 deltaj = lapic_cal_j2 - lapic_cal_j1;
704 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
705
706 /* Check, if the jiffies result is consistent */
707 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
708 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
709 else
710 levt->features |= CLOCK_EVT_FEAT_DUMMY;
711 } else
712 local_irq_enable();
713
714 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
e423e33e 715 pr_warning("APIC timer disabled due to verification failure\n");
2f04fa88
YL
716 return -1;
717 }
718
719 return 0;
720}
721
e83a5fdc
HS
722/*
723 * Setup the boot APIC
724 *
725 * Calibrate and verify the result.
726 */
0e078e2f
TG
727void __init setup_boot_APIC_clock(void)
728{
729 /*
274cfe59
CG
730 * The local apic timer can be disabled via the kernel
731 * commandline or from the CPU detection code. Register the lapic
732 * timer as a dummy clock event source on SMP systems, so the
733 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
734 */
735 if (disable_apic_timer) {
ba21ebb6 736 pr_info("Disabling APIC timer\n");
0e078e2f 737 /* No broadcast on UP ! */
9d09951d
TG
738 if (num_possible_cpus() > 1) {
739 lapic_clockevent.mult = 1;
0e078e2f 740 setup_APIC_timer();
9d09951d 741 }
0e078e2f
TG
742 return;
743 }
744
274cfe59
CG
745 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
746 "calibrating APIC timer ...\n");
747
89b3b1f4 748 if (calibrate_APIC_clock()) {
c2b84b30
TG
749 /* No broadcast on UP ! */
750 if (num_possible_cpus() > 1)
751 setup_APIC_timer();
752 return;
753 }
754
0e078e2f
TG
755 /*
756 * If nmi_watchdog is set to IO_APIC, we need the
757 * PIT/HPET going. Otherwise register lapic as a dummy
758 * device.
759 */
760 if (nmi_watchdog != NMI_IO_APIC)
761 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
762 else
ba21ebb6 763 pr_warning("APIC timer registered as dummy,"
116f570e 764 " due to nmi_watchdog=%d!\n", nmi_watchdog);
0e078e2f 765
274cfe59 766 /* Setup the lapic or request the broadcast */
0e078e2f
TG
767 setup_APIC_timer();
768}
769
0e078e2f
TG
770void __cpuinit setup_secondary_APIC_clock(void)
771{
0e078e2f
TG
772 setup_APIC_timer();
773}
774
775/*
776 * The guts of the apic timer interrupt
777 */
778static void local_apic_timer_interrupt(void)
779{
780 int cpu = smp_processor_id();
781 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
782
783 /*
784 * Normally we should not be here till LAPIC has been initialized but
785 * in some cases like kdump, its possible that there is a pending LAPIC
786 * timer interrupt from previous kernel's context and is delivered in
787 * new kernel the moment interrupts are enabled.
788 *
789 * Interrupts are enabled early and LAPIC is setup much later, hence
790 * its possible that when we get here evt->event_handler is NULL.
791 * Check for event_handler being NULL and discard the interrupt as
792 * spurious.
793 */
794 if (!evt->event_handler) {
ba21ebb6 795 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
0e078e2f
TG
796 /* Switch it off */
797 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
798 return;
799 }
800
801 /*
802 * the NMI deadlock-detector uses this.
803 */
915b0d01 804 inc_irq_stat(apic_timer_irqs);
0e078e2f
TG
805
806 evt->event_handler(evt);
807}
808
809/*
810 * Local APIC timer interrupt. This is the most natural way for doing
811 * local interrupts, but local timer interrupts can be emulated by
812 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
813 *
814 * [ if a single-CPU system runs an SMP kernel then we call the local
815 * interrupt as well. Thus we cannot inline the local irq ... ]
816 */
bcbc4f20 817void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
0e078e2f
TG
818{
819 struct pt_regs *old_regs = set_irq_regs(regs);
820
821 /*
822 * NOTE! We'd better ACK the irq immediately,
823 * because timer handling can be slow.
824 */
825 ack_APIC_irq();
826 /*
827 * update_process_times() expects us to have done irq_enter().
828 * Besides, if we don't timer interrupts ignore the global
829 * interrupt lock, which is the WrongThing (tm) to do.
830 */
831 exit_idle();
832 irq_enter();
833 local_apic_timer_interrupt();
834 irq_exit();
274cfe59 835
0e078e2f
TG
836 set_irq_regs(old_regs);
837}
838
839int setup_profiling_timer(unsigned int multiplier)
840{
841 return -EINVAL;
842}
843
0e078e2f
TG
844/*
845 * Local APIC start and shutdown
846 */
847
848/**
849 * clear_local_APIC - shutdown the local APIC
850 *
851 * This is called, when a CPU is disabled and before rebooting, so the state of
852 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
853 * leftovers during boot.
854 */
855void clear_local_APIC(void)
856{
2584a82d 857 int maxlvt;
0e078e2f
TG
858 u32 v;
859
d3432896 860 /* APIC hasn't been mapped yet */
cf6567fe 861 if (!x2apic && !apic_phys)
d3432896
AK
862 return;
863
864 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
865 /*
866 * Masking an LVT entry can trigger a local APIC error
867 * if the vector is zero. Mask LVTERR first to prevent this.
868 */
869 if (maxlvt >= 3) {
870 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
871 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
872 }
873 /*
874 * Careful: we have to set masks only first to deassert
875 * any level-triggered sources.
876 */
877 v = apic_read(APIC_LVTT);
878 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
879 v = apic_read(APIC_LVT0);
880 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
881 v = apic_read(APIC_LVT1);
882 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
883 if (maxlvt >= 4) {
884 v = apic_read(APIC_LVTPC);
885 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
886 }
887
6764014b 888 /* lets not touch this if we didn't frob it */
07db1c14 889#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
6764014b
CG
890 if (maxlvt >= 5) {
891 v = apic_read(APIC_LVTTHMR);
892 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
893 }
894#endif
5ca8681c
AK
895#ifdef CONFIG_X86_MCE_INTEL
896 if (maxlvt >= 6) {
897 v = apic_read(APIC_LVTCMCI);
898 if (!(v & APIC_LVT_MASKED))
899 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
900 }
901#endif
902
0e078e2f
TG
903 /*
904 * Clean APIC state for other OSs:
905 */
906 apic_write(APIC_LVTT, APIC_LVT_MASKED);
907 apic_write(APIC_LVT0, APIC_LVT_MASKED);
908 apic_write(APIC_LVT1, APIC_LVT_MASKED);
909 if (maxlvt >= 3)
910 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
911 if (maxlvt >= 4)
912 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
913
914 /* Integrated APIC (!82489DX) ? */
915 if (lapic_is_integrated()) {
916 if (maxlvt > 3)
917 /* Clear ESR due to Pentium errata 3AP and 11AP */
918 apic_write(APIC_ESR, 0);
919 apic_read(APIC_ESR);
920 }
0e078e2f
TG
921}
922
923/**
924 * disable_local_APIC - clear and disable the local APIC
925 */
926void disable_local_APIC(void)
927{
928 unsigned int value;
929
4a13ad0b
JB
930 /* APIC hasn't been mapped yet */
931 if (!apic_phys)
932 return;
933
0e078e2f
TG
934 clear_local_APIC();
935
936 /*
937 * Disable APIC (implies clearing of registers
938 * for 82489DX!).
939 */
940 value = apic_read(APIC_SPIV);
941 value &= ~APIC_SPIV_APIC_ENABLED;
942 apic_write(APIC_SPIV, value);
990b183e
CG
943
944#ifdef CONFIG_X86_32
945 /*
946 * When LAPIC was disabled by the BIOS and enabled by the kernel,
947 * restore the disabled state.
948 */
949 if (enabled_via_apicbase) {
950 unsigned int l, h;
951
952 rdmsr(MSR_IA32_APICBASE, l, h);
953 l &= ~MSR_IA32_APICBASE_ENABLE;
954 wrmsr(MSR_IA32_APICBASE, l, h);
955 }
956#endif
0e078e2f
TG
957}
958
fe4024dc
CG
959/*
960 * If Linux enabled the LAPIC against the BIOS default disable it down before
961 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
962 * not power-off. Additionally clear all LVT entries before disable_local_APIC
963 * for the case where Linux didn't enable the LAPIC.
964 */
0e078e2f
TG
965void lapic_shutdown(void)
966{
967 unsigned long flags;
968
969 if (!cpu_has_apic)
970 return;
971
972 local_irq_save(flags);
973
fe4024dc
CG
974#ifdef CONFIG_X86_32
975 if (!enabled_via_apicbase)
976 clear_local_APIC();
977 else
978#endif
979 disable_local_APIC();
980
0e078e2f
TG
981
982 local_irq_restore(flags);
983}
984
985/*
986 * This is to verify that we're looking at a real local APIC.
987 * Check these against your board if the CPUs aren't getting
988 * started for no apparent reason.
989 */
990int __init verify_local_APIC(void)
991{
992 unsigned int reg0, reg1;
993
994 /*
995 * The version register is read-only in a real APIC.
996 */
997 reg0 = apic_read(APIC_LVR);
998 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
999 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1000 reg1 = apic_read(APIC_LVR);
1001 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1002
1003 /*
1004 * The two version reads above should print the same
1005 * numbers. If the second one is different, then we
1006 * poke at a non-APIC.
1007 */
1008 if (reg1 != reg0)
1009 return 0;
1010
1011 /*
1012 * Check if the version looks reasonably.
1013 */
1014 reg1 = GET_APIC_VERSION(reg0);
1015 if (reg1 == 0x00 || reg1 == 0xff)
1016 return 0;
1017 reg1 = lapic_get_maxlvt();
1018 if (reg1 < 0x02 || reg1 == 0xff)
1019 return 0;
1020
1021 /*
1022 * The ID register is read/write in a real APIC.
1023 */
2d7a66d0 1024 reg0 = apic_read(APIC_ID);
0e078e2f 1025 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
5b812727 1026 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
2d7a66d0 1027 reg1 = apic_read(APIC_ID);
0e078e2f
TG
1028 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1029 apic_write(APIC_ID, reg0);
5b812727 1030 if (reg1 != (reg0 ^ apic->apic_id_mask))
0e078e2f
TG
1031 return 0;
1032
1033 /*
1da177e4
LT
1034 * The next two are just to see if we have sane values.
1035 * They're only really relevant if we're in Virtual Wire
1036 * compatibility mode, but most boxes are anymore.
1037 */
1038 reg0 = apic_read(APIC_LVT0);
0e078e2f 1039 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
1040 reg1 = apic_read(APIC_LVT1);
1041 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1042
1043 return 1;
1044}
1045
0e078e2f
TG
1046/**
1047 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1048 */
1da177e4
LT
1049void __init sync_Arb_IDs(void)
1050{
296cb951
CG
1051 /*
1052 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1053 * needed on AMD.
1054 */
1055 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1056 return;
1057
1058 /*
1059 * Wait for idle.
1060 */
1061 apic_wait_icr_idle();
1062
1063 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1064 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1065 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1066}
1067
1da177e4
LT
1068/*
1069 * An initial setup of the virtual wire mode.
1070 */
1071void __init init_bsp_APIC(void)
1072{
11a8e778 1073 unsigned int value;
1da177e4
LT
1074
1075 /*
1076 * Don't do the setup now if we have a SMP BIOS as the
1077 * through-I/O-APIC virtual wire mode might be active.
1078 */
1079 if (smp_found_config || !cpu_has_apic)
1080 return;
1081
1da177e4
LT
1082 /*
1083 * Do not trust the local APIC being empty at bootup.
1084 */
1085 clear_local_APIC();
1086
1087 /*
1088 * Enable APIC.
1089 */
1090 value = apic_read(APIC_SPIV);
1091 value &= ~APIC_VECTOR_MASK;
1092 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
1093
1094#ifdef CONFIG_X86_32
1095 /* This bit is reserved on P4/Xeon and should be cleared */
1096 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1097 (boot_cpu_data.x86 == 15))
1098 value &= ~APIC_SPIV_FOCUS_DISABLED;
1099 else
1100#endif
1101 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 1102 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1103 apic_write(APIC_SPIV, value);
1da177e4
LT
1104
1105 /*
1106 * Set up the virtual wire mode.
1107 */
11a8e778 1108 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 1109 value = APIC_DM_NMI;
638c0411
CG
1110 if (!lapic_is_integrated()) /* 82489DX */
1111 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1112 apic_write(APIC_LVT1, value);
1da177e4
LT
1113}
1114
c43da2f5
CG
1115static void __cpuinit lapic_setup_esr(void)
1116{
9df08f10
CG
1117 unsigned int oldvalue, value, maxlvt;
1118
1119 if (!lapic_is_integrated()) {
ba21ebb6 1120 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1121 return;
1122 }
c43da2f5 1123
08125d3e 1124 if (apic->disable_esr) {
c43da2f5 1125 /*
9df08f10
CG
1126 * Something untraceable is creating bad interrupts on
1127 * secondary quads ... for the moment, just leave the
1128 * ESR disabled - we can't do anything useful with the
1129 * errors anyway - mbligh
c43da2f5 1130 */
ba21ebb6 1131 pr_info("Leaving ESR disabled.\n");
9df08f10 1132 return;
c43da2f5 1133 }
9df08f10
CG
1134
1135 maxlvt = lapic_get_maxlvt();
1136 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1137 apic_write(APIC_ESR, 0);
1138 oldvalue = apic_read(APIC_ESR);
1139
1140 /* enables sending errors */
1141 value = ERROR_APIC_VECTOR;
1142 apic_write(APIC_LVTERR, value);
1143
1144 /*
1145 * spec says clear errors after enabling vector.
1146 */
1147 if (maxlvt > 3)
1148 apic_write(APIC_ESR, 0);
1149 value = apic_read(APIC_ESR);
1150 if (value != oldvalue)
1151 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1152 "vector: 0x%08x after: 0x%08x\n",
1153 oldvalue, value);
c43da2f5
CG
1154}
1155
1156
0e078e2f
TG
1157/**
1158 * setup_local_APIC - setup the local APIC
1159 */
1160void __cpuinit setup_local_APIC(void)
1da177e4 1161{
739f33b3 1162 unsigned int value;
da7ed9f9 1163 int i, j;
1da177e4 1164
f1182638 1165 if (disable_apic) {
65a4e574 1166 arch_disable_smp_support();
f1182638
JB
1167 return;
1168 }
1169
89c38c28
CG
1170#ifdef CONFIG_X86_32
1171 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08125d3e 1172 if (lapic_is_integrated() && apic->disable_esr) {
89c38c28
CG
1173 apic_write(APIC_ESR, 0);
1174 apic_write(APIC_ESR, 0);
1175 apic_write(APIC_ESR, 0);
1176 apic_write(APIC_ESR, 0);
1177 }
1178#endif
1179
ac23d4ee 1180 preempt_disable();
1da177e4 1181
1da177e4
LT
1182 /*
1183 * Double-check whether this APIC is really registered.
1184 * This is meaningless in clustered apic mode, so we skip it.
1185 */
7ed248da 1186 if (!apic->apic_id_registered())
1da177e4
LT
1187 BUG();
1188
1189 /*
1190 * Intel recommends to set DFR, LDR and TPR before enabling
1191 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1192 * document number 292116). So here it goes...
1193 */
a5c43296 1194 apic->init_apic_ldr();
1da177e4
LT
1195
1196 /*
1197 * Set Task Priority to 'accept all'. We never change this
1198 * later on.
1199 */
1200 value = apic_read(APIC_TASKPRI);
1201 value &= ~APIC_TPRI_MASK;
11a8e778 1202 apic_write(APIC_TASKPRI, value);
1da177e4 1203
da7ed9f9
VG
1204 /*
1205 * After a crash, we no longer service the interrupts and a pending
1206 * interrupt from previous kernel might still have ISR bit set.
1207 *
1208 * Most probably by now CPU has serviced that pending interrupt and
1209 * it might not have done the ack_APIC_irq() because it thought,
1210 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1211 * does not clear the ISR bit and cpu thinks it has already serivced
1212 * the interrupt. Hence a vector might get locked. It was noticed
1213 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1214 */
1215 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1216 value = apic_read(APIC_ISR + i*0x10);
1217 for (j = 31; j >= 0; j--) {
1218 if (value & (1<<j))
1219 ack_APIC_irq();
1220 }
1221 }
1222
1da177e4
LT
1223 /*
1224 * Now that we are all set up, enable the APIC
1225 */
1226 value = apic_read(APIC_SPIV);
1227 value &= ~APIC_VECTOR_MASK;
1228 /*
1229 * Enable APIC
1230 */
1231 value |= APIC_SPIV_APIC_ENABLED;
1232
89c38c28
CG
1233#ifdef CONFIG_X86_32
1234 /*
1235 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1236 * certain networking cards. If high frequency interrupts are
1237 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1238 * entry is masked/unmasked at a high rate as well then sooner or
1239 * later IOAPIC line gets 'stuck', no more interrupts are received
1240 * from the device. If focus CPU is disabled then the hang goes
1241 * away, oh well :-(
1242 *
1243 * [ This bug can be reproduced easily with a level-triggered
1244 * PCI Ne2000 networking cards and PII/PIII processors, dual
1245 * BX chipset. ]
1246 */
1247 /*
1248 * Actually disabling the focus CPU check just makes the hang less
1249 * frequent as it makes the interrupt distributon model be more
1250 * like LRU than MRU (the short-term load is more even across CPUs).
1251 * See also the comment in end_level_ioapic_irq(). --macro
1252 */
1253
1254 /*
1255 * - enable focus processor (bit==0)
1256 * - 64bit mode always use processor focus
1257 * so no need to set it
1258 */
1259 value &= ~APIC_SPIV_FOCUS_DISABLED;
1260#endif
3f14c746 1261
1da177e4
LT
1262 /*
1263 * Set spurious IRQ vector
1264 */
1265 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1266 apic_write(APIC_SPIV, value);
1da177e4
LT
1267
1268 /*
1269 * Set up LVT0, LVT1:
1270 *
1271 * set up through-local-APIC on the BP's LINT0. This is not
1272 * strictly necessary in pure symmetric-IO mode, but sometimes
1273 * we delegate interrupts to the 8259A.
1274 */
1275 /*
1276 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1277 */
1278 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
89c38c28 1279 if (!smp_processor_id() && (pic_mode || !value)) {
1da177e4 1280 value = APIC_DM_EXTINT;
bc1d99c1 1281 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
89c38c28 1282 smp_processor_id());
1da177e4
LT
1283 } else {
1284 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
bc1d99c1 1285 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
89c38c28 1286 smp_processor_id());
1da177e4 1287 }
11a8e778 1288 apic_write(APIC_LVT0, value);
1da177e4
LT
1289
1290 /*
1291 * only the BP should see the LINT1 NMI signal, obviously.
1292 */
1293 if (!smp_processor_id())
1294 value = APIC_DM_NMI;
1295 else
1296 value = APIC_DM_NMI | APIC_LVT_MASKED;
89c38c28
CG
1297 if (!lapic_is_integrated()) /* 82489DX */
1298 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1299 apic_write(APIC_LVT1, value);
89c38c28 1300
ac23d4ee 1301 preempt_enable();
be71b855
AK
1302
1303#ifdef CONFIG_X86_MCE_INTEL
1304 /* Recheck CMCI information after local APIC is up on CPU #0 */
1305 if (smp_processor_id() == 0)
1306 cmci_recheck();
1307#endif
739f33b3 1308}
1da177e4 1309
739f33b3
AK
1310void __cpuinit end_local_APIC_setup(void)
1311{
1312 lapic_setup_esr();
fa6b95fc
CG
1313
1314#ifdef CONFIG_X86_32
1b4ee4e4
CG
1315 {
1316 unsigned int value;
1317 /* Disable the local apic timer */
1318 value = apic_read(APIC_LVTT);
1319 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1320 apic_write(APIC_LVTT, value);
1321 }
fa6b95fc
CG
1322#endif
1323
f2802e7f 1324 setup_apic_nmi_watchdog(NULL);
0e078e2f 1325 apic_pm_activate();
1da177e4 1326}
1da177e4 1327
06cd9a7d 1328#ifdef CONFIG_X86_X2APIC
6e1cb38a
SS
1329void check_x2apic(void)
1330{
ef1f87aa 1331 if (x2apic_enabled()) {
ba21ebb6 1332 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
6e1cb38a 1333 x2apic_preenabled = x2apic = 1;
6e1cb38a
SS
1334 }
1335}
1336
1337void enable_x2apic(void)
1338{
1339 int msr, msr2;
1340
06cd9a7d
YL
1341 if (!x2apic)
1342 return;
1343
6e1cb38a
SS
1344 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1345 if (!(msr & X2APIC_ENABLE)) {
ba21ebb6 1346 pr_info("Enabling x2apic\n");
6e1cb38a
SS
1347 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1348 }
1349}
93758238 1350#endif /* CONFIG_X86_X2APIC */
6e1cb38a 1351
2236d252 1352void __init enable_IR_x2apic(void)
6e1cb38a
SS
1353{
1354#ifdef CONFIG_INTR_REMAP
1355 int ret;
1356 unsigned long flags;
b24696bc 1357 struct IO_APIC_route_entry **ioapic_entries = NULL;
6e1cb38a 1358
93758238
WH
1359 ret = dmar_table_init();
1360 if (ret) {
1361 pr_debug("dmar_table_init() failed with %d:\n", ret);
1362 goto ir_failed;
6e1cb38a
SS
1363 }
1364
93758238
WH
1365 if (!intr_remapping_supported()) {
1366 pr_debug("intr-remapping not supported\n");
1367 goto ir_failed;
6e1cb38a
SS
1368 }
1369
6e1cb38a 1370
93758238
WH
1371 if (!x2apic_preenabled && skip_ioapic_setup) {
1372 pr_info("Skipped enabling intr-remap because of skipping "
1373 "io-apic setup\n");
6e1cb38a
SS
1374 return;
1375 }
1376
b24696bc
FY
1377 ioapic_entries = alloc_ioapic_entries();
1378 if (!ioapic_entries) {
1379 pr_info("Allocate ioapic_entries failed: %d\n", ret);
1380 goto end;
1381 }
1382
1383 ret = save_IO_APIC_setup(ioapic_entries);
5ffa4eb2 1384 if (ret) {
ba21ebb6 1385 pr_info("Saving IO-APIC state failed: %d\n", ret);
5ffa4eb2
CG
1386 goto end;
1387 }
6e1cb38a 1388
05c3dc2c 1389 local_irq_save(flags);
b24696bc 1390 mask_IO_APIC_setup(ioapic_entries);
05c3dc2c
SS
1391 mask_8259A();
1392
93758238
WH
1393#ifdef CONFIG_X86_X2APIC
1394 if (cpu_has_x2apic)
1395 ret = enable_intr_remapping(EIM_32BIT_APIC_ID);
1396 else
1397#endif
1398 ret = enable_intr_remapping(EIM_8BIT_APIC_ID);
6e1cb38a
SS
1399
1400 if (ret)
5ffa4eb2 1401 goto end_restore;
6e1cb38a 1402
93758238
WH
1403 pr_info("Enabled Interrupt-remapping\n");
1404
1405#ifdef CONFIG_X86_X2APIC
1406 if (cpu_has_x2apic && !x2apic) {
6e1cb38a 1407 x2apic = 1;
6e1cb38a 1408 enable_x2apic();
93758238 1409 pr_info("Enabled x2apic\n");
6e1cb38a 1410 }
93758238 1411#endif
5ffa4eb2
CG
1412
1413end_restore:
6e1cb38a
SS
1414 if (ret)
1415 /*
1416 * IR enabling failed
1417 */
b24696bc 1418 restore_IO_APIC_setup(ioapic_entries);
6e1cb38a 1419 else
b24696bc 1420 reinit_intr_remapped_IO_APIC(x2apic_preenabled, ioapic_entries);
6e1cb38a
SS
1421
1422 unmask_8259A();
1423 local_irq_restore(flags);
1424
05c3dc2c 1425end:
b24696bc
FY
1426 if (ioapic_entries)
1427 free_ioapic_entries(ioapic_entries);
93758238
WH
1428
1429 if (!ret)
1430 return;
1431
1432ir_failed:
1433 if (x2apic_preenabled)
1434 panic("x2apic enabled by bios. But IR enabling failed");
1435 else if (cpu_has_x2apic)
1436 pr_info("Not enabling x2apic,Intr-remapping\n");
6e1cb38a
SS
1437#else
1438 if (!cpu_has_x2apic)
1439 return;
1440
1441 if (x2apic_preenabled)
1442 panic("x2apic enabled prior OS handover,"
93758238 1443 " enable CONFIG_X86_X2APIC, CONFIG_INTR_REMAP");
6e1cb38a
SS
1444#endif
1445
1446 return;
1447}
93758238 1448
6e1cb38a 1449
be7a656f 1450#ifdef CONFIG_X86_64
1da177e4
LT
1451/*
1452 * Detect and enable local APICs on non-SMP boards.
1453 * Original code written by Keir Fraser.
1454 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1455 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1456 */
0e078e2f 1457static int __init detect_init_APIC(void)
1da177e4
LT
1458{
1459 if (!cpu_has_apic) {
ba21ebb6 1460 pr_info("No local APIC present\n");
1da177e4
LT
1461 return -1;
1462 }
1463
1464 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
c70dcb74 1465 boot_cpu_physical_apicid = 0;
1da177e4
LT
1466 return 0;
1467}
be7a656f
YL
1468#else
1469/*
1470 * Detect and initialize APIC
1471 */
1472static int __init detect_init_APIC(void)
1473{
1474 u32 h, l, features;
1475
1476 /* Disabled by kernel option? */
1477 if (disable_apic)
1478 return -1;
1479
1480 switch (boot_cpu_data.x86_vendor) {
1481 case X86_VENDOR_AMD:
1482 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
85877061 1483 (boot_cpu_data.x86 >= 15))
be7a656f
YL
1484 break;
1485 goto no_apic;
1486 case X86_VENDOR_INTEL:
1487 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1488 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1489 break;
1490 goto no_apic;
1491 default:
1492 goto no_apic;
1493 }
1494
1495 if (!cpu_has_apic) {
1496 /*
1497 * Over-ride BIOS and try to enable the local APIC only if
1498 * "lapic" specified.
1499 */
1500 if (!force_enable_local_apic) {
ba21ebb6
CG
1501 pr_info("Local APIC disabled by BIOS -- "
1502 "you can enable it with \"lapic\"\n");
be7a656f
YL
1503 return -1;
1504 }
1505 /*
1506 * Some BIOSes disable the local APIC in the APIC_BASE
1507 * MSR. This can only be done in software for Intel P6 or later
1508 * and AMD K7 (Model > 1) or later.
1509 */
1510 rdmsr(MSR_IA32_APICBASE, l, h);
1511 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
ba21ebb6 1512 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
be7a656f
YL
1513 l &= ~MSR_IA32_APICBASE_BASE;
1514 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1515 wrmsr(MSR_IA32_APICBASE, l, h);
1516 enabled_via_apicbase = 1;
1517 }
1518 }
1519 /*
1520 * The APIC feature bit should now be enabled
1521 * in `cpuid'
1522 */
1523 features = cpuid_edx(1);
1524 if (!(features & (1 << X86_FEATURE_APIC))) {
ba21ebb6 1525 pr_warning("Could not enable APIC!\n");
be7a656f
YL
1526 return -1;
1527 }
1528 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1529 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1530
1531 /* The BIOS may have set up the APIC at some other address */
1532 rdmsr(MSR_IA32_APICBASE, l, h);
1533 if (l & MSR_IA32_APICBASE_ENABLE)
1534 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1535
ba21ebb6 1536 pr_info("Found and enabled local APIC!\n");
be7a656f
YL
1537
1538 apic_pm_activate();
1539
1540 return 0;
1541
1542no_apic:
ba21ebb6 1543 pr_info("No local APIC present or hardware disabled\n");
be7a656f
YL
1544 return -1;
1545}
1546#endif
1da177e4 1547
f28c0ae2 1548#ifdef CONFIG_X86_64
8643f9d0
YL
1549void __init early_init_lapic_mapping(void)
1550{
431ee79d 1551 unsigned long phys_addr;
8643f9d0
YL
1552
1553 /*
1554 * If no local APIC can be found then go out
1555 * : it means there is no mpatable and MADT
1556 */
1557 if (!smp_found_config)
1558 return;
1559
431ee79d 1560 phys_addr = mp_lapic_addr;
8643f9d0 1561
431ee79d 1562 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
8643f9d0 1563 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
431ee79d 1564 APIC_BASE, phys_addr);
8643f9d0
YL
1565
1566 /*
1567 * Fetch the APIC ID of the BSP in case we have a
1568 * default configuration (or the MP table is broken).
1569 */
4c9961d5 1570 boot_cpu_physical_apicid = read_apic_id();
8643f9d0 1571}
f28c0ae2 1572#endif
8643f9d0 1573
0e078e2f
TG
1574/**
1575 * init_apic_mappings - initialize APIC mappings
1576 */
1da177e4
LT
1577void __init init_apic_mappings(void)
1578{
6e1cb38a 1579 if (x2apic) {
4c9961d5 1580 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1581 return;
1582 }
1583
1da177e4
LT
1584 /*
1585 * If no local APIC can be found then set up a fake all
1586 * zeroes page to simulate the local APIC and another
1587 * one for the IO-APIC.
1588 */
1589 if (!smp_found_config && detect_init_APIC()) {
1590 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1591 apic_phys = __pa(apic_phys);
1592 } else
1593 apic_phys = mp_lapic_addr;
1594
1595 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
79c09698 1596 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
7ffeeb1e 1597 APIC_BASE, apic_phys);
1da177e4
LT
1598
1599 /*
1600 * Fetch the APIC ID of the BSP in case we have a
1601 * default configuration (or the MP table is broken).
1602 */
f28c0ae2
YL
1603 if (boot_cpu_physical_apicid == -1U)
1604 boot_cpu_physical_apicid = read_apic_id();
08306ce6
CG
1605
1606 /* lets check if we may to NOP'ify apic operations */
1607 if (!cpu_has_apic) {
1608 pr_info("APIC: disable apic facility\n");
1609 apic_disable();
1610 }
1da177e4
LT
1611}
1612
1613/*
0e078e2f
TG
1614 * This initializes the IO-APIC and APIC hardware if this is
1615 * a UP kernel.
1da177e4 1616 */
1b313f4a
CG
1617int apic_version[MAX_APICS];
1618
0e078e2f 1619int __init APIC_init_uniprocessor(void)
1da177e4 1620{
0e078e2f 1621 if (disable_apic) {
ba21ebb6 1622 pr_info("Apic disabled\n");
0e078e2f
TG
1623 return -1;
1624 }
f1182638 1625#ifdef CONFIG_X86_64
0e078e2f
TG
1626 if (!cpu_has_apic) {
1627 disable_apic = 1;
ba21ebb6 1628 pr_info("Apic disabled by BIOS\n");
0e078e2f
TG
1629 return -1;
1630 }
fa2bd35a
YL
1631#else
1632 if (!smp_found_config && !cpu_has_apic)
1633 return -1;
1634
1635 /*
1636 * Complain if the BIOS pretends there is one.
1637 */
1638 if (!cpu_has_apic &&
1639 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
ba21ebb6
CG
1640 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1641 boot_cpu_physical_apicid);
fa2bd35a
YL
1642 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1643 return -1;
1644 }
1645#endif
1646
6e1cb38a 1647 enable_IR_x2apic();
fa2bd35a 1648#ifdef CONFIG_X86_64
72ce0165 1649 default_setup_apic_routing();
fa2bd35a 1650#endif
6e1cb38a 1651
0e078e2f 1652 verify_local_APIC();
b5841765
GC
1653 connect_bsp_APIC();
1654
fa2bd35a 1655#ifdef CONFIG_X86_64
c70dcb74 1656 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
fa2bd35a
YL
1657#else
1658 /*
1659 * Hack: In case of kdump, after a crash, kernel might be booting
1660 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1661 * might be zero if read from MP tables. Get it from LAPIC.
1662 */
1663# ifdef CONFIG_CRASH_DUMP
1664 boot_cpu_physical_apicid = read_apic_id();
1665# endif
1666#endif
1667 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
0e078e2f 1668 setup_local_APIC();
1da177e4 1669
88d0f550 1670#ifdef CONFIG_X86_IO_APIC
739f33b3
AK
1671 /*
1672 * Now enable IO-APICs, actually call clear_IO_APIC
98c061b6 1673 * We need clear_IO_APIC before enabling error vector
739f33b3
AK
1674 */
1675 if (!skip_ioapic_setup && nr_ioapics)
1676 enable_IO_APIC();
fa2bd35a 1677#endif
739f33b3
AK
1678
1679 end_local_APIC_setup();
1680
fa2bd35a 1681#ifdef CONFIG_X86_IO_APIC
0e078e2f
TG
1682 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1683 setup_IO_APIC();
98c061b6 1684 else {
0e078e2f 1685 nr_ioapics = 0;
98c061b6
YL
1686 localise_nmi_watchdog();
1687 }
1688#else
1689 localise_nmi_watchdog();
fa2bd35a
YL
1690#endif
1691
98c061b6 1692 setup_boot_clock();
fa2bd35a 1693#ifdef CONFIG_X86_64
0e078e2f 1694 check_nmi_watchdog();
fa2bd35a
YL
1695#endif
1696
0e078e2f 1697 return 0;
1da177e4
LT
1698}
1699
1700/*
0e078e2f 1701 * Local APIC interrupts
1da177e4
LT
1702 */
1703
0e078e2f
TG
1704/*
1705 * This interrupt should _never_ happen with our APIC/SMP architecture
1706 */
dc1528dd 1707void smp_spurious_interrupt(struct pt_regs *regs)
1da177e4 1708{
dc1528dd
YL
1709 u32 v;
1710
0e078e2f
TG
1711 exit_idle();
1712 irq_enter();
1da177e4 1713 /*
0e078e2f
TG
1714 * Check if this really is a spurious interrupt and ACK it
1715 * if it is a vectored one. Just in case...
1716 * Spurious interrupts should not be ACKed.
1da177e4 1717 */
0e078e2f
TG
1718 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1719 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1720 ack_APIC_irq();
c4d58cbd 1721
915b0d01
HS
1722 inc_irq_stat(irq_spurious_count);
1723
dc1528dd 1724 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
ba21ebb6
CG
1725 pr_info("spurious APIC interrupt on CPU#%d, "
1726 "should never happen.\n", smp_processor_id());
0e078e2f
TG
1727 irq_exit();
1728}
1da177e4 1729
0e078e2f
TG
1730/*
1731 * This interrupt should never happen with our APIC/SMP architecture
1732 */
dc1528dd 1733void smp_error_interrupt(struct pt_regs *regs)
0e078e2f 1734{
dc1528dd 1735 u32 v, v1;
1da177e4 1736
0e078e2f
TG
1737 exit_idle();
1738 irq_enter();
1739 /* First tickle the hardware, only then report what went on. -- REW */
1740 v = apic_read(APIC_ESR);
1741 apic_write(APIC_ESR, 0);
1742 v1 = apic_read(APIC_ESR);
1743 ack_APIC_irq();
1744 atomic_inc(&irq_err_count);
ba7eda4c 1745
ba21ebb6
CG
1746 /*
1747 * Here is what the APIC error bits mean:
1748 * 0: Send CS error
1749 * 1: Receive CS error
1750 * 2: Send accept error
1751 * 3: Receive accept error
1752 * 4: Reserved
1753 * 5: Send illegal vector
1754 * 6: Received illegal vector
1755 * 7: Illegal register address
1756 */
1757 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
0e078e2f
TG
1758 smp_processor_id(), v , v1);
1759 irq_exit();
1da177e4
LT
1760}
1761
b5841765 1762/**
36c9d674
CG
1763 * connect_bsp_APIC - attach the APIC to the interrupt system
1764 */
b5841765
GC
1765void __init connect_bsp_APIC(void)
1766{
36c9d674
CG
1767#ifdef CONFIG_X86_32
1768 if (pic_mode) {
1769 /*
1770 * Do not trust the local APIC being empty at bootup.
1771 */
1772 clear_local_APIC();
1773 /*
1774 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1775 * local APIC to INT and NMI lines.
1776 */
1777 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1778 "enabling APIC mode.\n");
c0eaa453 1779 imcr_pic_to_apic();
36c9d674
CG
1780 }
1781#endif
49040333
IM
1782 if (apic->enable_apic_mode)
1783 apic->enable_apic_mode();
b5841765
GC
1784}
1785
274cfe59
CG
1786/**
1787 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1788 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1789 *
1790 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1791 * APIC is disabled.
1792 */
0e078e2f 1793void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1794{
1b4ee4e4
CG
1795 unsigned int value;
1796
c177b0bc
CG
1797#ifdef CONFIG_X86_32
1798 if (pic_mode) {
1799 /*
1800 * Put the board back into PIC mode (has an effect only on
1801 * certain older boards). Note that APIC interrupts, including
1802 * IPIs, won't work beyond this point! The only exception are
1803 * INIT IPIs.
1804 */
1805 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1806 "entering PIC mode.\n");
c0eaa453 1807 imcr_apic_to_pic();
c177b0bc
CG
1808 return;
1809 }
1810#endif
1811
0e078e2f 1812 /* Go back to Virtual Wire compatibility mode */
1da177e4 1813
0e078e2f
TG
1814 /* For the spurious interrupt use vector F, and enable it */
1815 value = apic_read(APIC_SPIV);
1816 value &= ~APIC_VECTOR_MASK;
1817 value |= APIC_SPIV_APIC_ENABLED;
1818 value |= 0xf;
1819 apic_write(APIC_SPIV, value);
b8ce3359 1820
0e078e2f
TG
1821 if (!virt_wire_setup) {
1822 /*
1823 * For LVT0 make it edge triggered, active high,
1824 * external and enabled
1825 */
1826 value = apic_read(APIC_LVT0);
1827 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1828 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1829 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1830 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1831 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1832 apic_write(APIC_LVT0, value);
1833 } else {
1834 /* Disable LVT0 */
1835 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1836 }
b8ce3359 1837
c177b0bc
CG
1838 /*
1839 * For LVT1 make it edge triggered, active high,
1840 * nmi and enabled
1841 */
0e078e2f
TG
1842 value = apic_read(APIC_LVT1);
1843 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1844 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1845 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1846 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1847 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1848 apic_write(APIC_LVT1, value);
1da177e4
LT
1849}
1850
be8a5685
AS
1851void __cpuinit generic_processor_info(int apicid, int version)
1852{
1853 int cpu;
be8a5685 1854
1b313f4a
CG
1855 /*
1856 * Validate version
1857 */
1858 if (version == 0x0) {
ba21ebb6 1859 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
3b11ce7f
MT
1860 "fixing up to 0x10. (tell your hw vendor)\n",
1861 version);
1b313f4a 1862 version = 0x10;
be8a5685 1863 }
1b313f4a 1864 apic_version[apicid] = version;
be8a5685 1865
3b11ce7f
MT
1866 if (num_processors >= nr_cpu_ids) {
1867 int max = nr_cpu_ids;
1868 int thiscpu = max + disabled_cpus;
1869
1870 pr_warning(
1871 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1872 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1873
1874 disabled_cpus++;
be8a5685
AS
1875 return;
1876 }
1877
1878 num_processors++;
3b11ce7f 1879 cpu = cpumask_next_zero(-1, cpu_present_mask);
be8a5685 1880
b2b815d8
MT
1881 if (version != apic_version[boot_cpu_physical_apicid])
1882 WARN_ONCE(1,
1883 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1884 apic_version[boot_cpu_physical_apicid], cpu, version);
1885
be8a5685
AS
1886 physid_set(apicid, phys_cpu_present_map);
1887 if (apicid == boot_cpu_physical_apicid) {
1888 /*
1889 * x86_bios_cpu_apicid is required to have processors listed
1890 * in same order as logical cpu numbers. Hence the first
1891 * entry is BSP, and so on.
1892 */
1893 cpu = 0;
1894 }
e0da3364
YL
1895 if (apicid > max_physical_apicid)
1896 max_physical_apicid = apicid;
1897
1b313f4a
CG
1898#ifdef CONFIG_X86_32
1899 /*
1900 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1901 * but we need to work other dependencies like SMP_SUSPEND etc
1902 * before this can be done without some confusion.
1903 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1904 * - Ashok Raj <ashok.raj@intel.com>
1905 */
1906 if (max_physical_apicid >= 8) {
1907 switch (boot_cpu_data.x86_vendor) {
1908 case X86_VENDOR_INTEL:
1909 if (!APIC_XAPIC(version)) {
1910 def_to_bigsmp = 0;
1911 break;
1912 }
1913 /* If P4 and above fall through */
1914 case X86_VENDOR_AMD:
1915 def_to_bigsmp = 1;
1916 }
1917 }
1918#endif
1919
3e5095d1 1920#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
f10fcd47
TH
1921 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1922 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1b313f4a 1923#endif
be8a5685 1924
1de88cd4
MT
1925 set_cpu_possible(cpu, true);
1926 set_cpu_present(cpu, true);
be8a5685
AS
1927}
1928
0c81c746
SS
1929int hard_smp_processor_id(void)
1930{
1931 return read_apic_id();
1932}
1dcdd3d1
IM
1933
1934void default_init_apic_ldr(void)
1935{
1936 unsigned long val;
1937
1938 apic_write(APIC_DFR, APIC_DFR_VALUE);
1939 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1940 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1941 apic_write(APIC_LDR, val);
1942}
1943
1944#ifdef CONFIG_X86_32
1945int default_apicid_to_node(int logical_apicid)
1946{
1947#ifdef CONFIG_SMP
1948 return apicid_2_node[hard_smp_processor_id()];
1949#else
1950 return 0;
1951#endif
1952}
3491998d 1953#endif
0c81c746 1954
89039b37 1955/*
0e078e2f 1956 * Power management
89039b37 1957 */
0e078e2f
TG
1958#ifdef CONFIG_PM
1959
1960static struct {
274cfe59
CG
1961 /*
1962 * 'active' is true if the local APIC was enabled by us and
1963 * not the BIOS; this signifies that we are also responsible
1964 * for disabling it before entering apm/acpi suspend
1965 */
0e078e2f
TG
1966 int active;
1967 /* r/w apic fields */
1968 unsigned int apic_id;
1969 unsigned int apic_taskpri;
1970 unsigned int apic_ldr;
1971 unsigned int apic_dfr;
1972 unsigned int apic_spiv;
1973 unsigned int apic_lvtt;
1974 unsigned int apic_lvtpc;
1975 unsigned int apic_lvt0;
1976 unsigned int apic_lvt1;
1977 unsigned int apic_lvterr;
1978 unsigned int apic_tmict;
1979 unsigned int apic_tdcr;
1980 unsigned int apic_thmr;
1981} apic_pm_state;
1982
1983static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1984{
1985 unsigned long flags;
1986 int maxlvt;
89039b37 1987
0e078e2f
TG
1988 if (!apic_pm_state.active)
1989 return 0;
89039b37 1990
0e078e2f 1991 maxlvt = lapic_get_maxlvt();
89039b37 1992
2d7a66d0 1993 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
1994 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1995 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1996 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1997 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1998 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1999 if (maxlvt >= 4)
2000 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2001 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2002 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2003 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2004 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2005 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
24968cfd 2006#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
2007 if (maxlvt >= 5)
2008 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2009#endif
24968cfd 2010
0e078e2f
TG
2011 local_irq_save(flags);
2012 disable_local_APIC();
b24696bc
FY
2013#ifdef CONFIG_INTR_REMAP
2014 if (intr_remapping_enabled)
2015 disable_intr_remapping();
2016#endif
0e078e2f
TG
2017 local_irq_restore(flags);
2018 return 0;
1da177e4
LT
2019}
2020
0e078e2f 2021static int lapic_resume(struct sys_device *dev)
1da177e4 2022{
0e078e2f
TG
2023 unsigned int l, h;
2024 unsigned long flags;
2025 int maxlvt;
1da177e4 2026
b24696bc
FY
2027#ifdef CONFIG_INTR_REMAP
2028 int ret;
2029 struct IO_APIC_route_entry **ioapic_entries = NULL;
2030
0e078e2f
TG
2031 if (!apic_pm_state.active)
2032 return 0;
89b831ef 2033
0e078e2f 2034 local_irq_save(flags);
b24696bc
FY
2035 if (x2apic) {
2036 ioapic_entries = alloc_ioapic_entries();
2037 if (!ioapic_entries) {
2038 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
2039 return -ENOMEM;
2040 }
2041
2042 ret = save_IO_APIC_setup(ioapic_entries);
2043 if (ret) {
2044 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2045 free_ioapic_entries(ioapic_entries);
2046 return ret;
2047 }
2048
2049 mask_IO_APIC_setup(ioapic_entries);
2050 mask_8259A();
2051 enable_x2apic();
2052 }
2053#else
2054 if (!apic_pm_state.active)
2055 return 0;
92206c90 2056
b24696bc 2057 local_irq_save(flags);
92206c90
CG
2058 if (x2apic)
2059 enable_x2apic();
b24696bc
FY
2060#endif
2061
cf6567fe 2062 else {
92206c90
CG
2063 /*
2064 * Make sure the APICBASE points to the right address
2065 *
2066 * FIXME! This will be wrong if we ever support suspend on
2067 * SMP! We'll need to do this as part of the CPU restore!
2068 */
6e1cb38a
SS
2069 rdmsr(MSR_IA32_APICBASE, l, h);
2070 l &= ~MSR_IA32_APICBASE_BASE;
2071 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2072 wrmsr(MSR_IA32_APICBASE, l, h);
d5e629a6 2073 }
6e1cb38a 2074
b24696bc 2075 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
2076 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2077 apic_write(APIC_ID, apic_pm_state.apic_id);
2078 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2079 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2080 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2081 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2082 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2083 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
92206c90 2084#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
2085 if (maxlvt >= 5)
2086 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2087#endif
2088 if (maxlvt >= 4)
2089 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2090 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2091 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2092 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2093 apic_write(APIC_ESR, 0);
2094 apic_read(APIC_ESR);
2095 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2096 apic_write(APIC_ESR, 0);
2097 apic_read(APIC_ESR);
92206c90 2098
b24696bc
FY
2099#ifdef CONFIG_INTR_REMAP
2100 if (intr_remapping_enabled)
2101 reenable_intr_remapping(EIM_32BIT_APIC_ID);
2102
2103 if (x2apic) {
2104 unmask_8259A();
2105 restore_IO_APIC_setup(ioapic_entries);
2106 free_ioapic_entries(ioapic_entries);
2107 }
2108#endif
2109
0e078e2f 2110 local_irq_restore(flags);
92206c90 2111
b24696bc 2112
0e078e2f
TG
2113 return 0;
2114}
b8ce3359 2115
274cfe59
CG
2116/*
2117 * This device has no shutdown method - fully functioning local APICs
2118 * are needed on every CPU up until machine_halt/restart/poweroff.
2119 */
2120
0e078e2f
TG
2121static struct sysdev_class lapic_sysclass = {
2122 .name = "lapic",
2123 .resume = lapic_resume,
2124 .suspend = lapic_suspend,
2125};
b8ce3359 2126
0e078e2f 2127static struct sys_device device_lapic = {
e83a5fdc
HS
2128 .id = 0,
2129 .cls = &lapic_sysclass,
0e078e2f 2130};
b8ce3359 2131
0e078e2f
TG
2132static void __cpuinit apic_pm_activate(void)
2133{
2134 apic_pm_state.active = 1;
1da177e4
LT
2135}
2136
0e078e2f 2137static int __init init_lapic_sysfs(void)
1da177e4 2138{
0e078e2f 2139 int error;
e83a5fdc 2140
0e078e2f
TG
2141 if (!cpu_has_apic)
2142 return 0;
2143 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
e83a5fdc 2144
0e078e2f
TG
2145 error = sysdev_class_register(&lapic_sysclass);
2146 if (!error)
2147 error = sysdev_register(&device_lapic);
2148 return error;
1da177e4 2149}
b24696bc
FY
2150
2151/* local apic needs to resume before other devices access its registers. */
2152core_initcall(init_lapic_sysfs);
0e078e2f
TG
2153
2154#else /* CONFIG_PM */
2155
2156static void apic_pm_activate(void) { }
2157
2158#endif /* CONFIG_PM */
1da177e4 2159
f28c0ae2 2160#ifdef CONFIG_X86_64
1da177e4 2161/*
f8bf3c65 2162 * apic_is_clustered_box() -- Check if we can expect good TSC
1da177e4
LT
2163 *
2164 * Thus far, the major user of this is IBM's Summit2 series:
2165 *
637029c6 2166 * Clustered boxes may have unsynced TSC problems if they are
1da177e4
LT
2167 * multi-chassis. Use available data to take a good guess.
2168 * If in doubt, go HPET.
2169 */
f8bf3c65 2170__cpuinit int apic_is_clustered_box(void)
1da177e4
LT
2171{
2172 int i, clusters, zeros;
2173 unsigned id;
322850af 2174 u16 *bios_cpu_apicid;
1da177e4
LT
2175 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2176
322850af
YL
2177 /*
2178 * there is not this kind of box with AMD CPU yet.
2179 * Some AMD box with quadcore cpu and 8 sockets apicid
2180 * will be [4, 0x23] or [8, 0x27] could be thought to
f8fffa45 2181 * vsmp box still need checking...
322850af 2182 */
1cb68487 2183 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
322850af
YL
2184 return 0;
2185
23ca4bba 2186 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 2187 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4 2188
168ef543 2189 for (i = 0; i < nr_cpu_ids; i++) {
e8c10ef9 2190 /* are we being called early in kernel startup? */
693e3c56
MT
2191 if (bios_cpu_apicid) {
2192 id = bios_cpu_apicid[i];
e423e33e 2193 } else if (i < nr_cpu_ids) {
e8c10ef9 2194 if (cpu_present(i))
2195 id = per_cpu(x86_bios_cpu_apicid, i);
2196 else
2197 continue;
e423e33e 2198 } else
e8c10ef9 2199 break;
2200
1da177e4
LT
2201 if (id != BAD_APICID)
2202 __set_bit(APIC_CLUSTERID(id), clustermap);
2203 }
2204
2205 /* Problem: Partially populated chassis may not have CPUs in some of
2206 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 2207 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2208 * Since clusters are allocated sequentially, count zeros only if
2209 * they are bounded by ones.
1da177e4
LT
2210 */
2211 clusters = 0;
2212 zeros = 0;
2213 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2214 if (test_bit(i, clustermap)) {
2215 clusters += 1 + zeros;
2216 zeros = 0;
2217 } else
2218 ++zeros;
2219 }
2220
1cb68487
RT
2221 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2222 * not guaranteed to be synced between boards
2223 */
2224 if (is_vsmp_box() && clusters > 1)
2225 return 1;
2226
1da177e4 2227 /*
f8bf3c65 2228 * If clusters > 2, then should be multi-chassis.
1da177e4
LT
2229 * May have to revisit this when multi-core + hyperthreaded CPUs come
2230 * out, but AFAIK this will work even for them.
2231 */
2232 return (clusters > 2);
2233}
f28c0ae2 2234#endif
1da177e4
LT
2235
2236/*
0e078e2f 2237 * APIC command line parameters
1da177e4 2238 */
789fa735 2239static int __init setup_disableapic(char *arg)
6935d1f9 2240{
1da177e4 2241 disable_apic = 1;
9175fc06 2242 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2243 return 0;
2244}
2245early_param("disableapic", setup_disableapic);
1da177e4 2246
2c8c0e6b 2247/* same as disableapic, for compatibility */
789fa735 2248static int __init setup_nolapic(char *arg)
6935d1f9 2249{
789fa735 2250 return setup_disableapic(arg);
6935d1f9 2251}
2c8c0e6b 2252early_param("nolapic", setup_nolapic);
1da177e4 2253
2e7c2838
LT
2254static int __init parse_lapic_timer_c2_ok(char *arg)
2255{
2256 local_apic_timer_c2_ok = 1;
2257 return 0;
2258}
2259early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2260
36fef094 2261static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2262{
1da177e4 2263 disable_apic_timer = 1;
36fef094 2264 return 0;
6935d1f9 2265}
36fef094
CG
2266early_param("noapictimer", parse_disable_apic_timer);
2267
2268static int __init parse_nolapic_timer(char *arg)
2269{
2270 disable_apic_timer = 1;
2271 return 0;
6935d1f9 2272}
36fef094 2273early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2274
79af9bec
CG
2275static int __init apic_set_verbosity(char *arg)
2276{
2277 if (!arg) {
2278#ifdef CONFIG_X86_64
2279 skip_ioapic_setup = 0;
79af9bec
CG
2280 return 0;
2281#endif
2282 return -EINVAL;
2283 }
2284
2285 if (strcmp("debug", arg) == 0)
2286 apic_verbosity = APIC_DEBUG;
2287 else if (strcmp("verbose", arg) == 0)
2288 apic_verbosity = APIC_VERBOSE;
2289 else {
ba21ebb6 2290 pr_warning("APIC Verbosity level %s not recognised"
79af9bec
CG
2291 " use apic=verbose or apic=debug\n", arg);
2292 return -EINVAL;
2293 }
2294
2295 return 0;
2296}
2297early_param("apic", apic_set_verbosity);
2298
1e934dda
YL
2299static int __init lapic_insert_resource(void)
2300{
2301 if (!apic_phys)
2302 return -1;
2303
2304 /* Put local APIC into the resource map. */
2305 lapic_resource.start = apic_phys;
2306 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2307 insert_resource(&iomem_resource, &lapic_resource);
2308
2309 return 0;
2310}
2311
2312/*
2313 * need call insert after e820_reserve_resources()
2314 * that is using request_resource
2315 */
2316late_initcall(lapic_insert_resource);
This page took 1.23467 seconds and 5 git commands to generate.