x86: apic - use pr_ macros for logging
[deliverable/linux.git] / arch / x86 / kernel / apic.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
1da177e4
LT
17#include <linux/init.h>
18
19#include <linux/mm.h>
1da177e4
LT
20#include <linux/delay.h>
21#include <linux/bootmem.h>
1da177e4
LT
22#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
39928722 26#include <linux/ioport.h>
773763df 27#include <linux/cpu.h>
ba7eda4c 28#include <linux/clockchips.h>
70a20025 29#include <linux/acpi_pmtmr.h>
e83a5fdc 30#include <linux/module.h>
773763df 31#include <linux/dmi.h>
6e1cb38a 32#include <linux/dmar.h>
1da177e4
LT
33
34#include <asm/atomic.h>
35#include <asm/smp.h>
36#include <asm/mtrr.h>
37#include <asm/mpspec.h>
efa2559f 38#include <asm/desc.h>
773763df 39#include <asm/arch_hooks.h>
e83a5fdc 40#include <asm/hpet.h>
1da177e4 41#include <asm/pgalloc.h>
773763df 42#include <asm/i8253.h>
75152114 43#include <asm/nmi.h>
95833c83 44#include <asm/idle.h>
73dea47f
AK
45#include <asm/proto.h>
46#include <asm/timex.h>
2c8c0e6b 47#include <asm/apic.h>
6e1cb38a 48#include <asm/i8259.h>
1da177e4 49
dd46e3ca 50#include <mach_apic.h>
773763df
YL
51#include <mach_apicdef.h>
52#include <mach_ipi.h>
5af5573e 53
80e5609c
CG
54/*
55 * Sanity check
56 */
57#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
58# error SPURIOUS_APIC_VECTOR definition error
59#endif
60
b3c51170
YL
61#ifdef CONFIG_X86_32
62/*
63 * Knob to control our willingness to enable the local APIC.
64 *
65 * +1=force-enable
66 */
67static int force_enable_local_apic;
68/*
69 * APIC command line parameters
70 */
71static int __init parse_lapic(char *arg)
72{
73 force_enable_local_apic = 1;
74 return 0;
75}
76early_param("lapic", parse_lapic);
f28c0ae2
YL
77/* Local APIC was disabled by the BIOS and enabled by the kernel */
78static int enabled_via_apicbase;
79
b3c51170
YL
80#endif
81
82#ifdef CONFIG_X86_64
bc1d99c1 83static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
84static __init int setup_apicpmtimer(char *s)
85{
86 apic_calibrate_pmtmr = 1;
87 notsc_setup(NULL);
88 return 0;
89}
90__setup("apicpmtimer", setup_apicpmtimer);
91#endif
92
49899eac
YL
93#ifdef CONFIG_X86_64
94#define HAVE_X2APIC
95#endif
96
97#ifdef HAVE_X2APIC
89027d35 98int x2apic;
6e1cb38a
SS
99/* x2apic enabled before OS handover */
100int x2apic_preenabled;
49899eac
YL
101int disable_x2apic;
102static __init int setup_nox2apic(char *str)
103{
104 disable_x2apic = 1;
105 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
106 return 0;
107}
108early_param("nox2apic", setup_nox2apic);
109#endif
1da177e4 110
b3c51170
YL
111unsigned long mp_lapic_addr;
112int disable_apic;
113/* Disable local APIC timer from the kernel commandline or via dmi quirk */
114static int disable_apic_timer __cpuinitdata;
e83a5fdc 115/* Local APIC timer works in C2 */
2e7c2838
LT
116int local_apic_timer_c2_ok;
117EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
118
efa2559f
YL
119int first_system_vector = 0xfe;
120
121char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
122
e83a5fdc
HS
123/*
124 * Debug level, exported for io_apic.c
125 */
baa13188 126unsigned int apic_verbosity;
e83a5fdc 127
89c38c28
CG
128int pic_mode;
129
bab4b27c
AS
130/* Have we found an MP table */
131int smp_found_config;
132
39928722
AD
133static struct resource lapic_resource = {
134 .name = "Local APIC",
135 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
136};
137
d03030e9
TG
138static unsigned int calibration_result;
139
ba7eda4c
TG
140static int lapic_next_event(unsigned long delta,
141 struct clock_event_device *evt);
142static void lapic_timer_setup(enum clock_event_mode mode,
143 struct clock_event_device *evt);
ba7eda4c 144static void lapic_timer_broadcast(cpumask_t mask);
0e078e2f 145static void apic_pm_activate(void);
ba7eda4c 146
274cfe59
CG
147/*
148 * The local apic timer can be used for any function which is CPU local.
149 */
ba7eda4c
TG
150static struct clock_event_device lapic_clockevent = {
151 .name = "lapic",
152 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
153 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
154 .shift = 32,
155 .set_mode = lapic_timer_setup,
156 .set_next_event = lapic_next_event,
157 .broadcast = lapic_timer_broadcast,
158 .rating = 100,
159 .irq = -1,
160};
161static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
162
d3432896
AK
163static unsigned long apic_phys;
164
0e078e2f
TG
165/*
166 * Get the LAPIC version
167 */
168static inline int lapic_get_version(void)
ba7eda4c 169{
0e078e2f 170 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
171}
172
0e078e2f 173/*
9c803869 174 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
175 */
176static inline int lapic_is_integrated(void)
ba7eda4c 177{
9c803869 178#ifdef CONFIG_X86_64
0e078e2f 179 return 1;
9c803869
CG
180#else
181 return APIC_INTEGRATED(lapic_get_version());
182#endif
ba7eda4c
TG
183}
184
185/*
0e078e2f 186 * Check, whether this is a modern or a first generation APIC
ba7eda4c 187 */
0e078e2f 188static int modern_apic(void)
ba7eda4c 189{
0e078e2f
TG
190 /* AMD systems use old APIC versions, so check the CPU */
191 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
192 boot_cpu_data.x86 >= 0xf)
193 return 1;
194 return lapic_get_version() >= 0x14;
ba7eda4c
TG
195}
196
274cfe59
CG
197/*
198 * Paravirt kernels also might be using these below ops. So we still
199 * use generic apic_read()/apic_write(), which might be pointing to different
200 * ops in PARAVIRT case.
201 */
1b374e4d 202void xapic_wait_icr_idle(void)
8339e9fb
FLV
203{
204 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
205 cpu_relax();
206}
207
1b374e4d 208u32 safe_xapic_wait_icr_idle(void)
8339e9fb 209{
3c6bb07a 210 u32 send_status;
8339e9fb
FLV
211 int timeout;
212
213 timeout = 0;
214 do {
215 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
216 if (!send_status)
217 break;
218 udelay(100);
219 } while (timeout++ < 1000);
220
221 return send_status;
222}
223
1b374e4d
SS
224void xapic_icr_write(u32 low, u32 id)
225{
ed4e5ec1 226 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
227 apic_write(APIC_ICR, low);
228}
229
230u64 xapic_icr_read(void)
231{
232 u32 icr1, icr2;
233
234 icr2 = apic_read(APIC_ICR2);
235 icr1 = apic_read(APIC_ICR);
236
cf9768d7 237 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
238}
239
240static struct apic_ops xapic_ops = {
241 .read = native_apic_mem_read,
242 .write = native_apic_mem_write,
1b374e4d
SS
243 .icr_read = xapic_icr_read,
244 .icr_write = xapic_icr_write,
245 .wait_icr_idle = xapic_wait_icr_idle,
246 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
247};
248
249struct apic_ops __read_mostly *apic_ops = &xapic_ops;
1b374e4d
SS
250EXPORT_SYMBOL_GPL(apic_ops);
251
49899eac 252#ifdef HAVE_X2APIC
13c88fb5
SS
253static void x2apic_wait_icr_idle(void)
254{
255 /* no need to wait for icr idle in x2apic */
256 return;
257}
258
259static u32 safe_x2apic_wait_icr_idle(void)
260{
261 /* no need to wait for icr idle in x2apic */
262 return 0;
263}
264
265void x2apic_icr_write(u32 low, u32 id)
266{
267 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
268}
269
270u64 x2apic_icr_read(void)
271{
272 unsigned long val;
273
274 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
275 return val;
276}
277
278static struct apic_ops x2apic_ops = {
279 .read = native_apic_msr_read,
280 .write = native_apic_msr_write,
13c88fb5
SS
281 .icr_read = x2apic_icr_read,
282 .icr_write = x2apic_icr_write,
283 .wait_icr_idle = x2apic_wait_icr_idle,
284 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
285};
49899eac 286#endif
13c88fb5 287
0e078e2f
TG
288/**
289 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
290 */
e9427101 291void __cpuinit enable_NMI_through_LVT0(void)
1da177e4 292{
11a8e778 293 unsigned int v;
6935d1f9
TG
294
295 /* unmask and set to NMI */
296 v = APIC_DM_NMI;
d4c63ec0
CG
297
298 /* Level triggered for 82489DX (32bit mode) */
299 if (!lapic_is_integrated())
300 v |= APIC_LVT_LEVEL_TRIGGER;
301
11a8e778 302 apic_write(APIC_LVT0, v);
1da177e4
LT
303}
304
7c37e48b
CG
305#ifdef CONFIG_X86_32
306/**
307 * get_physical_broadcast - Get number of physical broadcast IDs
308 */
309int get_physical_broadcast(void)
310{
311 return modern_apic() ? 0xff : 0xf;
312}
313#endif
314
0e078e2f
TG
315/**
316 * lapic_get_maxlvt - get the maximum number of local vector table entries
317 */
37e650c7 318int lapic_get_maxlvt(void)
1da177e4 319{
36a028de 320 unsigned int v;
1da177e4
LT
321
322 v = apic_read(APIC_LVR);
36a028de
CG
323 /*
324 * - we always have APIC integrated on 64bit mode
325 * - 82489DXs do not report # of LVT entries
326 */
327 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
328}
329
274cfe59
CG
330/*
331 * Local APIC timer
332 */
333
c40aaec6 334/* Clock divisor */
c40aaec6 335#define APIC_DIVISOR 16
f07f4f90 336
0e078e2f
TG
337/*
338 * This function sets up the local APIC timer, with a timeout of
339 * 'clocks' APIC bus clock. During calibration we actually call
340 * this function twice on the boot CPU, once with a bogus timeout
341 * value, second time for real. The other (noncalibrating) CPUs
342 * call this function only once, with the real, calibrated value.
343 *
344 * We do reads before writes even if unnecessary, to get around the
345 * P5 APIC double write bug.
346 */
0e078e2f 347static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 348{
0e078e2f 349 unsigned int lvtt_value, tmp_value;
1da177e4 350
0e078e2f
TG
351 lvtt_value = LOCAL_TIMER_VECTOR;
352 if (!oneshot)
353 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
354 if (!lapic_is_integrated())
355 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
356
0e078e2f
TG
357 if (!irqen)
358 lvtt_value |= APIC_LVT_MASKED;
1da177e4 359
0e078e2f 360 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
361
362 /*
0e078e2f 363 * Divide PICLK by 16
1da177e4 364 */
0e078e2f 365 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
366 apic_write(APIC_TDCR,
367 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
368 APIC_TDR_DIV_16);
0e078e2f
TG
369
370 if (!oneshot)
f07f4f90 371 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
372}
373
0e078e2f 374/*
7b83dae7
RR
375 * Setup extended LVT, AMD specific (K8, family 10h)
376 *
377 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
378 * MCE interrupts are supported. Thus MCE offset must be set to 0.
286f5718
RR
379 *
380 * If mask=1, the LVT entry does not generate interrupts while mask=0
381 * enables the vector. See also the BKDGs.
0e078e2f 382 */
7b83dae7
RR
383
384#define APIC_EILVT_LVTOFF_MCE 0
385#define APIC_EILVT_LVTOFF_IBS 1
386
387static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
1da177e4 388{
7b83dae7 389 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
0e078e2f 390 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
a8fcf1a2 391
0e078e2f 392 apic_write(reg, v);
1da177e4
LT
393}
394
7b83dae7
RR
395u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
396{
397 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
398 return APIC_EILVT_LVTOFF_MCE;
399}
400
401u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
402{
403 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
404 return APIC_EILVT_LVTOFF_IBS;
405}
6aa360e6 406EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
7b83dae7 407
0e078e2f
TG
408/*
409 * Program the next event, relative to now
410 */
411static int lapic_next_event(unsigned long delta,
412 struct clock_event_device *evt)
1da177e4 413{
0e078e2f
TG
414 apic_write(APIC_TMICT, delta);
415 return 0;
1da177e4
LT
416}
417
0e078e2f
TG
418/*
419 * Setup the lapic timer in periodic or oneshot mode
420 */
421static void lapic_timer_setup(enum clock_event_mode mode,
422 struct clock_event_device *evt)
9b7711f0
HS
423{
424 unsigned long flags;
0e078e2f 425 unsigned int v;
9b7711f0 426
0e078e2f
TG
427 /* Lapic used as dummy for broadcast ? */
428 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
429 return;
430
431 local_irq_save(flags);
432
0e078e2f
TG
433 switch (mode) {
434 case CLOCK_EVT_MODE_PERIODIC:
435 case CLOCK_EVT_MODE_ONESHOT:
436 __setup_APIC_LVTT(calibration_result,
437 mode != CLOCK_EVT_MODE_PERIODIC, 1);
438 break;
439 case CLOCK_EVT_MODE_UNUSED:
440 case CLOCK_EVT_MODE_SHUTDOWN:
441 v = apic_read(APIC_LVTT);
442 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
443 apic_write(APIC_LVTT, v);
444 break;
445 case CLOCK_EVT_MODE_RESUME:
446 /* Nothing to do here */
447 break;
448 }
9b7711f0
HS
449
450 local_irq_restore(flags);
451}
452
1da177e4 453/*
0e078e2f 454 * Local APIC timer broadcast function
1da177e4 455 */
0e078e2f 456static void lapic_timer_broadcast(cpumask_t mask)
1da177e4 457{
0e078e2f
TG
458#ifdef CONFIG_SMP
459 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
460#endif
461}
1da177e4 462
0e078e2f
TG
463/*
464 * Setup the local APIC timer for this CPU. Copy the initilized values
465 * of the boot CPU and register the clock event in the framework.
466 */
db4b5525 467static void __cpuinit setup_APIC_timer(void)
0e078e2f
TG
468{
469 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 470
0e078e2f
TG
471 memcpy(levt, &lapic_clockevent, sizeof(*levt));
472 levt->cpumask = cpumask_of_cpu(smp_processor_id());
1da177e4 473
0e078e2f
TG
474 clockevents_register_device(levt);
475}
1da177e4 476
2f04fa88
YL
477/*
478 * In this functions we calibrate APIC bus clocks to the external timer.
479 *
480 * We want to do the calibration only once since we want to have local timer
481 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
482 * frequency.
483 *
484 * This was previously done by reading the PIT/HPET and waiting for a wrap
485 * around to find out, that a tick has elapsed. I have a box, where the PIT
486 * readout is broken, so it never gets out of the wait loop again. This was
487 * also reported by others.
488 *
489 * Monitoring the jiffies value is inaccurate and the clockevents
490 * infrastructure allows us to do a simple substitution of the interrupt
491 * handler.
492 *
493 * The calibration routine also uses the pm_timer when possible, as the PIT
494 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
495 * back to normal later in the boot process).
496 */
497
498#define LAPIC_CAL_LOOPS (HZ/10)
499
500static __initdata int lapic_cal_loops = -1;
501static __initdata long lapic_cal_t1, lapic_cal_t2;
502static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
503static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
504static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
505
506/*
507 * Temporary interrupt handler.
508 */
509static void __init lapic_cal_handler(struct clock_event_device *dev)
510{
511 unsigned long long tsc = 0;
512 long tapic = apic_read(APIC_TMCCT);
513 unsigned long pm = acpi_pm_read_early();
514
515 if (cpu_has_tsc)
516 rdtscll(tsc);
517
518 switch (lapic_cal_loops++) {
519 case 0:
520 lapic_cal_t1 = tapic;
521 lapic_cal_tsc1 = tsc;
522 lapic_cal_pm1 = pm;
523 lapic_cal_j1 = jiffies;
524 break;
525
526 case LAPIC_CAL_LOOPS:
527 lapic_cal_t2 = tapic;
528 lapic_cal_tsc2 = tsc;
529 if (pm < lapic_cal_pm1)
530 pm += ACPI_PM_OVRRUN;
531 lapic_cal_pm2 = pm;
532 lapic_cal_j2 = jiffies;
533 break;
534 }
535}
536
b189892d
CG
537static int __init calibrate_by_pmtimer(long deltapm, long *delta)
538{
539 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
540 const long pm_thresh = pm_100ms / 100;
541 unsigned long mult;
542 u64 res;
543
544#ifndef CONFIG_X86_PM_TIMER
545 return -1;
546#endif
547
548 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
549
550 /* Check, if the PM timer is available */
551 if (!deltapm)
552 return -1;
553
554 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
555
556 if (deltapm > (pm_100ms - pm_thresh) &&
557 deltapm < (pm_100ms + pm_thresh)) {
558 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
559 } else {
560 res = (((u64)deltapm) * mult) >> 22;
561 do_div(res, 1000000);
ba21ebb6 562 pr_warning("APIC calibration not consistent "
b189892d
CG
563 "with PM Timer: %ldms instead of 100ms\n",
564 (long)res);
565 /* Correct the lapic counter value */
566 res = (((u64)(*delta)) * pm_100ms);
567 do_div(res, deltapm);
ba21ebb6 568 pr_info("APIC delta adjusted to PM-Timer: "
b189892d
CG
569 "%lu (%ld)\n", (unsigned long)res, *delta);
570 *delta = (long)res;
571 }
572
573 return 0;
574}
575
2f04fa88
YL
576static int __init calibrate_APIC_clock(void)
577{
578 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
2f04fa88
YL
579 void (*real_handler)(struct clock_event_device *dev);
580 unsigned long deltaj;
b189892d 581 long delta;
2f04fa88
YL
582 int pm_referenced = 0;
583
584 local_irq_disable();
585
586 /* Replace the global interrupt handler */
587 real_handler = global_clock_event->event_handler;
588 global_clock_event->event_handler = lapic_cal_handler;
589
590 /*
81608f3c 591 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
592 * can underflow in the 100ms detection time frame
593 */
81608f3c 594 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88
YL
595
596 /* Let the interrupts run */
597 local_irq_enable();
598
599 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
600 cpu_relax();
601
602 local_irq_disable();
603
604 /* Restore the real event handler */
605 global_clock_event->event_handler = real_handler;
606
607 /* Build delta t1-t2 as apic timer counts down */
608 delta = lapic_cal_t1 - lapic_cal_t2;
609 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
610
b189892d
CG
611 /* we trust the PM based calibration if possible */
612 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
613 &delta);
2f04fa88
YL
614
615 /* Calculate the scaled math multiplication factor */
616 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
617 lapic_clockevent.shift);
618 lapic_clockevent.max_delta_ns =
619 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
620 lapic_clockevent.min_delta_ns =
621 clockevent_delta2ns(0xF, &lapic_clockevent);
622
623 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
624
625 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
626 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
627 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
628 calibration_result);
629
630 if (cpu_has_tsc) {
631 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
632 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
633 "%ld.%04ld MHz.\n",
634 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
635 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
636 }
637
638 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
639 "%u.%04u MHz.\n",
640 calibration_result / (1000000 / HZ),
641 calibration_result % (1000000 / HZ));
642
643 /*
644 * Do a sanity check on the APIC calibration result
645 */
646 if (calibration_result < (1000000 / HZ)) {
647 local_irq_enable();
ba21ebb6 648 pr_warning("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
649 return -1;
650 }
651
652 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
653
b189892d
CG
654 /*
655 * PM timer calibration failed or not turned on
656 * so lets try APIC timer based calibration
657 */
2f04fa88
YL
658 if (!pm_referenced) {
659 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
660
661 /*
662 * Setup the apic timer manually
663 */
664 levt->event_handler = lapic_cal_handler;
665 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
666 lapic_cal_loops = -1;
667
668 /* Let the interrupts run */
669 local_irq_enable();
670
671 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
672 cpu_relax();
673
2f04fa88
YL
674 /* Stop the lapic timer */
675 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
676
2f04fa88
YL
677 /* Jiffies delta */
678 deltaj = lapic_cal_j2 - lapic_cal_j1;
679 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
680
681 /* Check, if the jiffies result is consistent */
682 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
683 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
684 else
685 levt->features |= CLOCK_EVT_FEAT_DUMMY;
686 } else
687 local_irq_enable();
688
689 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
ba21ebb6 690 pr_warning("APIC timer disabled due to verification failure.\n");
2f04fa88
YL
691 return -1;
692 }
693
694 return 0;
695}
696
e83a5fdc
HS
697/*
698 * Setup the boot APIC
699 *
700 * Calibrate and verify the result.
701 */
0e078e2f
TG
702void __init setup_boot_APIC_clock(void)
703{
704 /*
274cfe59
CG
705 * The local apic timer can be disabled via the kernel
706 * commandline or from the CPU detection code. Register the lapic
707 * timer as a dummy clock event source on SMP systems, so the
708 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
709 */
710 if (disable_apic_timer) {
ba21ebb6 711 pr_info("Disabling APIC timer\n");
0e078e2f 712 /* No broadcast on UP ! */
9d09951d
TG
713 if (num_possible_cpus() > 1) {
714 lapic_clockevent.mult = 1;
0e078e2f 715 setup_APIC_timer();
9d09951d 716 }
0e078e2f
TG
717 return;
718 }
719
274cfe59
CG
720 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
721 "calibrating APIC timer ...\n");
722
89b3b1f4 723 if (calibrate_APIC_clock()) {
c2b84b30
TG
724 /* No broadcast on UP ! */
725 if (num_possible_cpus() > 1)
726 setup_APIC_timer();
727 return;
728 }
729
0e078e2f
TG
730 /*
731 * If nmi_watchdog is set to IO_APIC, we need the
732 * PIT/HPET going. Otherwise register lapic as a dummy
733 * device.
734 */
735 if (nmi_watchdog != NMI_IO_APIC)
736 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
737 else
ba21ebb6 738 pr_warning("APIC timer registered as dummy,"
116f570e 739 " due to nmi_watchdog=%d!\n", nmi_watchdog);
0e078e2f 740
274cfe59 741 /* Setup the lapic or request the broadcast */
0e078e2f
TG
742 setup_APIC_timer();
743}
744
0e078e2f
TG
745void __cpuinit setup_secondary_APIC_clock(void)
746{
0e078e2f
TG
747 setup_APIC_timer();
748}
749
750/*
751 * The guts of the apic timer interrupt
752 */
753static void local_apic_timer_interrupt(void)
754{
755 int cpu = smp_processor_id();
756 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
757
758 /*
759 * Normally we should not be here till LAPIC has been initialized but
760 * in some cases like kdump, its possible that there is a pending LAPIC
761 * timer interrupt from previous kernel's context and is delivered in
762 * new kernel the moment interrupts are enabled.
763 *
764 * Interrupts are enabled early and LAPIC is setup much later, hence
765 * its possible that when we get here evt->event_handler is NULL.
766 * Check for event_handler being NULL and discard the interrupt as
767 * spurious.
768 */
769 if (!evt->event_handler) {
ba21ebb6 770 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
0e078e2f
TG
771 /* Switch it off */
772 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
773 return;
774 }
775
776 /*
777 * the NMI deadlock-detector uses this.
778 */
0b23e8cf 779#ifdef CONFIG_X86_64
0e078e2f 780 add_pda(apic_timer_irqs, 1);
0b23e8cf
CG
781#else
782 per_cpu(irq_stat, cpu).apic_timer_irqs++;
783#endif
0e078e2f
TG
784
785 evt->event_handler(evt);
786}
787
788/*
789 * Local APIC timer interrupt. This is the most natural way for doing
790 * local interrupts, but local timer interrupts can be emulated by
791 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
792 *
793 * [ if a single-CPU system runs an SMP kernel then we call the local
794 * interrupt as well. Thus we cannot inline the local irq ... ]
795 */
796void smp_apic_timer_interrupt(struct pt_regs *regs)
797{
798 struct pt_regs *old_regs = set_irq_regs(regs);
799
800 /*
801 * NOTE! We'd better ACK the irq immediately,
802 * because timer handling can be slow.
803 */
804 ack_APIC_irq();
805 /*
806 * update_process_times() expects us to have done irq_enter().
807 * Besides, if we don't timer interrupts ignore the global
808 * interrupt lock, which is the WrongThing (tm) to do.
809 */
6460bc73 810#ifdef CONFIG_X86_64
0e078e2f 811 exit_idle();
6460bc73 812#endif
0e078e2f
TG
813 irq_enter();
814 local_apic_timer_interrupt();
815 irq_exit();
274cfe59 816
0e078e2f
TG
817 set_irq_regs(old_regs);
818}
819
820int setup_profiling_timer(unsigned int multiplier)
821{
822 return -EINVAL;
823}
824
0e078e2f
TG
825/*
826 * Local APIC start and shutdown
827 */
828
829/**
830 * clear_local_APIC - shutdown the local APIC
831 *
832 * This is called, when a CPU is disabled and before rebooting, so the state of
833 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
834 * leftovers during boot.
835 */
836void clear_local_APIC(void)
837{
2584a82d 838 int maxlvt;
0e078e2f
TG
839 u32 v;
840
d3432896
AK
841 /* APIC hasn't been mapped yet */
842 if (!apic_phys)
843 return;
844
845 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
846 /*
847 * Masking an LVT entry can trigger a local APIC error
848 * if the vector is zero. Mask LVTERR first to prevent this.
849 */
850 if (maxlvt >= 3) {
851 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
852 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
853 }
854 /*
855 * Careful: we have to set masks only first to deassert
856 * any level-triggered sources.
857 */
858 v = apic_read(APIC_LVTT);
859 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
860 v = apic_read(APIC_LVT0);
861 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
862 v = apic_read(APIC_LVT1);
863 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
864 if (maxlvt >= 4) {
865 v = apic_read(APIC_LVTPC);
866 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
867 }
868
6764014b
CG
869 /* lets not touch this if we didn't frob it */
870#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
871 if (maxlvt >= 5) {
872 v = apic_read(APIC_LVTTHMR);
873 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
874 }
875#endif
0e078e2f
TG
876 /*
877 * Clean APIC state for other OSs:
878 */
879 apic_write(APIC_LVTT, APIC_LVT_MASKED);
880 apic_write(APIC_LVT0, APIC_LVT_MASKED);
881 apic_write(APIC_LVT1, APIC_LVT_MASKED);
882 if (maxlvt >= 3)
883 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
884 if (maxlvt >= 4)
885 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
886
887 /* Integrated APIC (!82489DX) ? */
888 if (lapic_is_integrated()) {
889 if (maxlvt > 3)
890 /* Clear ESR due to Pentium errata 3AP and 11AP */
891 apic_write(APIC_ESR, 0);
892 apic_read(APIC_ESR);
893 }
0e078e2f
TG
894}
895
896/**
897 * disable_local_APIC - clear and disable the local APIC
898 */
899void disable_local_APIC(void)
900{
901 unsigned int value;
902
903 clear_local_APIC();
904
905 /*
906 * Disable APIC (implies clearing of registers
907 * for 82489DX!).
908 */
909 value = apic_read(APIC_SPIV);
910 value &= ~APIC_SPIV_APIC_ENABLED;
911 apic_write(APIC_SPIV, value);
990b183e
CG
912
913#ifdef CONFIG_X86_32
914 /*
915 * When LAPIC was disabled by the BIOS and enabled by the kernel,
916 * restore the disabled state.
917 */
918 if (enabled_via_apicbase) {
919 unsigned int l, h;
920
921 rdmsr(MSR_IA32_APICBASE, l, h);
922 l &= ~MSR_IA32_APICBASE_ENABLE;
923 wrmsr(MSR_IA32_APICBASE, l, h);
924 }
925#endif
0e078e2f
TG
926}
927
fe4024dc
CG
928/*
929 * If Linux enabled the LAPIC against the BIOS default disable it down before
930 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
931 * not power-off. Additionally clear all LVT entries before disable_local_APIC
932 * for the case where Linux didn't enable the LAPIC.
933 */
0e078e2f
TG
934void lapic_shutdown(void)
935{
936 unsigned long flags;
937
938 if (!cpu_has_apic)
939 return;
940
941 local_irq_save(flags);
942
fe4024dc
CG
943#ifdef CONFIG_X86_32
944 if (!enabled_via_apicbase)
945 clear_local_APIC();
946 else
947#endif
948 disable_local_APIC();
949
0e078e2f
TG
950
951 local_irq_restore(flags);
952}
953
954/*
955 * This is to verify that we're looking at a real local APIC.
956 * Check these against your board if the CPUs aren't getting
957 * started for no apparent reason.
958 */
959int __init verify_local_APIC(void)
960{
961 unsigned int reg0, reg1;
962
963 /*
964 * The version register is read-only in a real APIC.
965 */
966 reg0 = apic_read(APIC_LVR);
967 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
968 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
969 reg1 = apic_read(APIC_LVR);
970 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
971
972 /*
973 * The two version reads above should print the same
974 * numbers. If the second one is different, then we
975 * poke at a non-APIC.
976 */
977 if (reg1 != reg0)
978 return 0;
979
980 /*
981 * Check if the version looks reasonably.
982 */
983 reg1 = GET_APIC_VERSION(reg0);
984 if (reg1 == 0x00 || reg1 == 0xff)
985 return 0;
986 reg1 = lapic_get_maxlvt();
987 if (reg1 < 0x02 || reg1 == 0xff)
988 return 0;
989
990 /*
991 * The ID register is read/write in a real APIC.
992 */
2d7a66d0 993 reg0 = apic_read(APIC_ID);
0e078e2f
TG
994 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
995 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
2d7a66d0 996 reg1 = apic_read(APIC_ID);
0e078e2f
TG
997 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
998 apic_write(APIC_ID, reg0);
999 if (reg1 != (reg0 ^ APIC_ID_MASK))
1000 return 0;
1001
1002 /*
1da177e4
LT
1003 * The next two are just to see if we have sane values.
1004 * They're only really relevant if we're in Virtual Wire
1005 * compatibility mode, but most boxes are anymore.
1006 */
1007 reg0 = apic_read(APIC_LVT0);
0e078e2f 1008 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
1009 reg1 = apic_read(APIC_LVT1);
1010 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1011
1012 return 1;
1013}
1014
0e078e2f
TG
1015/**
1016 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1017 */
1da177e4
LT
1018void __init sync_Arb_IDs(void)
1019{
296cb951
CG
1020 /*
1021 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1022 * needed on AMD.
1023 */
1024 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1025 return;
1026
1027 /*
1028 * Wait for idle.
1029 */
1030 apic_wait_icr_idle();
1031
1032 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1033 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1034 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1035}
1036
1da177e4
LT
1037/*
1038 * An initial setup of the virtual wire mode.
1039 */
1040void __init init_bsp_APIC(void)
1041{
11a8e778 1042 unsigned int value;
1da177e4
LT
1043
1044 /*
1045 * Don't do the setup now if we have a SMP BIOS as the
1046 * through-I/O-APIC virtual wire mode might be active.
1047 */
1048 if (smp_found_config || !cpu_has_apic)
1049 return;
1050
1da177e4
LT
1051 /*
1052 * Do not trust the local APIC being empty at bootup.
1053 */
1054 clear_local_APIC();
1055
1056 /*
1057 * Enable APIC.
1058 */
1059 value = apic_read(APIC_SPIV);
1060 value &= ~APIC_VECTOR_MASK;
1061 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
1062
1063#ifdef CONFIG_X86_32
1064 /* This bit is reserved on P4/Xeon and should be cleared */
1065 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1066 (boot_cpu_data.x86 == 15))
1067 value &= ~APIC_SPIV_FOCUS_DISABLED;
1068 else
1069#endif
1070 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 1071 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1072 apic_write(APIC_SPIV, value);
1da177e4
LT
1073
1074 /*
1075 * Set up the virtual wire mode.
1076 */
11a8e778 1077 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 1078 value = APIC_DM_NMI;
638c0411
CG
1079 if (!lapic_is_integrated()) /* 82489DX */
1080 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1081 apic_write(APIC_LVT1, value);
1da177e4
LT
1082}
1083
c43da2f5
CG
1084static void __cpuinit lapic_setup_esr(void)
1085{
9df08f10
CG
1086 unsigned int oldvalue, value, maxlvt;
1087
1088 if (!lapic_is_integrated()) {
ba21ebb6 1089 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1090 return;
1091 }
c43da2f5 1092
9df08f10 1093 if (esr_disable) {
c43da2f5 1094 /*
9df08f10
CG
1095 * Something untraceable is creating bad interrupts on
1096 * secondary quads ... for the moment, just leave the
1097 * ESR disabled - we can't do anything useful with the
1098 * errors anyway - mbligh
c43da2f5 1099 */
ba21ebb6 1100 pr_info("Leaving ESR disabled.\n");
9df08f10 1101 return;
c43da2f5 1102 }
9df08f10
CG
1103
1104 maxlvt = lapic_get_maxlvt();
1105 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1106 apic_write(APIC_ESR, 0);
1107 oldvalue = apic_read(APIC_ESR);
1108
1109 /* enables sending errors */
1110 value = ERROR_APIC_VECTOR;
1111 apic_write(APIC_LVTERR, value);
1112
1113 /*
1114 * spec says clear errors after enabling vector.
1115 */
1116 if (maxlvt > 3)
1117 apic_write(APIC_ESR, 0);
1118 value = apic_read(APIC_ESR);
1119 if (value != oldvalue)
1120 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1121 "vector: 0x%08x after: 0x%08x\n",
1122 oldvalue, value);
c43da2f5
CG
1123}
1124
1125
0e078e2f
TG
1126/**
1127 * setup_local_APIC - setup the local APIC
1128 */
1129void __cpuinit setup_local_APIC(void)
1da177e4 1130{
739f33b3 1131 unsigned int value;
da7ed9f9 1132 int i, j;
1da177e4 1133
89c38c28
CG
1134#ifdef CONFIG_X86_32
1135 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08ad776e 1136 if (lapic_is_integrated() && esr_disable) {
89c38c28
CG
1137 apic_write(APIC_ESR, 0);
1138 apic_write(APIC_ESR, 0);
1139 apic_write(APIC_ESR, 0);
1140 apic_write(APIC_ESR, 0);
1141 }
1142#endif
1143
ac23d4ee 1144 preempt_disable();
1da177e4 1145
1da177e4
LT
1146 /*
1147 * Double-check whether this APIC is really registered.
1148 * This is meaningless in clustered apic mode, so we skip it.
1149 */
1150 if (!apic_id_registered())
1151 BUG();
1152
1153 /*
1154 * Intel recommends to set DFR, LDR and TPR before enabling
1155 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1156 * document number 292116). So here it goes...
1157 */
1158 init_apic_ldr();
1159
1160 /*
1161 * Set Task Priority to 'accept all'. We never change this
1162 * later on.
1163 */
1164 value = apic_read(APIC_TASKPRI);
1165 value &= ~APIC_TPRI_MASK;
11a8e778 1166 apic_write(APIC_TASKPRI, value);
1da177e4 1167
da7ed9f9
VG
1168 /*
1169 * After a crash, we no longer service the interrupts and a pending
1170 * interrupt from previous kernel might still have ISR bit set.
1171 *
1172 * Most probably by now CPU has serviced that pending interrupt and
1173 * it might not have done the ack_APIC_irq() because it thought,
1174 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1175 * does not clear the ISR bit and cpu thinks it has already serivced
1176 * the interrupt. Hence a vector might get locked. It was noticed
1177 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1178 */
1179 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1180 value = apic_read(APIC_ISR + i*0x10);
1181 for (j = 31; j >= 0; j--) {
1182 if (value & (1<<j))
1183 ack_APIC_irq();
1184 }
1185 }
1186
1da177e4
LT
1187 /*
1188 * Now that we are all set up, enable the APIC
1189 */
1190 value = apic_read(APIC_SPIV);
1191 value &= ~APIC_VECTOR_MASK;
1192 /*
1193 * Enable APIC
1194 */
1195 value |= APIC_SPIV_APIC_ENABLED;
1196
89c38c28
CG
1197#ifdef CONFIG_X86_32
1198 /*
1199 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1200 * certain networking cards. If high frequency interrupts are
1201 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1202 * entry is masked/unmasked at a high rate as well then sooner or
1203 * later IOAPIC line gets 'stuck', no more interrupts are received
1204 * from the device. If focus CPU is disabled then the hang goes
1205 * away, oh well :-(
1206 *
1207 * [ This bug can be reproduced easily with a level-triggered
1208 * PCI Ne2000 networking cards and PII/PIII processors, dual
1209 * BX chipset. ]
1210 */
1211 /*
1212 * Actually disabling the focus CPU check just makes the hang less
1213 * frequent as it makes the interrupt distributon model be more
1214 * like LRU than MRU (the short-term load is more even across CPUs).
1215 * See also the comment in end_level_ioapic_irq(). --macro
1216 */
1217
1218 /*
1219 * - enable focus processor (bit==0)
1220 * - 64bit mode always use processor focus
1221 * so no need to set it
1222 */
1223 value &= ~APIC_SPIV_FOCUS_DISABLED;
1224#endif
3f14c746 1225
1da177e4
LT
1226 /*
1227 * Set spurious IRQ vector
1228 */
1229 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1230 apic_write(APIC_SPIV, value);
1da177e4
LT
1231
1232 /*
1233 * Set up LVT0, LVT1:
1234 *
1235 * set up through-local-APIC on the BP's LINT0. This is not
1236 * strictly necessary in pure symmetric-IO mode, but sometimes
1237 * we delegate interrupts to the 8259A.
1238 */
1239 /*
1240 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1241 */
1242 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
89c38c28 1243 if (!smp_processor_id() && (pic_mode || !value)) {
1da177e4 1244 value = APIC_DM_EXTINT;
bc1d99c1 1245 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
89c38c28 1246 smp_processor_id());
1da177e4
LT
1247 } else {
1248 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
bc1d99c1 1249 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
89c38c28 1250 smp_processor_id());
1da177e4 1251 }
11a8e778 1252 apic_write(APIC_LVT0, value);
1da177e4
LT
1253
1254 /*
1255 * only the BP should see the LINT1 NMI signal, obviously.
1256 */
1257 if (!smp_processor_id())
1258 value = APIC_DM_NMI;
1259 else
1260 value = APIC_DM_NMI | APIC_LVT_MASKED;
89c38c28
CG
1261 if (!lapic_is_integrated()) /* 82489DX */
1262 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1263 apic_write(APIC_LVT1, value);
89c38c28 1264
ac23d4ee 1265 preempt_enable();
739f33b3 1266}
1da177e4 1267
739f33b3
AK
1268void __cpuinit end_local_APIC_setup(void)
1269{
1270 lapic_setup_esr();
fa6b95fc
CG
1271
1272#ifdef CONFIG_X86_32
1b4ee4e4
CG
1273 {
1274 unsigned int value;
1275 /* Disable the local apic timer */
1276 value = apic_read(APIC_LVTT);
1277 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1278 apic_write(APIC_LVTT, value);
1279 }
fa6b95fc
CG
1280#endif
1281
f2802e7f 1282 setup_apic_nmi_watchdog(NULL);
0e078e2f 1283 apic_pm_activate();
1da177e4 1284}
1da177e4 1285
49899eac 1286#ifdef HAVE_X2APIC
6e1cb38a
SS
1287void check_x2apic(void)
1288{
1289 int msr, msr2;
1290
1291 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1292
1293 if (msr & X2APIC_ENABLE) {
ba21ebb6 1294 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
6e1cb38a
SS
1295 x2apic_preenabled = x2apic = 1;
1296 apic_ops = &x2apic_ops;
1297 }
1298}
1299
1300void enable_x2apic(void)
1301{
1302 int msr, msr2;
1303
1304 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1305 if (!(msr & X2APIC_ENABLE)) {
ba21ebb6 1306 pr_info("Enabling x2apic\n");
6e1cb38a
SS
1307 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1308 }
1309}
1310
1311void enable_IR_x2apic(void)
1312{
1313#ifdef CONFIG_INTR_REMAP
1314 int ret;
1315 unsigned long flags;
1316
1317 if (!cpu_has_x2apic)
1318 return;
1319
1320 if (!x2apic_preenabled && disable_x2apic) {
ba21ebb6
CG
1321 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1322 "because of nox2apic\n");
6e1cb38a
SS
1323 return;
1324 }
1325
1326 if (x2apic_preenabled && disable_x2apic)
1327 panic("Bios already enabled x2apic, can't enforce nox2apic");
1328
1329 if (!x2apic_preenabled && skip_ioapic_setup) {
ba21ebb6
CG
1330 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1331 "because of skipping io-apic setup\n");
6e1cb38a
SS
1332 return;
1333 }
1334
1335 ret = dmar_table_init();
1336 if (ret) {
ba21ebb6 1337 pr_info("dmar_table_init() failed with %d:\n", ret);
6e1cb38a
SS
1338
1339 if (x2apic_preenabled)
1340 panic("x2apic enabled by bios. But IR enabling failed");
1341 else
ba21ebb6 1342 pr_info("Not enabling x2apic,Intr-remapping\n");
6e1cb38a
SS
1343 return;
1344 }
1345
1346 local_irq_save(flags);
1347 mask_8259A();
5ffa4eb2
CG
1348
1349 ret = save_mask_IO_APIC_setup();
1350 if (ret) {
ba21ebb6 1351 pr_info("Saving IO-APIC state failed: %d\n", ret);
5ffa4eb2
CG
1352 goto end;
1353 }
6e1cb38a
SS
1354
1355 ret = enable_intr_remapping(1);
1356
1357 if (ret && x2apic_preenabled) {
1358 local_irq_restore(flags);
1359 panic("x2apic enabled by bios. But IR enabling failed");
1360 }
1361
1362 if (ret)
5ffa4eb2 1363 goto end_restore;
6e1cb38a
SS
1364
1365 if (!x2apic) {
1366 x2apic = 1;
1367 apic_ops = &x2apic_ops;
1368 enable_x2apic();
1369 }
5ffa4eb2
CG
1370
1371end_restore:
6e1cb38a
SS
1372 if (ret)
1373 /*
1374 * IR enabling failed
1375 */
1376 restore_IO_APIC_setup();
1377 else
1378 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1379
5ffa4eb2 1380end:
6e1cb38a
SS
1381 unmask_8259A();
1382 local_irq_restore(flags);
1383
1384 if (!ret) {
1385 if (!x2apic_preenabled)
ba21ebb6 1386 pr_info("Enabled x2apic and interrupt-remapping\n");
6e1cb38a 1387 else
ba21ebb6 1388 pr_info("Enabled Interrupt-remapping\n");
6e1cb38a 1389 } else
ba21ebb6 1390 pr_err("Failed to enable Interrupt-remapping and x2apic\n");
6e1cb38a
SS
1391#else
1392 if (!cpu_has_x2apic)
1393 return;
1394
1395 if (x2apic_preenabled)
1396 panic("x2apic enabled prior OS handover,"
1397 " enable CONFIG_INTR_REMAP");
1398
ba21ebb6
CG
1399 pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1400 " and x2apic\n");
6e1cb38a
SS
1401#endif
1402
1403 return;
1404}
49899eac 1405#endif /* HAVE_X2APIC */
6e1cb38a 1406
be7a656f 1407#ifdef CONFIG_X86_64
1da177e4
LT
1408/*
1409 * Detect and enable local APICs on non-SMP boards.
1410 * Original code written by Keir Fraser.
1411 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1412 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1413 */
0e078e2f 1414static int __init detect_init_APIC(void)
1da177e4
LT
1415{
1416 if (!cpu_has_apic) {
ba21ebb6 1417 pr_info("No local APIC present\n");
1da177e4
LT
1418 return -1;
1419 }
1420
1421 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
c70dcb74 1422 boot_cpu_physical_apicid = 0;
1da177e4
LT
1423 return 0;
1424}
be7a656f
YL
1425#else
1426/*
1427 * Detect and initialize APIC
1428 */
1429static int __init detect_init_APIC(void)
1430{
1431 u32 h, l, features;
1432
1433 /* Disabled by kernel option? */
1434 if (disable_apic)
1435 return -1;
1436
1437 switch (boot_cpu_data.x86_vendor) {
1438 case X86_VENDOR_AMD:
1439 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1440 (boot_cpu_data.x86 == 15))
1441 break;
1442 goto no_apic;
1443 case X86_VENDOR_INTEL:
1444 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1445 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1446 break;
1447 goto no_apic;
1448 default:
1449 goto no_apic;
1450 }
1451
1452 if (!cpu_has_apic) {
1453 /*
1454 * Over-ride BIOS and try to enable the local APIC only if
1455 * "lapic" specified.
1456 */
1457 if (!force_enable_local_apic) {
ba21ebb6
CG
1458 pr_info("Local APIC disabled by BIOS -- "
1459 "you can enable it with \"lapic\"\n");
be7a656f
YL
1460 return -1;
1461 }
1462 /*
1463 * Some BIOSes disable the local APIC in the APIC_BASE
1464 * MSR. This can only be done in software for Intel P6 or later
1465 * and AMD K7 (Model > 1) or later.
1466 */
1467 rdmsr(MSR_IA32_APICBASE, l, h);
1468 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
ba21ebb6 1469 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
be7a656f
YL
1470 l &= ~MSR_IA32_APICBASE_BASE;
1471 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1472 wrmsr(MSR_IA32_APICBASE, l, h);
1473 enabled_via_apicbase = 1;
1474 }
1475 }
1476 /*
1477 * The APIC feature bit should now be enabled
1478 * in `cpuid'
1479 */
1480 features = cpuid_edx(1);
1481 if (!(features & (1 << X86_FEATURE_APIC))) {
ba21ebb6 1482 pr_warning("Could not enable APIC!\n");
be7a656f
YL
1483 return -1;
1484 }
1485 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1486 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1487
1488 /* The BIOS may have set up the APIC at some other address */
1489 rdmsr(MSR_IA32_APICBASE, l, h);
1490 if (l & MSR_IA32_APICBASE_ENABLE)
1491 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1492
ba21ebb6 1493 pr_info("Found and enabled local APIC!\n");
be7a656f
YL
1494
1495 apic_pm_activate();
1496
1497 return 0;
1498
1499no_apic:
ba21ebb6 1500 pr_info("No local APIC present or hardware disabled\n");
be7a656f
YL
1501 return -1;
1502}
1503#endif
1da177e4 1504
f28c0ae2 1505#ifdef CONFIG_X86_64
8643f9d0
YL
1506void __init early_init_lapic_mapping(void)
1507{
431ee79d 1508 unsigned long phys_addr;
8643f9d0
YL
1509
1510 /*
1511 * If no local APIC can be found then go out
1512 * : it means there is no mpatable and MADT
1513 */
1514 if (!smp_found_config)
1515 return;
1516
431ee79d 1517 phys_addr = mp_lapic_addr;
8643f9d0 1518
431ee79d 1519 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
8643f9d0 1520 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
431ee79d 1521 APIC_BASE, phys_addr);
8643f9d0
YL
1522
1523 /*
1524 * Fetch the APIC ID of the BSP in case we have a
1525 * default configuration (or the MP table is broken).
1526 */
4c9961d5 1527 boot_cpu_physical_apicid = read_apic_id();
8643f9d0 1528}
f28c0ae2 1529#endif
8643f9d0 1530
0e078e2f
TG
1531/**
1532 * init_apic_mappings - initialize APIC mappings
1533 */
1da177e4
LT
1534void __init init_apic_mappings(void)
1535{
49899eac 1536#ifdef HAVE_X2APIC
6e1cb38a 1537 if (x2apic) {
4c9961d5 1538 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1539 return;
1540 }
49899eac 1541#endif
6e1cb38a 1542
1da177e4
LT
1543 /*
1544 * If no local APIC can be found then set up a fake all
1545 * zeroes page to simulate the local APIC and another
1546 * one for the IO-APIC.
1547 */
1548 if (!smp_found_config && detect_init_APIC()) {
1549 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1550 apic_phys = __pa(apic_phys);
1551 } else
1552 apic_phys = mp_lapic_addr;
1553
1554 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
79c09698 1555 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
7ffeeb1e 1556 APIC_BASE, apic_phys);
1da177e4
LT
1557
1558 /*
1559 * Fetch the APIC ID of the BSP in case we have a
1560 * default configuration (or the MP table is broken).
1561 */
f28c0ae2
YL
1562 if (boot_cpu_physical_apicid == -1U)
1563 boot_cpu_physical_apicid = read_apic_id();
1da177e4
LT
1564}
1565
1566/*
0e078e2f
TG
1567 * This initializes the IO-APIC and APIC hardware if this is
1568 * a UP kernel.
1da177e4 1569 */
1b313f4a
CG
1570int apic_version[MAX_APICS];
1571
0e078e2f 1572int __init APIC_init_uniprocessor(void)
1da177e4 1573{
fa2bd35a 1574#ifdef CONFIG_X86_64
0e078e2f 1575 if (disable_apic) {
ba21ebb6 1576 pr_info("Apic disabled\n");
0e078e2f
TG
1577 return -1;
1578 }
1579 if (!cpu_has_apic) {
1580 disable_apic = 1;
ba21ebb6 1581 pr_info("Apic disabled by BIOS\n");
0e078e2f
TG
1582 return -1;
1583 }
fa2bd35a
YL
1584#else
1585 if (!smp_found_config && !cpu_has_apic)
1586 return -1;
1587
1588 /*
1589 * Complain if the BIOS pretends there is one.
1590 */
1591 if (!cpu_has_apic &&
1592 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
ba21ebb6
CG
1593 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1594 boot_cpu_physical_apicid);
fa2bd35a
YL
1595 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1596 return -1;
1597 }
1598#endif
1599
49899eac 1600#ifdef HAVE_X2APIC
6e1cb38a 1601 enable_IR_x2apic();
49899eac 1602#endif
fa2bd35a 1603#ifdef CONFIG_X86_64
6e1cb38a 1604 setup_apic_routing();
fa2bd35a 1605#endif
6e1cb38a 1606
0e078e2f 1607 verify_local_APIC();
b5841765
GC
1608 connect_bsp_APIC();
1609
fa2bd35a 1610#ifdef CONFIG_X86_64
c70dcb74 1611 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
fa2bd35a
YL
1612#else
1613 /*
1614 * Hack: In case of kdump, after a crash, kernel might be booting
1615 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1616 * might be zero if read from MP tables. Get it from LAPIC.
1617 */
1618# ifdef CONFIG_CRASH_DUMP
1619 boot_cpu_physical_apicid = read_apic_id();
1620# endif
1621#endif
1622 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
0e078e2f 1623 setup_local_APIC();
1da177e4 1624
fa2bd35a 1625#ifdef CONFIG_X86_64
739f33b3
AK
1626 /*
1627 * Now enable IO-APICs, actually call clear_IO_APIC
1628 * We need clear_IO_APIC before enabling vector on BP
1629 */
1630 if (!skip_ioapic_setup && nr_ioapics)
1631 enable_IO_APIC();
fa2bd35a 1632#endif
739f33b3 1633
fa2bd35a 1634#ifdef CONFIG_X86_IO_APIC
acae7d90 1635 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
fa2bd35a 1636#endif
acae7d90 1637 localise_nmi_watchdog();
739f33b3
AK
1638 end_local_APIC_setup();
1639
fa2bd35a 1640#ifdef CONFIG_X86_IO_APIC
0e078e2f
TG
1641 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1642 setup_IO_APIC();
fa2bd35a 1643# ifdef CONFIG_X86_64
0e078e2f
TG
1644 else
1645 nr_ioapics = 0;
fa2bd35a
YL
1646# endif
1647#endif
1648
1649#ifdef CONFIG_X86_64
0e078e2f
TG
1650 setup_boot_APIC_clock();
1651 check_nmi_watchdog();
fa2bd35a
YL
1652#else
1653 setup_boot_clock();
1654#endif
1655
0e078e2f 1656 return 0;
1da177e4
LT
1657}
1658
1659/*
0e078e2f 1660 * Local APIC interrupts
1da177e4
LT
1661 */
1662
0e078e2f
TG
1663/*
1664 * This interrupt should _never_ happen with our APIC/SMP architecture
1665 */
dc1528dd 1666void smp_spurious_interrupt(struct pt_regs *regs)
1da177e4 1667{
dc1528dd
YL
1668 u32 v;
1669
1670#ifdef CONFIG_X86_64
0e078e2f 1671 exit_idle();
dc1528dd 1672#endif
0e078e2f 1673 irq_enter();
1da177e4 1674 /*
0e078e2f
TG
1675 * Check if this really is a spurious interrupt and ACK it
1676 * if it is a vectored one. Just in case...
1677 * Spurious interrupts should not be ACKed.
1da177e4 1678 */
0e078e2f
TG
1679 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1680 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1681 ack_APIC_irq();
c4d58cbd 1682
dc1528dd 1683#ifdef CONFIG_X86_64
0e078e2f 1684 add_pda(irq_spurious_count, 1);
dc1528dd
YL
1685#else
1686 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
ba21ebb6
CG
1687 pr_info("spurious APIC interrupt on CPU#%d, "
1688 "should never happen.\n", smp_processor_id());
dc1528dd
YL
1689 __get_cpu_var(irq_stat).irq_spurious_count++;
1690#endif
0e078e2f
TG
1691 irq_exit();
1692}
1da177e4 1693
0e078e2f
TG
1694/*
1695 * This interrupt should never happen with our APIC/SMP architecture
1696 */
dc1528dd 1697void smp_error_interrupt(struct pt_regs *regs)
0e078e2f 1698{
dc1528dd 1699 u32 v, v1;
1da177e4 1700
dc1528dd 1701#ifdef CONFIG_X86_64
0e078e2f 1702 exit_idle();
dc1528dd 1703#endif
0e078e2f
TG
1704 irq_enter();
1705 /* First tickle the hardware, only then report what went on. -- REW */
1706 v = apic_read(APIC_ESR);
1707 apic_write(APIC_ESR, 0);
1708 v1 = apic_read(APIC_ESR);
1709 ack_APIC_irq();
1710 atomic_inc(&irq_err_count);
ba7eda4c 1711
ba21ebb6
CG
1712 /*
1713 * Here is what the APIC error bits mean:
1714 * 0: Send CS error
1715 * 1: Receive CS error
1716 * 2: Send accept error
1717 * 3: Receive accept error
1718 * 4: Reserved
1719 * 5: Send illegal vector
1720 * 6: Received illegal vector
1721 * 7: Illegal register address
1722 */
1723 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
0e078e2f
TG
1724 smp_processor_id(), v , v1);
1725 irq_exit();
1da177e4
LT
1726}
1727
b5841765 1728/**
36c9d674
CG
1729 * connect_bsp_APIC - attach the APIC to the interrupt system
1730 */
b5841765
GC
1731void __init connect_bsp_APIC(void)
1732{
36c9d674
CG
1733#ifdef CONFIG_X86_32
1734 if (pic_mode) {
1735 /*
1736 * Do not trust the local APIC being empty at bootup.
1737 */
1738 clear_local_APIC();
1739 /*
1740 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1741 * local APIC to INT and NMI lines.
1742 */
1743 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1744 "enabling APIC mode.\n");
1745 outb(0x70, 0x22);
1746 outb(0x01, 0x23);
1747 }
1748#endif
b5841765
GC
1749 enable_apic_mode();
1750}
1751
274cfe59
CG
1752/**
1753 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1754 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1755 *
1756 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1757 * APIC is disabled.
1758 */
0e078e2f 1759void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1760{
1b4ee4e4
CG
1761 unsigned int value;
1762
c177b0bc
CG
1763#ifdef CONFIG_X86_32
1764 if (pic_mode) {
1765 /*
1766 * Put the board back into PIC mode (has an effect only on
1767 * certain older boards). Note that APIC interrupts, including
1768 * IPIs, won't work beyond this point! The only exception are
1769 * INIT IPIs.
1770 */
1771 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1772 "entering PIC mode.\n");
1773 outb(0x70, 0x22);
1774 outb(0x00, 0x23);
1775 return;
1776 }
1777#endif
1778
0e078e2f 1779 /* Go back to Virtual Wire compatibility mode */
1da177e4 1780
0e078e2f
TG
1781 /* For the spurious interrupt use vector F, and enable it */
1782 value = apic_read(APIC_SPIV);
1783 value &= ~APIC_VECTOR_MASK;
1784 value |= APIC_SPIV_APIC_ENABLED;
1785 value |= 0xf;
1786 apic_write(APIC_SPIV, value);
b8ce3359 1787
0e078e2f
TG
1788 if (!virt_wire_setup) {
1789 /*
1790 * For LVT0 make it edge triggered, active high,
1791 * external and enabled
1792 */
1793 value = apic_read(APIC_LVT0);
1794 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1795 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1796 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1797 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1798 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1799 apic_write(APIC_LVT0, value);
1800 } else {
1801 /* Disable LVT0 */
1802 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1803 }
b8ce3359 1804
c177b0bc
CG
1805 /*
1806 * For LVT1 make it edge triggered, active high,
1807 * nmi and enabled
1808 */
0e078e2f
TG
1809 value = apic_read(APIC_LVT1);
1810 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1811 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1812 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1813 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1814 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1815 apic_write(APIC_LVT1, value);
1da177e4
LT
1816}
1817
be8a5685
AS
1818void __cpuinit generic_processor_info(int apicid, int version)
1819{
1820 int cpu;
1821 cpumask_t tmp_map;
1822
1b313f4a
CG
1823 /*
1824 * Validate version
1825 */
1826 if (version == 0x0) {
ba21ebb6
CG
1827 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1828 "fixing up to 0x10. (tell your hw vendor)\n",
1829 version);
1b313f4a 1830 version = 0x10;
be8a5685 1831 }
1b313f4a 1832 apic_version[apicid] = version;
be8a5685 1833
be8a5685 1834 if (num_processors >= NR_CPUS) {
ba21ebb6 1835 pr_warning("WARNING: NR_CPUS limit of %i reached."
1b313f4a 1836 " Processor ignored.\n", NR_CPUS);
be8a5685
AS
1837 return;
1838 }
1839
1840 num_processors++;
1841 cpus_complement(tmp_map, cpu_present_map);
1842 cpu = first_cpu(tmp_map);
1843
1844 physid_set(apicid, phys_cpu_present_map);
1845 if (apicid == boot_cpu_physical_apicid) {
1846 /*
1847 * x86_bios_cpu_apicid is required to have processors listed
1848 * in same order as logical cpu numbers. Hence the first
1849 * entry is BSP, and so on.
1850 */
1851 cpu = 0;
1852 }
e0da3364
YL
1853 if (apicid > max_physical_apicid)
1854 max_physical_apicid = apicid;
1855
1b313f4a
CG
1856#ifdef CONFIG_X86_32
1857 /*
1858 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1859 * but we need to work other dependencies like SMP_SUSPEND etc
1860 * before this can be done without some confusion.
1861 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1862 * - Ashok Raj <ashok.raj@intel.com>
1863 */
1864 if (max_physical_apicid >= 8) {
1865 switch (boot_cpu_data.x86_vendor) {
1866 case X86_VENDOR_INTEL:
1867 if (!APIC_XAPIC(version)) {
1868 def_to_bigsmp = 0;
1869 break;
1870 }
1871 /* If P4 and above fall through */
1872 case X86_VENDOR_AMD:
1873 def_to_bigsmp = 1;
1874 }
1875 }
1876#endif
1877
1878#if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
be8a5685 1879 /* are we being called early in kernel startup? */
23ca4bba
MT
1880 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1881 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1882 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
be8a5685
AS
1883
1884 cpu_to_apicid[cpu] = apicid;
1885 bios_cpu_apicid[cpu] = apicid;
1886 } else {
1887 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1888 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1889 }
1b313f4a 1890#endif
be8a5685
AS
1891
1892 cpu_set(cpu, cpu_possible_map);
1893 cpu_set(cpu, cpu_present_map);
1894}
1895
3491998d 1896#ifdef CONFIG_X86_64
0c81c746
SS
1897int hard_smp_processor_id(void)
1898{
1899 return read_apic_id();
1900}
3491998d 1901#endif
0c81c746 1902
89039b37 1903/*
0e078e2f 1904 * Power management
89039b37 1905 */
0e078e2f
TG
1906#ifdef CONFIG_PM
1907
1908static struct {
274cfe59
CG
1909 /*
1910 * 'active' is true if the local APIC was enabled by us and
1911 * not the BIOS; this signifies that we are also responsible
1912 * for disabling it before entering apm/acpi suspend
1913 */
0e078e2f
TG
1914 int active;
1915 /* r/w apic fields */
1916 unsigned int apic_id;
1917 unsigned int apic_taskpri;
1918 unsigned int apic_ldr;
1919 unsigned int apic_dfr;
1920 unsigned int apic_spiv;
1921 unsigned int apic_lvtt;
1922 unsigned int apic_lvtpc;
1923 unsigned int apic_lvt0;
1924 unsigned int apic_lvt1;
1925 unsigned int apic_lvterr;
1926 unsigned int apic_tmict;
1927 unsigned int apic_tdcr;
1928 unsigned int apic_thmr;
1929} apic_pm_state;
1930
1931static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1932{
1933 unsigned long flags;
1934 int maxlvt;
89039b37 1935
0e078e2f
TG
1936 if (!apic_pm_state.active)
1937 return 0;
89039b37 1938
0e078e2f 1939 maxlvt = lapic_get_maxlvt();
89039b37 1940
2d7a66d0 1941 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
1942 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1943 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1944 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1945 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1946 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1947 if (maxlvt >= 4)
1948 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1949 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1950 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1951 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1952 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1953 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
24968cfd 1954#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
1955 if (maxlvt >= 5)
1956 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1957#endif
24968cfd 1958
0e078e2f
TG
1959 local_irq_save(flags);
1960 disable_local_APIC();
1961 local_irq_restore(flags);
1962 return 0;
1da177e4
LT
1963}
1964
0e078e2f 1965static int lapic_resume(struct sys_device *dev)
1da177e4 1966{
0e078e2f
TG
1967 unsigned int l, h;
1968 unsigned long flags;
1969 int maxlvt;
1da177e4 1970
0e078e2f
TG
1971 if (!apic_pm_state.active)
1972 return 0;
89b831ef 1973
0e078e2f 1974 maxlvt = lapic_get_maxlvt();
1da177e4 1975
0e078e2f 1976 local_irq_save(flags);
92206c90 1977
49899eac 1978#ifdef HAVE_X2APIC
92206c90
CG
1979 if (x2apic)
1980 enable_x2apic();
1981 else
1982#endif
d5e629a6 1983 {
92206c90
CG
1984 /*
1985 * Make sure the APICBASE points to the right address
1986 *
1987 * FIXME! This will be wrong if we ever support suspend on
1988 * SMP! We'll need to do this as part of the CPU restore!
1989 */
6e1cb38a
SS
1990 rdmsr(MSR_IA32_APICBASE, l, h);
1991 l &= ~MSR_IA32_APICBASE_BASE;
1992 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1993 wrmsr(MSR_IA32_APICBASE, l, h);
d5e629a6 1994 }
6e1cb38a 1995
0e078e2f
TG
1996 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1997 apic_write(APIC_ID, apic_pm_state.apic_id);
1998 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1999 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2000 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2001 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2002 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2003 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
92206c90 2004#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
2005 if (maxlvt >= 5)
2006 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2007#endif
2008 if (maxlvt >= 4)
2009 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2010 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2011 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2012 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2013 apic_write(APIC_ESR, 0);
2014 apic_read(APIC_ESR);
2015 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2016 apic_write(APIC_ESR, 0);
2017 apic_read(APIC_ESR);
92206c90 2018
0e078e2f 2019 local_irq_restore(flags);
92206c90 2020
0e078e2f
TG
2021 return 0;
2022}
b8ce3359 2023
274cfe59
CG
2024/*
2025 * This device has no shutdown method - fully functioning local APICs
2026 * are needed on every CPU up until machine_halt/restart/poweroff.
2027 */
2028
0e078e2f
TG
2029static struct sysdev_class lapic_sysclass = {
2030 .name = "lapic",
2031 .resume = lapic_resume,
2032 .suspend = lapic_suspend,
2033};
b8ce3359 2034
0e078e2f 2035static struct sys_device device_lapic = {
e83a5fdc
HS
2036 .id = 0,
2037 .cls = &lapic_sysclass,
0e078e2f 2038};
b8ce3359 2039
0e078e2f
TG
2040static void __cpuinit apic_pm_activate(void)
2041{
2042 apic_pm_state.active = 1;
1da177e4
LT
2043}
2044
0e078e2f 2045static int __init init_lapic_sysfs(void)
1da177e4 2046{
0e078e2f 2047 int error;
e83a5fdc 2048
0e078e2f
TG
2049 if (!cpu_has_apic)
2050 return 0;
2051 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
e83a5fdc 2052
0e078e2f
TG
2053 error = sysdev_class_register(&lapic_sysclass);
2054 if (!error)
2055 error = sysdev_register(&device_lapic);
2056 return error;
1da177e4 2057}
0e078e2f
TG
2058device_initcall(init_lapic_sysfs);
2059
2060#else /* CONFIG_PM */
2061
2062static void apic_pm_activate(void) { }
2063
2064#endif /* CONFIG_PM */
1da177e4 2065
f28c0ae2 2066#ifdef CONFIG_X86_64
1da177e4 2067/*
f8bf3c65 2068 * apic_is_clustered_box() -- Check if we can expect good TSC
1da177e4
LT
2069 *
2070 * Thus far, the major user of this is IBM's Summit2 series:
2071 *
637029c6 2072 * Clustered boxes may have unsynced TSC problems if they are
1da177e4
LT
2073 * multi-chassis. Use available data to take a good guess.
2074 * If in doubt, go HPET.
2075 */
f8bf3c65 2076__cpuinit int apic_is_clustered_box(void)
1da177e4
LT
2077{
2078 int i, clusters, zeros;
2079 unsigned id;
322850af 2080 u16 *bios_cpu_apicid;
1da177e4
LT
2081 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2082
322850af
YL
2083 /*
2084 * there is not this kind of box with AMD CPU yet.
2085 * Some AMD box with quadcore cpu and 8 sockets apicid
2086 * will be [4, 0x23] or [8, 0x27] could be thought to
f8fffa45 2087 * vsmp box still need checking...
322850af 2088 */
1cb68487 2089 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
322850af
YL
2090 return 0;
2091
23ca4bba 2092 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 2093 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4
LT
2094
2095 for (i = 0; i < NR_CPUS; i++) {
e8c10ef9 2096 /* are we being called early in kernel startup? */
693e3c56
MT
2097 if (bios_cpu_apicid) {
2098 id = bios_cpu_apicid[i];
e8c10ef9 2099 }
2100 else if (i < nr_cpu_ids) {
2101 if (cpu_present(i))
2102 id = per_cpu(x86_bios_cpu_apicid, i);
2103 else
2104 continue;
2105 }
2106 else
2107 break;
2108
1da177e4
LT
2109 if (id != BAD_APICID)
2110 __set_bit(APIC_CLUSTERID(id), clustermap);
2111 }
2112
2113 /* Problem: Partially populated chassis may not have CPUs in some of
2114 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 2115 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2116 * Since clusters are allocated sequentially, count zeros only if
2117 * they are bounded by ones.
1da177e4
LT
2118 */
2119 clusters = 0;
2120 zeros = 0;
2121 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2122 if (test_bit(i, clustermap)) {
2123 clusters += 1 + zeros;
2124 zeros = 0;
2125 } else
2126 ++zeros;
2127 }
2128
1cb68487
RT
2129 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2130 * not guaranteed to be synced between boards
2131 */
2132 if (is_vsmp_box() && clusters > 1)
2133 return 1;
2134
1da177e4 2135 /*
f8bf3c65 2136 * If clusters > 2, then should be multi-chassis.
1da177e4
LT
2137 * May have to revisit this when multi-core + hyperthreaded CPUs come
2138 * out, but AFAIK this will work even for them.
2139 */
2140 return (clusters > 2);
2141}
f28c0ae2 2142#endif
1da177e4
LT
2143
2144/*
0e078e2f 2145 * APIC command line parameters
1da177e4 2146 */
789fa735 2147static int __init setup_disableapic(char *arg)
6935d1f9 2148{
1da177e4 2149 disable_apic = 1;
9175fc06 2150 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2151 return 0;
2152}
2153early_param("disableapic", setup_disableapic);
1da177e4 2154
2c8c0e6b 2155/* same as disableapic, for compatibility */
789fa735 2156static int __init setup_nolapic(char *arg)
6935d1f9 2157{
789fa735 2158 return setup_disableapic(arg);
6935d1f9 2159}
2c8c0e6b 2160early_param("nolapic", setup_nolapic);
1da177e4 2161
2e7c2838
LT
2162static int __init parse_lapic_timer_c2_ok(char *arg)
2163{
2164 local_apic_timer_c2_ok = 1;
2165 return 0;
2166}
2167early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2168
36fef094 2169static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2170{
1da177e4 2171 disable_apic_timer = 1;
36fef094 2172 return 0;
6935d1f9 2173}
36fef094
CG
2174early_param("noapictimer", parse_disable_apic_timer);
2175
2176static int __init parse_nolapic_timer(char *arg)
2177{
2178 disable_apic_timer = 1;
2179 return 0;
6935d1f9 2180}
36fef094 2181early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2182
79af9bec
CG
2183static int __init apic_set_verbosity(char *arg)
2184{
2185 if (!arg) {
2186#ifdef CONFIG_X86_64
2187 skip_ioapic_setup = 0;
79af9bec
CG
2188 return 0;
2189#endif
2190 return -EINVAL;
2191 }
2192
2193 if (strcmp("debug", arg) == 0)
2194 apic_verbosity = APIC_DEBUG;
2195 else if (strcmp("verbose", arg) == 0)
2196 apic_verbosity = APIC_VERBOSE;
2197 else {
ba21ebb6 2198 pr_warning("APIC Verbosity level %s not recognised"
79af9bec
CG
2199 " use apic=verbose or apic=debug\n", arg);
2200 return -EINVAL;
2201 }
2202
2203 return 0;
2204}
2205early_param("apic", apic_set_verbosity);
2206
1e934dda
YL
2207static int __init lapic_insert_resource(void)
2208{
2209 if (!apic_phys)
2210 return -1;
2211
2212 /* Put local APIC into the resource map. */
2213 lapic_resource.start = apic_phys;
2214 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2215 insert_resource(&iomem_resource, &lapic_resource);
2216
2217 return 0;
2218}
2219
2220/*
2221 * need call insert after e820_reserve_resources()
2222 * that is using request_resource
2223 */
2224late_initcall(lapic_insert_resource);
This page took 0.650618 seconds and 5 git commands to generate.