x86, mce: fix comment style in mce-inject.c
[deliverable/linux.git] / arch / x86 / kernel / cpu / mcheck / mce.c
CommitLineData
1da177e4
LT
1/*
2 * Machine check handler.
e9eee03e 3 *
1da177e4 4 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
d88203d1
TG
5 * Rest from unknown author(s).
6 * 2004 Andi Kleen. Rewrote most of it.
b79109c3
AK
7 * Copyright 2008 Intel Corporation
8 * Author: Andi Kleen
1da177e4 9 */
e9eee03e
IM
10#include <linux/thread_info.h>
11#include <linux/capability.h>
12#include <linux/miscdevice.h>
13#include <linux/ratelimit.h>
14#include <linux/kallsyms.h>
15#include <linux/rcupdate.h>
38c4c97c 16#include <linux/smp_lock.h>
e9eee03e
IM
17#include <linux/kobject.h>
18#include <linux/kdebug.h>
19#include <linux/kernel.h>
20#include <linux/percpu.h>
1da177e4 21#include <linux/string.h>
1da177e4 22#include <linux/sysdev.h>
8c566ef5 23#include <linux/ctype.h>
e9eee03e 24#include <linux/sched.h>
0d7482e3 25#include <linux/sysfs.h>
e9eee03e
IM
26#include <linux/types.h>
27#include <linux/init.h>
28#include <linux/kmod.h>
29#include <linux/poll.h>
30#include <linux/cpu.h>
31#include <linux/fs.h>
32
d88203d1 33#include <asm/processor.h>
1da177e4 34#include <asm/uaccess.h>
e02e68d3 35#include <asm/idle.h>
e9eee03e
IM
36#include <asm/mce.h>
37#include <asm/msr.h>
38#include <asm/smp.h>
1da177e4 39
711c2e48
IM
40#include "mce.h"
41
5d727926
AK
42/* Handle unconfigured int18 (should never happen) */
43static void unexpected_machine_check(struct pt_regs *regs, long error_code)
44{
45 printk(KERN_ERR "CPU#%d: Unexpected int18 (Machine Check).\n",
46 smp_processor_id());
47}
48
49/* Call the installed machine check handler for this CPU setup. */
50void (*machine_check_vector)(struct pt_regs *, long error_code) =
51 unexpected_machine_check;
04b2b1a4
AK
52
53int mce_disabled;
54
4efc0670 55#ifdef CONFIG_X86_NEW_MCE
711c2e48 56
e9eee03e 57#define MISC_MCELOG_MINOR 227
0d7482e3 58
553f265f
AK
59atomic_t mce_entry;
60
bd78432c
TH
61/*
62 * Tolerant levels:
63 * 0: always panic on uncorrected errors, log corrected errors
64 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
65 * 2: SIGBUS or log uncorrected errors (if possible), log corrected errors
66 * 3: never panic or SIGBUS, log all errors (for testing only)
67 */
e9eee03e
IM
68static int tolerant = 1;
69static int banks;
70static u64 *bank;
71static unsigned long notify_user;
72static int rip_msr;
73static int mce_bootlog = -1;
74static atomic_t mce_events;
a98f0dd3 75
e9eee03e
IM
76static char trigger[128];
77static char *trigger_argv[2] = { trigger, NULL };
1da177e4 78
06b7a7a5
AK
79static unsigned long dont_init_banks;
80
e02e68d3
TH
81static DECLARE_WAIT_QUEUE_HEAD(mce_wait);
82
ee031c31
AK
83/* MCA banks polled by the period polling timer for corrected events */
84DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
85 [0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
86};
87
06b7a7a5
AK
88static inline int skip_bank_init(int i)
89{
90 return i < BITS_PER_LONG && test_bit(i, &dont_init_banks);
91}
92
b5f2fa4e
AK
93/* Do initial initialization of a struct mce */
94void mce_setup(struct mce *m)
95{
96 memset(m, 0, sizeof(struct mce));
97 m->cpu = smp_processor_id();
98 rdtscll(m->tsc);
99}
100
ea149b36
AK
101DEFINE_PER_CPU(struct mce, injectm);
102EXPORT_PER_CPU_SYMBOL_GPL(injectm);
103
1da177e4
LT
104/*
105 * Lockless MCE logging infrastructure.
106 * This avoids deadlocks on printk locks without having to break locks. Also
107 * separate MCEs from kernel messages to avoid bogus bug reports.
108 */
109
231fd906 110static struct mce_log mcelog = {
1da177e4
LT
111 MCE_LOG_SIGNATURE,
112 MCE_LOG_LEN,
d88203d1 113};
1da177e4
LT
114
115void mce_log(struct mce *mce)
116{
117 unsigned next, entry;
e9eee03e 118
a98f0dd3 119 atomic_inc(&mce_events);
1da177e4 120 mce->finished = 0;
7644143c 121 wmb();
1da177e4
LT
122 for (;;) {
123 entry = rcu_dereference(mcelog.next);
673242c1 124 for (;;) {
e9eee03e
IM
125 /*
126 * When the buffer fills up discard new entries.
127 * Assume that the earlier errors are the more
128 * interesting ones:
129 */
673242c1 130 if (entry >= MCE_LOG_LEN) {
53756d37 131 set_bit(MCE_OVERFLOW, (unsigned long *)&mcelog.flags);
673242c1
AK
132 return;
133 }
e9eee03e 134 /* Old left over entry. Skip: */
673242c1
AK
135 if (mcelog.entry[entry].finished) {
136 entry++;
137 continue;
138 }
7644143c 139 break;
1da177e4 140 }
1da177e4
LT
141 smp_rmb();
142 next = entry + 1;
143 if (cmpxchg(&mcelog.next, entry, next) == entry)
144 break;
145 }
146 memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
7644143c 147 wmb();
1da177e4 148 mcelog.entry[entry].finished = 1;
7644143c 149 wmb();
1da177e4 150
e02e68d3 151 set_bit(0, &notify_user);
1da177e4
LT
152}
153
154static void print_mce(struct mce *m)
155{
156 printk(KERN_EMERG "\n"
4855170f 157 KERN_EMERG "HARDWARE ERROR\n"
1da177e4
LT
158 KERN_EMERG
159 "CPU %d: Machine Check Exception: %16Lx Bank %d: %016Lx\n",
160 m->cpu, m->mcgstatus, m->bank, m->status);
65ea5b03 161 if (m->ip) {
d88203d1 162 printk(KERN_EMERG "RIP%s %02x:<%016Lx> ",
1da177e4 163 !(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
65ea5b03 164 m->cs, m->ip);
1da177e4 165 if (m->cs == __KERNEL_CS)
65ea5b03 166 print_symbol("{%s}", m->ip);
1da177e4
LT
167 printk("\n");
168 }
f6d1826d 169 printk(KERN_EMERG "TSC %llx ", m->tsc);
1da177e4 170 if (m->addr)
f6d1826d 171 printk("ADDR %llx ", m->addr);
1da177e4 172 if (m->misc)
f6d1826d 173 printk("MISC %llx ", m->misc);
1da177e4 174 printk("\n");
4855170f 175 printk(KERN_EMERG "This is not a software problem!\n");
d88203d1
TG
176 printk(KERN_EMERG "Run through mcelog --ascii to decode "
177 "and contact your hardware vendor\n");
1da177e4
LT
178}
179
3cde5c8c 180static void mce_panic(char *msg, struct mce *backup, u64 start)
d88203d1 181{
1da177e4 182 int i;
e02e68d3 183
d896a940
AK
184 bust_spinlocks(1);
185 console_verbose();
1da177e4 186 for (i = 0; i < MCE_LOG_LEN; i++) {
3cde5c8c 187 u64 tsc = mcelog.entry[i].tsc;
d88203d1 188
3cde5c8c 189 if ((s64)(tsc - start) < 0)
1da177e4 190 continue;
d88203d1 191 print_mce(&mcelog.entry[i]);
1da177e4
LT
192 if (backup && mcelog.entry[i].tsc == backup->tsc)
193 backup = NULL;
194 }
195 if (backup)
196 print_mce(backup);
e02e68d3 197 panic(msg);
d88203d1 198}
1da177e4 199
ea149b36
AK
200/* Support code for software error injection */
201
202static int msr_to_offset(u32 msr)
203{
204 unsigned bank = __get_cpu_var(injectm.bank);
205 if (msr == rip_msr)
206 return offsetof(struct mce, ip);
207 if (msr == MSR_IA32_MC0_STATUS + bank*4)
208 return offsetof(struct mce, status);
209 if (msr == MSR_IA32_MC0_ADDR + bank*4)
210 return offsetof(struct mce, addr);
211 if (msr == MSR_IA32_MC0_MISC + bank*4)
212 return offsetof(struct mce, misc);
213 if (msr == MSR_IA32_MCG_STATUS)
214 return offsetof(struct mce, mcgstatus);
215 return -1;
216}
217
5f8c1a54
AK
218/* MSR access wrappers used for error injection */
219static u64 mce_rdmsrl(u32 msr)
220{
221 u64 v;
ea149b36
AK
222 if (__get_cpu_var(injectm).finished) {
223 int offset = msr_to_offset(msr);
224 if (offset < 0)
225 return 0;
226 return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
227 }
5f8c1a54
AK
228 rdmsrl(msr, v);
229 return v;
230}
231
232static void mce_wrmsrl(u32 msr, u64 v)
233{
ea149b36
AK
234 if (__get_cpu_var(injectm).finished) {
235 int offset = msr_to_offset(msr);
236 if (offset >= 0)
237 *(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
238 return;
239 }
5f8c1a54
AK
240 wrmsrl(msr, v);
241}
242
88ccbedd 243int mce_available(struct cpuinfo_x86 *c)
1da177e4 244{
04b2b1a4 245 if (mce_disabled)
5b4408fd 246 return 0;
3d1712c9 247 return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
1da177e4
LT
248}
249
94ad8474
AK
250static inline void mce_get_rip(struct mce *m, struct pt_regs *regs)
251{
252 if (regs && (m->mcgstatus & MCG_STATUS_RIPV)) {
65ea5b03 253 m->ip = regs->ip;
94ad8474
AK
254 m->cs = regs->cs;
255 } else {
65ea5b03 256 m->ip = 0;
94ad8474
AK
257 m->cs = 0;
258 }
259 if (rip_msr) {
260 /* Assume the RIP in the MSR is exact. Is this true? */
261 m->mcgstatus |= MCG_STATUS_EIPV;
5f8c1a54 262 m->ip = mce_rdmsrl(rip_msr);
94ad8474
AK
263 m->cs = 0;
264 }
265}
266
d88203d1 267/*
b79109c3
AK
268 * Poll for corrected events or events that happened before reset.
269 * Those are just logged through /dev/mcelog.
270 *
271 * This is executed in standard interrupt context.
272 */
ee031c31 273void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
b79109c3
AK
274{
275 struct mce m;
276 int i;
277
278 mce_setup(&m);
279
5f8c1a54 280 m.mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
b79109c3 281 for (i = 0; i < banks; i++) {
ee031c31 282 if (!bank[i] || !test_bit(i, *b))
b79109c3
AK
283 continue;
284
285 m.misc = 0;
286 m.addr = 0;
287 m.bank = i;
288 m.tsc = 0;
289
290 barrier();
5f8c1a54 291 m.status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4);
b79109c3
AK
292 if (!(m.status & MCI_STATUS_VAL))
293 continue;
294
295 /*
296 * Uncorrected events are handled by the exception handler
297 * when it is enabled. But when the exception is disabled log
298 * everything.
299 *
300 * TBD do the same check for MCI_STATUS_EN here?
301 */
302 if ((m.status & MCI_STATUS_UC) && !(flags & MCP_UC))
303 continue;
304
305 if (m.status & MCI_STATUS_MISCV)
5f8c1a54 306 m.misc = mce_rdmsrl(MSR_IA32_MC0_MISC + i*4);
b79109c3 307 if (m.status & MCI_STATUS_ADDRV)
5f8c1a54 308 m.addr = mce_rdmsrl(MSR_IA32_MC0_ADDR + i*4);
b79109c3
AK
309
310 if (!(flags & MCP_TIMESTAMP))
311 m.tsc = 0;
312 /*
313 * Don't get the IP here because it's unlikely to
314 * have anything to do with the actual error location.
315 */
5679af4c
AK
316 if (!(flags & MCP_DONTLOG)) {
317 mce_log(&m);
318 add_taint(TAINT_MACHINE_CHECK);
319 }
b79109c3
AK
320
321 /*
322 * Clear state for this bank.
323 */
5f8c1a54 324 mce_wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
b79109c3
AK
325 }
326
327 /*
328 * Don't clear MCG_STATUS here because it's only defined for
329 * exceptions.
330 */
331}
ea149b36 332EXPORT_SYMBOL_GPL(machine_check_poll);
b79109c3
AK
333
334/*
335 * The actual machine check handler. This only handles real
336 * exceptions when something got corrupted coming in through int 18.
337 *
338 * This is executed in NMI context not subject to normal locking rules. This
339 * implies that most kernel services cannot be safely used. Don't even
340 * think about putting a printk in there!
1da177e4 341 */
e9eee03e 342void do_machine_check(struct pt_regs *regs, long error_code)
1da177e4
LT
343{
344 struct mce m, panicm;
e9eee03e 345 int panicm_found = 0;
1da177e4
LT
346 u64 mcestart = 0;
347 int i;
bd78432c
TH
348 /*
349 * If no_way_out gets set, there is no safe way to recover from this
350 * MCE. If tolerant is cranked up, we'll try anyway.
351 */
352 int no_way_out = 0;
353 /*
354 * If kill_it gets set, there might be a way to recover from this
355 * error.
356 */
357 int kill_it = 0;
b79109c3 358 DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1da177e4 359
553f265f
AK
360 atomic_inc(&mce_entry);
361
b79109c3 362 if (notify_die(DIE_NMI, "machine check", regs, error_code,
22f5991c 363 18, SIGKILL) == NOTIFY_STOP)
b79109c3
AK
364 goto out2;
365 if (!banks)
553f265f 366 goto out2;
1da177e4 367
b5f2fa4e
AK
368 mce_setup(&m);
369
5f8c1a54 370 m.mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
e9eee03e 371
bd78432c 372 /* if the restart IP is not valid, we're done for */
1da177e4 373 if (!(m.mcgstatus & MCG_STATUS_RIPV))
bd78432c 374 no_way_out = 1;
d88203d1 375
1da177e4
LT
376 rdtscll(mcestart);
377 barrier();
378
379 for (i = 0; i < banks; i++) {
b79109c3 380 __clear_bit(i, toclear);
0d7482e3 381 if (!bank[i])
1da177e4 382 continue;
d88203d1
TG
383
384 m.misc = 0;
1da177e4
LT
385 m.addr = 0;
386 m.bank = i;
1da177e4 387
5f8c1a54 388 m.status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4);
1da177e4
LT
389 if ((m.status & MCI_STATUS_VAL) == 0)
390 continue;
391
b79109c3
AK
392 /*
393 * Non uncorrected errors are handled by machine_check_poll
394 * Leave them alone.
395 */
396 if ((m.status & MCI_STATUS_UC) == 0)
397 continue;
398
399 /*
400 * Set taint even when machine check was not enabled.
401 */
402 add_taint(TAINT_MACHINE_CHECK);
403
404 __set_bit(i, toclear);
405
1da177e4 406 if (m.status & MCI_STATUS_EN) {
bd78432c
TH
407 /* if PCC was set, there's no way out */
408 no_way_out |= !!(m.status & MCI_STATUS_PCC);
409 /*
410 * If this error was uncorrectable and there was
411 * an overflow, we're in trouble. If no overflow,
412 * we might get away with just killing a task.
413 */
414 if (m.status & MCI_STATUS_UC) {
415 if (tolerant < 1 || m.status & MCI_STATUS_OVER)
416 no_way_out = 1;
417 kill_it = 1;
418 }
b79109c3
AK
419 } else {
420 /*
421 * Machine check event was not enabled. Clear, but
422 * ignore.
423 */
424 continue;
1da177e4
LT
425 }
426
427 if (m.status & MCI_STATUS_MISCV)
5f8c1a54 428 m.misc = mce_rdmsrl(MSR_IA32_MC0_MISC + i*4);
1da177e4 429 if (m.status & MCI_STATUS_ADDRV)
5f8c1a54 430 m.addr = mce_rdmsrl(MSR_IA32_MC0_ADDR + i*4);
1da177e4 431
94ad8474 432 mce_get_rip(&m, regs);
b79109c3 433 mce_log(&m);
1da177e4 434
e9eee03e
IM
435 /*
436 * Did this bank cause the exception?
437 *
438 * Assume that the bank with uncorrectable errors did it,
439 * and that there is only a single one:
440 */
441 if ((m.status & MCI_STATUS_UC) &&
442 (m.status & MCI_STATUS_EN)) {
1da177e4
LT
443 panicm = m;
444 panicm_found = 1;
445 }
1da177e4
LT
446 }
447
e9eee03e
IM
448 /*
449 * If we didn't find an uncorrectable error, pick
450 * the last one (shouldn't happen, just being safe).
451 */
1da177e4
LT
452 if (!panicm_found)
453 panicm = m;
bd78432c
TH
454
455 /*
456 * If we have decided that we just CAN'T continue, and the user
e9eee03e 457 * has not set tolerant to an insane level, give up and die.
bd78432c
TH
458 */
459 if (no_way_out && tolerant < 3)
1da177e4 460 mce_panic("Machine check", &panicm, mcestart);
bd78432c
TH
461
462 /*
463 * If the error seems to be unrecoverable, something should be
464 * done. Try to kill as little as possible. If we can kill just
465 * one task, do that. If the user has set the tolerance very
466 * high, don't try to do anything at all.
467 */
468 if (kill_it && tolerant < 3) {
1da177e4
LT
469 int user_space = 0;
470
bd78432c
TH
471 /*
472 * If the EIPV bit is set, it means the saved IP is the
473 * instruction which caused the MCE.
474 */
475 if (m.mcgstatus & MCG_STATUS_EIPV)
65ea5b03 476 user_space = panicm.ip && (panicm.cs & 3);
bd78432c
TH
477
478 /*
479 * If we know that the error was in user space, send a
480 * SIGBUS. Otherwise, panic if tolerance is low.
481 *
380851bc 482 * force_sig() takes an awful lot of locks and has a slight
bd78432c
TH
483 * risk of deadlocking.
484 */
485 if (user_space) {
380851bc 486 force_sig(SIGBUS, current);
bd78432c
TH
487 } else if (panic_on_oops || tolerant < 2) {
488 mce_panic("Uncorrected machine check",
489 &panicm, mcestart);
490 }
1da177e4
LT
491 }
492
e02e68d3
TH
493 /* notify userspace ASAP */
494 set_thread_flag(TIF_MCE_NOTIFY);
495
bd78432c 496 /* the last thing we do is clear state */
b79109c3
AK
497 for (i = 0; i < banks; i++) {
498 if (test_bit(i, toclear))
5f8c1a54 499 mce_wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
b79109c3 500 }
5f8c1a54 501 mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
553f265f
AK
502 out2:
503 atomic_dec(&mce_entry);
1da177e4 504}
ea149b36 505EXPORT_SYMBOL_GPL(do_machine_check);
1da177e4 506
15d5f839
DZ
507#ifdef CONFIG_X86_MCE_INTEL
508/***
509 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
676b1855 510 * @cpu: The CPU on which the event occurred.
15d5f839
DZ
511 * @status: Event status information
512 *
513 * This function should be called by the thermal interrupt after the
514 * event has been processed and the decision was made to log the event
515 * further.
516 *
517 * The status parameter will be saved to the 'status' field of 'struct mce'
518 * and historically has been the register value of the
519 * MSR_IA32_THERMAL_STATUS (Intel) msr.
520 */
b5f2fa4e 521void mce_log_therm_throt_event(__u64 status)
15d5f839
DZ
522{
523 struct mce m;
524
b5f2fa4e 525 mce_setup(&m);
15d5f839
DZ
526 m.bank = MCE_THERMAL_BANK;
527 m.status = status;
15d5f839
DZ
528 mce_log(&m);
529}
530#endif /* CONFIG_X86_MCE_INTEL */
531
1da177e4 532/*
8a336b0a
TH
533 * Periodic polling timer for "silent" machine check errors. If the
534 * poller finds an MCE, poll 2x faster. When the poller finds no more
535 * errors, poll 2x slower (up to check_interval seconds).
1da177e4 536 */
1da177e4 537static int check_interval = 5 * 60; /* 5 minutes */
e9eee03e 538
6298c512 539static DEFINE_PER_CPU(int, next_interval); /* in jiffies */
52d168e2 540static DEFINE_PER_CPU(struct timer_list, mce_timer);
1da177e4 541
52d168e2 542static void mcheck_timer(unsigned long data)
1da177e4 543{
52d168e2 544 struct timer_list *t = &per_cpu(mce_timer, data);
6298c512 545 int *n;
52d168e2
AK
546
547 WARN_ON(smp_processor_id() != data);
548
e9eee03e 549 if (mce_available(&current_cpu_data)) {
ee031c31
AK
550 machine_check_poll(MCP_TIMESTAMP,
551 &__get_cpu_var(mce_poll_banks));
e9eee03e 552 }
1da177e4
LT
553
554 /*
e02e68d3
TH
555 * Alert userspace if needed. If we logged an MCE, reduce the
556 * polling interval, otherwise increase the polling interval.
1da177e4 557 */
6298c512 558 n = &__get_cpu_var(next_interval);
e02e68d3 559 if (mce_notify_user()) {
6298c512 560 *n = max(*n/2, HZ/100);
e02e68d3 561 } else {
6298c512 562 *n = min(*n*2, (int)round_jiffies_relative(check_interval*HZ));
e02e68d3
TH
563 }
564
6298c512 565 t->expires = jiffies + *n;
52d168e2 566 add_timer(t);
e02e68d3
TH
567}
568
9bd98405
AK
569static void mce_do_trigger(struct work_struct *work)
570{
571 call_usermodehelper(trigger, trigger_argv, NULL, UMH_NO_WAIT);
572}
573
574static DECLARE_WORK(mce_trigger_work, mce_do_trigger);
575
e02e68d3 576/*
9bd98405
AK
577 * Notify the user(s) about new machine check events.
578 * Can be called from interrupt context, but not from machine check/NMI
579 * context.
e02e68d3
TH
580 */
581int mce_notify_user(void)
582{
8457c84d
AK
583 /* Not more than two messages every minute */
584 static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);
585
e02e68d3 586 clear_thread_flag(TIF_MCE_NOTIFY);
e9eee03e 587
e02e68d3 588 if (test_and_clear_bit(0, &notify_user)) {
e02e68d3 589 wake_up_interruptible(&mce_wait);
9bd98405
AK
590
591 /*
592 * There is no risk of missing notifications because
593 * work_pending is always cleared before the function is
594 * executed.
595 */
596 if (trigger[0] && !work_pending(&mce_trigger_work))
597 schedule_work(&mce_trigger_work);
e02e68d3 598
8457c84d 599 if (__ratelimit(&ratelimit))
8a336b0a 600 printk(KERN_INFO "Machine check events logged\n");
e02e68d3
TH
601
602 return 1;
1da177e4 603 }
e02e68d3
TH
604 return 0;
605}
ea149b36 606EXPORT_SYMBOL_GPL(mce_notify_user);
8a336b0a 607
d88203d1 608/*
1da177e4
LT
609 * Initialize Machine Checks for a CPU.
610 */
0d7482e3 611static int mce_cap_init(void)
1da177e4 612{
0d7482e3 613 unsigned b;
e9eee03e 614 u64 cap;
1da177e4
LT
615
616 rdmsrl(MSR_IA32_MCG_CAP, cap);
01c6680a
TG
617
618 b = cap & MCG_BANKCNT_MASK;
b659294b
IM
619 printk(KERN_INFO "mce: CPU supports %d MCE banks\n", b);
620
0d7482e3
AK
621 if (b > MAX_NR_BANKS) {
622 printk(KERN_WARNING
623 "MCE: Using only %u machine check banks out of %u\n",
624 MAX_NR_BANKS, b);
625 b = MAX_NR_BANKS;
626 }
627
628 /* Don't support asymmetric configurations today */
629 WARN_ON(banks != 0 && b != banks);
630 banks = b;
631 if (!bank) {
632 bank = kmalloc(banks * sizeof(u64), GFP_KERNEL);
633 if (!bank)
634 return -ENOMEM;
635 memset(bank, 0xff, banks * sizeof(u64));
1da177e4 636 }
0d7482e3 637
94ad8474 638 /* Use accurate RIP reporting if available. */
01c6680a 639 if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
94ad8474 640 rip_msr = MSR_IA32_MCG_EIP;
1da177e4 641
0d7482e3
AK
642 return 0;
643}
644
645static void mce_init(void *dummy)
646{
e9eee03e 647 mce_banks_t all_banks;
0d7482e3
AK
648 u64 cap;
649 int i;
650
b79109c3
AK
651 /*
652 * Log the machine checks left over from the previous reset.
653 */
ee031c31 654 bitmap_fill(all_banks, MAX_NR_BANKS);
5679af4c 655 machine_check_poll(MCP_UC|(!mce_bootlog ? MCP_DONTLOG : 0), &all_banks);
1da177e4
LT
656
657 set_in_cr4(X86_CR4_MCE);
658
0d7482e3 659 rdmsrl(MSR_IA32_MCG_CAP, cap);
1da177e4
LT
660 if (cap & MCG_CTL_P)
661 wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
662
663 for (i = 0; i < banks; i++) {
06b7a7a5
AK
664 if (skip_bank_init(i))
665 continue;
0d7482e3 666 wrmsrl(MSR_IA32_MC0_CTL+4*i, bank[i]);
1da177e4 667 wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
d88203d1 668 }
1da177e4
LT
669}
670
671/* Add per CPU specific workarounds here */
ec5b3d32 672static void mce_cpu_quirks(struct cpuinfo_x86 *c)
d88203d1 673{
1da177e4 674 /* This should be disabled by the BIOS, but isn't always */
911f6a7b 675 if (c->x86_vendor == X86_VENDOR_AMD) {
e9eee03e
IM
676 if (c->x86 == 15 && banks > 4) {
677 /*
678 * disable GART TBL walk error reporting, which
679 * trips off incorrectly with the IOMMU & 3ware
680 * & Cerberus:
681 */
0d7482e3 682 clear_bit(10, (unsigned long *)&bank[4]);
e9eee03e
IM
683 }
684 if (c->x86 <= 17 && mce_bootlog < 0) {
685 /*
686 * Lots of broken BIOS around that don't clear them
687 * by default and leave crap in there. Don't log:
688 */
911f6a7b 689 mce_bootlog = 0;
e9eee03e 690 }
2e6f694f
AK
691 /*
692 * Various K7s with broken bank 0 around. Always disable
693 * by default.
694 */
695 if (c->x86 == 6)
696 bank[0] = 0;
1da177e4 697 }
e583538f 698
06b7a7a5
AK
699 if (c->x86_vendor == X86_VENDOR_INTEL) {
700 /*
701 * SDM documents that on family 6 bank 0 should not be written
702 * because it aliases to another special BIOS controlled
703 * register.
704 * But it's not aliased anymore on model 0x1a+
705 * Don't ignore bank 0 completely because there could be a
706 * valid event later, merely don't write CTL0.
707 */
708
709 if (c->x86 == 6 && c->x86_model < 0x1A)
710 __set_bit(0, &dont_init_banks);
711 }
d88203d1 712}
1da177e4 713
4efc0670
AK
714static void __cpuinit mce_ancient_init(struct cpuinfo_x86 *c)
715{
716 if (c->x86 != 5)
717 return;
718 switch (c->x86_vendor) {
719 case X86_VENDOR_INTEL:
720 if (mce_p5_enabled())
721 intel_p5_mcheck_init(c);
722 break;
723 case X86_VENDOR_CENTAUR:
724 winchip_mcheck_init(c);
725 break;
726 }
727}
728
cc3ca220 729static void mce_cpu_features(struct cpuinfo_x86 *c)
1da177e4
LT
730{
731 switch (c->x86_vendor) {
732 case X86_VENDOR_INTEL:
733 mce_intel_feature_init(c);
734 break;
89b831ef
JS
735 case X86_VENDOR_AMD:
736 mce_amd_feature_init(c);
737 break;
1da177e4
LT
738 default:
739 break;
740 }
741}
742
52d168e2
AK
743static void mce_init_timer(void)
744{
745 struct timer_list *t = &__get_cpu_var(mce_timer);
6298c512 746 int *n = &__get_cpu_var(next_interval);
52d168e2 747
6298c512
AK
748 *n = check_interval * HZ;
749 if (!*n)
52d168e2
AK
750 return;
751 setup_timer(t, mcheck_timer, smp_processor_id());
6298c512 752 t->expires = round_jiffies(jiffies + *n);
52d168e2
AK
753 add_timer(t);
754}
755
d88203d1 756/*
1da177e4 757 * Called for each booted CPU to set up machine checks.
e9eee03e 758 * Must be called with preempt off:
1da177e4 759 */
e6982c67 760void __cpuinit mcheck_init(struct cpuinfo_x86 *c)
1da177e4 761{
4efc0670
AK
762 if (mce_disabled)
763 return;
764
765 mce_ancient_init(c);
766
5b4408fd 767 if (!mce_available(c))
1da177e4
LT
768 return;
769
0d7482e3 770 if (mce_cap_init() < 0) {
04b2b1a4 771 mce_disabled = 1;
0d7482e3
AK
772 return;
773 }
774 mce_cpu_quirks(c);
775
5d727926
AK
776 machine_check_vector = do_machine_check;
777
1da177e4
LT
778 mce_init(NULL);
779 mce_cpu_features(c);
52d168e2 780 mce_init_timer();
1da177e4
LT
781}
782
783/*
784 * Character device to read and clear the MCE log.
785 */
786
f528e7ba 787static DEFINE_SPINLOCK(mce_state_lock);
e9eee03e
IM
788static int open_count; /* #times opened */
789static int open_exclu; /* already open exclusive? */
f528e7ba
TH
790
791static int mce_open(struct inode *inode, struct file *file)
792{
38c4c97c 793 lock_kernel();
f528e7ba
TH
794 spin_lock(&mce_state_lock);
795
796 if (open_exclu || (open_count && (file->f_flags & O_EXCL))) {
797 spin_unlock(&mce_state_lock);
38c4c97c 798 unlock_kernel();
e9eee03e 799
f528e7ba
TH
800 return -EBUSY;
801 }
802
803 if (file->f_flags & O_EXCL)
804 open_exclu = 1;
805 open_count++;
806
807 spin_unlock(&mce_state_lock);
38c4c97c 808 unlock_kernel();
f528e7ba 809
bd78432c 810 return nonseekable_open(inode, file);
f528e7ba
TH
811}
812
813static int mce_release(struct inode *inode, struct file *file)
814{
815 spin_lock(&mce_state_lock);
816
817 open_count--;
818 open_exclu = 0;
819
820 spin_unlock(&mce_state_lock);
821
822 return 0;
823}
824
d88203d1
TG
825static void collect_tscs(void *data)
826{
1da177e4 827 unsigned long *cpu_tsc = (unsigned long *)data;
d88203d1 828
1da177e4 829 rdtscll(cpu_tsc[smp_processor_id()]);
d88203d1 830}
1da177e4 831
e9eee03e
IM
832static DEFINE_MUTEX(mce_read_mutex);
833
d88203d1
TG
834static ssize_t mce_read(struct file *filp, char __user *ubuf, size_t usize,
835 loff_t *off)
1da177e4 836{
e9eee03e 837 char __user *buf = ubuf;
f0de53bb 838 unsigned long *cpu_tsc;
ef41df43 839 unsigned prev, next;
1da177e4
LT
840 int i, err;
841
6bca67f9 842 cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
f0de53bb
AK
843 if (!cpu_tsc)
844 return -ENOMEM;
845
8c8b8859 846 mutex_lock(&mce_read_mutex);
1da177e4
LT
847 next = rcu_dereference(mcelog.next);
848
849 /* Only supports full reads right now */
d88203d1 850 if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce)) {
8c8b8859 851 mutex_unlock(&mce_read_mutex);
f0de53bb 852 kfree(cpu_tsc);
e9eee03e 853
1da177e4
LT
854 return -EINVAL;
855 }
856
857 err = 0;
ef41df43
HY
858 prev = 0;
859 do {
860 for (i = prev; i < next; i++) {
861 unsigned long start = jiffies;
862
863 while (!mcelog.entry[i].finished) {
864 if (time_after_eq(jiffies, start + 2)) {
865 memset(mcelog.entry + i, 0,
866 sizeof(struct mce));
867 goto timeout;
868 }
869 cpu_relax();
673242c1 870 }
ef41df43
HY
871 smp_rmb();
872 err |= copy_to_user(buf, mcelog.entry + i,
873 sizeof(struct mce));
874 buf += sizeof(struct mce);
875timeout:
876 ;
673242c1 877 }
1da177e4 878
ef41df43
HY
879 memset(mcelog.entry + prev, 0,
880 (next - prev) * sizeof(struct mce));
881 prev = next;
882 next = cmpxchg(&mcelog.next, prev, 0);
883 } while (next != prev);
1da177e4 884
b2b18660 885 synchronize_sched();
1da177e4 886
d88203d1
TG
887 /*
888 * Collect entries that were still getting written before the
889 * synchronize.
890 */
15c8b6c1 891 on_each_cpu(collect_tscs, cpu_tsc, 1);
e9eee03e 892
d88203d1
TG
893 for (i = next; i < MCE_LOG_LEN; i++) {
894 if (mcelog.entry[i].finished &&
895 mcelog.entry[i].tsc < cpu_tsc[mcelog.entry[i].cpu]) {
896 err |= copy_to_user(buf, mcelog.entry+i,
897 sizeof(struct mce));
1da177e4
LT
898 smp_rmb();
899 buf += sizeof(struct mce);
900 memset(&mcelog.entry[i], 0, sizeof(struct mce));
901 }
d88203d1 902 }
8c8b8859 903 mutex_unlock(&mce_read_mutex);
f0de53bb 904 kfree(cpu_tsc);
e9eee03e 905
d88203d1 906 return err ? -EFAULT : buf - ubuf;
1da177e4
LT
907}
908
e02e68d3
TH
909static unsigned int mce_poll(struct file *file, poll_table *wait)
910{
911 poll_wait(file, &mce_wait, wait);
912 if (rcu_dereference(mcelog.next))
913 return POLLIN | POLLRDNORM;
914 return 0;
915}
916
c68461b6 917static long mce_ioctl(struct file *f, unsigned int cmd, unsigned long arg)
1da177e4
LT
918{
919 int __user *p = (int __user *)arg;
d88203d1 920
1da177e4 921 if (!capable(CAP_SYS_ADMIN))
d88203d1 922 return -EPERM;
e9eee03e 923
1da177e4 924 switch (cmd) {
d88203d1 925 case MCE_GET_RECORD_LEN:
1da177e4
LT
926 return put_user(sizeof(struct mce), p);
927 case MCE_GET_LOG_LEN:
d88203d1 928 return put_user(MCE_LOG_LEN, p);
1da177e4
LT
929 case MCE_GETCLEAR_FLAGS: {
930 unsigned flags;
d88203d1
TG
931
932 do {
1da177e4 933 flags = mcelog.flags;
d88203d1 934 } while (cmpxchg(&mcelog.flags, flags, 0) != flags);
e9eee03e 935
d88203d1 936 return put_user(flags, p);
1da177e4
LT
937 }
938 default:
d88203d1
TG
939 return -ENOTTY;
940 }
1da177e4
LT
941}
942
a1ff41bf 943/* Modified in mce-inject.c, so not static or const */
ea149b36 944struct file_operations mce_chrdev_ops = {
e9eee03e
IM
945 .open = mce_open,
946 .release = mce_release,
947 .read = mce_read,
948 .poll = mce_poll,
949 .unlocked_ioctl = mce_ioctl,
1da177e4 950};
ea149b36 951EXPORT_SYMBOL_GPL(mce_chrdev_ops);
1da177e4
LT
952
953static struct miscdevice mce_log_device = {
954 MISC_MCELOG_MINOR,
955 "mcelog",
956 &mce_chrdev_ops,
957};
958
13503fa9
HS
959/*
960 * mce=off disables machine check
961 * mce=TOLERANCELEVEL (number, see above)
962 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
963 * mce=nobootlog Don't log MCEs from before booting.
964 */
1da177e4
LT
965static int __init mcheck_enable(char *str)
966{
4efc0670
AK
967 if (*str == 0)
968 enable_p5_mce();
969 if (*str == '=')
970 str++;
1da177e4 971 if (!strcmp(str, "off"))
04b2b1a4 972 mce_disabled = 1;
13503fa9
HS
973 else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
974 mce_bootlog = (str[0] == 'b');
8c566ef5
AK
975 else if (isdigit(str[0]))
976 get_option(&str, &tolerant);
13503fa9 977 else {
4efc0670 978 printk(KERN_INFO "mce argument %s ignored. Please use /sys\n",
13503fa9
HS
979 str);
980 return 0;
981 }
9b41046c 982 return 1;
1da177e4 983}
4efc0670 984__setup("mce", mcheck_enable);
1da177e4 985
d88203d1 986/*
1da177e4 987 * Sysfs support
d88203d1 988 */
1da177e4 989
973a2dd1
AK
990/*
991 * Disable machine checks on suspend and shutdown. We can't really handle
992 * them later.
993 */
994static int mce_disable(void)
995{
996 int i;
997
06b7a7a5
AK
998 for (i = 0; i < banks; i++) {
999 if (!skip_bank_init(i))
1000 wrmsrl(MSR_IA32_MC0_CTL + i*4, 0);
1001 }
973a2dd1
AK
1002 return 0;
1003}
1004
1005static int mce_suspend(struct sys_device *dev, pm_message_t state)
1006{
1007 return mce_disable();
1008}
1009
1010static int mce_shutdown(struct sys_device *dev)
1011{
1012 return mce_disable();
1013}
1014
e9eee03e
IM
1015/*
1016 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
1017 * Only one CPU is active at this time, the others get re-added later using
1018 * CPU hotplug:
1019 */
1da177e4
LT
1020static int mce_resume(struct sys_device *dev)
1021{
413588c7 1022 mce_init(NULL);
6ec68bff 1023 mce_cpu_features(&current_cpu_data);
e9eee03e 1024
1da177e4
LT
1025 return 0;
1026}
1027
52d168e2
AK
1028static void mce_cpu_restart(void *data)
1029{
1030 del_timer_sync(&__get_cpu_var(mce_timer));
1031 if (mce_available(&current_cpu_data))
1032 mce_init(NULL);
1033 mce_init_timer();
1034}
1035
1da177e4 1036/* Reinit MCEs after user configuration changes */
d88203d1
TG
1037static void mce_restart(void)
1038{
52d168e2 1039 on_each_cpu(mce_cpu_restart, NULL, 1);
1da177e4
LT
1040}
1041
1042static struct sysdev_class mce_sysclass = {
e9eee03e
IM
1043 .suspend = mce_suspend,
1044 .shutdown = mce_shutdown,
1045 .resume = mce_resume,
1046 .name = "machinecheck",
1da177e4
LT
1047};
1048
cb491fca 1049DEFINE_PER_CPU(struct sys_device, mce_dev);
e9eee03e
IM
1050
1051__cpuinitdata
1052void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
1da177e4
LT
1053
1054/* Why are there no generic functions for this? */
1055#define ACCESSOR(name, var, start) \
4a0b2b4d
AK
1056 static ssize_t show_ ## name(struct sys_device *s, \
1057 struct sysdev_attribute *attr, \
1058 char *buf) { \
3cde5c8c 1059 return sprintf(buf, "%Lx\n", (u64)var); \
d88203d1 1060 } \
4a0b2b4d
AK
1061 static ssize_t set_ ## name(struct sys_device *s, \
1062 struct sysdev_attribute *attr, \
1063 const char *buf, size_t siz) { \
d88203d1 1064 char *end; \
3cde5c8c 1065 u64 new = simple_strtoull(buf, &end, 0); \
e9eee03e
IM
1066 \
1067 if (end == buf) \
1068 return -EINVAL; \
d88203d1
TG
1069 var = new; \
1070 start; \
e9eee03e 1071 \
d88203d1
TG
1072 return end-buf; \
1073 } \
1da177e4
LT
1074 static SYSDEV_ATTR(name, 0644, show_ ## name, set_ ## name);
1075
0d7482e3
AK
1076static struct sysdev_attribute *bank_attrs;
1077
1078static ssize_t show_bank(struct sys_device *s, struct sysdev_attribute *attr,
1079 char *buf)
1080{
1081 u64 b = bank[attr - bank_attrs];
e9eee03e 1082
f6d1826d 1083 return sprintf(buf, "%llx\n", b);
0d7482e3
AK
1084}
1085
1086static ssize_t set_bank(struct sys_device *s, struct sysdev_attribute *attr,
1087 const char *buf, size_t siz)
1088{
1089 char *end;
1090 u64 new = simple_strtoull(buf, &end, 0);
e9eee03e 1091
0d7482e3
AK
1092 if (end == buf)
1093 return -EINVAL;
e9eee03e 1094
0d7482e3
AK
1095 bank[attr - bank_attrs] = new;
1096 mce_restart();
e9eee03e 1097
0d7482e3
AK
1098 return end-buf;
1099}
a98f0dd3 1100
e9eee03e
IM
1101static ssize_t
1102show_trigger(struct sys_device *s, struct sysdev_attribute *attr, char *buf)
a98f0dd3
AK
1103{
1104 strcpy(buf, trigger);
1105 strcat(buf, "\n");
1106 return strlen(trigger) + 1;
1107}
1108
4a0b2b4d 1109static ssize_t set_trigger(struct sys_device *s, struct sysdev_attribute *attr,
e9eee03e 1110 const char *buf, size_t siz)
a98f0dd3
AK
1111{
1112 char *p;
1113 int len;
e9eee03e 1114
a98f0dd3
AK
1115 strncpy(trigger, buf, sizeof(trigger));
1116 trigger[sizeof(trigger)-1] = 0;
1117 len = strlen(trigger);
1118 p = strchr(trigger, '\n');
e9eee03e
IM
1119
1120 if (*p)
1121 *p = 0;
1122
a98f0dd3
AK
1123 return len;
1124}
1125
1126static SYSDEV_ATTR(trigger, 0644, show_trigger, set_trigger);
d95d62c0 1127static SYSDEV_INT_ATTR(tolerant, 0644, tolerant);
e9eee03e
IM
1128
1129ACCESSOR(check_interval, check_interval, mce_restart())
1130
cb491fca 1131static struct sysdev_attribute *mce_attrs[] = {
d95d62c0 1132 &attr_tolerant.attr, &attr_check_interval, &attr_trigger,
a98f0dd3
AK
1133 NULL
1134};
1da177e4 1135
cb491fca 1136static cpumask_var_t mce_dev_initialized;
bae19fe0 1137
e9eee03e 1138/* Per cpu sysdev init. All of the cpus still share the same ctrl bank: */
91c6d400 1139static __cpuinit int mce_create_device(unsigned int cpu)
1da177e4
LT
1140{
1141 int err;
73ca5358 1142 int i;
92cb7612 1143
90367556 1144 if (!mce_available(&boot_cpu_data))
91c6d400
AK
1145 return -EIO;
1146
cb491fca
IM
1147 memset(&per_cpu(mce_dev, cpu).kobj, 0, sizeof(struct kobject));
1148 per_cpu(mce_dev, cpu).id = cpu;
1149 per_cpu(mce_dev, cpu).cls = &mce_sysclass;
91c6d400 1150
cb491fca 1151 err = sysdev_register(&per_cpu(mce_dev, cpu));
d435d862
AM
1152 if (err)
1153 return err;
1154
cb491fca
IM
1155 for (i = 0; mce_attrs[i]; i++) {
1156 err = sysdev_create_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
d435d862
AM
1157 if (err)
1158 goto error;
1159 }
0d7482e3 1160 for (i = 0; i < banks; i++) {
cb491fca 1161 err = sysdev_create_file(&per_cpu(mce_dev, cpu),
0d7482e3
AK
1162 &bank_attrs[i]);
1163 if (err)
1164 goto error2;
1165 }
cb491fca 1166 cpumask_set_cpu(cpu, mce_dev_initialized);
91c6d400 1167
d435d862 1168 return 0;
0d7482e3 1169error2:
cb491fca
IM
1170 while (--i >= 0)
1171 sysdev_remove_file(&per_cpu(mce_dev, cpu), &bank_attrs[i]);
d435d862 1172error:
cb491fca
IM
1173 while (--i >= 0)
1174 sysdev_remove_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
1175
1176 sysdev_unregister(&per_cpu(mce_dev, cpu));
d435d862 1177
91c6d400
AK
1178 return err;
1179}
1180
2d9cd6c2 1181static __cpuinit void mce_remove_device(unsigned int cpu)
91c6d400 1182{
73ca5358
SL
1183 int i;
1184
cb491fca 1185 if (!cpumask_test_cpu(cpu, mce_dev_initialized))
bae19fe0
AH
1186 return;
1187
cb491fca
IM
1188 for (i = 0; mce_attrs[i]; i++)
1189 sysdev_remove_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
1190
0d7482e3 1191 for (i = 0; i < banks; i++)
cb491fca
IM
1192 sysdev_remove_file(&per_cpu(mce_dev, cpu), &bank_attrs[i]);
1193
1194 sysdev_unregister(&per_cpu(mce_dev, cpu));
1195 cpumask_clear_cpu(cpu, mce_dev_initialized);
91c6d400 1196}
91c6d400 1197
d6b75584 1198/* Make sure there are no machine checks on offlined CPUs. */
ec5b3d32 1199static void mce_disable_cpu(void *h)
d6b75584 1200{
88ccbedd 1201 unsigned long action = *(unsigned long *)h;
cb491fca 1202 int i;
d6b75584
AK
1203
1204 if (!mce_available(&current_cpu_data))
1205 return;
88ccbedd
AK
1206 if (!(action & CPU_TASKS_FROZEN))
1207 cmci_clear();
06b7a7a5
AK
1208 for (i = 0; i < banks; i++) {
1209 if (!skip_bank_init(i))
1210 wrmsrl(MSR_IA32_MC0_CTL + i*4, 0);
1211 }
d6b75584
AK
1212}
1213
ec5b3d32 1214static void mce_reenable_cpu(void *h)
d6b75584 1215{
88ccbedd 1216 unsigned long action = *(unsigned long *)h;
e9eee03e 1217 int i;
d6b75584
AK
1218
1219 if (!mce_available(&current_cpu_data))
1220 return;
e9eee03e 1221
88ccbedd
AK
1222 if (!(action & CPU_TASKS_FROZEN))
1223 cmci_reenable();
06b7a7a5
AK
1224 for (i = 0; i < banks; i++) {
1225 if (!skip_bank_init(i))
1226 wrmsrl(MSR_IA32_MC0_CTL + i*4, bank[i]);
1227 }
d6b75584
AK
1228}
1229
91c6d400 1230/* Get notified when a cpu comes on/off. Be hotplug friendly. */
e9eee03e
IM
1231static int __cpuinit
1232mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
91c6d400
AK
1233{
1234 unsigned int cpu = (unsigned long)hcpu;
52d168e2 1235 struct timer_list *t = &per_cpu(mce_timer, cpu);
91c6d400
AK
1236
1237 switch (action) {
bae19fe0
AH
1238 case CPU_ONLINE:
1239 case CPU_ONLINE_FROZEN:
1240 mce_create_device(cpu);
8735728e
RW
1241 if (threshold_cpu_callback)
1242 threshold_cpu_callback(action, cpu);
91c6d400 1243 break;
91c6d400 1244 case CPU_DEAD:
8bb78442 1245 case CPU_DEAD_FROZEN:
8735728e
RW
1246 if (threshold_cpu_callback)
1247 threshold_cpu_callback(action, cpu);
91c6d400
AK
1248 mce_remove_device(cpu);
1249 break;
52d168e2
AK
1250 case CPU_DOWN_PREPARE:
1251 case CPU_DOWN_PREPARE_FROZEN:
1252 del_timer_sync(t);
88ccbedd 1253 smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
52d168e2
AK
1254 break;
1255 case CPU_DOWN_FAILED:
1256 case CPU_DOWN_FAILED_FROZEN:
6298c512
AK
1257 t->expires = round_jiffies(jiffies +
1258 __get_cpu_var(next_interval));
52d168e2 1259 add_timer_on(t, cpu);
88ccbedd
AK
1260 smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
1261 break;
1262 case CPU_POST_DEAD:
1263 /* intentionally ignoring frozen here */
1264 cmci_rediscover(cpu);
52d168e2 1265 break;
91c6d400 1266 }
bae19fe0 1267 return NOTIFY_OK;
91c6d400
AK
1268}
1269
1e35669d 1270static struct notifier_block mce_cpu_notifier __cpuinitdata = {
91c6d400
AK
1271 .notifier_call = mce_cpu_callback,
1272};
1273
0d7482e3
AK
1274static __init int mce_init_banks(void)
1275{
1276 int i;
1277
1278 bank_attrs = kzalloc(sizeof(struct sysdev_attribute) * banks,
1279 GFP_KERNEL);
1280 if (!bank_attrs)
1281 return -ENOMEM;
1282
1283 for (i = 0; i < banks; i++) {
1284 struct sysdev_attribute *a = &bank_attrs[i];
e9eee03e
IM
1285
1286 a->attr.name = kasprintf(GFP_KERNEL, "bank%d", i);
0d7482e3
AK
1287 if (!a->attr.name)
1288 goto nomem;
e9eee03e
IM
1289
1290 a->attr.mode = 0644;
1291 a->show = show_bank;
1292 a->store = set_bank;
0d7482e3
AK
1293 }
1294 return 0;
1295
1296nomem:
1297 while (--i >= 0)
1298 kfree(bank_attrs[i].attr.name);
1299 kfree(bank_attrs);
1300 bank_attrs = NULL;
e9eee03e 1301
0d7482e3
AK
1302 return -ENOMEM;
1303}
1304
91c6d400
AK
1305static __init int mce_init_device(void)
1306{
1307 int err;
1308 int i = 0;
1309
1da177e4
LT
1310 if (!mce_available(&boot_cpu_data))
1311 return -EIO;
0d7482e3 1312
cb491fca 1313 alloc_cpumask_var(&mce_dev_initialized, GFP_KERNEL);
996867d0 1314
0d7482e3
AK
1315 err = mce_init_banks();
1316 if (err)
1317 return err;
1318
1da177e4 1319 err = sysdev_class_register(&mce_sysclass);
d435d862
AM
1320 if (err)
1321 return err;
91c6d400
AK
1322
1323 for_each_online_cpu(i) {
d435d862
AM
1324 err = mce_create_device(i);
1325 if (err)
1326 return err;
91c6d400
AK
1327 }
1328
be6b5a35 1329 register_hotcpu_notifier(&mce_cpu_notifier);
1da177e4 1330 misc_register(&mce_log_device);
e9eee03e 1331
1da177e4 1332 return err;
1da177e4 1333}
91c6d400 1334
1da177e4 1335device_initcall(mce_init_device);
a988d334 1336
4efc0670 1337#else /* CONFIG_X86_OLD_MCE: */
a988d334 1338
a988d334
IM
1339int nr_mce_banks;
1340EXPORT_SYMBOL_GPL(nr_mce_banks); /* non-fatal.o */
1341
a988d334
IM
1342/* This has to be run for each processor */
1343void mcheck_init(struct cpuinfo_x86 *c)
1344{
1345 if (mce_disabled == 1)
1346 return;
1347
1348 switch (c->x86_vendor) {
1349 case X86_VENDOR_AMD:
1350 amd_mcheck_init(c);
1351 break;
1352
1353 case X86_VENDOR_INTEL:
1354 if (c->x86 == 5)
1355 intel_p5_mcheck_init(c);
1356 if (c->x86 == 6)
1357 intel_p6_mcheck_init(c);
1358 if (c->x86 == 15)
1359 intel_p4_mcheck_init(c);
1360 break;
1361
1362 case X86_VENDOR_CENTAUR:
1363 if (c->x86 == 5)
1364 winchip_mcheck_init(c);
1365 break;
1366
1367 default:
1368 break;
1369 }
b659294b 1370 printk(KERN_INFO "mce: CPU supports %d MCE banks\n", nr_mce_banks);
a988d334
IM
1371}
1372
a988d334
IM
1373static int __init mcheck_enable(char *str)
1374{
1375 mce_disabled = -1;
1376 return 1;
1377}
1378
a988d334
IM
1379__setup("mce", mcheck_enable);
1380
d7c3c9a6
AK
1381#endif /* CONFIG_X86_OLD_MCE */
1382
1383/*
1384 * Old style boot options parsing. Only for compatibility.
1385 */
1386static int __init mcheck_disable(char *str)
1387{
1388 mce_disabled = 1;
1389 return 1;
1390}
1391__setup("nomce", mcheck_disable);
This page took 0.819773 seconds and 5 git commands to generate.