x86/MCE: Make mce_panic() fatal machine check msg in the same pattern
[deliverable/linux.git] / arch / x86 / kernel / cpu / mcheck / mce_amd.c
CommitLineData
89b831ef 1/*
11122570 2 * (c) 2005-2012 Advanced Micro Devices, Inc.
89b831ef
JS
3 * Your use of this code is subject to the terms and conditions of the
4 * GNU general public license version 2. See "COPYING" or
5 * http://www.gnu.org/licenses/gpl.html
6 *
7 * Written by Jacob Shin - AMD, Inc.
8 *
e6d41e8c 9 * Maintained by: Borislav Petkov <bp@alien8.de>
89b831ef 10 *
95268664
JS
11 * April 2006
12 * - added support for AMD Family 0x10 processors
11122570
BP
13 * May 2012
14 * - major scrubbing
89b831ef 15 *
95268664 16 * All MC4_MISCi registers are shared between multi-cores
89b831ef 17 */
89b831ef 18#include <linux/interrupt.h>
89b831ef 19#include <linux/notifier.h>
1cb2a8e1 20#include <linux/kobject.h>
34fa1967 21#include <linux/percpu.h>
1cb2a8e1
IM
22#include <linux/errno.h>
23#include <linux/sched.h>
89b831ef 24#include <linux/sysfs.h>
5a0e3ad6 25#include <linux/slab.h>
1cb2a8e1
IM
26#include <linux/init.h>
27#include <linux/cpu.h>
28#include <linux/smp.h>
29
019f34fc 30#include <asm/amd_nb.h>
89b831ef 31#include <asm/apic.h>
1cb2a8e1 32#include <asm/idle.h>
89b831ef
JS
33#include <asm/mce.h>
34#include <asm/msr.h>
89b831ef 35
2903ee85
JS
36#define NR_BLOCKS 9
37#define THRESHOLD_MAX 0xFFF
38#define INT_TYPE_APIC 0x00020000
39#define MASK_VALID_HI 0x80000000
24ce0e96
JB
40#define MASK_CNTP_HI 0x40000000
41#define MASK_LOCKED_HI 0x20000000
2903ee85
JS
42#define MASK_LVTOFF_HI 0x00F00000
43#define MASK_COUNT_EN_HI 0x00080000
44#define MASK_INT_TYPE_HI 0x00060000
45#define MASK_OVERFLOW_HI 0x00010000
89b831ef 46#define MASK_ERR_COUNT_HI 0x00000FFF
95268664
JS
47#define MASK_BLKPTR_LO 0xFF000000
48#define MCG_XBLK_ADDR 0xC0000400
89b831ef 49
336d335a
BP
50static const char * const th_names[] = {
51 "load_store",
52 "insn_fetch",
53 "combined_unit",
54 "",
55 "northbridge",
56 "execution_unit",
57};
58
bafcdd3b 59static DEFINE_PER_CPU(struct threshold_bank **, threshold_banks);
89b831ef
JS
60static DEFINE_PER_CPU(unsigned char, bank_map); /* see which banks are on */
61
b2762686
AK
62static void amd_threshold_interrupt(void);
63
89b831ef
JS
64/*
65 * CPU Initialization
66 */
67
4cd4601d 68struct thresh_restart {
1cb2a8e1
IM
69 struct threshold_block *b;
70 int reset;
9c37c9d8
RR
71 int set_lvt_off;
72 int lvt_off;
1cb2a8e1 73 u16 old_limit;
4cd4601d
MT
74};
75
c76e8164
BO
76static inline bool is_shared_bank(int bank)
77{
78 /* Bank 4 is for northbridge reporting and is thus shared */
79 return (bank == 4);
80}
81
2cd4c303 82static const char *bank4_names(const struct threshold_block *b)
336d335a
BP
83{
84 switch (b->address) {
85 /* MSR4_MISC0 */
86 case 0x00000413:
87 return "dram";
88
89 case 0xc0000408:
90 return "ht_links";
91
92 case 0xc0000409:
93 return "l3_cache";
94
95 default:
96 WARN(1, "Funny MSR: 0x%08x\n", b->address);
97 return "";
98 }
99};
100
101
f227d430
BP
102static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits)
103{
104 /*
105 * bank 4 supports APIC LVT interrupts implicitly since forever.
106 */
107 if (bank == 4)
108 return true;
109
110 /*
111 * IntP: interrupt present; if this bit is set, the thresholding
112 * bank can generate APIC LVT interrupts
113 */
114 return msr_high_bits & BIT(28);
115}
116
bbaff08d
RR
117static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi)
118{
119 int msr = (hi & MASK_LVTOFF_HI) >> 20;
120
121 if (apic < 0) {
122 pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt "
123 "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu,
124 b->bank, b->block, b->address, hi, lo);
125 return 0;
126 }
127
128 if (apic != msr) {
129 pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d "
130 "for bank %d, block %d (MSR%08X=0x%x%08x)\n",
131 b->cpu, apic, b->bank, b->block, b->address, hi, lo);
132 return 0;
133 }
134
135 return 1;
136};
137
f227d430
BP
138/*
139 * Called via smp_call_function_single(), must be called with correct
140 * cpu affinity.
141 */
a6b6a14e 142static void threshold_restart_bank(void *_tr)
89b831ef 143{
4cd4601d 144 struct thresh_restart *tr = _tr;
7203a049 145 u32 hi, lo;
89b831ef 146
7203a049 147 rdmsr(tr->b->address, lo, hi);
89b831ef 148
7203a049 149 if (tr->b->threshold_limit < (hi & THRESHOLD_MAX))
4cd4601d 150 tr->reset = 1; /* limit cannot be lower than err count */
89b831ef 151
4cd4601d 152 if (tr->reset) { /* reset err count and overflow bit */
7203a049
RR
153 hi =
154 (hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
4cd4601d
MT
155 (THRESHOLD_MAX - tr->b->threshold_limit);
156 } else if (tr->old_limit) { /* change limit w/o reset */
7203a049 157 int new_count = (hi & THRESHOLD_MAX) +
4cd4601d 158 (tr->old_limit - tr->b->threshold_limit);
1cb2a8e1 159
7203a049 160 hi = (hi & ~MASK_ERR_COUNT_HI) |
89b831ef
JS
161 (new_count & THRESHOLD_MAX);
162 }
163
f227d430
BP
164 /* clear IntType */
165 hi &= ~MASK_INT_TYPE_HI;
166
167 if (!tr->b->interrupt_capable)
168 goto done;
169
9c37c9d8 170 if (tr->set_lvt_off) {
bbaff08d
RR
171 if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) {
172 /* set new lvt offset */
173 hi &= ~MASK_LVTOFF_HI;
174 hi |= tr->lvt_off << 20;
175 }
9c37c9d8
RR
176 }
177
f227d430
BP
178 if (tr->b->interrupt_enable)
179 hi |= INT_TYPE_APIC;
180
181 done:
89b831ef 182
7203a049
RR
183 hi |= MASK_COUNT_EN_HI;
184 wrmsr(tr->b->address, lo, hi);
89b831ef
JS
185}
186
9c37c9d8
RR
187static void mce_threshold_block_init(struct threshold_block *b, int offset)
188{
189 struct thresh_restart tr = {
190 .b = b,
191 .set_lvt_off = 1,
192 .lvt_off = offset,
193 };
194
195 b->threshold_limit = THRESHOLD_MAX;
196 threshold_restart_bank(&tr);
197};
198
bbaff08d
RR
199static int setup_APIC_mce(int reserved, int new)
200{
201 if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR,
202 APIC_EILVT_MSG_FIX, 0))
203 return new;
204
205 return reserved;
206}
207
95268664 208/* cpu init entry point, called from mce.c with preempt off */
cc3ca220 209void mce_amd_feature_init(struct cpuinfo_x86 *c)
89b831ef 210{
9c37c9d8 211 struct threshold_block b;
89b831ef 212 unsigned int cpu = smp_processor_id();
95268664 213 u32 low = 0, high = 0, address = 0;
1cb2a8e1 214 unsigned int bank, block;
8dcf32ea 215 int offset = -1, new;
89b831ef 216
bafcdd3b 217 for (bank = 0; bank < mca_cfg.banks; ++bank) {
95268664
JS
218 for (block = 0; block < NR_BLOCKS; ++block) {
219 if (block == 0)
4b737d78 220 address = MSR_IA32_MCx_MISC(bank);
24ce0e96
JB
221 else if (block == 1) {
222 address = (low & MASK_BLKPTR_LO) >> 21;
223 if (!address)
224 break;
6dcbfe4f 225
24ce0e96 226 address += MCG_XBLK_ADDR;
1cb2a8e1 227 } else
95268664
JS
228 ++address;
229
230 if (rdmsr_safe(address, &low, &high))
24ce0e96 231 break;
95268664 232
6dcbfe4f
BP
233 if (!(high & MASK_VALID_HI))
234 continue;
95268664 235
24ce0e96
JB
236 if (!(high & MASK_CNTP_HI) ||
237 (high & MASK_LOCKED_HI))
95268664
JS
238 continue;
239
240 if (!block)
241 per_cpu(bank_map, cpu) |= (1 << bank);
141168c3 242
9c37c9d8 243 memset(&b, 0, sizeof(b));
f227d430
BP
244 b.cpu = cpu;
245 b.bank = bank;
246 b.block = block;
247 b.address = address;
248 b.interrupt_capable = lvt_interrupt_supported(bank, high);
249
8dcf32ea
CY
250 if (!b.interrupt_capable)
251 goto init;
b2762686 252
8dcf32ea
CY
253 new = (high & MASK_LVTOFF_HI) >> 20;
254 offset = setup_APIC_mce(offset, new);
69b95758 255
8dcf32ea
CY
256 if ((offset == new) &&
257 (mce_threshold_vector != amd_threshold_interrupt))
69b95758 258 mce_threshold_vector = amd_threshold_interrupt;
8dcf32ea
CY
259
260init:
261 mce_threshold_block_init(&b, offset);
95268664 262 }
89b831ef
JS
263 }
264}
265
266/*
267 * APIC Interrupt Handler
268 */
269
270/*
271 * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
272 * the interrupt goes off when error_count reaches threshold_limit.
273 * the handler will simply log mcelog w/ software defined bank number.
274 */
b2762686 275static void amd_threshold_interrupt(void)
89b831ef 276{
1cb2a8e1 277 u32 low = 0, high = 0, address = 0;
44612a3a 278 int cpu = smp_processor_id();
95268664 279 unsigned int bank, block;
89b831ef
JS
280 struct mce m;
281
89b831ef 282 /* assume first bank caused it */
bafcdd3b 283 for (bank = 0; bank < mca_cfg.banks; ++bank) {
44612a3a 284 if (!(per_cpu(bank_map, cpu) & (1 << bank)))
24ce0e96 285 continue;
95268664 286 for (block = 0; block < NR_BLOCKS; ++block) {
1cb2a8e1 287 if (block == 0) {
4b737d78 288 address = MSR_IA32_MCx_MISC(bank);
1cb2a8e1 289 } else if (block == 1) {
24ce0e96
JB
290 address = (low & MASK_BLKPTR_LO) >> 21;
291 if (!address)
292 break;
293 address += MCG_XBLK_ADDR;
1cb2a8e1 294 } else {
95268664 295 ++address;
1cb2a8e1 296 }
95268664
JS
297
298 if (rdmsr_safe(address, &low, &high))
24ce0e96 299 break;
95268664
JS
300
301 if (!(high & MASK_VALID_HI)) {
302 if (block)
303 continue;
304 else
305 break;
306 }
307
24ce0e96
JB
308 if (!(high & MASK_CNTP_HI) ||
309 (high & MASK_LOCKED_HI))
95268664
JS
310 continue;
311
1cb2a8e1
IM
312 /*
313 * Log the machine check that caused the threshold
314 * event.
315 */
44612a3a
CY
316 if (high & MASK_OVERFLOW_HI)
317 goto log;
89b831ef
JS
318 }
319 }
44612a3a
CY
320 return;
321
322log:
323 mce_setup(&m);
44612a3a 324 rdmsrl(MSR_IA32_MCx_STATUS(bank), m.status);
a3a529d1
BP
325 m.misc = ((u64)high << 32) | low;
326 m.bank = bank;
44612a3a
CY
327 mce_log(&m);
328
329 wrmsrl(MSR_IA32_MCx_STATUS(bank), 0);
89b831ef
JS
330}
331
332/*
333 * Sysfs Interface
334 */
335
89b831ef 336struct threshold_attr {
2903ee85 337 struct attribute attr;
1cb2a8e1
IM
338 ssize_t (*show) (struct threshold_block *, char *);
339 ssize_t (*store) (struct threshold_block *, const char *, size_t count);
89b831ef
JS
340};
341
1cb2a8e1
IM
342#define SHOW_FIELDS(name) \
343static ssize_t show_ ## name(struct threshold_block *b, char *buf) \
344{ \
18c20f37 345 return sprintf(buf, "%lu\n", (unsigned long) b->name); \
2903ee85 346}
89b831ef
JS
347SHOW_FIELDS(interrupt_enable)
348SHOW_FIELDS(threshold_limit)
349
1cb2a8e1 350static ssize_t
9319cec8 351store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
89b831ef 352{
4cd4601d 353 struct thresh_restart tr;
1cb2a8e1 354 unsigned long new;
1cb2a8e1 355
f227d430
BP
356 if (!b->interrupt_capable)
357 return -EINVAL;
358
164109e3 359 if (kstrtoul(buf, 0, &new) < 0)
89b831ef 360 return -EINVAL;
1cb2a8e1 361
89b831ef
JS
362 b->interrupt_enable = !!new;
363
9c37c9d8 364 memset(&tr, 0, sizeof(tr));
1cb2a8e1 365 tr.b = b;
1cb2a8e1 366
a6b6a14e 367 smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
89b831ef 368
9319cec8 369 return size;
89b831ef
JS
370}
371
1cb2a8e1 372static ssize_t
9319cec8 373store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
89b831ef 374{
4cd4601d 375 struct thresh_restart tr;
1cb2a8e1 376 unsigned long new;
1cb2a8e1 377
164109e3 378 if (kstrtoul(buf, 0, &new) < 0)
89b831ef 379 return -EINVAL;
1cb2a8e1 380
89b831ef
JS
381 if (new > THRESHOLD_MAX)
382 new = THRESHOLD_MAX;
383 if (new < 1)
384 new = 1;
1cb2a8e1 385
9c37c9d8 386 memset(&tr, 0, sizeof(tr));
4cd4601d 387 tr.old_limit = b->threshold_limit;
89b831ef 388 b->threshold_limit = new;
4cd4601d 389 tr.b = b;
89b831ef 390
a6b6a14e 391 smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
89b831ef 392
9319cec8 393 return size;
89b831ef
JS
394}
395
4cd4601d
MT
396static ssize_t show_error_count(struct threshold_block *b, char *buf)
397{
2c9c42fa
BP
398 u32 lo, hi;
399
400 rdmsr_on_cpu(b->cpu, b->address, &lo, &hi);
a6b6a14e 401
2c9c42fa
BP
402 return sprintf(buf, "%u\n", ((hi & THRESHOLD_MAX) -
403 (THRESHOLD_MAX - b->threshold_limit)));
89b831ef
JS
404}
405
6e927361
BP
406static struct threshold_attr error_count = {
407 .attr = {.name = __stringify(error_count), .mode = 0444 },
408 .show = show_error_count,
409};
89b831ef 410
34fa1967
HS
411#define RW_ATTR(val) \
412static struct threshold_attr val = { \
413 .attr = {.name = __stringify(val), .mode = 0644 }, \
414 .show = show_## val, \
415 .store = store_## val, \
89b831ef
JS
416};
417
2903ee85
JS
418RW_ATTR(interrupt_enable);
419RW_ATTR(threshold_limit);
89b831ef
JS
420
421static struct attribute *default_attrs[] = {
89b831ef
JS
422 &threshold_limit.attr,
423 &error_count.attr,
d26ecc48
BP
424 NULL, /* possibly interrupt_enable if supported, see below */
425 NULL,
89b831ef
JS
426};
427
1cb2a8e1
IM
428#define to_block(k) container_of(k, struct threshold_block, kobj)
429#define to_attr(a) container_of(a, struct threshold_attr, attr)
89b831ef
JS
430
431static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
432{
95268664 433 struct threshold_block *b = to_block(kobj);
89b831ef
JS
434 struct threshold_attr *a = to_attr(attr);
435 ssize_t ret;
1cb2a8e1 436
89b831ef 437 ret = a->show ? a->show(b, buf) : -EIO;
1cb2a8e1 438
89b831ef
JS
439 return ret;
440}
441
442static ssize_t store(struct kobject *kobj, struct attribute *attr,
443 const char *buf, size_t count)
444{
95268664 445 struct threshold_block *b = to_block(kobj);
89b831ef
JS
446 struct threshold_attr *a = to_attr(attr);
447 ssize_t ret;
1cb2a8e1 448
89b831ef 449 ret = a->store ? a->store(b, buf, count) : -EIO;
1cb2a8e1 450
89b831ef
JS
451 return ret;
452}
453
52cf25d0 454static const struct sysfs_ops threshold_ops = {
1cb2a8e1
IM
455 .show = show,
456 .store = store,
89b831ef
JS
457};
458
459static struct kobj_type threshold_ktype = {
1cb2a8e1
IM
460 .sysfs_ops = &threshold_ops,
461 .default_attrs = default_attrs,
89b831ef
JS
462};
463
148f9bb8
PG
464static int allocate_threshold_blocks(unsigned int cpu, unsigned int bank,
465 unsigned int block, u32 address)
95268664 466{
95268664 467 struct threshold_block *b = NULL;
1cb2a8e1
IM
468 u32 low, high;
469 int err;
95268664 470
bafcdd3b 471 if ((bank >= mca_cfg.banks) || (block >= NR_BLOCKS))
95268664
JS
472 return 0;
473
a6b6a14e 474 if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
24ce0e96 475 return 0;
95268664
JS
476
477 if (!(high & MASK_VALID_HI)) {
478 if (block)
479 goto recurse;
480 else
481 return 0;
482 }
483
24ce0e96
JB
484 if (!(high & MASK_CNTP_HI) ||
485 (high & MASK_LOCKED_HI))
95268664
JS
486 goto recurse;
487
488 b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
489 if (!b)
490 return -ENOMEM;
95268664 491
1cb2a8e1
IM
492 b->block = block;
493 b->bank = bank;
494 b->cpu = cpu;
495 b->address = address;
496 b->interrupt_enable = 0;
f227d430 497 b->interrupt_capable = lvt_interrupt_supported(bank, high);
1cb2a8e1 498 b->threshold_limit = THRESHOLD_MAX;
95268664 499
d26ecc48
BP
500 if (b->interrupt_capable)
501 threshold_ktype.default_attrs[2] = &interrupt_enable.attr;
502 else
503 threshold_ktype.default_attrs[2] = NULL;
504
95268664
JS
505 INIT_LIST_HEAD(&b->miscj);
506
1cb2a8e1 507 if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
95268664
JS
508 list_add(&b->miscj,
509 &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
1cb2a8e1 510 } else {
95268664 511 per_cpu(threshold_banks, cpu)[bank]->blocks = b;
1cb2a8e1 512 }
95268664 513
542eb75a
GKH
514 err = kobject_init_and_add(&b->kobj, &threshold_ktype,
515 per_cpu(threshold_banks, cpu)[bank]->kobj,
336d335a 516 (bank == 4 ? bank4_names(b) : th_names[bank]));
95268664
JS
517 if (err)
518 goto out_free;
519recurse:
520 if (!block) {
521 address = (low & MASK_BLKPTR_LO) >> 21;
522 if (!address)
523 return 0;
524 address += MCG_XBLK_ADDR;
1cb2a8e1 525 } else {
95268664 526 ++address;
1cb2a8e1 527 }
95268664
JS
528
529 err = allocate_threshold_blocks(cpu, bank, ++block, address);
530 if (err)
531 goto out_free;
532
213eca7f
GK
533 if (b)
534 kobject_uevent(&b->kobj, KOBJ_ADD);
542eb75a 535
95268664
JS
536 return err;
537
538out_free:
539 if (b) {
38a382ae 540 kobject_put(&b->kobj);
d9a5ac9e 541 list_del(&b->miscj);
95268664
JS
542 kfree(b);
543 }
544 return err;
545}
546
148f9bb8 547static int __threshold_add_blocks(struct threshold_bank *b)
019f34fc
BP
548{
549 struct list_head *head = &b->blocks->miscj;
550 struct threshold_block *pos = NULL;
551 struct threshold_block *tmp = NULL;
552 int err = 0;
553
554 err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name);
555 if (err)
556 return err;
557
558 list_for_each_entry_safe(pos, tmp, head, miscj) {
559
560 err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name);
561 if (err) {
562 list_for_each_entry_safe_reverse(pos, tmp, head, miscj)
563 kobject_del(&pos->kobj);
564
565 return err;
566 }
567 }
568 return err;
569}
570
148f9bb8 571static int threshold_create_bank(unsigned int cpu, unsigned int bank)
89b831ef 572{
d6126ef5 573 struct device *dev = per_cpu(mce_device, cpu);
019f34fc 574 struct amd_northbridge *nb = NULL;
92e26e2a 575 struct threshold_bank *b = NULL;
336d335a 576 const char *name = th_names[bank];
92e26e2a 577 int err = 0;
95268664 578
c76e8164 579 if (is_shared_bank(bank)) {
019f34fc 580 nb = node_to_amd_nb(amd_get_nb_id(cpu));
019f34fc
BP
581
582 /* threshold descriptor already initialized on this node? */
21c5e50e 583 if (nb && nb->bank4) {
019f34fc
BP
584 /* yes, use it */
585 b = nb->bank4;
586 err = kobject_add(b->kobj, &dev->kobj, name);
587 if (err)
588 goto out;
589
590 per_cpu(threshold_banks, cpu)[bank] = b;
591 atomic_inc(&b->cpus);
592
593 err = __threshold_add_blocks(b);
594
595 goto out;
596 }
597 }
598
95268664 599 b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
89b831ef
JS
600 if (!b) {
601 err = -ENOMEM;
602 goto out;
603 }
89b831ef 604
e032d807 605 b->kobj = kobject_create_and_add(name, &dev->kobj);
92e26e2a
BP
606 if (!b->kobj) {
607 err = -EINVAL;
a521cf20 608 goto out_free;
92e26e2a 609 }
95268664 610
89b831ef 611 per_cpu(threshold_banks, cpu)[bank] = b;
95268664 612
c76e8164 613 if (is_shared_bank(bank)) {
019f34fc
BP
614 atomic_set(&b->cpus, 1);
615
616 /* nb is already initialized, see above */
21c5e50e
DB
617 if (nb) {
618 WARN_ON(nb->bank4);
619 nb->bank4 = b;
620 }
019f34fc
BP
621 }
622
4b737d78 623 err = allocate_threshold_blocks(cpu, bank, 0, MSR_IA32_MCx_MISC(bank));
92e26e2a
BP
624 if (!err)
625 goto out;
95268664 626
019f34fc 627 out_free:
95268664 628 kfree(b);
019f34fc
BP
629
630 out:
89b831ef
JS
631 return err;
632}
633
634/* create dir/files for all valid threshold banks */
148f9bb8 635static int threshold_create_device(unsigned int cpu)
89b831ef 636{
2903ee85 637 unsigned int bank;
bafcdd3b 638 struct threshold_bank **bp;
89b831ef
JS
639 int err = 0;
640
bafcdd3b
BO
641 bp = kzalloc(sizeof(struct threshold_bank *) * mca_cfg.banks,
642 GFP_KERNEL);
643 if (!bp)
644 return -ENOMEM;
645
646 per_cpu(threshold_banks, cpu) = bp;
647
648 for (bank = 0; bank < mca_cfg.banks; ++bank) {
5a96f4a5 649 if (!(per_cpu(bank_map, cpu) & (1 << bank)))
89b831ef
JS
650 continue;
651 err = threshold_create_bank(cpu, bank);
652 if (err)
0a17941e 653 return err;
89b831ef 654 }
0a17941e 655
89b831ef
JS
656 return err;
657}
658
be6b5a35 659static void deallocate_threshold_block(unsigned int cpu,
95268664
JS
660 unsigned int bank)
661{
662 struct threshold_block *pos = NULL;
663 struct threshold_block *tmp = NULL;
664 struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];
665
666 if (!head)
667 return;
668
669 list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
38a382ae 670 kobject_put(&pos->kobj);
95268664
JS
671 list_del(&pos->miscj);
672 kfree(pos);
673 }
674
675 kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
676 per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
677}
678
019f34fc
BP
679static void __threshold_remove_blocks(struct threshold_bank *b)
680{
681 struct threshold_block *pos = NULL;
682 struct threshold_block *tmp = NULL;
683
684 kobject_del(b->kobj);
685
686 list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj)
687 kobject_del(&pos->kobj);
688}
689
be6b5a35 690static void threshold_remove_bank(unsigned int cpu, int bank)
89b831ef 691{
019f34fc 692 struct amd_northbridge *nb;
89b831ef 693 struct threshold_bank *b;
89b831ef
JS
694
695 b = per_cpu(threshold_banks, cpu)[bank];
696 if (!b)
697 return;
019f34fc 698
95268664
JS
699 if (!b->blocks)
700 goto free_out;
701
c76e8164 702 if (is_shared_bank(bank)) {
019f34fc
BP
703 if (!atomic_dec_and_test(&b->cpus)) {
704 __threshold_remove_blocks(b);
705 per_cpu(threshold_banks, cpu)[bank] = NULL;
706 return;
707 } else {
708 /*
709 * the last CPU on this node using the shared bank is
710 * going away, remove that bank now.
711 */
712 nb = node_to_amd_nb(amd_get_nb_id(cpu));
713 nb->bank4 = NULL;
714 }
715 }
716
95268664
JS
717 deallocate_threshold_block(cpu, bank);
718
719free_out:
8735728e 720 kobject_del(b->kobj);
38a382ae 721 kobject_put(b->kobj);
95268664
JS
722 kfree(b);
723 per_cpu(threshold_banks, cpu)[bank] = NULL;
89b831ef
JS
724}
725
be6b5a35 726static void threshold_remove_device(unsigned int cpu)
89b831ef 727{
2903ee85 728 unsigned int bank;
89b831ef 729
bafcdd3b 730 for (bank = 0; bank < mca_cfg.banks; ++bank) {
5a96f4a5 731 if (!(per_cpu(bank_map, cpu) & (1 << bank)))
89b831ef
JS
732 continue;
733 threshold_remove_bank(cpu, bank);
734 }
bafcdd3b 735 kfree(per_cpu(threshold_banks, cpu));
89b831ef
JS
736}
737
89b831ef 738/* get notified when a cpu comes on/off */
148f9bb8 739static void
1cb2a8e1 740amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu)
89b831ef 741{
89b831ef
JS
742 switch (action) {
743 case CPU_ONLINE:
8bb78442 744 case CPU_ONLINE_FROZEN:
89b831ef 745 threshold_create_device(cpu);
89b831ef
JS
746 break;
747 case CPU_DEAD:
8bb78442 748 case CPU_DEAD_FROZEN:
89b831ef
JS
749 threshold_remove_device(cpu);
750 break;
751 default:
752 break;
753 }
89b831ef
JS
754}
755
89b831ef
JS
756static __init int threshold_init_device(void)
757{
2903ee85 758 unsigned lcpu = 0;
89b831ef 759
89b831ef
JS
760 /* to hit CPUs online before the notifier is up */
761 for_each_online_cpu(lcpu) {
fff2e89f 762 int err = threshold_create_device(lcpu);
1cb2a8e1 763
89b831ef 764 if (err)
fff2e89f 765 return err;
89b831ef 766 }
8735728e 767 threshold_cpu_callback = amd_64_threshold_cpu_callback;
1cb2a8e1 768
fff2e89f 769 return 0;
89b831ef 770}
a8fccdb0
LJ
771/*
772 * there are 3 funcs which need to be _initcalled in a logic sequence:
773 * 1. xen_late_init_mcelog
774 * 2. mcheck_init_device
775 * 3. threshold_init_device
776 *
777 * xen_late_init_mcelog must register xen_mce_chrdev_device before
778 * native mce_chrdev_device registration if running under xen platform;
779 *
780 * mcheck_init_device should be inited before threshold_init_device to
781 * initialize mce_device, otherwise a NULL ptr dereference will cause panic.
782 *
783 * so we use following _initcalls
784 * 1. device_initcall(xen_late_init_mcelog);
785 * 2. device_initcall_sync(mcheck_init_device);
786 * 3. late_initcall(threshold_init_device);
787 *
788 * when running under xen, the initcall order is 1,2,3;
789 * on baremetal, we skip 1 and we do only 2 and 3.
790 */
791late_initcall(threshold_init_device);
This page took 0.652371 seconds and 5 git commands to generate.