x86: Warn when NMI handlers take large amounts of time
[deliverable/linux.git] / arch / x86 / kernel / cpu / perf_event.c
CommitLineData
241771ef 1/*
cdd6c482 2 * Performance events x86 architecture code
241771ef 3 *
98144511
IM
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
8 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
30dd568c 9 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
1da53e02 10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
241771ef
IM
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
cdd6c482 15#include <linux/perf_event.h>
241771ef
IM
16#include <linux/capability.h>
17#include <linux/notifier.h>
18#include <linux/hardirq.h>
19#include <linux/kprobes.h>
4ac13294 20#include <linux/module.h>
241771ef
IM
21#include <linux/kdebug.h>
22#include <linux/sched.h>
d7d59fb3 23#include <linux/uaccess.h>
5a0e3ad6 24#include <linux/slab.h>
30dd568c 25#include <linux/cpu.h>
272d30be 26#include <linux/bitops.h>
0c9d42ed 27#include <linux/device.h>
241771ef 28
241771ef 29#include <asm/apic.h>
d7d59fb3 30#include <asm/stacktrace.h>
4e935e47 31#include <asm/nmi.h>
69092624 32#include <asm/smp.h>
c8e5910e 33#include <asm/alternative.h>
e3f3541c 34#include <asm/timer.h>
d07bdfd3
PZ
35#include <asm/desc.h>
36#include <asm/ldt.h>
241771ef 37
de0428a7
KW
38#include "perf_event.h"
39
de0428a7 40struct x86_pmu x86_pmu __read_mostly;
efc9f05d 41
de0428a7 42DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
b0f3f28e
PZ
43 .enabled = 1,
44};
241771ef 45
de0428a7 46u64 __read_mostly hw_cache_event_ids
8326f44d
IM
47 [PERF_COUNT_HW_CACHE_MAX]
48 [PERF_COUNT_HW_CACHE_OP_MAX]
49 [PERF_COUNT_HW_CACHE_RESULT_MAX];
de0428a7 50u64 __read_mostly hw_cache_extra_regs
e994d7d2
AK
51 [PERF_COUNT_HW_CACHE_MAX]
52 [PERF_COUNT_HW_CACHE_OP_MAX]
53 [PERF_COUNT_HW_CACHE_RESULT_MAX];
8326f44d 54
ee06094f 55/*
cdd6c482
IM
56 * Propagate event elapsed time into the generic event.
57 * Can only be executed on the CPU where the event is active.
ee06094f
IM
58 * Returns the delta events processed.
59 */
de0428a7 60u64 x86_perf_event_update(struct perf_event *event)
ee06094f 61{
cc2ad4ba 62 struct hw_perf_event *hwc = &event->hw;
948b1bb8 63 int shift = 64 - x86_pmu.cntval_bits;
ec3232bd 64 u64 prev_raw_count, new_raw_count;
cc2ad4ba 65 int idx = hwc->idx;
ec3232bd 66 s64 delta;
ee06094f 67
15c7ad51 68 if (idx == INTEL_PMC_IDX_FIXED_BTS)
30dd568c
MM
69 return 0;
70
ee06094f 71 /*
cdd6c482 72 * Careful: an NMI might modify the previous event value.
ee06094f
IM
73 *
74 * Our tactic to handle this is to first atomically read and
75 * exchange a new raw count - then add that new-prev delta
cdd6c482 76 * count to the generic event atomically:
ee06094f
IM
77 */
78again:
e7850595 79 prev_raw_count = local64_read(&hwc->prev_count);
c48b6053 80 rdpmcl(hwc->event_base_rdpmc, new_raw_count);
ee06094f 81
e7850595 82 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
ee06094f
IM
83 new_raw_count) != prev_raw_count)
84 goto again;
85
86 /*
87 * Now we have the new raw value and have updated the prev
88 * timestamp already. We can now calculate the elapsed delta
cdd6c482 89 * (event-)time and add that to the generic event.
ee06094f
IM
90 *
91 * Careful, not all hw sign-extends above the physical width
ec3232bd 92 * of the count.
ee06094f 93 */
ec3232bd
PZ
94 delta = (new_raw_count << shift) - (prev_raw_count << shift);
95 delta >>= shift;
ee06094f 96
e7850595
PZ
97 local64_add(delta, &event->count);
98 local64_sub(delta, &hwc->period_left);
4b7bfd0d
RR
99
100 return new_raw_count;
ee06094f
IM
101}
102
a7e3ed1e
AK
103/*
104 * Find and validate any extra registers to set up.
105 */
106static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
107{
efc9f05d 108 struct hw_perf_event_extra *reg;
a7e3ed1e
AK
109 struct extra_reg *er;
110
efc9f05d 111 reg = &event->hw.extra_reg;
a7e3ed1e
AK
112
113 if (!x86_pmu.extra_regs)
114 return 0;
115
116 for (er = x86_pmu.extra_regs; er->msr; er++) {
117 if (er->event != (config & er->config_mask))
118 continue;
119 if (event->attr.config1 & ~er->valid_mask)
120 return -EINVAL;
efc9f05d
SE
121
122 reg->idx = er->idx;
123 reg->config = event->attr.config1;
124 reg->reg = er->msr;
a7e3ed1e
AK
125 break;
126 }
127 return 0;
128}
129
cdd6c482 130static atomic_t active_events;
4e935e47
PZ
131static DEFINE_MUTEX(pmc_reserve_mutex);
132
b27ea29c
RR
133#ifdef CONFIG_X86_LOCAL_APIC
134
4e935e47
PZ
135static bool reserve_pmc_hardware(void)
136{
137 int i;
138
948b1bb8 139 for (i = 0; i < x86_pmu.num_counters; i++) {
41bf4989 140 if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
4e935e47
PZ
141 goto perfctr_fail;
142 }
143
948b1bb8 144 for (i = 0; i < x86_pmu.num_counters; i++) {
41bf4989 145 if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
4e935e47
PZ
146 goto eventsel_fail;
147 }
148
149 return true;
150
151eventsel_fail:
152 for (i--; i >= 0; i--)
41bf4989 153 release_evntsel_nmi(x86_pmu_config_addr(i));
4e935e47 154
948b1bb8 155 i = x86_pmu.num_counters;
4e935e47
PZ
156
157perfctr_fail:
158 for (i--; i >= 0; i--)
41bf4989 159 release_perfctr_nmi(x86_pmu_event_addr(i));
4e935e47 160
4e935e47
PZ
161 return false;
162}
163
164static void release_pmc_hardware(void)
165{
166 int i;
167
948b1bb8 168 for (i = 0; i < x86_pmu.num_counters; i++) {
41bf4989
RR
169 release_perfctr_nmi(x86_pmu_event_addr(i));
170 release_evntsel_nmi(x86_pmu_config_addr(i));
4e935e47 171 }
4e935e47
PZ
172}
173
b27ea29c
RR
174#else
175
176static bool reserve_pmc_hardware(void) { return true; }
177static void release_pmc_hardware(void) {}
178
179#endif
180
33c6d6a7
DZ
181static bool check_hw_exists(void)
182{
a5ebe0ba
GD
183 u64 val, val_fail, val_new= ~0;
184 int i, reg, reg_fail, ret = 0;
185 int bios_fail = 0;
33c6d6a7 186
4407204c
PZ
187 /*
188 * Check to see if the BIOS enabled any of the counters, if so
189 * complain and bail.
190 */
191 for (i = 0; i < x86_pmu.num_counters; i++) {
41bf4989 192 reg = x86_pmu_config_addr(i);
4407204c
PZ
193 ret = rdmsrl_safe(reg, &val);
194 if (ret)
195 goto msr_fail;
a5ebe0ba
GD
196 if (val & ARCH_PERFMON_EVENTSEL_ENABLE) {
197 bios_fail = 1;
198 val_fail = val;
199 reg_fail = reg;
200 }
4407204c
PZ
201 }
202
203 if (x86_pmu.num_counters_fixed) {
204 reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
205 ret = rdmsrl_safe(reg, &val);
206 if (ret)
207 goto msr_fail;
208 for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
a5ebe0ba
GD
209 if (val & (0x03 << i*4)) {
210 bios_fail = 1;
211 val_fail = val;
212 reg_fail = reg;
213 }
4407204c
PZ
214 }
215 }
216
217 /*
bffd5fc2
AP
218 * Read the current value, change it and read it back to see if it
219 * matches, this is needed to detect certain hardware emulators
220 * (qemu/kvm) that don't trap on the MSR access and always return 0s.
4407204c 221 */
f285f92f 222 reg = x86_pmu_event_addr(0);
bffd5fc2
AP
223 if (rdmsrl_safe(reg, &val))
224 goto msr_fail;
225 val ^= 0xffffUL;
f285f92f
RR
226 ret = wrmsrl_safe(reg, val);
227 ret |= rdmsrl_safe(reg, &val_new);
33c6d6a7 228 if (ret || val != val_new)
4407204c 229 goto msr_fail;
33c6d6a7 230
45daae57
IM
231 /*
232 * We still allow the PMU driver to operate:
233 */
a5ebe0ba
GD
234 if (bios_fail) {
235 printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n");
236 printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg_fail, val_fail);
237 }
45daae57
IM
238
239 return true;
4407204c
PZ
240
241msr_fail:
242 printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
f285f92f 243 printk(KERN_ERR "Failed to access perfctr msr (MSR %x is %Lx)\n", reg, val_new);
45daae57 244
4407204c 245 return false;
33c6d6a7
DZ
246}
247
cdd6c482 248static void hw_perf_event_destroy(struct perf_event *event)
4e935e47 249{
cdd6c482 250 if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
4e935e47 251 release_pmc_hardware();
ca037701 252 release_ds_buffers();
4e935e47
PZ
253 mutex_unlock(&pmc_reserve_mutex);
254 }
255}
256
85cf9dba
RR
257static inline int x86_pmu_initialized(void)
258{
259 return x86_pmu.handle_irq != NULL;
260}
261
8326f44d 262static inline int
e994d7d2 263set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
8326f44d 264{
e994d7d2 265 struct perf_event_attr *attr = &event->attr;
8326f44d
IM
266 unsigned int cache_type, cache_op, cache_result;
267 u64 config, val;
268
269 config = attr->config;
270
271 cache_type = (config >> 0) & 0xff;
272 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
273 return -EINVAL;
274
275 cache_op = (config >> 8) & 0xff;
276 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
277 return -EINVAL;
278
279 cache_result = (config >> 16) & 0xff;
280 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
281 return -EINVAL;
282
283 val = hw_cache_event_ids[cache_type][cache_op][cache_result];
284
285 if (val == 0)
286 return -ENOENT;
287
288 if (val == -1)
289 return -EINVAL;
290
291 hwc->config |= val;
e994d7d2
AK
292 attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
293 return x86_pmu_extra_regs(val, event);
8326f44d
IM
294}
295
de0428a7 296int x86_setup_perfctr(struct perf_event *event)
c1726f34
RR
297{
298 struct perf_event_attr *attr = &event->attr;
299 struct hw_perf_event *hwc = &event->hw;
300 u64 config;
301
6c7e550f 302 if (!is_sampling_event(event)) {
c1726f34
RR
303 hwc->sample_period = x86_pmu.max_period;
304 hwc->last_period = hwc->sample_period;
e7850595 305 local64_set(&hwc->period_left, hwc->sample_period);
c1726f34
RR
306 } else {
307 /*
308 * If we have a PMU initialized but no APIC
309 * interrupts, we cannot sample hardware
310 * events (user-space has to fall back and
311 * sample via a hrtimer based software event):
312 */
313 if (!x86_pmu.apic)
314 return -EOPNOTSUPP;
315 }
316
317 if (attr->type == PERF_TYPE_RAW)
ed13ec58 318 return x86_pmu_extra_regs(event->attr.config, event);
c1726f34
RR
319
320 if (attr->type == PERF_TYPE_HW_CACHE)
e994d7d2 321 return set_ext_hw_attr(hwc, event);
c1726f34
RR
322
323 if (attr->config >= x86_pmu.max_events)
324 return -EINVAL;
325
326 /*
327 * The generic map:
328 */
329 config = x86_pmu.event_map(attr->config);
330
331 if (config == 0)
332 return -ENOENT;
333
334 if (config == -1LL)
335 return -EINVAL;
336
337 /*
338 * Branch tracing:
339 */
18a073a3
PZ
340 if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
341 !attr->freq && hwc->sample_period == 1) {
c1726f34 342 /* BTS is not supported by this architecture. */
6809b6ea 343 if (!x86_pmu.bts_active)
c1726f34
RR
344 return -EOPNOTSUPP;
345
346 /* BTS is currently only allowed for user-mode. */
347 if (!attr->exclude_kernel)
348 return -EOPNOTSUPP;
349 }
350
351 hwc->config |= config;
352
353 return 0;
354}
4261e0e0 355
ff3fb511
SE
356/*
357 * check that branch_sample_type is compatible with
358 * settings needed for precise_ip > 1 which implies
359 * using the LBR to capture ALL taken branches at the
360 * priv levels of the measurement
361 */
362static inline int precise_br_compat(struct perf_event *event)
363{
364 u64 m = event->attr.branch_sample_type;
365 u64 b = 0;
366
367 /* must capture all branches */
368 if (!(m & PERF_SAMPLE_BRANCH_ANY))
369 return 0;
370
371 m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;
372
373 if (!event->attr.exclude_user)
374 b |= PERF_SAMPLE_BRANCH_USER;
375
376 if (!event->attr.exclude_kernel)
377 b |= PERF_SAMPLE_BRANCH_KERNEL;
378
379 /*
380 * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
381 */
382
383 return m == b;
384}
385
de0428a7 386int x86_pmu_hw_config(struct perf_event *event)
a072738e 387{
ab608344
PZ
388 if (event->attr.precise_ip) {
389 int precise = 0;
390
391 /* Support for constant skid */
c93dc84c 392 if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) {
ab608344
PZ
393 precise++;
394
5553be26
PZ
395 /* Support for IP fixup */
396 if (x86_pmu.lbr_nr)
397 precise++;
398 }
ab608344
PZ
399
400 if (event->attr.precise_ip > precise)
401 return -EOPNOTSUPP;
ff3fb511
SE
402 /*
403 * check that PEBS LBR correction does not conflict with
404 * whatever the user is asking with attr->branch_sample_type
405 */
130768b8
AK
406 if (event->attr.precise_ip > 1 &&
407 x86_pmu.intel_cap.pebs_format < 2) {
ff3fb511
SE
408 u64 *br_type = &event->attr.branch_sample_type;
409
410 if (has_branch_stack(event)) {
411 if (!precise_br_compat(event))
412 return -EOPNOTSUPP;
413
414 /* branch_sample_type is compatible */
415
416 } else {
417 /*
418 * user did not specify branch_sample_type
419 *
420 * For PEBS fixups, we capture all
421 * the branches at the priv level of the
422 * event.
423 */
424 *br_type = PERF_SAMPLE_BRANCH_ANY;
425
426 if (!event->attr.exclude_user)
427 *br_type |= PERF_SAMPLE_BRANCH_USER;
428
429 if (!event->attr.exclude_kernel)
430 *br_type |= PERF_SAMPLE_BRANCH_KERNEL;
431 }
432 }
ab608344
PZ
433 }
434
a072738e
CG
435 /*
436 * Generate PMC IRQs:
437 * (keep 'enabled' bit clear for now)
438 */
b4cdc5c2 439 event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
a072738e
CG
440
441 /*
442 * Count user and OS events unless requested not to
443 */
b4cdc5c2
PZ
444 if (!event->attr.exclude_user)
445 event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
446 if (!event->attr.exclude_kernel)
447 event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
a072738e 448
b4cdc5c2
PZ
449 if (event->attr.type == PERF_TYPE_RAW)
450 event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
a072738e 451
9d0fcba6 452 return x86_setup_perfctr(event);
a098f448
RR
453}
454
241771ef 455/*
0d48696f 456 * Setup the hardware configuration for a given attr_type
241771ef 457 */
b0a873eb 458static int __x86_pmu_event_init(struct perf_event *event)
241771ef 459{
4e935e47 460 int err;
241771ef 461
85cf9dba
RR
462 if (!x86_pmu_initialized())
463 return -ENODEV;
241771ef 464
4e935e47 465 err = 0;
cdd6c482 466 if (!atomic_inc_not_zero(&active_events)) {
4e935e47 467 mutex_lock(&pmc_reserve_mutex);
cdd6c482 468 if (atomic_read(&active_events) == 0) {
30dd568c
MM
469 if (!reserve_pmc_hardware())
470 err = -EBUSY;
f80c9e30
PZ
471 else
472 reserve_ds_buffers();
30dd568c
MM
473 }
474 if (!err)
cdd6c482 475 atomic_inc(&active_events);
4e935e47
PZ
476 mutex_unlock(&pmc_reserve_mutex);
477 }
478 if (err)
479 return err;
480
cdd6c482 481 event->destroy = hw_perf_event_destroy;
a1792cda 482
4261e0e0
RR
483 event->hw.idx = -1;
484 event->hw.last_cpu = -1;
485 event->hw.last_tag = ~0ULL;
b690081d 486
efc9f05d
SE
487 /* mark unused */
488 event->hw.extra_reg.idx = EXTRA_REG_NONE;
b36817e8
SE
489 event->hw.branch_reg.idx = EXTRA_REG_NONE;
490
9d0fcba6 491 return x86_pmu.hw_config(event);
4261e0e0
RR
492}
493
de0428a7 494void x86_pmu_disable_all(void)
f87ad35d 495{
cdd6c482 496 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
9e35ad38
PZ
497 int idx;
498
948b1bb8 499 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
b0f3f28e
PZ
500 u64 val;
501
43f6201a 502 if (!test_bit(idx, cpuc->active_mask))
4295ee62 503 continue;
41bf4989 504 rdmsrl(x86_pmu_config_addr(idx), val);
bb1165d6 505 if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
4295ee62 506 continue;
bb1165d6 507 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
41bf4989 508 wrmsrl(x86_pmu_config_addr(idx), val);
f87ad35d 509 }
f87ad35d
JSR
510}
511
a4eaf7f1 512static void x86_pmu_disable(struct pmu *pmu)
b56a3802 513{
1da53e02
SE
514 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
515
85cf9dba 516 if (!x86_pmu_initialized())
9e35ad38 517 return;
1da53e02 518
1a6e21f7
PZ
519 if (!cpuc->enabled)
520 return;
521
522 cpuc->n_added = 0;
523 cpuc->enabled = 0;
524 barrier();
1da53e02
SE
525
526 x86_pmu.disable_all();
b56a3802 527}
241771ef 528
de0428a7 529void x86_pmu_enable_all(int added)
f87ad35d 530{
cdd6c482 531 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
f87ad35d
JSR
532 int idx;
533
948b1bb8 534 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
d45dd923 535 struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
b0f3f28e 536
43f6201a 537 if (!test_bit(idx, cpuc->active_mask))
4295ee62 538 continue;
984b838c 539
d45dd923 540 __x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
f87ad35d
JSR
541 }
542}
543
51b0fe39 544static struct pmu pmu;
1da53e02
SE
545
546static inline int is_x86_event(struct perf_event *event)
547{
548 return event->pmu == &pmu;
549}
550
1e2ad28f
RR
551/*
552 * Event scheduler state:
553 *
554 * Assign events iterating over all events and counters, beginning
555 * with events with least weights first. Keep the current iterator
556 * state in struct sched_state.
557 */
558struct sched_state {
559 int weight;
560 int event; /* event index */
561 int counter; /* counter index */
562 int unassigned; /* number of events to be assigned left */
563 unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
564};
565
bc1738f6
RR
566/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
567#define SCHED_STATES_MAX 2
568
1e2ad28f
RR
569struct perf_sched {
570 int max_weight;
571 int max_events;
43b45780 572 struct perf_event **events;
1e2ad28f 573 struct sched_state state;
bc1738f6
RR
574 int saved_states;
575 struct sched_state saved[SCHED_STATES_MAX];
1e2ad28f
RR
576};
577
578/*
579 * Initialize interator that runs through all events and counters.
580 */
43b45780 581static void perf_sched_init(struct perf_sched *sched, struct perf_event **events,
1e2ad28f
RR
582 int num, int wmin, int wmax)
583{
584 int idx;
585
586 memset(sched, 0, sizeof(*sched));
587 sched->max_events = num;
588 sched->max_weight = wmax;
43b45780 589 sched->events = events;
1e2ad28f
RR
590
591 for (idx = 0; idx < num; idx++) {
43b45780 592 if (events[idx]->hw.constraint->weight == wmin)
1e2ad28f
RR
593 break;
594 }
595
596 sched->state.event = idx; /* start with min weight */
597 sched->state.weight = wmin;
598 sched->state.unassigned = num;
599}
600
bc1738f6
RR
601static void perf_sched_save_state(struct perf_sched *sched)
602{
603 if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
604 return;
605
606 sched->saved[sched->saved_states] = sched->state;
607 sched->saved_states++;
608}
609
610static bool perf_sched_restore_state(struct perf_sched *sched)
611{
612 if (!sched->saved_states)
613 return false;
614
615 sched->saved_states--;
616 sched->state = sched->saved[sched->saved_states];
617
618 /* continue with next counter: */
619 clear_bit(sched->state.counter++, sched->state.used);
620
621 return true;
622}
623
1e2ad28f
RR
624/*
625 * Select a counter for the current event to schedule. Return true on
626 * success.
627 */
bc1738f6 628static bool __perf_sched_find_counter(struct perf_sched *sched)
1e2ad28f
RR
629{
630 struct event_constraint *c;
631 int idx;
632
633 if (!sched->state.unassigned)
634 return false;
635
636 if (sched->state.event >= sched->max_events)
637 return false;
638
43b45780 639 c = sched->events[sched->state.event]->hw.constraint;
4defea85 640 /* Prefer fixed purpose counters */
15c7ad51
RR
641 if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) {
642 idx = INTEL_PMC_IDX_FIXED;
307b1cd7 643 for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
4defea85
PZ
644 if (!__test_and_set_bit(idx, sched->state.used))
645 goto done;
646 }
647 }
1e2ad28f
RR
648 /* Grab the first unused counter starting with idx */
649 idx = sched->state.counter;
15c7ad51 650 for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) {
1e2ad28f 651 if (!__test_and_set_bit(idx, sched->state.used))
4defea85 652 goto done;
1e2ad28f 653 }
1e2ad28f 654
4defea85
PZ
655 return false;
656
657done:
658 sched->state.counter = idx;
1e2ad28f 659
bc1738f6
RR
660 if (c->overlap)
661 perf_sched_save_state(sched);
662
663 return true;
664}
665
666static bool perf_sched_find_counter(struct perf_sched *sched)
667{
668 while (!__perf_sched_find_counter(sched)) {
669 if (!perf_sched_restore_state(sched))
670 return false;
671 }
672
1e2ad28f
RR
673 return true;
674}
675
676/*
677 * Go through all unassigned events and find the next one to schedule.
678 * Take events with the least weight first. Return true on success.
679 */
680static bool perf_sched_next_event(struct perf_sched *sched)
681{
682 struct event_constraint *c;
683
684 if (!sched->state.unassigned || !--sched->state.unassigned)
685 return false;
686
687 do {
688 /* next event */
689 sched->state.event++;
690 if (sched->state.event >= sched->max_events) {
691 /* next weight */
692 sched->state.event = 0;
693 sched->state.weight++;
694 if (sched->state.weight > sched->max_weight)
695 return false;
696 }
43b45780 697 c = sched->events[sched->state.event]->hw.constraint;
1e2ad28f
RR
698 } while (c->weight != sched->state.weight);
699
700 sched->state.counter = 0; /* start with first counter */
701
702 return true;
703}
704
705/*
706 * Assign a counter for each event.
707 */
43b45780 708int perf_assign_events(struct perf_event **events, int n,
4b4969b1 709 int wmin, int wmax, int *assign)
1e2ad28f
RR
710{
711 struct perf_sched sched;
712
43b45780 713 perf_sched_init(&sched, events, n, wmin, wmax);
1e2ad28f
RR
714
715 do {
716 if (!perf_sched_find_counter(&sched))
717 break; /* failed */
718 if (assign)
719 assign[sched.state.event] = sched.state.counter;
720 } while (perf_sched_next_event(&sched));
721
722 return sched.state.unassigned;
723}
724
de0428a7 725int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
1da53e02 726{
43b45780 727 struct event_constraint *c;
1da53e02 728 unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
1e2ad28f 729 int i, wmin, wmax, num = 0;
1da53e02
SE
730 struct hw_perf_event *hwc;
731
732 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
733
1e2ad28f 734 for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
43b45780 735 hwc = &cpuc->event_list[i]->hw;
b622d644 736 c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
43b45780
AH
737 hwc->constraint = c;
738
1e2ad28f
RR
739 wmin = min(wmin, c->weight);
740 wmax = max(wmax, c->weight);
1da53e02
SE
741 }
742
8113070d
SE
743 /*
744 * fastpath, try to reuse previous register
745 */
c933c1a6 746 for (i = 0; i < n; i++) {
8113070d 747 hwc = &cpuc->event_list[i]->hw;
43b45780 748 c = hwc->constraint;
8113070d
SE
749
750 /* never assigned */
751 if (hwc->idx == -1)
752 break;
753
754 /* constraint still honored */
63b14649 755 if (!test_bit(hwc->idx, c->idxmsk))
8113070d
SE
756 break;
757
758 /* not already used */
759 if (test_bit(hwc->idx, used_mask))
760 break;
761
34538ee7 762 __set_bit(hwc->idx, used_mask);
8113070d
SE
763 if (assign)
764 assign[i] = hwc->idx;
765 }
8113070d 766
1e2ad28f
RR
767 /* slow path */
768 if (i != n)
43b45780
AH
769 num = perf_assign_events(cpuc->event_list, n, wmin,
770 wmax, assign);
8113070d 771
1da53e02
SE
772 /*
773 * scheduling failed or is just a simulation,
774 * free resources if necessary
775 */
776 if (!assign || num) {
777 for (i = 0; i < n; i++) {
778 if (x86_pmu.put_event_constraints)
779 x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
780 }
781 }
aa2bc1ad 782 return num ? -EINVAL : 0;
1da53e02
SE
783}
784
785/*
786 * dogrp: true if must collect siblings events (group)
787 * returns total number of events and error code
788 */
789static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
790{
791 struct perf_event *event;
792 int n, max_count;
793
948b1bb8 794 max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
1da53e02
SE
795
796 /* current number of events already accepted */
797 n = cpuc->n_events;
798
799 if (is_x86_event(leader)) {
800 if (n >= max_count)
aa2bc1ad 801 return -EINVAL;
1da53e02
SE
802 cpuc->event_list[n] = leader;
803 n++;
804 }
805 if (!dogrp)
806 return n;
807
808 list_for_each_entry(event, &leader->sibling_list, group_entry) {
809 if (!is_x86_event(event) ||
8113070d 810 event->state <= PERF_EVENT_STATE_OFF)
1da53e02
SE
811 continue;
812
813 if (n >= max_count)
aa2bc1ad 814 return -EINVAL;
1da53e02
SE
815
816 cpuc->event_list[n] = event;
817 n++;
818 }
819 return n;
820}
821
1da53e02 822static inline void x86_assign_hw_event(struct perf_event *event,
447a194b 823 struct cpu_hw_events *cpuc, int i)
1da53e02 824{
447a194b
SE
825 struct hw_perf_event *hwc = &event->hw;
826
827 hwc->idx = cpuc->assign[i];
828 hwc->last_cpu = smp_processor_id();
829 hwc->last_tag = ++cpuc->tags[i];
1da53e02 830
15c7ad51 831 if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) {
1da53e02
SE
832 hwc->config_base = 0;
833 hwc->event_base = 0;
15c7ad51 834 } else if (hwc->idx >= INTEL_PMC_IDX_FIXED) {
1da53e02 835 hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
15c7ad51
RR
836 hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED);
837 hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30;
1da53e02 838 } else {
73d6e522
RR
839 hwc->config_base = x86_pmu_config_addr(hwc->idx);
840 hwc->event_base = x86_pmu_event_addr(hwc->idx);
0fbdad07 841 hwc->event_base_rdpmc = x86_pmu_rdpmc_index(hwc->idx);
1da53e02
SE
842 }
843}
844
447a194b
SE
845static inline int match_prev_assignment(struct hw_perf_event *hwc,
846 struct cpu_hw_events *cpuc,
847 int i)
848{
849 return hwc->idx == cpuc->assign[i] &&
850 hwc->last_cpu == smp_processor_id() &&
851 hwc->last_tag == cpuc->tags[i];
852}
853
a4eaf7f1 854static void x86_pmu_start(struct perf_event *event, int flags);
2e841873 855
a4eaf7f1 856static void x86_pmu_enable(struct pmu *pmu)
ee06094f 857{
1da53e02
SE
858 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
859 struct perf_event *event;
860 struct hw_perf_event *hwc;
11164cd4 861 int i, added = cpuc->n_added;
1da53e02 862
85cf9dba 863 if (!x86_pmu_initialized())
2b9ff0db 864 return;
1a6e21f7
PZ
865
866 if (cpuc->enabled)
867 return;
868
1da53e02 869 if (cpuc->n_added) {
19925ce7 870 int n_running = cpuc->n_events - cpuc->n_added;
1da53e02
SE
871 /*
872 * apply assignment obtained either from
873 * hw_perf_group_sched_in() or x86_pmu_enable()
874 *
875 * step1: save events moving to new counters
876 * step2: reprogram moved events into new counters
877 */
19925ce7 878 for (i = 0; i < n_running; i++) {
1da53e02
SE
879 event = cpuc->event_list[i];
880 hwc = &event->hw;
881
447a194b
SE
882 /*
883 * we can avoid reprogramming counter if:
884 * - assigned same counter as last time
885 * - running on same CPU as last time
886 * - no other event has used the counter since
887 */
888 if (hwc->idx == -1 ||
889 match_prev_assignment(hwc, cpuc, i))
1da53e02
SE
890 continue;
891
a4eaf7f1
PZ
892 /*
893 * Ensure we don't accidentally enable a stopped
894 * counter simply because we rescheduled.
895 */
896 if (hwc->state & PERF_HES_STOPPED)
897 hwc->state |= PERF_HES_ARCH;
898
899 x86_pmu_stop(event, PERF_EF_UPDATE);
1da53e02
SE
900 }
901
902 for (i = 0; i < cpuc->n_events; i++) {
1da53e02
SE
903 event = cpuc->event_list[i];
904 hwc = &event->hw;
905
45e16a68 906 if (!match_prev_assignment(hwc, cpuc, i))
447a194b 907 x86_assign_hw_event(event, cpuc, i);
45e16a68
PZ
908 else if (i < n_running)
909 continue;
1da53e02 910
a4eaf7f1
PZ
911 if (hwc->state & PERF_HES_ARCH)
912 continue;
913
914 x86_pmu_start(event, PERF_EF_RELOAD);
1da53e02
SE
915 }
916 cpuc->n_added = 0;
917 perf_events_lapic_init();
918 }
1a6e21f7
PZ
919
920 cpuc->enabled = 1;
921 barrier();
922
11164cd4 923 x86_pmu.enable_all(added);
ee06094f 924}
ee06094f 925
245b2e70 926static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
241771ef 927
ee06094f
IM
928/*
929 * Set the next IRQ period, based on the hwc->period_left value.
cdd6c482 930 * To be called with the event disabled in hw:
ee06094f 931 */
de0428a7 932int x86_perf_event_set_period(struct perf_event *event)
241771ef 933{
07088edb 934 struct hw_perf_event *hwc = &event->hw;
e7850595 935 s64 left = local64_read(&hwc->period_left);
e4abb5d4 936 s64 period = hwc->sample_period;
7645a24c 937 int ret = 0, idx = hwc->idx;
ee06094f 938
15c7ad51 939 if (idx == INTEL_PMC_IDX_FIXED_BTS)
30dd568c
MM
940 return 0;
941
ee06094f 942 /*
af901ca1 943 * If we are way outside a reasonable range then just skip forward:
ee06094f
IM
944 */
945 if (unlikely(left <= -period)) {
946 left = period;
e7850595 947 local64_set(&hwc->period_left, left);
9e350de3 948 hwc->last_period = period;
e4abb5d4 949 ret = 1;
ee06094f
IM
950 }
951
952 if (unlikely(left <= 0)) {
953 left += period;
e7850595 954 local64_set(&hwc->period_left, left);
9e350de3 955 hwc->last_period = period;
e4abb5d4 956 ret = 1;
ee06094f 957 }
1c80f4b5 958 /*
dfc65094 959 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1c80f4b5
IM
960 */
961 if (unlikely(left < 2))
962 left = 2;
241771ef 963
e4abb5d4
PZ
964 if (left > x86_pmu.max_period)
965 left = x86_pmu.max_period;
966
245b2e70 967 per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
ee06094f
IM
968
969 /*
cdd6c482 970 * The hw event starts counting from this event offset,
ee06094f
IM
971 * mark it to be able to extra future deltas:
972 */
e7850595 973 local64_set(&hwc->prev_count, (u64)-left);
ee06094f 974
73d6e522 975 wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
68aa00ac
CG
976
977 /*
978 * Due to erratum on certan cpu we need
979 * a second write to be sure the register
980 * is updated properly
981 */
982 if (x86_pmu.perfctr_second_write) {
73d6e522 983 wrmsrl(hwc->event_base,
948b1bb8 984 (u64)(-left) & x86_pmu.cntval_mask);
68aa00ac 985 }
e4abb5d4 986
cdd6c482 987 perf_event_update_userpage(event);
194002b2 988
e4abb5d4 989 return ret;
2f18d1e8
IM
990}
991
de0428a7 992void x86_pmu_enable_event(struct perf_event *event)
7c90cc45 993{
0a3aee0d 994 if (__this_cpu_read(cpu_hw_events.enabled))
31fa58af
RR
995 __x86_pmu_enable_event(&event->hw,
996 ARCH_PERFMON_EVENTSEL_ENABLE);
241771ef
IM
997}
998
b690081d 999/*
a4eaf7f1 1000 * Add a single event to the PMU.
1da53e02
SE
1001 *
1002 * The event is added to the group of enabled events
1003 * but only if it can be scehduled with existing events.
fe9081cc 1004 */
a4eaf7f1 1005static int x86_pmu_add(struct perf_event *event, int flags)
fe9081cc
PZ
1006{
1007 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1da53e02
SE
1008 struct hw_perf_event *hwc;
1009 int assign[X86_PMC_IDX_MAX];
1010 int n, n0, ret;
fe9081cc 1011
1da53e02 1012 hwc = &event->hw;
fe9081cc 1013
33696fc0 1014 perf_pmu_disable(event->pmu);
1da53e02 1015 n0 = cpuc->n_events;
24cd7f54
PZ
1016 ret = n = collect_events(cpuc, event, false);
1017 if (ret < 0)
1018 goto out;
53b441a5 1019
a4eaf7f1
PZ
1020 hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
1021 if (!(flags & PERF_EF_START))
1022 hwc->state |= PERF_HES_ARCH;
1023
4d1c52b0
LM
1024 /*
1025 * If group events scheduling transaction was started,
0d2eb44f 1026 * skip the schedulability test here, it will be performed
a4eaf7f1 1027 * at commit time (->commit_txn) as a whole
4d1c52b0 1028 */
8d2cacbb 1029 if (cpuc->group_flag & PERF_EVENT_TXN)
24cd7f54 1030 goto done_collect;
4d1c52b0 1031
a072738e 1032 ret = x86_pmu.schedule_events(cpuc, n, assign);
1da53e02 1033 if (ret)
24cd7f54 1034 goto out;
1da53e02
SE
1035 /*
1036 * copy new assignment, now we know it is possible
1037 * will be used by hw_perf_enable()
1038 */
1039 memcpy(cpuc->assign, assign, n*sizeof(int));
7e2ae347 1040
24cd7f54 1041done_collect:
1da53e02 1042 cpuc->n_events = n;
356e1f2e 1043 cpuc->n_added += n - n0;
90151c35 1044 cpuc->n_txn += n - n0;
95cdd2e7 1045
24cd7f54
PZ
1046 ret = 0;
1047out:
33696fc0 1048 perf_pmu_enable(event->pmu);
24cd7f54 1049 return ret;
241771ef
IM
1050}
1051
a4eaf7f1 1052static void x86_pmu_start(struct perf_event *event, int flags)
d76a0812 1053{
c08053e6
PZ
1054 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1055 int idx = event->hw.idx;
1056
a4eaf7f1
PZ
1057 if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
1058 return;
1059
1060 if (WARN_ON_ONCE(idx == -1))
1061 return;
1062
1063 if (flags & PERF_EF_RELOAD) {
1064 WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
1065 x86_perf_event_set_period(event);
1066 }
1067
1068 event->hw.state = 0;
d76a0812 1069
c08053e6
PZ
1070 cpuc->events[idx] = event;
1071 __set_bit(idx, cpuc->active_mask);
63e6be6d 1072 __set_bit(idx, cpuc->running);
aff3d91a 1073 x86_pmu.enable(event);
c08053e6 1074 perf_event_update_userpage(event);
a78ac325
PZ
1075}
1076
cdd6c482 1077void perf_event_print_debug(void)
241771ef 1078{
2f18d1e8 1079 u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
ca037701 1080 u64 pebs;
cdd6c482 1081 struct cpu_hw_events *cpuc;
5bb9efe3 1082 unsigned long flags;
1e125676
IM
1083 int cpu, idx;
1084
948b1bb8 1085 if (!x86_pmu.num_counters)
1e125676 1086 return;
241771ef 1087
5bb9efe3 1088 local_irq_save(flags);
241771ef
IM
1089
1090 cpu = smp_processor_id();
cdd6c482 1091 cpuc = &per_cpu(cpu_hw_events, cpu);
241771ef 1092
faa28ae0 1093 if (x86_pmu.version >= 2) {
a1ef58f4
JSR
1094 rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
1095 rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1096 rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
1097 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
ca037701 1098 rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
a1ef58f4
JSR
1099
1100 pr_info("\n");
1101 pr_info("CPU#%d: ctrl: %016llx\n", cpu, ctrl);
1102 pr_info("CPU#%d: status: %016llx\n", cpu, status);
1103 pr_info("CPU#%d: overflow: %016llx\n", cpu, overflow);
1104 pr_info("CPU#%d: fixed: %016llx\n", cpu, fixed);
ca037701 1105 pr_info("CPU#%d: pebs: %016llx\n", cpu, pebs);
f87ad35d 1106 }
7645a24c 1107 pr_info("CPU#%d: active: %016llx\n", cpu, *(u64 *)cpuc->active_mask);
241771ef 1108
948b1bb8 1109 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
41bf4989
RR
1110 rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
1111 rdmsrl(x86_pmu_event_addr(idx), pmc_count);
241771ef 1112
245b2e70 1113 prev_left = per_cpu(pmc_prev_left[idx], cpu);
241771ef 1114
a1ef58f4 1115 pr_info("CPU#%d: gen-PMC%d ctrl: %016llx\n",
241771ef 1116 cpu, idx, pmc_ctrl);
a1ef58f4 1117 pr_info("CPU#%d: gen-PMC%d count: %016llx\n",
241771ef 1118 cpu, idx, pmc_count);
a1ef58f4 1119 pr_info("CPU#%d: gen-PMC%d left: %016llx\n",
ee06094f 1120 cpu, idx, prev_left);
241771ef 1121 }
948b1bb8 1122 for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
2f18d1e8
IM
1123 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);
1124
a1ef58f4 1125 pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
2f18d1e8
IM
1126 cpu, idx, pmc_count);
1127 }
5bb9efe3 1128 local_irq_restore(flags);
241771ef
IM
1129}
1130
de0428a7 1131void x86_pmu_stop(struct perf_event *event, int flags)
241771ef 1132{
d76a0812 1133 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
cdd6c482 1134 struct hw_perf_event *hwc = &event->hw;
241771ef 1135
a4eaf7f1
PZ
1136 if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
1137 x86_pmu.disable(event);
1138 cpuc->events[hwc->idx] = NULL;
1139 WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
1140 hwc->state |= PERF_HES_STOPPED;
1141 }
30dd568c 1142
a4eaf7f1
PZ
1143 if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
1144 /*
1145 * Drain the remaining delta count out of a event
1146 * that we are disabling:
1147 */
1148 x86_perf_event_update(event);
1149 hwc->state |= PERF_HES_UPTODATE;
1150 }
2e841873
PZ
1151}
1152
a4eaf7f1 1153static void x86_pmu_del(struct perf_event *event, int flags)
2e841873
PZ
1154{
1155 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1156 int i;
1157
90151c35
SE
1158 /*
1159 * If we're called during a txn, we don't need to do anything.
1160 * The events never got scheduled and ->cancel_txn will truncate
1161 * the event_list.
1162 */
8d2cacbb 1163 if (cpuc->group_flag & PERF_EVENT_TXN)
90151c35
SE
1164 return;
1165
a4eaf7f1 1166 x86_pmu_stop(event, PERF_EF_UPDATE);
194002b2 1167
1da53e02
SE
1168 for (i = 0; i < cpuc->n_events; i++) {
1169 if (event == cpuc->event_list[i]) {
1170
1171 if (x86_pmu.put_event_constraints)
1172 x86_pmu.put_event_constraints(cpuc, event);
1173
1174 while (++i < cpuc->n_events)
1175 cpuc->event_list[i-1] = cpuc->event_list[i];
1176
1177 --cpuc->n_events;
6c9687ab 1178 break;
1da53e02
SE
1179 }
1180 }
cdd6c482 1181 perf_event_update_userpage(event);
241771ef
IM
1182}
1183
de0428a7 1184int x86_pmu_handle_irq(struct pt_regs *regs)
a29aa8a7 1185{
df1a132b 1186 struct perf_sample_data data;
cdd6c482
IM
1187 struct cpu_hw_events *cpuc;
1188 struct perf_event *event;
11d1578f 1189 int idx, handled = 0;
9029a5e3
IM
1190 u64 val;
1191
cdd6c482 1192 cpuc = &__get_cpu_var(cpu_hw_events);
962bf7a6 1193
2bce5dac
DZ
1194 /*
1195 * Some chipsets need to unmask the LVTPC in a particular spot
1196 * inside the nmi handler. As a result, the unmasking was pushed
1197 * into all the nmi handlers.
1198 *
1199 * This generic handler doesn't seem to have any issues where the
1200 * unmasking occurs so it was left at the top.
1201 */
1202 apic_write(APIC_LVTPC, APIC_DM_NMI);
1203
948b1bb8 1204 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
63e6be6d
RR
1205 if (!test_bit(idx, cpuc->active_mask)) {
1206 /*
1207 * Though we deactivated the counter some cpus
1208 * might still deliver spurious interrupts still
1209 * in flight. Catch them:
1210 */
1211 if (__test_and_clear_bit(idx, cpuc->running))
1212 handled++;
a29aa8a7 1213 continue;
63e6be6d 1214 }
962bf7a6 1215
cdd6c482 1216 event = cpuc->events[idx];
a4016a79 1217
cc2ad4ba 1218 val = x86_perf_event_update(event);
948b1bb8 1219 if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
48e22d56 1220 continue;
962bf7a6 1221
9e350de3 1222 /*
cdd6c482 1223 * event overflow
9e350de3 1224 */
4177c42a 1225 handled++;
fd0d000b 1226 perf_sample_data_init(&data, 0, event->hw.last_period);
9e350de3 1227
07088edb 1228 if (!x86_perf_event_set_period(event))
e4abb5d4
PZ
1229 continue;
1230
a8b0ca17 1231 if (perf_event_overflow(event, &data, regs))
a4eaf7f1 1232 x86_pmu_stop(event, 0);
a29aa8a7 1233 }
962bf7a6 1234
9e350de3
PZ
1235 if (handled)
1236 inc_irq_stat(apic_perf_irqs);
1237
a29aa8a7
RR
1238 return handled;
1239}
39d81eab 1240
cdd6c482 1241void perf_events_lapic_init(void)
241771ef 1242{
04da8a43 1243 if (!x86_pmu.apic || !x86_pmu_initialized())
241771ef 1244 return;
85cf9dba 1245
241771ef 1246 /*
c323d95f 1247 * Always use NMI for PMU
241771ef 1248 */
c323d95f 1249 apic_write(APIC_LVTPC, APIC_DM_NMI);
241771ef
IM
1250}
1251
1252static int __kprobes
9c48f1c6 1253perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
241771ef 1254{
cdd6c482 1255 if (!atomic_read(&active_events))
9c48f1c6 1256 return NMI_DONE;
4177c42a 1257
9c48f1c6 1258 return x86_pmu.handle_irq(regs);
241771ef
IM
1259}
1260
de0428a7
KW
1261struct event_constraint emptyconstraint;
1262struct event_constraint unconstrained;
f87ad35d 1263
3f6da390
PZ
1264static int __cpuinit
1265x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
1266{
1267 unsigned int cpu = (long)hcpu;
7fdba1ca 1268 struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
b38b24ea 1269 int ret = NOTIFY_OK;
3f6da390
PZ
1270
1271 switch (action & ~CPU_TASKS_FROZEN) {
1272 case CPU_UP_PREPARE:
7fdba1ca 1273 cpuc->kfree_on_online = NULL;
3f6da390 1274 if (x86_pmu.cpu_prepare)
b38b24ea 1275 ret = x86_pmu.cpu_prepare(cpu);
3f6da390
PZ
1276 break;
1277
1278 case CPU_STARTING:
0c9d42ed
PZ
1279 if (x86_pmu.attr_rdpmc)
1280 set_in_cr4(X86_CR4_PCE);
3f6da390
PZ
1281 if (x86_pmu.cpu_starting)
1282 x86_pmu.cpu_starting(cpu);
1283 break;
1284
7fdba1ca
PZ
1285 case CPU_ONLINE:
1286 kfree(cpuc->kfree_on_online);
1287 break;
1288
3f6da390
PZ
1289 case CPU_DYING:
1290 if (x86_pmu.cpu_dying)
1291 x86_pmu.cpu_dying(cpu);
1292 break;
1293
b38b24ea 1294 case CPU_UP_CANCELED:
3f6da390
PZ
1295 case CPU_DEAD:
1296 if (x86_pmu.cpu_dead)
1297 x86_pmu.cpu_dead(cpu);
1298 break;
1299
1300 default:
1301 break;
1302 }
1303
b38b24ea 1304 return ret;
3f6da390
PZ
1305}
1306
12558038
CG
1307static void __init pmu_check_apic(void)
1308{
1309 if (cpu_has_apic)
1310 return;
1311
1312 x86_pmu.apic = 0;
1313 pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
1314 pr_info("no hardware sampling interrupt available.\n");
1315}
1316
641cc938
JO
1317static struct attribute_group x86_pmu_format_group = {
1318 .name = "format",
1319 .attrs = NULL,
1320};
1321
8300daa2
JO
1322/*
1323 * Remove all undefined events (x86_pmu.event_map(id) == 0)
1324 * out of events_attr attributes.
1325 */
1326static void __init filter_events(struct attribute **attrs)
1327{
3a54aaa0
SE
1328 struct device_attribute *d;
1329 struct perf_pmu_events_attr *pmu_attr;
8300daa2
JO
1330 int i, j;
1331
1332 for (i = 0; attrs[i]; i++) {
3a54aaa0
SE
1333 d = (struct device_attribute *)attrs[i];
1334 pmu_attr = container_of(d, struct perf_pmu_events_attr, attr);
1335 /* str trumps id */
1336 if (pmu_attr->event_str)
1337 continue;
8300daa2
JO
1338 if (x86_pmu.event_map(i))
1339 continue;
1340
1341 for (j = i; attrs[j]; j++)
1342 attrs[j] = attrs[j + 1];
1343
1344 /* Check the shifted attr. */
1345 i--;
1346 }
1347}
1348
1a6461b1
AK
1349/* Merge two pointer arrays */
1350static __init struct attribute **merge_attr(struct attribute **a, struct attribute **b)
1351{
1352 struct attribute **new;
1353 int j, i;
1354
1355 for (j = 0; a[j]; j++)
1356 ;
1357 for (i = 0; b[i]; i++)
1358 j++;
1359 j++;
1360
1361 new = kmalloc(sizeof(struct attribute *) * j, GFP_KERNEL);
1362 if (!new)
1363 return NULL;
1364
1365 j = 0;
1366 for (i = 0; a[i]; i++)
1367 new[j++] = a[i];
1368 for (i = 0; b[i]; i++)
1369 new[j++] = b[i];
1370 new[j] = NULL;
1371
1372 return new;
1373}
1374
f20093ee 1375ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
a4747393
JO
1376 char *page)
1377{
1378 struct perf_pmu_events_attr *pmu_attr = \
1379 container_of(attr, struct perf_pmu_events_attr, attr);
a4747393 1380 u64 config = x86_pmu.event_map(pmu_attr->id);
a4747393 1381
3a54aaa0
SE
1382 /* string trumps id */
1383 if (pmu_attr->event_str)
1384 return sprintf(page, "%s", pmu_attr->event_str);
a4747393 1385
3a54aaa0
SE
1386 return x86_pmu.events_sysfs_show(page, config);
1387}
a4747393
JO
1388
1389EVENT_ATTR(cpu-cycles, CPU_CYCLES );
1390EVENT_ATTR(instructions, INSTRUCTIONS );
1391EVENT_ATTR(cache-references, CACHE_REFERENCES );
1392EVENT_ATTR(cache-misses, CACHE_MISSES );
1393EVENT_ATTR(branch-instructions, BRANCH_INSTRUCTIONS );
1394EVENT_ATTR(branch-misses, BRANCH_MISSES );
1395EVENT_ATTR(bus-cycles, BUS_CYCLES );
1396EVENT_ATTR(stalled-cycles-frontend, STALLED_CYCLES_FRONTEND );
1397EVENT_ATTR(stalled-cycles-backend, STALLED_CYCLES_BACKEND );
1398EVENT_ATTR(ref-cycles, REF_CPU_CYCLES );
1399
1400static struct attribute *empty_attrs;
1401
95d18aa2 1402static struct attribute *events_attr[] = {
a4747393
JO
1403 EVENT_PTR(CPU_CYCLES),
1404 EVENT_PTR(INSTRUCTIONS),
1405 EVENT_PTR(CACHE_REFERENCES),
1406 EVENT_PTR(CACHE_MISSES),
1407 EVENT_PTR(BRANCH_INSTRUCTIONS),
1408 EVENT_PTR(BRANCH_MISSES),
1409 EVENT_PTR(BUS_CYCLES),
1410 EVENT_PTR(STALLED_CYCLES_FRONTEND),
1411 EVENT_PTR(STALLED_CYCLES_BACKEND),
1412 EVENT_PTR(REF_CPU_CYCLES),
1413 NULL,
1414};
1415
1416static struct attribute_group x86_pmu_events_group = {
1417 .name = "events",
1418 .attrs = events_attr,
1419};
1420
0bf79d44 1421ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event)
43c032fe 1422{
43c032fe
JO
1423 u64 umask = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
1424 u64 cmask = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24;
1425 bool edge = (config & ARCH_PERFMON_EVENTSEL_EDGE);
1426 bool pc = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL);
1427 bool any = (config & ARCH_PERFMON_EVENTSEL_ANY);
1428 bool inv = (config & ARCH_PERFMON_EVENTSEL_INV);
1429 ssize_t ret;
1430
1431 /*
1432 * We have whole page size to spend and just little data
1433 * to write, so we can safely use sprintf.
1434 */
1435 ret = sprintf(page, "event=0x%02llx", event);
1436
1437 if (umask)
1438 ret += sprintf(page + ret, ",umask=0x%02llx", umask);
1439
1440 if (edge)
1441 ret += sprintf(page + ret, ",edge");
1442
1443 if (pc)
1444 ret += sprintf(page + ret, ",pc");
1445
1446 if (any)
1447 ret += sprintf(page + ret, ",any");
1448
1449 if (inv)
1450 ret += sprintf(page + ret, ",inv");
1451
1452 if (cmask)
1453 ret += sprintf(page + ret, ",cmask=0x%02llx", cmask);
1454
1455 ret += sprintf(page + ret, "\n");
1456
1457 return ret;
1458}
1459
dda99116 1460static int __init init_hw_perf_events(void)
b56a3802 1461{
c1d6f42f 1462 struct x86_pmu_quirk *quirk;
72eae04d
RR
1463 int err;
1464
cdd6c482 1465 pr_info("Performance Events: ");
1123e3ad 1466
b56a3802
JSR
1467 switch (boot_cpu_data.x86_vendor) {
1468 case X86_VENDOR_INTEL:
72eae04d 1469 err = intel_pmu_init();
b56a3802 1470 break;
f87ad35d 1471 case X86_VENDOR_AMD:
72eae04d 1472 err = amd_pmu_init();
f87ad35d 1473 break;
4138960a 1474 default:
004417a6 1475 return 0;
b56a3802 1476 }
1123e3ad 1477 if (err != 0) {
cdd6c482 1478 pr_cont("no PMU driver, software events only.\n");
004417a6 1479 return 0;
1123e3ad 1480 }
b56a3802 1481
12558038
CG
1482 pmu_check_apic();
1483
33c6d6a7 1484 /* sanity check that the hardware exists or is emulated */
4407204c 1485 if (!check_hw_exists())
004417a6 1486 return 0;
33c6d6a7 1487
1123e3ad 1488 pr_cont("%s PMU driver.\n", x86_pmu.name);
faa28ae0 1489
c1d6f42f
PZ
1490 for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
1491 quirk->func();
3c44780b 1492
a1eac7ac
RR
1493 if (!x86_pmu.intel_ctrl)
1494 x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
241771ef 1495
cdd6c482 1496 perf_events_lapic_init();
9c48f1c6 1497 register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
1123e3ad 1498
63b14649 1499 unconstrained = (struct event_constraint)
948b1bb8 1500 __EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
9fac2cf3 1501 0, x86_pmu.num_counters, 0, 0);
63b14649 1502
0c9d42ed 1503 x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */
641cc938 1504 x86_pmu_format_group.attrs = x86_pmu.format_attrs;
0c9d42ed 1505
f20093ee
SE
1506 if (x86_pmu.event_attrs)
1507 x86_pmu_events_group.attrs = x86_pmu.event_attrs;
1508
a4747393
JO
1509 if (!x86_pmu.events_sysfs_show)
1510 x86_pmu_events_group.attrs = &empty_attrs;
8300daa2
JO
1511 else
1512 filter_events(x86_pmu_events_group.attrs);
a4747393 1513
1a6461b1
AK
1514 if (x86_pmu.cpu_events) {
1515 struct attribute **tmp;
1516
1517 tmp = merge_attr(x86_pmu_events_group.attrs, x86_pmu.cpu_events);
1518 if (!WARN_ON(!tmp))
1519 x86_pmu_events_group.attrs = tmp;
1520 }
1521
57c0c15b 1522 pr_info("... version: %d\n", x86_pmu.version);
948b1bb8
RR
1523 pr_info("... bit width: %d\n", x86_pmu.cntval_bits);
1524 pr_info("... generic registers: %d\n", x86_pmu.num_counters);
1525 pr_info("... value mask: %016Lx\n", x86_pmu.cntval_mask);
57c0c15b 1526 pr_info("... max period: %016Lx\n", x86_pmu.max_period);
948b1bb8 1527 pr_info("... fixed-purpose events: %d\n", x86_pmu.num_counters_fixed);
d6dc0b4e 1528 pr_info("... event mask: %016Lx\n", x86_pmu.intel_ctrl);
3f6da390 1529
2e80a82a 1530 perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
3f6da390 1531 perf_cpu_notifier(x86_pmu_notifier);
004417a6
PZ
1532
1533 return 0;
241771ef 1534}
004417a6 1535early_initcall(init_hw_perf_events);
621a01ea 1536
cdd6c482 1537static inline void x86_pmu_read(struct perf_event *event)
ee06094f 1538{
cc2ad4ba 1539 x86_perf_event_update(event);
ee06094f
IM
1540}
1541
4d1c52b0
LM
1542/*
1543 * Start group events scheduling transaction
1544 * Set the flag to make pmu::enable() not perform the
1545 * schedulability test, it will be performed at commit time
1546 */
51b0fe39 1547static void x86_pmu_start_txn(struct pmu *pmu)
4d1c52b0 1548{
33696fc0 1549 perf_pmu_disable(pmu);
0a3aee0d
TH
1550 __this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
1551 __this_cpu_write(cpu_hw_events.n_txn, 0);
4d1c52b0
LM
1552}
1553
1554/*
1555 * Stop group events scheduling transaction
1556 * Clear the flag and pmu::enable() will perform the
1557 * schedulability test.
1558 */
51b0fe39 1559static void x86_pmu_cancel_txn(struct pmu *pmu)
4d1c52b0 1560{
0a3aee0d 1561 __this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
90151c35
SE
1562 /*
1563 * Truncate the collected events.
1564 */
0a3aee0d
TH
1565 __this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
1566 __this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
33696fc0 1567 perf_pmu_enable(pmu);
4d1c52b0
LM
1568}
1569
1570/*
1571 * Commit group events scheduling transaction
1572 * Perform the group schedulability test as a whole
1573 * Return 0 if success
1574 */
51b0fe39 1575static int x86_pmu_commit_txn(struct pmu *pmu)
4d1c52b0
LM
1576{
1577 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1578 int assign[X86_PMC_IDX_MAX];
1579 int n, ret;
1580
1581 n = cpuc->n_events;
1582
1583 if (!x86_pmu_initialized())
1584 return -EAGAIN;
1585
1586 ret = x86_pmu.schedule_events(cpuc, n, assign);
1587 if (ret)
1588 return ret;
1589
1590 /*
1591 * copy new assignment, now we know it is possible
1592 * will be used by hw_perf_enable()
1593 */
1594 memcpy(cpuc->assign, assign, n*sizeof(int));
1595
8d2cacbb 1596 cpuc->group_flag &= ~PERF_EVENT_TXN;
33696fc0 1597 perf_pmu_enable(pmu);
4d1c52b0
LM
1598 return 0;
1599}
cd8a38d3
SE
1600/*
1601 * a fake_cpuc is used to validate event groups. Due to
1602 * the extra reg logic, we need to also allocate a fake
1603 * per_core and per_cpu structure. Otherwise, group events
1604 * using extra reg may conflict without the kernel being
1605 * able to catch this when the last event gets added to
1606 * the group.
1607 */
1608static void free_fake_cpuc(struct cpu_hw_events *cpuc)
1609{
1610 kfree(cpuc->shared_regs);
1611 kfree(cpuc);
1612}
1613
1614static struct cpu_hw_events *allocate_fake_cpuc(void)
1615{
1616 struct cpu_hw_events *cpuc;
1617 int cpu = raw_smp_processor_id();
1618
1619 cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
1620 if (!cpuc)
1621 return ERR_PTR(-ENOMEM);
1622
1623 /* only needed, if we have extra_regs */
1624 if (x86_pmu.extra_regs) {
1625 cpuc->shared_regs = allocate_shared_regs(cpu);
1626 if (!cpuc->shared_regs)
1627 goto error;
1628 }
b430f7c4 1629 cpuc->is_fake = 1;
cd8a38d3
SE
1630 return cpuc;
1631error:
1632 free_fake_cpuc(cpuc);
1633 return ERR_PTR(-ENOMEM);
1634}
4d1c52b0 1635
ca037701
PZ
1636/*
1637 * validate that we can schedule this event
1638 */
1639static int validate_event(struct perf_event *event)
1640{
1641 struct cpu_hw_events *fake_cpuc;
1642 struct event_constraint *c;
1643 int ret = 0;
1644
cd8a38d3
SE
1645 fake_cpuc = allocate_fake_cpuc();
1646 if (IS_ERR(fake_cpuc))
1647 return PTR_ERR(fake_cpuc);
ca037701
PZ
1648
1649 c = x86_pmu.get_event_constraints(fake_cpuc, event);
1650
1651 if (!c || !c->weight)
aa2bc1ad 1652 ret = -EINVAL;
ca037701
PZ
1653
1654 if (x86_pmu.put_event_constraints)
1655 x86_pmu.put_event_constraints(fake_cpuc, event);
1656
cd8a38d3 1657 free_fake_cpuc(fake_cpuc);
ca037701
PZ
1658
1659 return ret;
1660}
1661
1da53e02
SE
1662/*
1663 * validate a single event group
1664 *
1665 * validation include:
184f412c
IM
1666 * - check events are compatible which each other
1667 * - events do not compete for the same counter
1668 * - number of events <= number of counters
1da53e02
SE
1669 *
1670 * validation ensures the group can be loaded onto the
1671 * PMU if it was the only group available.
1672 */
fe9081cc
PZ
1673static int validate_group(struct perf_event *event)
1674{
1da53e02 1675 struct perf_event *leader = event->group_leader;
502568d5 1676 struct cpu_hw_events *fake_cpuc;
aa2bc1ad 1677 int ret = -EINVAL, n;
fe9081cc 1678
cd8a38d3
SE
1679 fake_cpuc = allocate_fake_cpuc();
1680 if (IS_ERR(fake_cpuc))
1681 return PTR_ERR(fake_cpuc);
1da53e02
SE
1682 /*
1683 * the event is not yet connected with its
1684 * siblings therefore we must first collect
1685 * existing siblings, then add the new event
1686 * before we can simulate the scheduling
1687 */
502568d5 1688 n = collect_events(fake_cpuc, leader, true);
1da53e02 1689 if (n < 0)
cd8a38d3 1690 goto out;
fe9081cc 1691
502568d5
PZ
1692 fake_cpuc->n_events = n;
1693 n = collect_events(fake_cpuc, event, false);
1da53e02 1694 if (n < 0)
cd8a38d3 1695 goto out;
fe9081cc 1696
502568d5 1697 fake_cpuc->n_events = n;
1da53e02 1698
a072738e 1699 ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
502568d5 1700
502568d5 1701out:
cd8a38d3 1702 free_fake_cpuc(fake_cpuc);
502568d5 1703 return ret;
fe9081cc
PZ
1704}
1705
dda99116 1706static int x86_pmu_event_init(struct perf_event *event)
621a01ea 1707{
51b0fe39 1708 struct pmu *tmp;
621a01ea
IM
1709 int err;
1710
b0a873eb
PZ
1711 switch (event->attr.type) {
1712 case PERF_TYPE_RAW:
1713 case PERF_TYPE_HARDWARE:
1714 case PERF_TYPE_HW_CACHE:
1715 break;
1716
1717 default:
1718 return -ENOENT;
1719 }
1720
1721 err = __x86_pmu_event_init(event);
fe9081cc 1722 if (!err) {
8113070d
SE
1723 /*
1724 * we temporarily connect event to its pmu
1725 * such that validate_group() can classify
1726 * it as an x86 event using is_x86_event()
1727 */
1728 tmp = event->pmu;
1729 event->pmu = &pmu;
1730
fe9081cc
PZ
1731 if (event->group_leader != event)
1732 err = validate_group(event);
ca037701
PZ
1733 else
1734 err = validate_event(event);
8113070d
SE
1735
1736 event->pmu = tmp;
fe9081cc 1737 }
a1792cda 1738 if (err) {
cdd6c482
IM
1739 if (event->destroy)
1740 event->destroy(event);
a1792cda 1741 }
621a01ea 1742
b0a873eb 1743 return err;
621a01ea 1744}
d7d59fb3 1745
fe4a3308
PZ
1746static int x86_pmu_event_idx(struct perf_event *event)
1747{
1748 int idx = event->hw.idx;
1749
c7206205
PZ
1750 if (!x86_pmu.attr_rdpmc)
1751 return 0;
1752
15c7ad51
RR
1753 if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) {
1754 idx -= INTEL_PMC_IDX_FIXED;
fe4a3308
PZ
1755 idx |= 1 << 30;
1756 }
1757
1758 return idx + 1;
1759}
1760
0c9d42ed
PZ
1761static ssize_t get_attr_rdpmc(struct device *cdev,
1762 struct device_attribute *attr,
1763 char *buf)
1764{
1765 return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
1766}
1767
1768static void change_rdpmc(void *info)
1769{
1770 bool enable = !!(unsigned long)info;
1771
1772 if (enable)
1773 set_in_cr4(X86_CR4_PCE);
1774 else
1775 clear_in_cr4(X86_CR4_PCE);
1776}
1777
1778static ssize_t set_attr_rdpmc(struct device *cdev,
1779 struct device_attribute *attr,
1780 const char *buf, size_t count)
1781{
e2b297fc
SK
1782 unsigned long val;
1783 ssize_t ret;
1784
1785 ret = kstrtoul(buf, 0, &val);
1786 if (ret)
1787 return ret;
0c9d42ed
PZ
1788
1789 if (!!val != !!x86_pmu.attr_rdpmc) {
1790 x86_pmu.attr_rdpmc = !!val;
1791 smp_call_function(change_rdpmc, (void *)val, 1);
1792 }
1793
1794 return count;
1795}
1796
1797static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);
1798
1799static struct attribute *x86_pmu_attrs[] = {
1800 &dev_attr_rdpmc.attr,
1801 NULL,
1802};
1803
1804static struct attribute_group x86_pmu_attr_group = {
1805 .attrs = x86_pmu_attrs,
1806};
1807
1808static const struct attribute_group *x86_pmu_attr_groups[] = {
1809 &x86_pmu_attr_group,
641cc938 1810 &x86_pmu_format_group,
a4747393 1811 &x86_pmu_events_group,
0c9d42ed
PZ
1812 NULL,
1813};
1814
d010b332
SE
1815static void x86_pmu_flush_branch_stack(void)
1816{
1817 if (x86_pmu.flush_branch_stack)
1818 x86_pmu.flush_branch_stack();
1819}
1820
c93dc84c
PZ
1821void perf_check_microcode(void)
1822{
1823 if (x86_pmu.check_microcode)
1824 x86_pmu.check_microcode();
1825}
1826EXPORT_SYMBOL_GPL(perf_check_microcode);
1827
b0a873eb 1828static struct pmu pmu = {
d010b332
SE
1829 .pmu_enable = x86_pmu_enable,
1830 .pmu_disable = x86_pmu_disable,
a4eaf7f1 1831
c93dc84c 1832 .attr_groups = x86_pmu_attr_groups,
0c9d42ed 1833
c93dc84c 1834 .event_init = x86_pmu_event_init,
a4eaf7f1 1835
d010b332
SE
1836 .add = x86_pmu_add,
1837 .del = x86_pmu_del,
1838 .start = x86_pmu_start,
1839 .stop = x86_pmu_stop,
1840 .read = x86_pmu_read,
a4eaf7f1 1841
c93dc84c
PZ
1842 .start_txn = x86_pmu_start_txn,
1843 .cancel_txn = x86_pmu_cancel_txn,
1844 .commit_txn = x86_pmu_commit_txn,
fe4a3308 1845
c93dc84c 1846 .event_idx = x86_pmu_event_idx,
d010b332 1847 .flush_branch_stack = x86_pmu_flush_branch_stack,
b0a873eb
PZ
1848};
1849
c7206205 1850void arch_perf_update_userpage(struct perf_event_mmap_page *userpg, u64 now)
e3f3541c 1851{
c7206205
PZ
1852 userpg->cap_usr_time = 0;
1853 userpg->cap_usr_rdpmc = x86_pmu.attr_rdpmc;
1854 userpg->pmc_width = x86_pmu.cntval_bits;
1855
e3f3541c
PZ
1856 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
1857 return;
1858
1859 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
1860 return;
1861
c7206205 1862 userpg->cap_usr_time = 1;
e3f3541c
PZ
1863 userpg->time_mult = this_cpu_read(cyc2ns);
1864 userpg->time_shift = CYC2NS_SCALE_FACTOR;
1865 userpg->time_offset = this_cpu_read(cyc2ns_offset) - now;
1866}
1867
d7d59fb3
PZ
1868/*
1869 * callchain support
1870 */
1871
d7d59fb3
PZ
1872static int backtrace_stack(void *data, char *name)
1873{
038e836e 1874 return 0;
d7d59fb3
PZ
1875}
1876
1877static void backtrace_address(void *data, unsigned long addr, int reliable)
1878{
1879 struct perf_callchain_entry *entry = data;
1880
70791ce9 1881 perf_callchain_store(entry, addr);
d7d59fb3
PZ
1882}
1883
1884static const struct stacktrace_ops backtrace_ops = {
d7d59fb3
PZ
1885 .stack = backtrace_stack,
1886 .address = backtrace_address,
06d65bda 1887 .walk_stack = print_context_stack_bp,
d7d59fb3
PZ
1888};
1889
56962b44
FW
1890void
1891perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
d7d59fb3 1892{
927c7a9e
FW
1893 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1894 /* TODO: We don't support guest os callchain now */
ed805261 1895 return;
927c7a9e
FW
1896 }
1897
70791ce9 1898 perf_callchain_store(entry, regs->ip);
d7d59fb3 1899
e8e999cf 1900 dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
d7d59fb3
PZ
1901}
1902
bc6ca7b3
AS
1903static inline int
1904valid_user_frame(const void __user *fp, unsigned long size)
1905{
1906 return (__range_not_ok(fp, size, TASK_SIZE) == 0);
1907}
1908
d07bdfd3
PZ
1909static unsigned long get_segment_base(unsigned int segment)
1910{
1911 struct desc_struct *desc;
1912 int idx = segment >> 3;
1913
1914 if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) {
1915 if (idx > LDT_ENTRIES)
1916 return 0;
1917
1918 if (idx > current->active_mm->context.size)
1919 return 0;
1920
1921 desc = current->active_mm->context.ldt;
1922 } else {
1923 if (idx > GDT_ENTRIES)
1924 return 0;
1925
1926 desc = __this_cpu_ptr(&gdt_page.gdt[0]);
1927 }
1928
1929 return get_desc_base(desc + idx);
1930}
1931
257ef9d2 1932#ifdef CONFIG_COMPAT
d1a797f3
PA
1933
1934#include <asm/compat.h>
1935
257ef9d2
TE
1936static inline int
1937perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
74193ef0 1938{
257ef9d2 1939 /* 32-bit process in 64-bit kernel. */
d07bdfd3 1940 unsigned long ss_base, cs_base;
257ef9d2
TE
1941 struct stack_frame_ia32 frame;
1942 const void __user *fp;
74193ef0 1943
257ef9d2
TE
1944 if (!test_thread_flag(TIF_IA32))
1945 return 0;
1946
d07bdfd3
PZ
1947 cs_base = get_segment_base(regs->cs);
1948 ss_base = get_segment_base(regs->ss);
1949
1950 fp = compat_ptr(ss_base + regs->bp);
257ef9d2
TE
1951 while (entry->nr < PERF_MAX_STACK_DEPTH) {
1952 unsigned long bytes;
1953 frame.next_frame = 0;
1954 frame.return_address = 0;
1955
1956 bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
1957 if (bytes != sizeof(frame))
1958 break;
74193ef0 1959
bc6ca7b3
AS
1960 if (!valid_user_frame(fp, sizeof(frame)))
1961 break;
1962
d07bdfd3
PZ
1963 perf_callchain_store(entry, cs_base + frame.return_address);
1964 fp = compat_ptr(ss_base + frame.next_frame);
257ef9d2
TE
1965 }
1966 return 1;
d7d59fb3 1967}
257ef9d2
TE
1968#else
1969static inline int
1970perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1971{
1972 return 0;
1973}
1974#endif
d7d59fb3 1975
56962b44
FW
1976void
1977perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
d7d59fb3
PZ
1978{
1979 struct stack_frame frame;
1980 const void __user *fp;
1981
927c7a9e
FW
1982 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1983 /* TODO: We don't support guest os callchain now */
ed805261 1984 return;
927c7a9e 1985 }
5a6cec3a 1986
d07bdfd3
PZ
1987 /*
1988 * We don't know what to do with VM86 stacks.. ignore them for now.
1989 */
1990 if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM))
1991 return;
1992
74193ef0 1993 fp = (void __user *)regs->bp;
d7d59fb3 1994
70791ce9 1995 perf_callchain_store(entry, regs->ip);
d7d59fb3 1996
20afc60f
AV
1997 if (!current->mm)
1998 return;
1999
257ef9d2
TE
2000 if (perf_callchain_user32(regs, entry))
2001 return;
2002
f9188e02 2003 while (entry->nr < PERF_MAX_STACK_DEPTH) {
257ef9d2 2004 unsigned long bytes;
038e836e 2005 frame.next_frame = NULL;
d7d59fb3
PZ
2006 frame.return_address = 0;
2007
257ef9d2
TE
2008 bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
2009 if (bytes != sizeof(frame))
d7d59fb3
PZ
2010 break;
2011
bc6ca7b3
AS
2012 if (!valid_user_frame(fp, sizeof(frame)))
2013 break;
2014
70791ce9 2015 perf_callchain_store(entry, frame.return_address);
038e836e 2016 fp = frame.next_frame;
d7d59fb3
PZ
2017 }
2018}
2019
d07bdfd3
PZ
2020/*
2021 * Deal with code segment offsets for the various execution modes:
2022 *
2023 * VM86 - the good olde 16 bit days, where the linear address is
2024 * 20 bits and we use regs->ip + 0x10 * regs->cs.
2025 *
2026 * IA32 - Where we need to look at GDT/LDT segment descriptor tables
2027 * to figure out what the 32bit base address is.
2028 *
2029 * X32 - has TIF_X32 set, but is running in x86_64
2030 *
2031 * X86_64 - CS,DS,SS,ES are all zero based.
2032 */
2033static unsigned long code_segment_base(struct pt_regs *regs)
39447b38 2034{
d07bdfd3
PZ
2035 /*
2036 * If we are in VM86 mode, add the segment offset to convert to a
2037 * linear address.
2038 */
2039 if (regs->flags & X86_VM_MASK)
2040 return 0x10 * regs->cs;
2041
2042 /*
2043 * For IA32 we look at the GDT/LDT segment base to convert the
2044 * effective IP to a linear address.
2045 */
2046#ifdef CONFIG_X86_32
2047 if (user_mode(regs) && regs->cs != __USER_CS)
2048 return get_segment_base(regs->cs);
2049#else
2050 if (test_thread_flag(TIF_IA32)) {
2051 if (user_mode(regs) && regs->cs != __USER32_CS)
2052 return get_segment_base(regs->cs);
2053 }
2054#endif
2055 return 0;
2056}
dcf46b94 2057
d07bdfd3
PZ
2058unsigned long perf_instruction_pointer(struct pt_regs *regs)
2059{
39447b38 2060 if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
d07bdfd3 2061 return perf_guest_cbs->get_guest_ip();
dcf46b94 2062
d07bdfd3 2063 return regs->ip + code_segment_base(regs);
39447b38
ZY
2064}
2065
2066unsigned long perf_misc_flags(struct pt_regs *regs)
2067{
2068 int misc = 0;
dcf46b94 2069
39447b38 2070 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
dcf46b94
ZY
2071 if (perf_guest_cbs->is_user_mode())
2072 misc |= PERF_RECORD_MISC_GUEST_USER;
2073 else
2074 misc |= PERF_RECORD_MISC_GUEST_KERNEL;
2075 } else {
d07bdfd3 2076 if (user_mode(regs))
dcf46b94
ZY
2077 misc |= PERF_RECORD_MISC_USER;
2078 else
2079 misc |= PERF_RECORD_MISC_KERNEL;
2080 }
2081
39447b38 2082 if (regs->flags & PERF_EFLAGS_EXACT)
ab608344 2083 misc |= PERF_RECORD_MISC_EXACT_IP;
39447b38
ZY
2084
2085 return misc;
2086}
b3d9468a
GN
2087
2088void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
2089{
2090 cap->version = x86_pmu.version;
2091 cap->num_counters_gp = x86_pmu.num_counters;
2092 cap->num_counters_fixed = x86_pmu.num_counters_fixed;
2093 cap->bit_width_gp = x86_pmu.cntval_bits;
2094 cap->bit_width_fixed = x86_pmu.cntval_bits;
2095 cap->events_mask = (unsigned int)x86_pmu.events_maskl;
2096 cap->events_mask_len = x86_pmu.events_mask_len;
2097}
2098EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);
This page took 0.863251 seconds and 5 git commands to generate.