Commit | Line | Data |
---|---|---|
a072738e CG |
1 | /* |
2 | * Netburst Perfomance Events (P4, old Xeon) | |
3 | * | |
4 | * Copyright (C) 2010 Parallels, Inc., Cyrill Gorcunov <gorcunov@openvz.org> | |
5 | * Copyright (C) 2010 Intel Corporation, Lin Ming <ming.m.lin@intel.com> | |
6 | * | |
7 | * For licencing details see kernel-base/COPYING | |
8 | */ | |
9 | ||
10 | #ifdef CONFIG_CPU_SUP_INTEL | |
11 | ||
12 | #include <asm/perf_event_p4.h> | |
13 | ||
d814f301 | 14 | #define P4_CNTR_LIMIT 3 |
a072738e CG |
15 | /* |
16 | * array indices: 0,1 - HT threads, used with HT enabled cpu | |
17 | */ | |
d814f301 CG |
18 | struct p4_event_bind { |
19 | unsigned int opcode; /* Event code and ESCR selector */ | |
20 | unsigned int escr_msr[2]; /* ESCR MSR for this event */ | |
c9cf4a01 CG |
21 | unsigned int escr_emask; /* valid ESCR EventMask bits */ |
22 | unsigned int shared; /* event is shared across threads */ | |
1ff3d7d7 | 23 | char cntr[2][P4_CNTR_LIMIT]; /* counter index (offset), -1 on abscence */ |
a072738e CG |
24 | }; |
25 | ||
39ef13a4 | 26 | struct p4_pebs_bind { |
d814f301 CG |
27 | unsigned int metric_pebs; |
28 | unsigned int metric_vert; | |
a072738e CG |
29 | }; |
30 | ||
39ef13a4 CG |
31 | /* it sets P4_PEBS_ENABLE_UOP_TAG as well */ |
32 | #define P4_GEN_PEBS_BIND(name, pebs, vert) \ | |
33 | [P4_PEBS_METRIC__##name] = { \ | |
34 | .metric_pebs = pebs | P4_PEBS_ENABLE_UOP_TAG, \ | |
35 | .metric_vert = vert, \ | |
d814f301 CG |
36 | } |
37 | ||
39ef13a4 CG |
38 | /* |
39 | * note we have P4_PEBS_ENABLE_UOP_TAG always set here | |
40 | * | |
41 | * it's needed for mapping P4_PEBS_CONFIG_METRIC_MASK bits of | |
42 | * event configuration to find out which values are to be | |
43 | * written into MSR_IA32_PEBS_ENABLE and MSR_P4_PEBS_MATRIX_VERT | |
44 | * resgisters | |
45 | */ | |
46 | static struct p4_pebs_bind p4_pebs_bind_map[] = { | |
47 | P4_GEN_PEBS_BIND(1stl_cache_load_miss_retired, 0x0000001, 0x0000001), | |
48 | P4_GEN_PEBS_BIND(2ndl_cache_load_miss_retired, 0x0000002, 0x0000001), | |
49 | P4_GEN_PEBS_BIND(dtlb_load_miss_retired, 0x0000004, 0x0000001), | |
50 | P4_GEN_PEBS_BIND(dtlb_store_miss_retired, 0x0000004, 0x0000002), | |
51 | P4_GEN_PEBS_BIND(dtlb_all_miss_retired, 0x0000004, 0x0000003), | |
52 | P4_GEN_PEBS_BIND(tagged_mispred_branch, 0x0018000, 0x0000010), | |
53 | P4_GEN_PEBS_BIND(mob_load_replay_retired, 0x0000200, 0x0000001), | |
54 | P4_GEN_PEBS_BIND(split_load_retired, 0x0000400, 0x0000001), | |
55 | P4_GEN_PEBS_BIND(split_store_retired, 0x0000400, 0x0000002), | |
d814f301 CG |
56 | }; |
57 | ||
58 | /* | |
59 | * Note that we don't use CCCR1 here, there is an | |
60 | * exception for P4_BSQ_ALLOCATION but we just have | |
61 | * no workaround | |
62 | * | |
63 | * consider this binding as resources which particular | |
64 | * event may borrow, it doesn't contain EventMask, | |
65 | * Tags and friends -- they are left to a caller | |
66 | */ | |
67 | static struct p4_event_bind p4_event_bind_map[] = { | |
68 | [P4_EVENT_TC_DELIVER_MODE] = { | |
69 | .opcode = P4_OPCODE(P4_EVENT_TC_DELIVER_MODE), | |
70 | .escr_msr = { MSR_P4_TC_ESCR0, MSR_P4_TC_ESCR1 }, | |
c9cf4a01 CG |
71 | .escr_emask = |
72 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DD) | | |
73 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DB) | | |
74 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DI) | | |
75 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BD) | | |
76 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BB) | | |
77 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BI) | | |
78 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, ID), | |
79 | .shared = 1, | |
d814f301 CG |
80 | .cntr = { {4, 5, -1}, {6, 7, -1} }, |
81 | }, | |
82 | [P4_EVENT_BPU_FETCH_REQUEST] = { | |
83 | .opcode = P4_OPCODE(P4_EVENT_BPU_FETCH_REQUEST), | |
84 | .escr_msr = { MSR_P4_BPU_ESCR0, MSR_P4_BPU_ESCR1 }, | |
c9cf4a01 CG |
85 | .escr_emask = |
86 | P4_ESCR_EMASK_BIT(P4_EVENT_BPU_FETCH_REQUEST, TCMISS), | |
d814f301 CG |
87 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
88 | }, | |
89 | [P4_EVENT_ITLB_REFERENCE] = { | |
90 | .opcode = P4_OPCODE(P4_EVENT_ITLB_REFERENCE), | |
91 | .escr_msr = { MSR_P4_ITLB_ESCR0, MSR_P4_ITLB_ESCR1 }, | |
c9cf4a01 CG |
92 | .escr_emask = |
93 | P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, HIT) | | |
94 | P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, MISS) | | |
95 | P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, HIT_UK), | |
d814f301 CG |
96 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
97 | }, | |
98 | [P4_EVENT_MEMORY_CANCEL] = { | |
99 | .opcode = P4_OPCODE(P4_EVENT_MEMORY_CANCEL), | |
100 | .escr_msr = { MSR_P4_DAC_ESCR0, MSR_P4_DAC_ESCR1 }, | |
c9cf4a01 CG |
101 | .escr_emask = |
102 | P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_CANCEL, ST_RB_FULL) | | |
103 | P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_CANCEL, 64K_CONF), | |
d814f301 CG |
104 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
105 | }, | |
106 | [P4_EVENT_MEMORY_COMPLETE] = { | |
107 | .opcode = P4_OPCODE(P4_EVENT_MEMORY_COMPLETE), | |
108 | .escr_msr = { MSR_P4_SAAT_ESCR0 , MSR_P4_SAAT_ESCR1 }, | |
c9cf4a01 CG |
109 | .escr_emask = |
110 | P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_COMPLETE, LSC) | | |
111 | P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_COMPLETE, SSC), | |
d814f301 CG |
112 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
113 | }, | |
114 | [P4_EVENT_LOAD_PORT_REPLAY] = { | |
115 | .opcode = P4_OPCODE(P4_EVENT_LOAD_PORT_REPLAY), | |
116 | .escr_msr = { MSR_P4_SAAT_ESCR0, MSR_P4_SAAT_ESCR1 }, | |
c9cf4a01 CG |
117 | .escr_emask = |
118 | P4_ESCR_EMASK_BIT(P4_EVENT_LOAD_PORT_REPLAY, SPLIT_LD), | |
d814f301 CG |
119 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
120 | }, | |
121 | [P4_EVENT_STORE_PORT_REPLAY] = { | |
122 | .opcode = P4_OPCODE(P4_EVENT_STORE_PORT_REPLAY), | |
123 | .escr_msr = { MSR_P4_SAAT_ESCR0 , MSR_P4_SAAT_ESCR1 }, | |
c9cf4a01 CG |
124 | .escr_emask = |
125 | P4_ESCR_EMASK_BIT(P4_EVENT_STORE_PORT_REPLAY, SPLIT_ST), | |
d814f301 CG |
126 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
127 | }, | |
128 | [P4_EVENT_MOB_LOAD_REPLAY] = { | |
129 | .opcode = P4_OPCODE(P4_EVENT_MOB_LOAD_REPLAY), | |
130 | .escr_msr = { MSR_P4_MOB_ESCR0, MSR_P4_MOB_ESCR1 }, | |
c9cf4a01 CG |
131 | .escr_emask = |
132 | P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, NO_STA) | | |
133 | P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, NO_STD) | | |
134 | P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, PARTIAL_DATA) | | |
135 | P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, UNALGN_ADDR), | |
d814f301 CG |
136 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
137 | }, | |
138 | [P4_EVENT_PAGE_WALK_TYPE] = { | |
139 | .opcode = P4_OPCODE(P4_EVENT_PAGE_WALK_TYPE), | |
140 | .escr_msr = { MSR_P4_PMH_ESCR0, MSR_P4_PMH_ESCR1 }, | |
c9cf4a01 CG |
141 | .escr_emask = |
142 | P4_ESCR_EMASK_BIT(P4_EVENT_PAGE_WALK_TYPE, DTMISS) | | |
143 | P4_ESCR_EMASK_BIT(P4_EVENT_PAGE_WALK_TYPE, ITMISS), | |
144 | .shared = 1, | |
d814f301 CG |
145 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
146 | }, | |
147 | [P4_EVENT_BSQ_CACHE_REFERENCE] = { | |
148 | .opcode = P4_OPCODE(P4_EVENT_BSQ_CACHE_REFERENCE), | |
149 | .escr_msr = { MSR_P4_BSU_ESCR0, MSR_P4_BSU_ESCR1 }, | |
c9cf4a01 CG |
150 | .escr_emask = |
151 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS) | | |
152 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE) | | |
153 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM) | | |
154 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS) | | |
155 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE) | | |
156 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM) | | |
157 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS) | | |
158 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS) | | |
159 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS), | |
d814f301 CG |
160 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
161 | }, | |
162 | [P4_EVENT_IOQ_ALLOCATION] = { | |
163 | .opcode = P4_OPCODE(P4_EVENT_IOQ_ALLOCATION), | |
164 | .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 }, | |
c9cf4a01 CG |
165 | .escr_emask = |
166 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, DEFAULT) | | |
167 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, ALL_READ) | | |
168 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, ALL_WRITE) | | |
169 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_UC) | | |
170 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WC) | | |
171 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WT) | | |
172 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WP) | | |
173 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WB) | | |
174 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, OWN) | | |
175 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, OTHER) | | |
176 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, PREFETCH), | |
d814f301 CG |
177 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
178 | }, | |
179 | [P4_EVENT_IOQ_ACTIVE_ENTRIES] = { /* shared ESCR */ | |
180 | .opcode = P4_OPCODE(P4_EVENT_IOQ_ACTIVE_ENTRIES), | |
181 | .escr_msr = { MSR_P4_FSB_ESCR1, MSR_P4_FSB_ESCR1 }, | |
c9cf4a01 CG |
182 | .escr_emask = |
183 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, DEFAULT) | | |
184 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_READ) | | |
185 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_WRITE) | | |
186 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_UC) | | |
187 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WC) | | |
188 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WT) | | |
189 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WP) | | |
190 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WB) | | |
191 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, OWN) | | |
192 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, OTHER) | | |
193 | P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, PREFETCH), | |
d814f301 CG |
194 | .cntr = { {2, -1, -1}, {3, -1, -1} }, |
195 | }, | |
196 | [P4_EVENT_FSB_DATA_ACTIVITY] = { | |
197 | .opcode = P4_OPCODE(P4_EVENT_FSB_DATA_ACTIVITY), | |
198 | .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 }, | |
c9cf4a01 CG |
199 | .escr_emask = |
200 | P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV) | | |
201 | P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN) | | |
202 | P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OTHER) | | |
203 | P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_DRV) | | |
204 | P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OWN) | | |
205 | P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OTHER), | |
206 | .shared = 1, | |
d814f301 CG |
207 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
208 | }, | |
209 | [P4_EVENT_BSQ_ALLOCATION] = { /* shared ESCR, broken CCCR1 */ | |
210 | .opcode = P4_OPCODE(P4_EVENT_BSQ_ALLOCATION), | |
211 | .escr_msr = { MSR_P4_BSU_ESCR0, MSR_P4_BSU_ESCR0 }, | |
c9cf4a01 CG |
212 | .escr_emask = |
213 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE0) | | |
214 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE1) | | |
215 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LEN0) | | |
216 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LEN1) | | |
217 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_IO_TYPE) | | |
218 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LOCK_TYPE) | | |
219 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_CACHE_TYPE) | | |
220 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_SPLIT_TYPE) | | |
221 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_DEM_TYPE) | | |
222 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_ORD_TYPE) | | |
223 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE0) | | |
224 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE1) | | |
225 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE2), | |
d814f301 CG |
226 | .cntr = { {0, -1, -1}, {1, -1, -1} }, |
227 | }, | |
228 | [P4_EVENT_BSQ_ACTIVE_ENTRIES] = { /* shared ESCR */ | |
229 | .opcode = P4_OPCODE(P4_EVENT_BSQ_ACTIVE_ENTRIES), | |
230 | .escr_msr = { MSR_P4_BSU_ESCR1 , MSR_P4_BSU_ESCR1 }, | |
c9cf4a01 CG |
231 | .escr_emask = |
232 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE0) | | |
233 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE1) | | |
234 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN0) | | |
235 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN1) | | |
236 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_IO_TYPE) | | |
237 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LOCK_TYPE) | | |
238 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_CACHE_TYPE) | | |
239 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_SPLIT_TYPE) | | |
240 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_DEM_TYPE) | | |
241 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_ORD_TYPE) | | |
242 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE0) | | |
243 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE1) | | |
244 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE2), | |
d814f301 CG |
245 | .cntr = { {2, -1, -1}, {3, -1, -1} }, |
246 | }, | |
247 | [P4_EVENT_SSE_INPUT_ASSIST] = { | |
248 | .opcode = P4_OPCODE(P4_EVENT_SSE_INPUT_ASSIST), | |
249 | .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 }, | |
c9cf4a01 CG |
250 | .escr_emask = |
251 | P4_ESCR_EMASK_BIT(P4_EVENT_SSE_INPUT_ASSIST, ALL), | |
252 | .shared = 1, | |
d814f301 CG |
253 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
254 | }, | |
255 | [P4_EVENT_PACKED_SP_UOP] = { | |
256 | .opcode = P4_OPCODE(P4_EVENT_PACKED_SP_UOP), | |
257 | .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 }, | |
c9cf4a01 CG |
258 | .escr_emask = |
259 | P4_ESCR_EMASK_BIT(P4_EVENT_PACKED_SP_UOP, ALL), | |
260 | .shared = 1, | |
d814f301 CG |
261 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
262 | }, | |
263 | [P4_EVENT_PACKED_DP_UOP] = { | |
264 | .opcode = P4_OPCODE(P4_EVENT_PACKED_DP_UOP), | |
265 | .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 }, | |
c9cf4a01 CG |
266 | .escr_emask = |
267 | P4_ESCR_EMASK_BIT(P4_EVENT_PACKED_DP_UOP, ALL), | |
268 | .shared = 1, | |
d814f301 CG |
269 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
270 | }, | |
271 | [P4_EVENT_SCALAR_SP_UOP] = { | |
272 | .opcode = P4_OPCODE(P4_EVENT_SCALAR_SP_UOP), | |
273 | .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 }, | |
c9cf4a01 CG |
274 | .escr_emask = |
275 | P4_ESCR_EMASK_BIT(P4_EVENT_SCALAR_SP_UOP, ALL), | |
276 | .shared = 1, | |
d814f301 CG |
277 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
278 | }, | |
279 | [P4_EVENT_SCALAR_DP_UOP] = { | |
280 | .opcode = P4_OPCODE(P4_EVENT_SCALAR_DP_UOP), | |
281 | .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 }, | |
c9cf4a01 CG |
282 | .escr_emask = |
283 | P4_ESCR_EMASK_BIT(P4_EVENT_SCALAR_DP_UOP, ALL), | |
284 | .shared = 1, | |
d814f301 CG |
285 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
286 | }, | |
287 | [P4_EVENT_64BIT_MMX_UOP] = { | |
288 | .opcode = P4_OPCODE(P4_EVENT_64BIT_MMX_UOP), | |
289 | .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 }, | |
c9cf4a01 CG |
290 | .escr_emask = |
291 | P4_ESCR_EMASK_BIT(P4_EVENT_64BIT_MMX_UOP, ALL), | |
292 | .shared = 1, | |
d814f301 CG |
293 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
294 | }, | |
295 | [P4_EVENT_128BIT_MMX_UOP] = { | |
296 | .opcode = P4_OPCODE(P4_EVENT_128BIT_MMX_UOP), | |
297 | .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 }, | |
c9cf4a01 CG |
298 | .escr_emask = |
299 | P4_ESCR_EMASK_BIT(P4_EVENT_128BIT_MMX_UOP, ALL), | |
300 | .shared = 1, | |
d814f301 CG |
301 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
302 | }, | |
303 | [P4_EVENT_X87_FP_UOP] = { | |
304 | .opcode = P4_OPCODE(P4_EVENT_X87_FP_UOP), | |
305 | .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 }, | |
c9cf4a01 CG |
306 | .escr_emask = |
307 | P4_ESCR_EMASK_BIT(P4_EVENT_X87_FP_UOP, ALL), | |
308 | .shared = 1, | |
d814f301 CG |
309 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
310 | }, | |
311 | [P4_EVENT_TC_MISC] = { | |
312 | .opcode = P4_OPCODE(P4_EVENT_TC_MISC), | |
313 | .escr_msr = { MSR_P4_TC_ESCR0, MSR_P4_TC_ESCR1 }, | |
c9cf4a01 CG |
314 | .escr_emask = |
315 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_MISC, FLUSH), | |
d814f301 CG |
316 | .cntr = { {4, 5, -1}, {6, 7, -1} }, |
317 | }, | |
318 | [P4_EVENT_GLOBAL_POWER_EVENTS] = { | |
319 | .opcode = P4_OPCODE(P4_EVENT_GLOBAL_POWER_EVENTS), | |
320 | .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 }, | |
c9cf4a01 CG |
321 | .escr_emask = |
322 | P4_ESCR_EMASK_BIT(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING), | |
d814f301 CG |
323 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
324 | }, | |
325 | [P4_EVENT_TC_MS_XFER] = { | |
326 | .opcode = P4_OPCODE(P4_EVENT_TC_MS_XFER), | |
327 | .escr_msr = { MSR_P4_MS_ESCR0, MSR_P4_MS_ESCR1 }, | |
c9cf4a01 CG |
328 | .escr_emask = |
329 | P4_ESCR_EMASK_BIT(P4_EVENT_TC_MS_XFER, CISC), | |
d814f301 CG |
330 | .cntr = { {4, 5, -1}, {6, 7, -1} }, |
331 | }, | |
332 | [P4_EVENT_UOP_QUEUE_WRITES] = { | |
333 | .opcode = P4_OPCODE(P4_EVENT_UOP_QUEUE_WRITES), | |
334 | .escr_msr = { MSR_P4_MS_ESCR0, MSR_P4_MS_ESCR1 }, | |
c9cf4a01 CG |
335 | .escr_emask = |
336 | P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_BUILD) | | |
337 | P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_DELIVER) | | |
338 | P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_ROM), | |
d814f301 CG |
339 | .cntr = { {4, 5, -1}, {6, 7, -1} }, |
340 | }, | |
341 | [P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE] = { | |
342 | .opcode = P4_OPCODE(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE), | |
343 | .escr_msr = { MSR_P4_TBPU_ESCR0 , MSR_P4_TBPU_ESCR0 }, | |
c9cf4a01 CG |
344 | .escr_emask = |
345 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CONDITIONAL) | | |
346 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CALL) | | |
347 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, RETURN) | | |
348 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, INDIRECT), | |
d814f301 CG |
349 | .cntr = { {4, 5, -1}, {6, 7, -1} }, |
350 | }, | |
351 | [P4_EVENT_RETIRED_BRANCH_TYPE] = { | |
352 | .opcode = P4_OPCODE(P4_EVENT_RETIRED_BRANCH_TYPE), | |
353 | .escr_msr = { MSR_P4_TBPU_ESCR0 , MSR_P4_TBPU_ESCR1 }, | |
c9cf4a01 CG |
354 | .escr_emask = |
355 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL) | | |
356 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CALL) | | |
357 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN) | | |
358 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT), | |
d814f301 CG |
359 | .cntr = { {4, 5, -1}, {6, 7, -1} }, |
360 | }, | |
361 | [P4_EVENT_RESOURCE_STALL] = { | |
362 | .opcode = P4_OPCODE(P4_EVENT_RESOURCE_STALL), | |
363 | .escr_msr = { MSR_P4_ALF_ESCR0, MSR_P4_ALF_ESCR1 }, | |
c9cf4a01 CG |
364 | .escr_emask = |
365 | P4_ESCR_EMASK_BIT(P4_EVENT_RESOURCE_STALL, SBFULL), | |
d814f301 CG |
366 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
367 | }, | |
368 | [P4_EVENT_WC_BUFFER] = { | |
369 | .opcode = P4_OPCODE(P4_EVENT_WC_BUFFER), | |
370 | .escr_msr = { MSR_P4_DAC_ESCR0, MSR_P4_DAC_ESCR1 }, | |
c9cf4a01 CG |
371 | .escr_emask = |
372 | P4_ESCR_EMASK_BIT(P4_EVENT_WC_BUFFER, WCB_EVICTS) | | |
373 | P4_ESCR_EMASK_BIT(P4_EVENT_WC_BUFFER, WCB_FULL_EVICTS), | |
374 | .shared = 1, | |
d814f301 CG |
375 | .cntr = { {8, 9, -1}, {10, 11, -1} }, |
376 | }, | |
377 | [P4_EVENT_B2B_CYCLES] = { | |
378 | .opcode = P4_OPCODE(P4_EVENT_B2B_CYCLES), | |
379 | .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 }, | |
c9cf4a01 | 380 | .escr_emask = 0, |
d814f301 CG |
381 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
382 | }, | |
383 | [P4_EVENT_BNR] = { | |
384 | .opcode = P4_OPCODE(P4_EVENT_BNR), | |
385 | .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 }, | |
c9cf4a01 | 386 | .escr_emask = 0, |
d814f301 CG |
387 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
388 | }, | |
389 | [P4_EVENT_SNOOP] = { | |
390 | .opcode = P4_OPCODE(P4_EVENT_SNOOP), | |
391 | .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 }, | |
c9cf4a01 | 392 | .escr_emask = 0, |
d814f301 CG |
393 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
394 | }, | |
395 | [P4_EVENT_RESPONSE] = { | |
396 | .opcode = P4_OPCODE(P4_EVENT_RESPONSE), | |
397 | .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 }, | |
c9cf4a01 | 398 | .escr_emask = 0, |
d814f301 CG |
399 | .cntr = { {0, -1, -1}, {2, -1, -1} }, |
400 | }, | |
401 | [P4_EVENT_FRONT_END_EVENT] = { | |
402 | .opcode = P4_OPCODE(P4_EVENT_FRONT_END_EVENT), | |
403 | .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 }, | |
c9cf4a01 CG |
404 | .escr_emask = |
405 | P4_ESCR_EMASK_BIT(P4_EVENT_FRONT_END_EVENT, NBOGUS) | | |
406 | P4_ESCR_EMASK_BIT(P4_EVENT_FRONT_END_EVENT, BOGUS), | |
d814f301 CG |
407 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
408 | }, | |
409 | [P4_EVENT_EXECUTION_EVENT] = { | |
410 | .opcode = P4_OPCODE(P4_EVENT_EXECUTION_EVENT), | |
411 | .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 }, | |
c9cf4a01 CG |
412 | .escr_emask = |
413 | P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS0) | | |
414 | P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS1) | | |
415 | P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS2) | | |
416 | P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS3) | | |
417 | P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS0) | | |
418 | P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS1) | | |
419 | P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS2) | | |
420 | P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS3), | |
d814f301 CG |
421 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
422 | }, | |
423 | [P4_EVENT_REPLAY_EVENT] = { | |
424 | .opcode = P4_OPCODE(P4_EVENT_REPLAY_EVENT), | |
425 | .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 }, | |
c9cf4a01 CG |
426 | .escr_emask = |
427 | P4_ESCR_EMASK_BIT(P4_EVENT_REPLAY_EVENT, NBOGUS) | | |
428 | P4_ESCR_EMASK_BIT(P4_EVENT_REPLAY_EVENT, BOGUS), | |
d814f301 CG |
429 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
430 | }, | |
431 | [P4_EVENT_INSTR_RETIRED] = { | |
432 | .opcode = P4_OPCODE(P4_EVENT_INSTR_RETIRED), | |
433 | .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 }, | |
c9cf4a01 CG |
434 | .escr_emask = |
435 | P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG) | | |
436 | P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSTAG) | | |
437 | P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSNTAG) | | |
438 | P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSTAG), | |
d814f301 CG |
439 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
440 | }, | |
441 | [P4_EVENT_UOPS_RETIRED] = { | |
442 | .opcode = P4_OPCODE(P4_EVENT_UOPS_RETIRED), | |
443 | .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 }, | |
c9cf4a01 CG |
444 | .escr_emask = |
445 | P4_ESCR_EMASK_BIT(P4_EVENT_UOPS_RETIRED, NBOGUS) | | |
446 | P4_ESCR_EMASK_BIT(P4_EVENT_UOPS_RETIRED, BOGUS), | |
d814f301 CG |
447 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
448 | }, | |
449 | [P4_EVENT_UOP_TYPE] = { | |
450 | .opcode = P4_OPCODE(P4_EVENT_UOP_TYPE), | |
451 | .escr_msr = { MSR_P4_RAT_ESCR0, MSR_P4_RAT_ESCR1 }, | |
c9cf4a01 CG |
452 | .escr_emask = |
453 | P4_ESCR_EMASK_BIT(P4_EVENT_UOP_TYPE, TAGLOADS) | | |
454 | P4_ESCR_EMASK_BIT(P4_EVENT_UOP_TYPE, TAGSTORES), | |
d814f301 CG |
455 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
456 | }, | |
457 | [P4_EVENT_BRANCH_RETIRED] = { | |
458 | .opcode = P4_OPCODE(P4_EVENT_BRANCH_RETIRED), | |
459 | .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 }, | |
c9cf4a01 CG |
460 | .escr_emask = |
461 | P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMNP) | | |
462 | P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMNM) | | |
463 | P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMTP) | | |
464 | P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMTM), | |
d814f301 CG |
465 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
466 | }, | |
467 | [P4_EVENT_MISPRED_BRANCH_RETIRED] = { | |
468 | .opcode = P4_OPCODE(P4_EVENT_MISPRED_BRANCH_RETIRED), | |
469 | .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 }, | |
c9cf4a01 CG |
470 | .escr_emask = |
471 | P4_ESCR_EMASK_BIT(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS), | |
d814f301 CG |
472 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
473 | }, | |
474 | [P4_EVENT_X87_ASSIST] = { | |
475 | .opcode = P4_OPCODE(P4_EVENT_X87_ASSIST), | |
476 | .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 }, | |
c9cf4a01 CG |
477 | .escr_emask = |
478 | P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, FPSU) | | |
479 | P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, FPSO) | | |
480 | P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, POAO) | | |
481 | P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, POAU) | | |
482 | P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, PREA), | |
d814f301 CG |
483 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
484 | }, | |
485 | [P4_EVENT_MACHINE_CLEAR] = { | |
486 | .opcode = P4_OPCODE(P4_EVENT_MACHINE_CLEAR), | |
487 | .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 }, | |
c9cf4a01 CG |
488 | .escr_emask = |
489 | P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, CLEAR) | | |
490 | P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, MOCLEAR) | | |
491 | P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, SMCLEAR), | |
d814f301 CG |
492 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
493 | }, | |
494 | [P4_EVENT_INSTR_COMPLETED] = { | |
495 | .opcode = P4_OPCODE(P4_EVENT_INSTR_COMPLETED), | |
496 | .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 }, | |
c9cf4a01 CG |
497 | .escr_emask = |
498 | P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_COMPLETED, NBOGUS) | | |
499 | P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_COMPLETED, BOGUS), | |
d814f301 CG |
500 | .cntr = { {12, 13, 16}, {14, 15, 17} }, |
501 | }, | |
502 | }; | |
a072738e | 503 | |
39ef13a4 | 504 | #define P4_GEN_CACHE_EVENT(event, bit, metric) \ |
d814f301 CG |
505 | p4_config_pack_escr(P4_ESCR_EVENT(event) | \ |
506 | P4_ESCR_EMASK_BIT(event, bit)) | \ | |
39ef13a4 | 507 | p4_config_pack_cccr(metric | \ |
d814f301 | 508 | P4_CCCR_ESEL(P4_OPCODE_ESEL(P4_OPCODE(event)))) |
cb7d6b50 | 509 | |
caaa8be3 | 510 | static __initconst const u64 p4_hw_cache_event_ids |
cb7d6b50 LM |
511 | [PERF_COUNT_HW_CACHE_MAX] |
512 | [PERF_COUNT_HW_CACHE_OP_MAX] | |
513 | [PERF_COUNT_HW_CACHE_RESULT_MAX] = | |
514 | { | |
515 | [ C(L1D ) ] = { | |
516 | [ C(OP_READ) ] = { | |
517 | [ C(RESULT_ACCESS) ] = 0x0, | |
d814f301 | 518 | [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS, |
39ef13a4 | 519 | P4_PEBS_METRIC__1stl_cache_load_miss_retired), |
cb7d6b50 LM |
520 | }, |
521 | }, | |
522 | [ C(LL ) ] = { | |
523 | [ C(OP_READ) ] = { | |
524 | [ C(RESULT_ACCESS) ] = 0x0, | |
d814f301 | 525 | [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS, |
39ef13a4 | 526 | P4_PEBS_METRIC__2ndl_cache_load_miss_retired), |
cb7d6b50 | 527 | }, |
d814f301 | 528 | }, |
cb7d6b50 LM |
529 | [ C(DTLB) ] = { |
530 | [ C(OP_READ) ] = { | |
531 | [ C(RESULT_ACCESS) ] = 0x0, | |
d814f301 | 532 | [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS, |
39ef13a4 | 533 | P4_PEBS_METRIC__dtlb_load_miss_retired), |
cb7d6b50 LM |
534 | }, |
535 | [ C(OP_WRITE) ] = { | |
536 | [ C(RESULT_ACCESS) ] = 0x0, | |
d814f301 | 537 | [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS, |
39ef13a4 | 538 | P4_PEBS_METRIC__dtlb_store_miss_retired), |
cb7d6b50 LM |
539 | }, |
540 | }, | |
541 | [ C(ITLB) ] = { | |
542 | [ C(OP_READ) ] = { | |
d814f301 | 543 | [ C(RESULT_ACCESS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_ITLB_REFERENCE, HIT, |
39ef13a4 | 544 | P4_PEBS_METRIC__none), |
d814f301 | 545 | [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_ITLB_REFERENCE, MISS, |
39ef13a4 | 546 | P4_PEBS_METRIC__none), |
cb7d6b50 LM |
547 | }, |
548 | [ C(OP_WRITE) ] = { | |
549 | [ C(RESULT_ACCESS) ] = -1, | |
550 | [ C(RESULT_MISS) ] = -1, | |
551 | }, | |
552 | [ C(OP_PREFETCH) ] = { | |
553 | [ C(RESULT_ACCESS) ] = -1, | |
554 | [ C(RESULT_MISS) ] = -1, | |
555 | }, | |
556 | }, | |
557 | }; | |
558 | ||
d814f301 CG |
559 | static u64 p4_general_events[PERF_COUNT_HW_MAX] = { |
560 | /* non-halted CPU clocks */ | |
561 | [PERF_COUNT_HW_CPU_CYCLES] = | |
562 | p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_GLOBAL_POWER_EVENTS) | | |
563 | P4_ESCR_EMASK_BIT(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING)), | |
564 | ||
565 | /* | |
566 | * retired instructions | |
567 | * in a sake of simplicity we don't use the FSB tagging | |
568 | */ | |
569 | [PERF_COUNT_HW_INSTRUCTIONS] = | |
570 | p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_INSTR_RETIRED) | | |
571 | P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG) | | |
572 | P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSNTAG)), | |
573 | ||
574 | /* cache hits */ | |
575 | [PERF_COUNT_HW_CACHE_REFERENCES] = | |
576 | p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_BSQ_CACHE_REFERENCE) | | |
577 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS) | | |
578 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE) | | |
579 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM) | | |
580 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS) | | |
581 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE) | | |
582 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM)), | |
583 | ||
584 | /* cache misses */ | |
585 | [PERF_COUNT_HW_CACHE_MISSES] = | |
586 | p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_BSQ_CACHE_REFERENCE) | | |
587 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS) | | |
588 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS) | | |
589 | P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS)), | |
590 | ||
591 | /* branch instructions retired */ | |
592 | [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = | |
593 | p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_RETIRED_BRANCH_TYPE) | | |
594 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL) | | |
595 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CALL) | | |
596 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN) | | |
597 | P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT)), | |
598 | ||
599 | /* mispredicted branches retired */ | |
600 | [PERF_COUNT_HW_BRANCH_MISSES] = | |
601 | p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_MISPRED_BRANCH_RETIRED) | | |
602 | P4_ESCR_EMASK_BIT(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS)), | |
603 | ||
604 | /* bus ready clocks (cpu is driving #DRDY_DRV\#DRDY_OWN): */ | |
605 | [PERF_COUNT_HW_BUS_CYCLES] = | |
606 | p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_FSB_DATA_ACTIVITY) | | |
607 | P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV) | | |
608 | P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN)) | | |
609 | p4_config_pack_cccr(P4_CCCR_EDGE | P4_CCCR_COMPARE), | |
a072738e CG |
610 | }; |
611 | ||
d814f301 CG |
612 | static struct p4_event_bind *p4_config_get_bind(u64 config) |
613 | { | |
614 | unsigned int evnt = p4_config_unpack_event(config); | |
615 | struct p4_event_bind *bind = NULL; | |
616 | ||
617 | if (evnt < ARRAY_SIZE(p4_event_bind_map)) | |
618 | bind = &p4_event_bind_map[evnt]; | |
619 | ||
620 | return bind; | |
621 | } | |
622 | ||
a072738e CG |
623 | static u64 p4_pmu_event_map(int hw_event) |
624 | { | |
d814f301 CG |
625 | struct p4_event_bind *bind; |
626 | unsigned int esel; | |
a072738e CG |
627 | u64 config; |
628 | ||
d814f301 CG |
629 | config = p4_general_events[hw_event]; |
630 | bind = p4_config_get_bind(config); | |
631 | esel = P4_OPCODE_ESEL(bind->opcode); | |
632 | config |= p4_config_pack_cccr(P4_CCCR_ESEL(esel)); | |
a072738e | 633 | |
a072738e CG |
634 | return config; |
635 | } | |
636 | ||
c9cf4a01 CG |
637 | /* check cpu model specifics */ |
638 | static bool p4_event_match_cpu_model(unsigned int event_idx) | |
639 | { | |
640 | /* INSTR_COMPLETED event only exist for model 3, 4, 6 (Prescott) */ | |
641 | if (event_idx == P4_EVENT_INSTR_COMPLETED) { | |
642 | if (boot_cpu_data.x86_model != 3 && | |
643 | boot_cpu_data.x86_model != 4 && | |
644 | boot_cpu_data.x86_model != 6) | |
645 | return false; | |
646 | } | |
647 | ||
648 | /* | |
649 | * For info | |
650 | * - IQ_ESCR0, IQ_ESCR1 only for models 1 and 2 | |
651 | */ | |
652 | ||
653 | return true; | |
654 | } | |
655 | ||
39ef13a4 CG |
656 | static int p4_validate_raw_event(struct perf_event *event) |
657 | { | |
c9cf4a01 | 658 | unsigned int v, emask; |
39ef13a4 | 659 | |
c9cf4a01 | 660 | /* User data may have out-of-bound event index */ |
39ef13a4 | 661 | v = p4_config_unpack_event(event->attr.config); |
c9cf4a01 CG |
662 | if (v >= ARRAY_SIZE(p4_event_bind_map)) |
663 | return -EINVAL; | |
664 | ||
665 | /* It may be unsupported: */ | |
666 | if (!p4_event_match_cpu_model(v)) | |
39ef13a4 | 667 | return -EINVAL; |
c9cf4a01 CG |
668 | |
669 | /* | |
670 | * NOTE: P4_CCCR_THREAD_ANY has not the same meaning as | |
671 | * in Architectural Performance Monitoring, it means not | |
672 | * on _which_ logical cpu to count but rather _when_, ie it | |
673 | * depends on logical cpu state -- count event if one cpu active, | |
674 | * none, both or any, so we just allow user to pass any value | |
675 | * desired. | |
676 | * | |
677 | * In turn we always set Tx_OS/Tx_USR bits bound to logical | |
678 | * cpu without their propagation to another cpu | |
679 | */ | |
680 | ||
681 | /* | |
682 | * if an event is shared accross the logical threads | |
683 | * the user needs special permissions to be able to use it | |
684 | */ | |
d038b12c | 685 | if (p4_ht_active() && p4_event_bind_map[v].shared) { |
c9cf4a01 CG |
686 | if (perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN)) |
687 | return -EACCES; | |
39ef13a4 CG |
688 | } |
689 | ||
c9cf4a01 CG |
690 | /* ESCR EventMask bits may be invalid */ |
691 | emask = p4_config_unpack_escr(event->attr.config) & P4_ESCR_EVENTMASK_MASK; | |
692 | if (emask & ~p4_event_bind_map[v].escr_emask) | |
693 | return -EINVAL; | |
694 | ||
39ef13a4 | 695 | /* |
c9cf4a01 | 696 | * it may have some invalid PEBS bits |
39ef13a4 | 697 | */ |
c9cf4a01 | 698 | if (p4_config_pebs_has(event->attr.config, P4_PEBS_CONFIG_ENABLE)) |
39ef13a4 | 699 | return -EINVAL; |
c9cf4a01 | 700 | |
39ef13a4 | 701 | v = p4_config_unpack_metric(event->attr.config); |
c9cf4a01 | 702 | if (v >= ARRAY_SIZE(p4_pebs_bind_map)) |
39ef13a4 | 703 | return -EINVAL; |
39ef13a4 CG |
704 | |
705 | return 0; | |
706 | } | |
707 | ||
b4cdc5c2 | 708 | static int p4_hw_config(struct perf_event *event) |
a072738e | 709 | { |
137351e0 CG |
710 | int cpu = get_cpu(); |
711 | int rc = 0; | |
d814f301 | 712 | u32 escr, cccr; |
a072738e CG |
713 | |
714 | /* | |
715 | * the reason we use cpu that early is that: if we get scheduled | |
716 | * first time on the same cpu -- we will not need swap thread | |
717 | * specific flags in config (and will save some cpu cycles) | |
718 | */ | |
719 | ||
d814f301 | 720 | cccr = p4_default_cccr_conf(cpu); |
b4cdc5c2 PZ |
721 | escr = p4_default_escr_conf(cpu, event->attr.exclude_kernel, |
722 | event->attr.exclude_user); | |
723 | event->hw.config = p4_config_pack_escr(escr) | | |
724 | p4_config_pack_cccr(cccr); | |
a072738e | 725 | |
cb7d6b50 | 726 | if (p4_ht_active() && p4_ht_thread(cpu)) |
b4cdc5c2 PZ |
727 | event->hw.config = p4_set_ht_bit(event->hw.config); |
728 | ||
de902d96 | 729 | if (event->attr.type == PERF_TYPE_RAW) { |
d038b12c SE |
730 | struct p4_event_bind *bind; |
731 | unsigned int esel; | |
c9cf4a01 CG |
732 | /* |
733 | * Clear bits we reserve to be managed by kernel itself | |
734 | * and never allowed from a user space | |
735 | */ | |
736 | event->attr.config &= P4_CONFIG_MASK; | |
737 | ||
39ef13a4 CG |
738 | rc = p4_validate_raw_event(event); |
739 | if (rc) | |
c7993165 | 740 | goto out; |
c7993165 | 741 | |
de902d96 | 742 | /* |
39ef13a4 CG |
743 | * Note that for RAW events we allow user to use P4_CCCR_RESERVED |
744 | * bits since we keep additional info here (for cache events and etc) | |
de902d96 | 745 | */ |
c9cf4a01 | 746 | event->hw.config |= event->attr.config; |
d038b12c SE |
747 | bind = p4_config_get_bind(event->attr.config); |
748 | if (!bind) { | |
749 | rc = -EINVAL; | |
750 | goto out; | |
751 | } | |
752 | esel = P4_OPCODE_ESEL(bind->opcode); | |
753 | event->hw.config |= p4_config_pack_cccr(P4_CCCR_ESEL(esel)); | |
de902d96 | 754 | } |
cb7d6b50 | 755 | |
137351e0 | 756 | rc = x86_setup_perfctr(event); |
c7993165 | 757 | out: |
137351e0 | 758 | put_cpu(); |
137351e0 | 759 | return rc; |
a072738e CG |
760 | } |
761 | ||
0db1a7bc | 762 | static inline int p4_pmu_clear_cccr_ovf(struct hw_perf_event *hwc) |
a072738e | 763 | { |
047a3772 | 764 | u64 v; |
a072738e | 765 | |
047a3772 CG |
766 | /* an official way for overflow indication */ |
767 | rdmsrl(hwc->config_base + hwc->idx, v); | |
768 | if (v & P4_CCCR_OVF) { | |
769 | wrmsrl(hwc->config_base + hwc->idx, v & ~P4_CCCR_OVF); | |
770 | return 1; | |
a072738e | 771 | } |
0db1a7bc | 772 | |
047a3772 CG |
773 | /* it might be unflagged overflow */ |
774 | rdmsrl(hwc->event_base + hwc->idx, v); | |
775 | if (!(v & ARCH_P4_CNTRVAL_MASK)) | |
776 | return 1; | |
777 | ||
778 | return 0; | |
a072738e CG |
779 | } |
780 | ||
39ef13a4 CG |
781 | static void p4_pmu_disable_pebs(void) |
782 | { | |
783 | /* | |
784 | * FIXME | |
785 | * | |
786 | * It's still allowed that two threads setup same cache | |
787 | * events so we can't simply clear metrics until we knew | |
788 | * noone is depending on us, so we need kind of counter | |
789 | * for "ReplayEvent" users. | |
790 | * | |
791 | * What is more complex -- RAW events, if user (for some | |
792 | * reason) will pass some cache event metric with improper | |
793 | * event opcode -- it's fine from hardware point of view | |
794 | * but completely nonsence from "meaning" of such action. | |
795 | * | |
796 | * So at moment let leave metrics turned on forever -- it's | |
797 | * ok for now but need to be revisited! | |
798 | * | |
799 | * (void)checking_wrmsrl(MSR_IA32_PEBS_ENABLE, (u64)0); | |
800 | * (void)checking_wrmsrl(MSR_P4_PEBS_MATRIX_VERT, (u64)0); | |
801 | */ | |
802 | } | |
803 | ||
a072738e CG |
804 | static inline void p4_pmu_disable_event(struct perf_event *event) |
805 | { | |
806 | struct hw_perf_event *hwc = &event->hw; | |
807 | ||
808 | /* | |
809 | * If event gets disabled while counter is in overflowed | |
810 | * state we need to clear P4_CCCR_OVF, otherwise interrupt get | |
811 | * asserted again and again | |
812 | */ | |
813 | (void)checking_wrmsrl(hwc->config_base + hwc->idx, | |
814 | (u64)(p4_config_unpack_cccr(hwc->config)) & | |
d814f301 | 815 | ~P4_CCCR_ENABLE & ~P4_CCCR_OVF & ~P4_CCCR_RESERVED); |
a072738e CG |
816 | } |
817 | ||
818 | static void p4_pmu_disable_all(void) | |
819 | { | |
820 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); | |
821 | int idx; | |
822 | ||
948b1bb8 | 823 | for (idx = 0; idx < x86_pmu.num_counters; idx++) { |
a072738e CG |
824 | struct perf_event *event = cpuc->events[idx]; |
825 | if (!test_bit(idx, cpuc->active_mask)) | |
826 | continue; | |
827 | p4_pmu_disable_event(event); | |
828 | } | |
39ef13a4 CG |
829 | |
830 | p4_pmu_disable_pebs(); | |
831 | } | |
832 | ||
833 | /* configuration must be valid */ | |
834 | static void p4_pmu_enable_pebs(u64 config) | |
835 | { | |
836 | struct p4_pebs_bind *bind; | |
837 | unsigned int idx; | |
838 | ||
839 | BUILD_BUG_ON(P4_PEBS_METRIC__max > P4_PEBS_CONFIG_METRIC_MASK); | |
840 | ||
841 | idx = p4_config_unpack_metric(config); | |
842 | if (idx == P4_PEBS_METRIC__none) | |
843 | return; | |
844 | ||
845 | bind = &p4_pebs_bind_map[idx]; | |
846 | ||
847 | (void)checking_wrmsrl(MSR_IA32_PEBS_ENABLE, (u64)bind->metric_pebs); | |
848 | (void)checking_wrmsrl(MSR_P4_PEBS_MATRIX_VERT, (u64)bind->metric_vert); | |
a072738e CG |
849 | } |
850 | ||
851 | static void p4_pmu_enable_event(struct perf_event *event) | |
852 | { | |
853 | struct hw_perf_event *hwc = &event->hw; | |
854 | int thread = p4_ht_config_thread(hwc->config); | |
855 | u64 escr_conf = p4_config_unpack_escr(p4_clear_ht_bit(hwc->config)); | |
d814f301 | 856 | unsigned int idx = p4_config_unpack_event(hwc->config); |
d814f301 | 857 | struct p4_event_bind *bind; |
d814f301 | 858 | u64 escr_addr, cccr; |
a072738e | 859 | |
d814f301 CG |
860 | bind = &p4_event_bind_map[idx]; |
861 | escr_addr = (u64)bind->escr_msr[thread]; | |
a072738e CG |
862 | |
863 | /* | |
864 | * - we dont support cascaded counters yet | |
865 | * - and counter 1 is broken (erratum) | |
866 | */ | |
867 | WARN_ON_ONCE(p4_is_event_cascaded(hwc->config)); | |
868 | WARN_ON_ONCE(hwc->idx == 1); | |
869 | ||
d814f301 CG |
870 | /* we need a real Event value */ |
871 | escr_conf &= ~P4_ESCR_EVENT_MASK; | |
872 | escr_conf |= P4_ESCR_EVENT(P4_OPCODE_EVNT(bind->opcode)); | |
873 | ||
874 | cccr = p4_config_unpack_cccr(hwc->config); | |
875 | ||
876 | /* | |
39ef13a4 CG |
877 | * it could be Cache event so we need to write metrics |
878 | * into additional MSRs | |
d814f301 | 879 | */ |
39ef13a4 | 880 | p4_pmu_enable_pebs(hwc->config); |
d814f301 CG |
881 | |
882 | (void)checking_wrmsrl(escr_addr, escr_conf); | |
a072738e | 883 | (void)checking_wrmsrl(hwc->config_base + hwc->idx, |
d814f301 | 884 | (cccr & ~P4_CCCR_RESERVED) | P4_CCCR_ENABLE); |
a072738e CG |
885 | } |
886 | ||
11164cd4 | 887 | static void p4_pmu_enable_all(int added) |
a072738e CG |
888 | { |
889 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); | |
890 | int idx; | |
891 | ||
948b1bb8 | 892 | for (idx = 0; idx < x86_pmu.num_counters; idx++) { |
a072738e CG |
893 | struct perf_event *event = cpuc->events[idx]; |
894 | if (!test_bit(idx, cpuc->active_mask)) | |
895 | continue; | |
896 | p4_pmu_enable_event(event); | |
897 | } | |
898 | } | |
899 | ||
900 | static int p4_pmu_handle_irq(struct pt_regs *regs) | |
901 | { | |
902 | struct perf_sample_data data; | |
903 | struct cpu_hw_events *cpuc; | |
904 | struct perf_event *event; | |
905 | struct hw_perf_event *hwc; | |
906 | int idx, handled = 0; | |
907 | u64 val; | |
908 | ||
909 | data.addr = 0; | |
910 | data.raw = NULL; | |
911 | ||
912 | cpuc = &__get_cpu_var(cpu_hw_events); | |
913 | ||
948b1bb8 | 914 | for (idx = 0; idx < x86_pmu.num_counters; idx++) { |
1c250d70 | 915 | int overflow; |
a072738e | 916 | |
03e22198 CG |
917 | if (!test_bit(idx, cpuc->active_mask)) { |
918 | /* catch in-flight IRQs */ | |
919 | if (__test_and_clear_bit(idx, cpuc->running)) | |
920 | handled++; | |
a072738e | 921 | continue; |
03e22198 | 922 | } |
a072738e CG |
923 | |
924 | event = cpuc->events[idx]; | |
925 | hwc = &event->hw; | |
926 | ||
927 | WARN_ON_ONCE(hwc->idx != idx); | |
928 | ||
0db1a7bc | 929 | /* it might be unflagged overflow */ |
1c250d70 | 930 | overflow = p4_pmu_clear_cccr_ovf(hwc); |
a072738e CG |
931 | |
932 | val = x86_perf_event_update(event); | |
1c250d70 | 933 | if (!overflow && (val & (1ULL << (x86_pmu.cntval_bits - 1)))) |
a072738e CG |
934 | continue; |
935 | ||
1c250d70 CG |
936 | handled += overflow; |
937 | ||
0db1a7bc CG |
938 | /* event overflow for sure */ |
939 | data.period = event->hw.last_period; | |
a072738e CG |
940 | |
941 | if (!x86_perf_event_set_period(event)) | |
942 | continue; | |
943 | if (perf_event_overflow(event, 1, &data, regs)) | |
944 | p4_pmu_disable_event(event); | |
945 | } | |
946 | ||
947 | if (handled) { | |
948 | /* p4 quirk: unmask it again */ | |
949 | apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED); | |
950 | inc_irq_stat(apic_perf_irqs); | |
951 | } | |
952 | ||
de725dec | 953 | return handled; |
a072738e CG |
954 | } |
955 | ||
956 | /* | |
957 | * swap thread specific fields according to a thread | |
958 | * we are going to run on | |
959 | */ | |
960 | static void p4_pmu_swap_config_ts(struct hw_perf_event *hwc, int cpu) | |
961 | { | |
962 | u32 escr, cccr; | |
963 | ||
964 | /* | |
965 | * we either lucky and continue on same cpu or no HT support | |
966 | */ | |
967 | if (!p4_should_swap_ts(hwc->config, cpu)) | |
968 | return; | |
969 | ||
970 | /* | |
971 | * the event is migrated from an another logical | |
972 | * cpu, so we need to swap thread specific flags | |
973 | */ | |
974 | ||
975 | escr = p4_config_unpack_escr(hwc->config); | |
976 | cccr = p4_config_unpack_cccr(hwc->config); | |
977 | ||
978 | if (p4_ht_thread(cpu)) { | |
979 | cccr &= ~P4_CCCR_OVF_PMI_T0; | |
980 | cccr |= P4_CCCR_OVF_PMI_T1; | |
d814f301 CG |
981 | if (escr & P4_ESCR_T0_OS) { |
982 | escr &= ~P4_ESCR_T0_OS; | |
983 | escr |= P4_ESCR_T1_OS; | |
a072738e | 984 | } |
d814f301 CG |
985 | if (escr & P4_ESCR_T0_USR) { |
986 | escr &= ~P4_ESCR_T0_USR; | |
987 | escr |= P4_ESCR_T1_USR; | |
a072738e CG |
988 | } |
989 | hwc->config = p4_config_pack_escr(escr); | |
990 | hwc->config |= p4_config_pack_cccr(cccr); | |
991 | hwc->config |= P4_CONFIG_HT; | |
992 | } else { | |
993 | cccr &= ~P4_CCCR_OVF_PMI_T1; | |
994 | cccr |= P4_CCCR_OVF_PMI_T0; | |
d814f301 CG |
995 | if (escr & P4_ESCR_T1_OS) { |
996 | escr &= ~P4_ESCR_T1_OS; | |
997 | escr |= P4_ESCR_T0_OS; | |
a072738e | 998 | } |
d814f301 CG |
999 | if (escr & P4_ESCR_T1_USR) { |
1000 | escr &= ~P4_ESCR_T1_USR; | |
1001 | escr |= P4_ESCR_T0_USR; | |
a072738e CG |
1002 | } |
1003 | hwc->config = p4_config_pack_escr(escr); | |
1004 | hwc->config |= p4_config_pack_cccr(cccr); | |
1005 | hwc->config &= ~P4_CONFIG_HT; | |
1006 | } | |
1007 | } | |
1008 | ||
72001990 CG |
1009 | /* |
1010 | * ESCR address hashing is tricky, ESCRs are not sequential | |
623aab89 | 1011 | * in memory but all starts from MSR_P4_BSU_ESCR0 (0x03a0) and |
72001990 CG |
1012 | * the metric between any ESCRs is laid in range [0xa0,0xe1] |
1013 | * | |
1014 | * so we make ~70% filled hashtable | |
1015 | */ | |
1016 | ||
1017 | #define P4_ESCR_MSR_BASE 0x000003a0 | |
1018 | #define P4_ESCR_MSR_MAX 0x000003e1 | |
1019 | #define P4_ESCR_MSR_TABLE_SIZE (P4_ESCR_MSR_MAX - P4_ESCR_MSR_BASE + 1) | |
1020 | #define P4_ESCR_MSR_IDX(msr) (msr - P4_ESCR_MSR_BASE) | |
1021 | #define P4_ESCR_MSR_TABLE_ENTRY(msr) [P4_ESCR_MSR_IDX(msr)] = msr | |
1022 | ||
1023 | static const unsigned int p4_escr_table[P4_ESCR_MSR_TABLE_SIZE] = { | |
1024 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ALF_ESCR0), | |
1025 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ALF_ESCR1), | |
1026 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BPU_ESCR0), | |
1027 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BPU_ESCR1), | |
1028 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BSU_ESCR0), | |
1029 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BSU_ESCR1), | |
1030 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR0), | |
1031 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR1), | |
1032 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR2), | |
1033 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR3), | |
1034 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR4), | |
1035 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR5), | |
1036 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_DAC_ESCR0), | |
1037 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_DAC_ESCR1), | |
1038 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FIRM_ESCR0), | |
1039 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FIRM_ESCR1), | |
1040 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FLAME_ESCR0), | |
1041 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FLAME_ESCR1), | |
1042 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FSB_ESCR0), | |
1043 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FSB_ESCR1), | |
1044 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IQ_ESCR0), | |
1045 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IQ_ESCR1), | |
1046 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IS_ESCR0), | |
1047 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IS_ESCR1), | |
1048 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ITLB_ESCR0), | |
1049 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ITLB_ESCR1), | |
1050 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IX_ESCR0), | |
1051 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IX_ESCR1), | |
1052 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MOB_ESCR0), | |
1053 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MOB_ESCR1), | |
1054 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MS_ESCR0), | |
1055 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MS_ESCR1), | |
1056 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_PMH_ESCR0), | |
1057 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_PMH_ESCR1), | |
1058 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_RAT_ESCR0), | |
1059 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_RAT_ESCR1), | |
1060 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SAAT_ESCR0), | |
1061 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SAAT_ESCR1), | |
1062 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SSU_ESCR0), | |
1063 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SSU_ESCR1), | |
1064 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TBPU_ESCR0), | |
1065 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TBPU_ESCR1), | |
1066 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TC_ESCR0), | |
1067 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TC_ESCR1), | |
1068 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_U2L_ESCR0), | |
1069 | P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_U2L_ESCR1), | |
a072738e CG |
1070 | }; |
1071 | ||
1072 | static int p4_get_escr_idx(unsigned int addr) | |
1073 | { | |
72001990 | 1074 | unsigned int idx = P4_ESCR_MSR_IDX(addr); |
a072738e | 1075 | |
623aab89 CG |
1076 | if (unlikely(idx >= P4_ESCR_MSR_TABLE_SIZE || |
1077 | !p4_escr_table[idx] || | |
1078 | p4_escr_table[idx] != addr)) { | |
72001990 CG |
1079 | WARN_ONCE(1, "P4 PMU: Wrong address passed: %x\n", addr); |
1080 | return -1; | |
a072738e CG |
1081 | } |
1082 | ||
72001990 | 1083 | return idx; |
a072738e CG |
1084 | } |
1085 | ||
d814f301 CG |
1086 | static int p4_next_cntr(int thread, unsigned long *used_mask, |
1087 | struct p4_event_bind *bind) | |
1088 | { | |
1ff3d7d7 | 1089 | int i, j; |
d814f301 CG |
1090 | |
1091 | for (i = 0; i < P4_CNTR_LIMIT; i++) { | |
1ff3d7d7 CG |
1092 | j = bind->cntr[thread][i]; |
1093 | if (j != -1 && !test_bit(j, used_mask)) | |
d814f301 CG |
1094 | return j; |
1095 | } | |
1096 | ||
1097 | return -1; | |
1098 | } | |
1099 | ||
a072738e CG |
1100 | static int p4_pmu_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign) |
1101 | { | |
1102 | unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)]; | |
72001990 | 1103 | unsigned long escr_mask[BITS_TO_LONGS(P4_ESCR_MSR_TABLE_SIZE)]; |
9d36dfcf | 1104 | int cpu = smp_processor_id(); |
d814f301 CG |
1105 | struct hw_perf_event *hwc; |
1106 | struct p4_event_bind *bind; | |
1107 | unsigned int i, thread, num; | |
1108 | int cntr_idx, escr_idx; | |
a072738e CG |
1109 | |
1110 | bitmap_zero(used_mask, X86_PMC_IDX_MAX); | |
72001990 | 1111 | bitmap_zero(escr_mask, P4_ESCR_MSR_TABLE_SIZE); |
a072738e | 1112 | |
a072738e | 1113 | for (i = 0, num = n; i < n; i++, num--) { |
d814f301 | 1114 | |
a072738e | 1115 | hwc = &cpuc->event_list[i]->hw; |
a072738e | 1116 | thread = p4_ht_thread(cpu); |
d814f301 CG |
1117 | bind = p4_config_get_bind(hwc->config); |
1118 | escr_idx = p4_get_escr_idx(bind->escr_msr[thread]); | |
72001990 CG |
1119 | if (unlikely(escr_idx == -1)) |
1120 | goto done; | |
a072738e | 1121 | |
a072738e | 1122 | if (hwc->idx != -1 && !p4_should_swap_ts(hwc->config, cpu)) { |
d814f301 | 1123 | cntr_idx = hwc->idx; |
a072738e CG |
1124 | if (assign) |
1125 | assign[i] = hwc->idx; | |
a072738e CG |
1126 | goto reserve; |
1127 | } | |
1128 | ||
d814f301 CG |
1129 | cntr_idx = p4_next_cntr(thread, used_mask, bind); |
1130 | if (cntr_idx == -1 || test_bit(escr_idx, escr_mask)) | |
a072738e CG |
1131 | goto done; |
1132 | ||
a072738e | 1133 | p4_pmu_swap_config_ts(hwc, cpu); |
d814f301 CG |
1134 | if (assign) |
1135 | assign[i] = cntr_idx; | |
a072738e | 1136 | reserve: |
d814f301 | 1137 | set_bit(cntr_idx, used_mask); |
a072738e CG |
1138 | set_bit(escr_idx, escr_mask); |
1139 | } | |
1140 | ||
1141 | done: | |
1142 | return num ? -ENOSPC : 0; | |
1143 | } | |
1144 | ||
caaa8be3 | 1145 | static __initconst const struct x86_pmu p4_pmu = { |
a072738e CG |
1146 | .name = "Netburst P4/Xeon", |
1147 | .handle_irq = p4_pmu_handle_irq, | |
1148 | .disable_all = p4_pmu_disable_all, | |
1149 | .enable_all = p4_pmu_enable_all, | |
1150 | .enable = p4_pmu_enable_event, | |
1151 | .disable = p4_pmu_disable_event, | |
1152 | .eventsel = MSR_P4_BPU_CCCR0, | |
1153 | .perfctr = MSR_P4_BPU_PERFCTR0, | |
1154 | .event_map = p4_pmu_event_map, | |
d814f301 | 1155 | .max_events = ARRAY_SIZE(p4_general_events), |
a072738e CG |
1156 | .get_event_constraints = x86_get_event_constraints, |
1157 | /* | |
1158 | * IF HT disabled we may need to use all | |
1159 | * ARCH_P4_MAX_CCCR counters simulaneously | |
1160 | * though leave it restricted at moment assuming | |
1161 | * HT is on | |
1162 | */ | |
948b1bb8 | 1163 | .num_counters = ARCH_P4_MAX_CCCR, |
a072738e | 1164 | .apic = 1, |
047a3772 CG |
1165 | .cntval_bits = ARCH_P4_CNTRVAL_BITS, |
1166 | .cntval_mask = ARCH_P4_CNTRVAL_MASK, | |
1167 | .max_period = (1ULL << (ARCH_P4_CNTRVAL_BITS - 1)) - 1, | |
a072738e CG |
1168 | .hw_config = p4_hw_config, |
1169 | .schedule_events = p4_pmu_schedule_events, | |
68aa00ac CG |
1170 | /* |
1171 | * This handles erratum N15 in intel doc 249199-029, | |
1172 | * the counter may not be updated correctly on write | |
1173 | * so we need a second write operation to do the trick | |
1174 | * (the official workaround didn't work) | |
1175 | * | |
1176 | * the former idea is taken from OProfile code | |
1177 | */ | |
1178 | .perfctr_second_write = 1, | |
a072738e CG |
1179 | }; |
1180 | ||
1181 | static __init int p4_pmu_init(void) | |
1182 | { | |
1183 | unsigned int low, high; | |
1184 | ||
1185 | /* If we get stripped -- indexig fails */ | |
1186 | BUILD_BUG_ON(ARCH_P4_MAX_CCCR > X86_PMC_MAX_GENERIC); | |
1187 | ||
1188 | rdmsr(MSR_IA32_MISC_ENABLE, low, high); | |
1189 | if (!(low & (1 << 7))) { | |
1190 | pr_cont("unsupported Netburst CPU model %d ", | |
1191 | boot_cpu_data.x86_model); | |
1192 | return -ENODEV; | |
1193 | } | |
1194 | ||
cb7d6b50 | 1195 | memcpy(hw_cache_event_ids, p4_hw_cache_event_ids, |
d814f301 | 1196 | sizeof(hw_cache_event_ids)); |
cb7d6b50 | 1197 | |
a072738e CG |
1198 | pr_cont("Netburst events, "); |
1199 | ||
1200 | x86_pmu = p4_pmu; | |
1201 | ||
1202 | return 0; | |
1203 | } | |
1204 | ||
1205 | #endif /* CONFIG_CPU_SUP_INTEL */ |