x86/asm/entry: Clear EXTRA_REGS for all executable formats
[deliverable/linux.git] / arch / x86 / kernel / entry_64.S
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/x86_64/entry.S
3 *
4 * Copyright (C) 1991, 1992 Linus Torvalds
5 * Copyright (C) 2000, 2001, 2002 Andi Kleen SuSE Labs
6 * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
1da177e4
LT
7 */
8
9/*
10 * entry.S contains the system-call and fault low-level handling routines.
11 *
8b4777a4
AL
12 * Some of this is documented in Documentation/x86/entry_64.txt
13 *
1da177e4
LT
14 * NOTE: This code handles signal-recognition, which happens every time
15 * after an interrupt and after each system call.
0bd7b798 16 *
0bd7b798 17 * A note on terminology:
7fcb3bc3 18 * - iret frame: Architecture defined interrupt frame from SS to RIP
0bd7b798 19 * at the top of the kernel process stack.
2e91a17b
AK
20 *
21 * Some macro usage:
22 * - CFI macros are used to generate dwarf2 unwind information for better
23 * backtraces. They don't change any code.
2e91a17b 24 * - ENTRY/END Define functions in the symbol table.
2e91a17b 25 * - TRACE_IRQ_* - Trace hard interrupt state for lock debugging.
cb5dd2c5 26 * - idtentry - Define exception entry points.
1da177e4
LT
27 */
28
1da177e4
LT
29#include <linux/linkage.h>
30#include <asm/segment.h>
1da177e4
LT
31#include <asm/cache.h>
32#include <asm/errno.h>
33#include <asm/dwarf2.h>
34#include <asm/calling.h>
e2d5df93 35#include <asm/asm-offsets.h>
1da177e4
LT
36#include <asm/msr.h>
37#include <asm/unistd.h>
38#include <asm/thread_info.h>
39#include <asm/hw_irq.h>
0341c14d 40#include <asm/page_types.h>
2601e64d 41#include <asm/irqflags.h>
72fe4858 42#include <asm/paravirt.h>
9939ddaf 43#include <asm/percpu.h>
d7abc0fa 44#include <asm/asm.h>
91d1aa43 45#include <asm/context_tracking.h>
63bcff2a 46#include <asm/smap.h>
3891a04a 47#include <asm/pgtable_types.h>
d7e7528b 48#include <linux/err.h>
1da177e4 49
86a1c34a
RM
50/* Avoid __ASSEMBLER__'ifying <linux/audit.h> just for this. */
51#include <linux/elf-em.h>
52#define AUDIT_ARCH_X86_64 (EM_X86_64|__AUDIT_ARCH_64BIT|__AUDIT_ARCH_LE)
53#define __AUDIT_ARCH_64BIT 0x80000000
54#define __AUDIT_ARCH_LE 0x40000000
55
1da177e4 56 .code64
ea714547
JO
57 .section .entry.text, "ax"
58
16444a8a 59
72fe4858 60#ifdef CONFIG_PARAVIRT
2be29982 61ENTRY(native_usergs_sysret64)
72fe4858
GOC
62 swapgs
63 sysretq
b3baaa13 64ENDPROC(native_usergs_sysret64)
72fe4858
GOC
65#endif /* CONFIG_PARAVIRT */
66
2601e64d 67
f2db9382 68.macro TRACE_IRQS_IRETQ
2601e64d 69#ifdef CONFIG_TRACE_IRQFLAGS
f2db9382 70 bt $9,EFLAGS(%rsp) /* interrupts off? */
2601e64d
IM
71 jnc 1f
72 TRACE_IRQS_ON
731:
74#endif
75.endm
76
5963e317
SR
77/*
78 * When dynamic function tracer is enabled it will add a breakpoint
79 * to all locations that it is about to modify, sync CPUs, update
80 * all the code, sync CPUs, then remove the breakpoints. In this time
81 * if lockdep is enabled, it might jump back into the debug handler
82 * outside the updating of the IST protection. (TRACE_IRQS_ON/OFF).
83 *
84 * We need to change the IDT table before calling TRACE_IRQS_ON/OFF to
85 * make sure the stack pointer does not get reset back to the top
86 * of the debug stack, and instead just reuses the current stack.
87 */
88#if defined(CONFIG_DYNAMIC_FTRACE) && defined(CONFIG_TRACE_IRQFLAGS)
89
90.macro TRACE_IRQS_OFF_DEBUG
91 call debug_stack_set_zero
92 TRACE_IRQS_OFF
93 call debug_stack_reset
94.endm
95
96.macro TRACE_IRQS_ON_DEBUG
97 call debug_stack_set_zero
98 TRACE_IRQS_ON
99 call debug_stack_reset
100.endm
101
f2db9382
DV
102.macro TRACE_IRQS_IRETQ_DEBUG
103 bt $9,EFLAGS(%rsp) /* interrupts off? */
5963e317
SR
104 jnc 1f
105 TRACE_IRQS_ON_DEBUG
1061:
107.endm
108
109#else
110# define TRACE_IRQS_OFF_DEBUG TRACE_IRQS_OFF
111# define TRACE_IRQS_ON_DEBUG TRACE_IRQS_ON
112# define TRACE_IRQS_IRETQ_DEBUG TRACE_IRQS_IRETQ
113#endif
114
dcd072e2 115/*
e90e147c 116 * empty frame
dcd072e2
AH
117 */
118 .macro EMPTY_FRAME start=1 offset=0
7effaa88 119 .if \start
dcd072e2 120 CFI_STARTPROC simple
adf14236 121 CFI_SIGNAL_FRAME
dcd072e2 122 CFI_DEF_CFA rsp,8+\offset
7effaa88 123 .else
dcd072e2 124 CFI_DEF_CFA_OFFSET 8+\offset
7effaa88 125 .endif
1da177e4 126 .endm
d99015b1
AH
127
128/*
dcd072e2 129 * initial frame state for interrupts (and exceptions without error code)
d99015b1 130 */
dcd072e2 131 .macro INTR_FRAME start=1 offset=0
911d2bb5
DV
132 EMPTY_FRAME \start, 5*8+\offset
133 /*CFI_REL_OFFSET ss, 4*8+\offset*/
134 CFI_REL_OFFSET rsp, 3*8+\offset
135 /*CFI_REL_OFFSET rflags, 2*8+\offset*/
136 /*CFI_REL_OFFSET cs, 1*8+\offset*/
137 CFI_REL_OFFSET rip, 0*8+\offset
d99015b1
AH
138 .endm
139
d99015b1
AH
140/*
141 * initial frame state for exceptions with error code (and interrupts
142 * with vector already pushed)
143 */
dcd072e2 144 .macro XCPT_FRAME start=1 offset=0
911d2bb5 145 INTR_FRAME \start, 1*8+\offset
dcd072e2
AH
146 .endm
147
148/*
76f5df43 149 * frame that enables passing a complete pt_regs to a C function.
dcd072e2 150 */
76f5df43 151 .macro DEFAULT_FRAME start=1 offset=0
f2db9382
DV
152 XCPT_FRAME \start, ORIG_RAX+\offset
153 CFI_REL_OFFSET rdi, RDI+\offset
154 CFI_REL_OFFSET rsi, RSI+\offset
155 CFI_REL_OFFSET rdx, RDX+\offset
156 CFI_REL_OFFSET rcx, RCX+\offset
157 CFI_REL_OFFSET rax, RAX+\offset
158 CFI_REL_OFFSET r8, R8+\offset
159 CFI_REL_OFFSET r9, R9+\offset
160 CFI_REL_OFFSET r10, R10+\offset
161 CFI_REL_OFFSET r11, R11+\offset
dcd072e2
AH
162 CFI_REL_OFFSET rbx, RBX+\offset
163 CFI_REL_OFFSET rbp, RBP+\offset
164 CFI_REL_OFFSET r12, R12+\offset
165 CFI_REL_OFFSET r13, R13+\offset
166 CFI_REL_OFFSET r14, R14+\offset
167 CFI_REL_OFFSET r15, R15+\offset
168 .endm
d99015b1 169
1da177e4 170/*
b87cf63e 171 * 64bit SYSCALL instruction entry. Up to 6 arguments in registers.
1da177e4 172 *
b87cf63e
DV
173 * 64bit SYSCALL saves rip to rcx, clears rflags.RF, then saves rflags to r11,
174 * then loads new ss, cs, and rip from previously programmed MSRs.
175 * rflags gets masked by a value from another MSR (so CLD and CLAC
176 * are not needed). SYSCALL does not save anything on the stack
177 * and does not change rsp.
178 *
179 * Registers on entry:
1da177e4 180 * rax system call number
b87cf63e
DV
181 * rcx return address
182 * r11 saved rflags (note: r11 is callee-clobbered register in C ABI)
1da177e4 183 * rdi arg0
1da177e4 184 * rsi arg1
0bd7b798 185 * rdx arg2
b87cf63e 186 * r10 arg3 (needs to be moved to rcx to conform to C ABI)
1da177e4
LT
187 * r8 arg4
188 * r9 arg5
b87cf63e 189 * (note: r12-r15,rbp,rbx are callee-preserved in C ABI)
0bd7b798 190 *
1da177e4
LT
191 * Only called from user space.
192 *
7fcb3bc3 193 * When user can change pt_regs->foo always force IRET. That is because
7bf36bbc
AK
194 * it deals with uncanonical addresses better. SYSRET has trouble
195 * with them due to bugs in both AMD and Intel CPUs.
0bd7b798 196 */
1da177e4
LT
197
198ENTRY(system_call)
7effaa88 199 CFI_STARTPROC simple
adf14236 200 CFI_SIGNAL_FRAME
ef593260 201 CFI_DEF_CFA rsp,0
7effaa88
JB
202 CFI_REGISTER rip,rcx
203 /*CFI_REGISTER rflags,r11*/
9ed8e7d8
DV
204
205 /*
206 * Interrupts are off on entry.
207 * We do not frame this tiny irq-off block with TRACE_IRQS_OFF/ON,
208 * it is too small to ever cause noticeable irq latency.
209 */
72fe4858
GOC
210 SWAPGS_UNSAFE_STACK
211 /*
212 * A hypervisor implementation might want to use a label
213 * after the swapgs, so that it can do the swapgs
214 * for the guest and jump here on syscall.
215 */
f6b2bc84 216GLOBAL(system_call_after_swapgs)
72fe4858 217
c38e5038 218 movq %rsp,PER_CPU_VAR(rsp_scratch)
9af45651 219 movq PER_CPU_VAR(kernel_stack),%rsp
9ed8e7d8
DV
220
221 /* Construct struct pt_regs on stack */
222 pushq_cfi $__USER_DS /* pt_regs->ss */
223 pushq_cfi PER_CPU_VAR(rsp_scratch) /* pt_regs->sp */
33db1fd4 224 /*
9ed8e7d8
DV
225 * Re-enable interrupts.
226 * We use 'rsp_scratch' as a scratch space, hence irq-off block above
227 * must execute atomically in the face of possible interrupt-driven
228 * task preemption. We must enable interrupts only after we're done
229 * with using rsp_scratch:
33db1fd4
DV
230 */
231 ENABLE_INTERRUPTS(CLBR_NONE)
9ed8e7d8
DV
232 pushq_cfi %r11 /* pt_regs->flags */
233 pushq_cfi $__USER_CS /* pt_regs->cs */
234 pushq_cfi %rcx /* pt_regs->ip */
235 CFI_REL_OFFSET rip,0
236 pushq_cfi_reg rax /* pt_regs->orig_ax */
237 pushq_cfi_reg rdi /* pt_regs->di */
238 pushq_cfi_reg rsi /* pt_regs->si */
239 pushq_cfi_reg rdx /* pt_regs->dx */
240 pushq_cfi_reg rcx /* pt_regs->cx */
241 pushq_cfi $-ENOSYS /* pt_regs->ax */
242 pushq_cfi_reg r8 /* pt_regs->r8 */
243 pushq_cfi_reg r9 /* pt_regs->r9 */
244 pushq_cfi_reg r10 /* pt_regs->r10 */
a71ffdd7
DV
245 pushq_cfi_reg r11 /* pt_regs->r11 */
246 sub $(6*8),%rsp /* pt_regs->bp,bx,r12-15 not saved */
27be87c5 247 CFI_ADJUST_CFA_OFFSET 6*8
9ed8e7d8 248
dca5b52a 249 testl $_TIF_WORK_SYSCALL_ENTRY, ASM_THREAD_INFO(TI_flags, %rsp, SIZEOF_PTREGS)
1da177e4 250 jnz tracesys
86a1c34a 251system_call_fastpath:
fca460f9 252#if __SYSCALL_MASK == ~0
1da177e4 253 cmpq $__NR_syscall_max,%rax
fca460f9
PA
254#else
255 andl $__SYSCALL_MASK,%eax
256 cmpl $__NR_syscall_max,%eax
257#endif
146b2b09 258 ja 1f /* return -ENOSYS (already in pt_regs->ax) */
1da177e4 259 movq %r10,%rcx
146b2b09 260 call *sys_call_table(,%rax,8)
f2db9382 261 movq %rax,RAX(%rsp)
146b2b09 2621:
1da177e4 263/*
146b2b09
DV
264 * Syscall return path ending with SYSRET (fast path).
265 * Has incompletely filled pt_regs.
0bd7b798 266 */
10cd706d 267 LOCKDEP_SYS_EXIT
4416c5a6
DV
268 /*
269 * We do not frame this tiny irq-off block with TRACE_IRQS_OFF/ON,
270 * it is too small to ever cause noticeable irq latency.
271 */
72fe4858 272 DISABLE_INTERRUPTS(CLBR_NONE)
b3494a4a
AL
273
274 /*
275 * We must check ti flags with interrupts (or at least preemption)
276 * off because we must *never* return to userspace without
277 * processing exit work that is enqueued if we're preempted here.
278 * In particular, returning to userspace with any of the one-shot
279 * flags (TIF_NOTIFY_RESUME, TIF_USER_RETURN_NOTIFY, etc) set is
280 * very bad.
281 */
06ab9c1b
IM
282 testl $_TIF_ALLWORK_MASK, ASM_THREAD_INFO(TI_flags, %rsp, SIZEOF_PTREGS)
283 jnz int_ret_from_sys_call_irqs_off /* Go to the slow path */
b3494a4a 284
bcddc015 285 CFI_REMEMBER_STATE
4416c5a6 286
29722cd4
DV
287 RESTORE_C_REGS_EXCEPT_RCX_R11
288 movq RIP(%rsp),%rcx
7effaa88 289 CFI_REGISTER rip,rcx
29722cd4 290 movq EFLAGS(%rsp),%r11
7effaa88 291 /*CFI_REGISTER rflags,r11*/
263042e4 292 movq RSP(%rsp),%rsp
b87cf63e
DV
293 /*
294 * 64bit SYSRET restores rip from rcx,
295 * rflags from r11 (but RF and VM bits are forced to 0),
296 * cs and ss are loaded from MSRs.
4416c5a6 297 * Restoration of rflags re-enables interrupts.
b87cf63e 298 */
2be29982 299 USERGS_SYSRET64
1da177e4 300
bcddc015 301 CFI_RESTORE_STATE
1da177e4 302
7fcb3bc3 303 /* Do syscall entry tracing */
0bd7b798 304tracesys:
76f5df43 305 movq %rsp, %rdi
47eb582e 306 movl $AUDIT_ARCH_X86_64, %esi
1dcf74f6
AL
307 call syscall_trace_enter_phase1
308 test %rax, %rax
309 jnz tracesys_phase2 /* if needed, run the slow path */
76f5df43 310 RESTORE_C_REGS_EXCEPT_RAX /* else restore clobbered regs */
f2db9382 311 movq ORIG_RAX(%rsp), %rax
1dcf74f6
AL
312 jmp system_call_fastpath /* and return to the fast path */
313
314tracesys_phase2:
76f5df43 315 SAVE_EXTRA_REGS
1dcf74f6 316 movq %rsp, %rdi
47eb582e 317 movl $AUDIT_ARCH_X86_64, %esi
1dcf74f6
AL
318 movq %rax,%rdx
319 call syscall_trace_enter_phase2
320
d4d67150 321 /*
e90e147c 322 * Reload registers from stack in case ptrace changed them.
1dcf74f6 323 * We don't reload %rax because syscall_trace_entry_phase2() returned
d4d67150
RM
324 * the value it wants us to use in the table lookup.
325 */
76f5df43
DV
326 RESTORE_C_REGS_EXCEPT_RAX
327 RESTORE_EXTRA_REGS
fca460f9 328#if __SYSCALL_MASK == ~0
1da177e4 329 cmpq $__NR_syscall_max,%rax
fca460f9
PA
330#else
331 andl $__SYSCALL_MASK,%eax
332 cmpl $__NR_syscall_max,%eax
333#endif
a6de5a21 334 ja 1f /* return -ENOSYS (already in pt_regs->ax) */
1da177e4
LT
335 movq %r10,%rcx /* fixup for C */
336 call *sys_call_table(,%rax,8)
f2db9382 337 movq %rax,RAX(%rsp)
a6de5a21 3381:
7fcb3bc3 339 /* Use IRET because user could have changed pt_regs->foo */
0bd7b798
AH
340
341/*
1da177e4 342 * Syscall return path ending with IRET.
7fcb3bc3 343 * Has correct iret frame.
bcddc015 344 */
bc8b2b92 345GLOBAL(int_ret_from_sys_call)
72fe4858 346 DISABLE_INTERRUPTS(CLBR_NONE)
4416c5a6 347int_ret_from_sys_call_irqs_off: /* jumps come here from the irqs-off SYSRET path */
2601e64d 348 TRACE_IRQS_OFF
1da177e4
LT
349 movl $_TIF_ALLWORK_MASK,%edi
350 /* edi: mask to check */
bc8b2b92 351GLOBAL(int_with_check)
10cd706d 352 LOCKDEP_SYS_EXIT_IRQ
1da177e4 353 GET_THREAD_INFO(%rcx)
26ccb8a7 354 movl TI_flags(%rcx),%edx
1da177e4
LT
355 andl %edi,%edx
356 jnz int_careful
26ccb8a7 357 andl $~TS_COMPAT,TI_status(%rcx)
1da177e4
LT
358 jmp retint_swapgs
359
360 /* Either reschedule or signal or syscall exit tracking needed. */
361 /* First do a reschedule test. */
362 /* edx: work, edi: workmask */
363int_careful:
364 bt $TIF_NEED_RESCHED,%edx
365 jnc int_very_careful
2601e64d 366 TRACE_IRQS_ON
72fe4858 367 ENABLE_INTERRUPTS(CLBR_NONE)
df5d1874 368 pushq_cfi %rdi
0430499c 369 SCHEDULE_USER
df5d1874 370 popq_cfi %rdi
72fe4858 371 DISABLE_INTERRUPTS(CLBR_NONE)
2601e64d 372 TRACE_IRQS_OFF
1da177e4
LT
373 jmp int_with_check
374
7fcb3bc3 375 /* handle signals and tracing -- both require a full pt_regs */
1da177e4 376int_very_careful:
2601e64d 377 TRACE_IRQS_ON
72fe4858 378 ENABLE_INTERRUPTS(CLBR_NONE)
76f5df43 379 SAVE_EXTRA_REGS
0bd7b798 380 /* Check for syscall exit trace */
d4d67150 381 testl $_TIF_WORK_SYSCALL_EXIT,%edx
1da177e4 382 jz int_signal
df5d1874 383 pushq_cfi %rdi
0bd7b798 384 leaq 8(%rsp),%rdi # &ptregs -> arg1
1da177e4 385 call syscall_trace_leave
df5d1874 386 popq_cfi %rdi
d4d67150 387 andl $~(_TIF_WORK_SYSCALL_EXIT|_TIF_SYSCALL_EMU),%edi
1da177e4 388 jmp int_restore_rest
0bd7b798 389
1da177e4 390int_signal:
8f4d37ec 391 testl $_TIF_DO_NOTIFY_MASK,%edx
1da177e4
LT
392 jz 1f
393 movq %rsp,%rdi # &ptregs -> arg1
394 xorl %esi,%esi # oldset -> arg2
395 call do_notify_resume
eca91e78 3961: movl $_TIF_WORK_MASK,%edi
1da177e4 397int_restore_rest:
76f5df43 398 RESTORE_EXTRA_REGS
72fe4858 399 DISABLE_INTERRUPTS(CLBR_NONE)
2601e64d 400 TRACE_IRQS_OFF
1da177e4
LT
401 jmp int_with_check
402 CFI_ENDPROC
bcddc015 403END(system_call)
0bd7b798 404
1d4b4b29
AV
405 .macro FORK_LIKE func
406ENTRY(stub_\func)
407 CFI_STARTPROC
76f5df43
DV
408 DEFAULT_FRAME 0, 8 /* offset 8: return address */
409 SAVE_EXTRA_REGS 8
1d4b4b29 410 call sys_\func
76f5df43 411 ret
1d4b4b29
AV
412 CFI_ENDPROC
413END(stub_\func)
414 .endm
415
416 FORK_LIKE clone
417 FORK_LIKE fork
418 FORK_LIKE vfork
1da177e4 419
1da177e4
LT
420ENTRY(stub_execve)
421 CFI_STARTPROC
fc3e958a
DV
422 DEFAULT_FRAME 0, 8
423 call sys_execve
424return_from_execve:
425 testl %eax, %eax
426 jz 1f
427 /* exec failed, can use fast SYSRET code path in this case */
428 ret
4291:
430 /* must use IRET code path (pt_regs->cs may have changed) */
431 addq $8, %rsp
432 ZERO_EXTRA_REGS
433 movq %rax,RAX(%rsp)
434 jmp int_ret_from_sys_call
1da177e4 435 CFI_ENDPROC
4b787e0b 436END(stub_execve)
0bd7b798 437
27d6ec7a
DD
438ENTRY(stub_execveat)
439 CFI_STARTPROC
fc3e958a
DV
440 DEFAULT_FRAME 0, 8
441 call sys_execveat
442 jmp return_from_execve
27d6ec7a
DD
443 CFI_ENDPROC
444END(stub_execveat)
445
1da177e4
LT
446/*
447 * sigreturn is special because it needs to restore all registers on return.
448 * This cannot be done with SYSRET, so use the IRET return path instead.
0bd7b798 449 */
1da177e4
LT
450ENTRY(stub_rt_sigreturn)
451 CFI_STARTPROC
7effaa88 452 addq $8, %rsp
76f5df43
DV
453 DEFAULT_FRAME 0
454 SAVE_EXTRA_REGS
1da177e4
LT
455 call sys_rt_sigreturn
456 movq %rax,RAX(%rsp) # fixme, this could be done at the higher layer
76f5df43 457 RESTORE_EXTRA_REGS
1da177e4
LT
458 jmp int_ret_from_sys_call
459 CFI_ENDPROC
4b787e0b 460END(stub_rt_sigreturn)
1da177e4 461
c5a37394 462#ifdef CONFIG_X86_X32_ABI
c5a37394
PA
463ENTRY(stub_x32_rt_sigreturn)
464 CFI_STARTPROC
465 addq $8, %rsp
76f5df43
DV
466 DEFAULT_FRAME 0
467 SAVE_EXTRA_REGS
c5a37394
PA
468 call sys32_x32_rt_sigreturn
469 movq %rax,RAX(%rsp) # fixme, this could be done at the higher layer
76f5df43 470 RESTORE_EXTRA_REGS
c5a37394
PA
471 jmp int_ret_from_sys_call
472 CFI_ENDPROC
473END(stub_x32_rt_sigreturn)
474
d1a797f3
PA
475ENTRY(stub_x32_execve)
476 CFI_STARTPROC
fc3e958a
DV
477 DEFAULT_FRAME 0, 8
478 call compat_sys_execve
479 jmp return_from_execve
d1a797f3
PA
480 CFI_ENDPROC
481END(stub_x32_execve)
482
27d6ec7a
DD
483ENTRY(stub_x32_execveat)
484 CFI_STARTPROC
fc3e958a
DV
485 DEFAULT_FRAME 0, 8
486 call compat_sys_execveat
487 jmp return_from_execve
27d6ec7a
DD
488 CFI_ENDPROC
489END(stub_x32_execveat)
490
c5a37394
PA
491#endif
492
1eeb207f
DV
493/*
494 * A newly forked process directly context switches into this address.
495 *
496 * rdi: prev task we switched from
497 */
498ENTRY(ret_from_fork)
499 DEFAULT_FRAME
500
501 LOCK ; btr $TIF_FORK,TI_flags(%r8)
502
503 pushq_cfi $0x0002
504 popfq_cfi # reset kernel eflags
505
506 call schedule_tail # rdi: 'prev' task parameter
507
508 GET_THREAD_INFO(%rcx)
509
510 RESTORE_EXTRA_REGS
511
512 testl $3,CS(%rsp) # from kernel_thread?
513 jz 1f
514
1e3fbb8a
AL
515 /*
516 * By the time we get here, we have no idea whether our pt_regs,
517 * ti flags, and ti status came from the 64-bit SYSCALL fast path,
518 * the slow path, or one of the ia32entry paths.
519 * Use int_ret_from_sys_call to return, since it can safely handle
520 * all of the above.
521 */
522 jmp int_ret_from_sys_call
1eeb207f
DV
523
5241:
525 movq %rbp, %rdi
526 call *%rbx
527 movl $0, RAX(%rsp)
528 RESTORE_EXTRA_REGS
529 jmp int_ret_from_sys_call
530 CFI_ENDPROC
531END(ret_from_fork)
532
939b7871
PA
533/*
534 * Build the entry stubs and pointer table with some assembler magic.
535 * We pack 7 stubs into a single 32-byte chunk, which will fit in a
536 * single cache line on all modern x86 implementations.
537 */
538 .section .init.rodata,"a"
539ENTRY(interrupt)
ea714547 540 .section .entry.text
939b7871
PA
541 .p2align 5
542 .p2align CONFIG_X86_L1_CACHE_SHIFT
543ENTRY(irq_entries_start)
544 INTR_FRAME
545vector=FIRST_EXTERNAL_VECTOR
2414e021 546.rept (FIRST_SYSTEM_VECTOR-FIRST_EXTERNAL_VECTOR+6)/7
939b7871
PA
547 .balign 32
548 .rept 7
2414e021 549 .if vector < FIRST_SYSTEM_VECTOR
8665596e 550 .if vector <> FIRST_EXTERNAL_VECTOR
939b7871
PA
551 CFI_ADJUST_CFA_OFFSET -8
552 .endif
df5d1874 5531: pushq_cfi $(~vector+0x80) /* Note: always in signed byte range */
8665596e 554 .if ((vector-FIRST_EXTERNAL_VECTOR)%7) <> 6
939b7871
PA
555 jmp 2f
556 .endif
557 .previous
558 .quad 1b
ea714547 559 .section .entry.text
939b7871
PA
560vector=vector+1
561 .endif
562 .endr
5632: jmp common_interrupt
564.endr
565 CFI_ENDPROC
566END(irq_entries_start)
567
568.previous
569END(interrupt)
570.previous
571
d99015b1 572/*
1da177e4
LT
573 * Interrupt entry/exit.
574 *
575 * Interrupt entry points save only callee clobbered registers in fast path.
d99015b1
AH
576 *
577 * Entry runs with interrupts off.
578 */
1da177e4 579
722024db 580/* 0(%rsp): ~(interrupt number) */
1da177e4 581 .macro interrupt func
f6f64681 582 cld
e90e147c
DV
583 /*
584 * Since nothing in interrupt handling code touches r12...r15 members
585 * of "struct pt_regs", and since interrupts can nest, we can save
586 * four stack slots and simultaneously provide
587 * an unwind-friendly stack layout by saving "truncated" pt_regs
588 * exactly up to rbp slot, without these members.
589 */
76f5df43
DV
590 ALLOC_PT_GPREGS_ON_STACK -RBP
591 SAVE_C_REGS -RBP
592 /* this goes to 0(%rsp) for unwinder, not for saving the value: */
593 SAVE_EXTRA_REGS_RBP -RBP
594
595 leaq -RBP(%rsp),%rdi /* arg1 for \func (pointer to pt_regs) */
f6f64681 596
76f5df43 597 testl $3, CS-RBP(%rsp)
f6f64681
DV
598 je 1f
599 SWAPGS
76f5df43 6001:
f6f64681 601 /*
e90e147c 602 * Save previous stack pointer, optionally switch to interrupt stack.
f6f64681
DV
603 * irq_count is used to check if a CPU is already on an interrupt stack
604 * or not. While this is essentially redundant with preempt_count it is
605 * a little cheaper to use a separate counter in the PDA (short of
606 * moving irq_enter into assembly, which would be too much work)
607 */
76f5df43
DV
608 movq %rsp, %rsi
609 incl PER_CPU_VAR(irq_count)
f6f64681
DV
610 cmovzq PER_CPU_VAR(irq_stack_ptr),%rsp
611 CFI_DEF_CFA_REGISTER rsi
f6f64681 612 pushq %rsi
911d2bb5
DV
613 /*
614 * For debugger:
615 * "CFA (Current Frame Address) is the value on stack + offset"
616 */
f6f64681 617 CFI_ESCAPE 0x0f /* DW_CFA_def_cfa_expression */, 6, \
911d2bb5 618 0x77 /* DW_OP_breg7 (rsp) */, 0, \
f6f64681 619 0x06 /* DW_OP_deref */, \
911d2bb5 620 0x08 /* DW_OP_const1u */, SIZEOF_PTREGS-RBP, \
f6f64681
DV
621 0x22 /* DW_OP_plus */
622 /* We entered an interrupt context - irqs are off: */
623 TRACE_IRQS_OFF
624
1da177e4
LT
625 call \func
626 .endm
627
722024db
AH
628 /*
629 * The interrupt stubs push (~vector+0x80) onto the stack and
630 * then jump to common_interrupt.
631 */
939b7871
PA
632 .p2align CONFIG_X86_L1_CACHE_SHIFT
633common_interrupt:
7effaa88 634 XCPT_FRAME
ee4eb87b 635 ASM_CLAC
722024db 636 addq $-0x80,(%rsp) /* Adjust vector to [-256,-1] range */
1da177e4 637 interrupt do_IRQ
34061f13 638 /* 0(%rsp): old RSP */
7effaa88 639ret_from_intr:
72fe4858 640 DISABLE_INTERRUPTS(CLBR_NONE)
2601e64d 641 TRACE_IRQS_OFF
56895530 642 decl PER_CPU_VAR(irq_count)
625dbc3b 643
a2bbe750
FW
644 /* Restore saved previous stack */
645 popq %rsi
911d2bb5 646 CFI_DEF_CFA rsi,SIZEOF_PTREGS-RBP /* reg/off reset after def_cfa_expr */
e90e147c 647 /* return code expects complete pt_regs - adjust rsp accordingly: */
f2db9382 648 leaq -RBP(%rsi),%rsp
7effaa88 649 CFI_DEF_CFA_REGISTER rsp
f2db9382 650 CFI_ADJUST_CFA_OFFSET RBP
625dbc3b 651
f2db9382 652 testl $3,CS(%rsp)
1da177e4 653 je retint_kernel
1da177e4 654 /* Interrupt came from user space */
a3675b32
DV
655
656 GET_THREAD_INFO(%rcx)
1da177e4 657 /*
1da177e4 658 * %rcx: thread info. Interrupts off.
0bd7b798 659 */
1da177e4
LT
660retint_with_reschedule:
661 movl $_TIF_WORK_MASK,%edi
7effaa88 662retint_check:
10cd706d 663 LOCKDEP_SYS_EXIT_IRQ
26ccb8a7 664 movl TI_flags(%rcx),%edx
1da177e4 665 andl %edi,%edx
7effaa88 666 CFI_REMEMBER_STATE
1da177e4 667 jnz retint_careful
10cd706d
PZ
668
669retint_swapgs: /* return to user-space */
2601e64d
IM
670 /*
671 * The iretq could re-enable interrupts:
672 */
72fe4858 673 DISABLE_INTERRUPTS(CLBR_ANY)
2601e64d 674 TRACE_IRQS_IRETQ
2a23c6b8
AL
675
676 /*
677 * Try to use SYSRET instead of IRET if we're returning to
678 * a completely clean 64-bit userspace context.
679 */
f2db9382
DV
680 movq RCX(%rsp),%rcx
681 cmpq %rcx,RIP(%rsp) /* RCX == RIP */
2a23c6b8
AL
682 jne opportunistic_sysret_failed
683
684 /*
685 * On Intel CPUs, sysret with non-canonical RCX/RIP will #GP
686 * in kernel space. This essentially lets the user take over
687 * the kernel, since userspace controls RSP. It's not worth
688 * testing for canonicalness exactly -- this check detects any
689 * of the 17 high bits set, which is true for non-canonical
690 * or kernel addresses. (This will pessimize vsyscall=native.
691 * Big deal.)
692 *
693 * If virtual addresses ever become wider, this will need
694 * to be updated to remain correct on both old and new CPUs.
695 */
696 .ifne __VIRTUAL_MASK_SHIFT - 47
697 .error "virtual address width changed -- sysret checks need update"
698 .endif
699 shr $__VIRTUAL_MASK_SHIFT, %rcx
700 jnz opportunistic_sysret_failed
701
f2db9382 702 cmpq $__USER_CS,CS(%rsp) /* CS must match SYSRET */
2a23c6b8
AL
703 jne opportunistic_sysret_failed
704
f2db9382
DV
705 movq R11(%rsp),%r11
706 cmpq %r11,EFLAGS(%rsp) /* R11 == RFLAGS */
2a23c6b8
AL
707 jne opportunistic_sysret_failed
708
f2db9382 709 testq $X86_EFLAGS_RF,%r11 /* sysret can't restore RF */
2a23c6b8
AL
710 jnz opportunistic_sysret_failed
711
712 /* nothing to check for RSP */
713
f2db9382 714 cmpq $__USER_DS,SS(%rsp) /* SS must match SYSRET */
2a23c6b8
AL
715 jne opportunistic_sysret_failed
716
717 /*
718 * We win! This label is here just for ease of understanding
719 * perf profiles. Nothing jumps here.
720 */
721irq_return_via_sysret:
722 CFI_REMEMBER_STATE
d441c1f2
DV
723 /* r11 is already restored (see code above) */
724 RESTORE_C_REGS_EXCEPT_R11
725 movq RSP(%rsp),%rsp
2a23c6b8
AL
726 USERGS_SYSRET64
727 CFI_RESTORE_STATE
728
729opportunistic_sysret_failed:
72fe4858 730 SWAPGS
2601e64d
IM
731 jmp restore_args
732
627276cb 733/* Returning to kernel space */
6ba71b76 734retint_kernel:
627276cb
DV
735#ifdef CONFIG_PREEMPT
736 /* Interrupts are off */
737 /* Check if we need preemption */
627276cb 738 bt $9,EFLAGS(%rsp) /* interrupts were off? */
6ba71b76 739 jnc 1f
36acef25
DV
7400: cmpl $0,PER_CPU_VAR(__preempt_count)
741 jnz 1f
627276cb 742 call preempt_schedule_irq
36acef25 743 jmp 0b
6ba71b76 7441:
627276cb 745#endif
2601e64d
IM
746 /*
747 * The iretq could re-enable interrupts:
748 */
749 TRACE_IRQS_IRETQ
750restore_args:
76f5df43
DV
751 RESTORE_C_REGS
752 REMOVE_PT_GPREGS_FROM_STACK 8
3701d863 753
f7f3d791 754irq_return:
7209a75d
AL
755 INTERRUPT_RETURN
756
757ENTRY(native_iret)
3891a04a
PA
758 /*
759 * Are we returning to a stack segment from the LDT? Note: in
760 * 64-bit mode SS:RSP on the exception stack is always valid.
761 */
34273f41 762#ifdef CONFIG_X86_ESPFIX64
3891a04a 763 testb $4,(SS-RIP)(%rsp)
7209a75d 764 jnz native_irq_return_ldt
34273f41 765#endif
3891a04a 766
af726f21 767.global native_irq_return_iret
7209a75d 768native_irq_return_iret:
b645af2d
AL
769 /*
770 * This may fault. Non-paranoid faults on return to userspace are
771 * handled by fixup_bad_iret. These include #SS, #GP, and #NP.
772 * Double-faults due to espfix64 are handled in do_double_fault.
773 * Other faults here are fatal.
774 */
1da177e4 775 iretq
3701d863 776
34273f41 777#ifdef CONFIG_X86_ESPFIX64
7209a75d 778native_irq_return_ldt:
3891a04a
PA
779 pushq_cfi %rax
780 pushq_cfi %rdi
781 SWAPGS
782 movq PER_CPU_VAR(espfix_waddr),%rdi
783 movq %rax,(0*8)(%rdi) /* RAX */
784 movq (2*8)(%rsp),%rax /* RIP */
785 movq %rax,(1*8)(%rdi)
786 movq (3*8)(%rsp),%rax /* CS */
787 movq %rax,(2*8)(%rdi)
788 movq (4*8)(%rsp),%rax /* RFLAGS */
789 movq %rax,(3*8)(%rdi)
790 movq (6*8)(%rsp),%rax /* SS */
791 movq %rax,(5*8)(%rdi)
792 movq (5*8)(%rsp),%rax /* RSP */
793 movq %rax,(4*8)(%rdi)
794 andl $0xffff0000,%eax
795 popq_cfi %rdi
796 orq PER_CPU_VAR(espfix_stack),%rax
797 SWAPGS
798 movq %rax,%rsp
799 popq_cfi %rax
7209a75d 800 jmp native_irq_return_iret
34273f41 801#endif
3891a04a 802
7effaa88 803 /* edi: workmask, edx: work */
1da177e4 804retint_careful:
7effaa88 805 CFI_RESTORE_STATE
1da177e4
LT
806 bt $TIF_NEED_RESCHED,%edx
807 jnc retint_signal
2601e64d 808 TRACE_IRQS_ON
72fe4858 809 ENABLE_INTERRUPTS(CLBR_NONE)
df5d1874 810 pushq_cfi %rdi
0430499c 811 SCHEDULE_USER
df5d1874 812 popq_cfi %rdi
1da177e4 813 GET_THREAD_INFO(%rcx)
72fe4858 814 DISABLE_INTERRUPTS(CLBR_NONE)
2601e64d 815 TRACE_IRQS_OFF
1da177e4 816 jmp retint_check
0bd7b798 817
1da177e4 818retint_signal:
8f4d37ec 819 testl $_TIF_DO_NOTIFY_MASK,%edx
10ffdbb8 820 jz retint_swapgs
2601e64d 821 TRACE_IRQS_ON
72fe4858 822 ENABLE_INTERRUPTS(CLBR_NONE)
76f5df43 823 SAVE_EXTRA_REGS
0bd7b798 824 movq $-1,ORIG_RAX(%rsp)
3829ee6b 825 xorl %esi,%esi # oldset
1da177e4
LT
826 movq %rsp,%rdi # &pt_regs
827 call do_notify_resume
76f5df43 828 RESTORE_EXTRA_REGS
72fe4858 829 DISABLE_INTERRUPTS(CLBR_NONE)
2601e64d 830 TRACE_IRQS_OFF
be9e6870 831 GET_THREAD_INFO(%rcx)
eca91e78 832 jmp retint_with_reschedule
1da177e4 833
1da177e4 834 CFI_ENDPROC
4b787e0b 835END(common_interrupt)
3891a04a 836
1da177e4
LT
837/*
838 * APIC interrupts.
0bd7b798 839 */
cf910e83 840.macro apicinterrupt3 num sym do_sym
322648d1 841ENTRY(\sym)
7effaa88 842 INTR_FRAME
ee4eb87b 843 ASM_CLAC
df5d1874 844 pushq_cfi $~(\num)
39e95433 845.Lcommon_\sym:
322648d1 846 interrupt \do_sym
1da177e4
LT
847 jmp ret_from_intr
848 CFI_ENDPROC
322648d1
AH
849END(\sym)
850.endm
1da177e4 851
cf910e83
SA
852#ifdef CONFIG_TRACING
853#define trace(sym) trace_##sym
854#define smp_trace(sym) smp_trace_##sym
855
856.macro trace_apicinterrupt num sym
857apicinterrupt3 \num trace(\sym) smp_trace(\sym)
858.endm
859#else
860.macro trace_apicinterrupt num sym do_sym
861.endm
862#endif
863
864.macro apicinterrupt num sym do_sym
865apicinterrupt3 \num \sym \do_sym
866trace_apicinterrupt \num \sym
867.endm
868
322648d1 869#ifdef CONFIG_SMP
cf910e83 870apicinterrupt3 IRQ_MOVE_CLEANUP_VECTOR \
322648d1 871 irq_move_cleanup_interrupt smp_irq_move_cleanup_interrupt
cf910e83 872apicinterrupt3 REBOOT_VECTOR \
4ef702c1 873 reboot_interrupt smp_reboot_interrupt
322648d1 874#endif
1da177e4 875
03b48632 876#ifdef CONFIG_X86_UV
cf910e83 877apicinterrupt3 UV_BAU_MESSAGE \
322648d1 878 uv_bau_message_intr1 uv_bau_message_interrupt
03b48632 879#endif
322648d1
AH
880apicinterrupt LOCAL_TIMER_VECTOR \
881 apic_timer_interrupt smp_apic_timer_interrupt
4a4de9c7
DS
882apicinterrupt X86_PLATFORM_IPI_VECTOR \
883 x86_platform_ipi smp_x86_platform_ipi
89b831ef 884
d78f2664 885#ifdef CONFIG_HAVE_KVM
cf910e83 886apicinterrupt3 POSTED_INTR_VECTOR \
d78f2664
YZ
887 kvm_posted_intr_ipi smp_kvm_posted_intr_ipi
888#endif
889
33e5ff63 890#ifdef CONFIG_X86_MCE_THRESHOLD
322648d1 891apicinterrupt THRESHOLD_APIC_VECTOR \
7856f6cc 892 threshold_interrupt smp_threshold_interrupt
33e5ff63
SA
893#endif
894
895#ifdef CONFIG_X86_THERMAL_VECTOR
322648d1
AH
896apicinterrupt THERMAL_APIC_VECTOR \
897 thermal_interrupt smp_thermal_interrupt
33e5ff63 898#endif
1812924b 899
322648d1
AH
900#ifdef CONFIG_SMP
901apicinterrupt CALL_FUNCTION_SINGLE_VECTOR \
902 call_function_single_interrupt smp_call_function_single_interrupt
903apicinterrupt CALL_FUNCTION_VECTOR \
904 call_function_interrupt smp_call_function_interrupt
905apicinterrupt RESCHEDULE_VECTOR \
906 reschedule_interrupt smp_reschedule_interrupt
907#endif
1da177e4 908
322648d1
AH
909apicinterrupt ERROR_APIC_VECTOR \
910 error_interrupt smp_error_interrupt
911apicinterrupt SPURIOUS_APIC_VECTOR \
912 spurious_interrupt smp_spurious_interrupt
0bd7b798 913
e360adbe
PZ
914#ifdef CONFIG_IRQ_WORK
915apicinterrupt IRQ_WORK_VECTOR \
916 irq_work_interrupt smp_irq_work_interrupt
241771ef
IM
917#endif
918
1da177e4
LT
919/*
920 * Exception entry points.
0bd7b798 921 */
9b476688 922#define CPU_TSS_IST(x) PER_CPU_VAR(cpu_tss) + (TSS_ist + ((x) - 1) * 8)
577ed45e
AL
923
924.macro idtentry sym do_sym has_error_code:req paranoid=0 shift_ist=-1
322648d1 925ENTRY(\sym)
577ed45e
AL
926 /* Sanity check */
927 .if \shift_ist != -1 && \paranoid == 0
928 .error "using shift_ist requires paranoid=1"
929 .endif
930
cb5dd2c5
AL
931 .if \has_error_code
932 XCPT_FRAME
933 .else
7effaa88 934 INTR_FRAME
cb5dd2c5 935 .endif
1da177e4 936
ee4eb87b 937 ASM_CLAC
b8b1d08b 938 PARAVIRT_ADJUST_EXCEPTION_FRAME
cb5dd2c5
AL
939
940 .ifeq \has_error_code
941 pushq_cfi $-1 /* ORIG_RAX: no syscall to restart */
942 .endif
943
76f5df43 944 ALLOC_PT_GPREGS_ON_STACK
cb5dd2c5
AL
945
946 .if \paranoid
48e08d0f
AL
947 .if \paranoid == 1
948 CFI_REMEMBER_STATE
949 testl $3, CS(%rsp) /* If coming from userspace, switch */
950 jnz 1f /* stacks. */
951 .endif
ebfc453e 952 call paranoid_entry
cb5dd2c5
AL
953 .else
954 call error_entry
955 .endif
ebfc453e 956 /* returned flag: ebx=0: need swapgs on exit, ebx=1: don't need it */
cb5dd2c5 957
1bd24efc 958 DEFAULT_FRAME 0
cb5dd2c5
AL
959
960 .if \paranoid
577ed45e
AL
961 .if \shift_ist != -1
962 TRACE_IRQS_OFF_DEBUG /* reload IDT in case of recursion */
963 .else
b8b1d08b 964 TRACE_IRQS_OFF
cb5dd2c5 965 .endif
577ed45e 966 .endif
cb5dd2c5
AL
967
968 movq %rsp,%rdi /* pt_regs pointer */
969
970 .if \has_error_code
971 movq ORIG_RAX(%rsp),%rsi /* get error code */
972 movq $-1,ORIG_RAX(%rsp) /* no syscall to restart */
973 .else
974 xorl %esi,%esi /* no error code */
975 .endif
976
577ed45e 977 .if \shift_ist != -1
9b476688 978 subq $EXCEPTION_STKSZ, CPU_TSS_IST(\shift_ist)
577ed45e
AL
979 .endif
980
322648d1 981 call \do_sym
cb5dd2c5 982
577ed45e 983 .if \shift_ist != -1
9b476688 984 addq $EXCEPTION_STKSZ, CPU_TSS_IST(\shift_ist)
577ed45e
AL
985 .endif
986
ebfc453e 987 /* these procedures expect "no swapgs" flag in ebx */
cb5dd2c5 988 .if \paranoid
ebfc453e 989 jmp paranoid_exit
cb5dd2c5 990 .else
ebfc453e 991 jmp error_exit
cb5dd2c5
AL
992 .endif
993
48e08d0f
AL
994 .if \paranoid == 1
995 CFI_RESTORE_STATE
996 /*
997 * Paranoid entry from userspace. Switch stacks and treat it
998 * as a normal entry. This means that paranoid handlers
999 * run in real process context if user_mode(regs).
1000 */
10011:
1002 call error_entry
1003
1004 DEFAULT_FRAME 0
1005
1006 movq %rsp,%rdi /* pt_regs pointer */
1007 call sync_regs
1008 movq %rax,%rsp /* switch stack */
1009
1010 movq %rsp,%rdi /* pt_regs pointer */
1011
1012 .if \has_error_code
1013 movq ORIG_RAX(%rsp),%rsi /* get error code */
1014 movq $-1,ORIG_RAX(%rsp) /* no syscall to restart */
1015 .else
1016 xorl %esi,%esi /* no error code */
1017 .endif
1018
1019 call \do_sym
1020
1021 jmp error_exit /* %ebx: no swapgs flag */
1022 .endif
1023
b8b1d08b 1024 CFI_ENDPROC
ddeb8f21 1025END(\sym)
322648d1 1026.endm
b8b1d08b 1027
25c74b10 1028#ifdef CONFIG_TRACING
cb5dd2c5
AL
1029.macro trace_idtentry sym do_sym has_error_code:req
1030idtentry trace(\sym) trace(\do_sym) has_error_code=\has_error_code
1031idtentry \sym \do_sym has_error_code=\has_error_code
25c74b10
SA
1032.endm
1033#else
cb5dd2c5
AL
1034.macro trace_idtentry sym do_sym has_error_code:req
1035idtentry \sym \do_sym has_error_code=\has_error_code
25c74b10
SA
1036.endm
1037#endif
1038
cb5dd2c5
AL
1039idtentry divide_error do_divide_error has_error_code=0
1040idtentry overflow do_overflow has_error_code=0
1041idtentry bounds do_bounds has_error_code=0
1042idtentry invalid_op do_invalid_op has_error_code=0
1043idtentry device_not_available do_device_not_available has_error_code=0
48e08d0f 1044idtentry double_fault do_double_fault has_error_code=1 paranoid=2
cb5dd2c5
AL
1045idtentry coprocessor_segment_overrun do_coprocessor_segment_overrun has_error_code=0
1046idtentry invalid_TSS do_invalid_TSS has_error_code=1
1047idtentry segment_not_present do_segment_not_present has_error_code=1
1048idtentry spurious_interrupt_bug do_spurious_interrupt_bug has_error_code=0
1049idtentry coprocessor_error do_coprocessor_error has_error_code=0
1050idtentry alignment_check do_alignment_check has_error_code=1
1051idtentry simd_coprocessor_error do_simd_coprocessor_error has_error_code=0
5cec93c2 1052
2601e64d 1053
9f1e87ea
CG
1054 /* Reload gs selector with exception handling */
1055 /* edi: new selector */
9f9d489a 1056ENTRY(native_load_gs_index)
7effaa88 1057 CFI_STARTPROC
df5d1874 1058 pushfq_cfi
b8aa287f 1059 DISABLE_INTERRUPTS(CLBR_ANY & ~CLBR_RDI)
9f1e87ea 1060 SWAPGS
0bd7b798 1061gs_change:
9f1e87ea 1062 movl %edi,%gs
1da177e4 10632: mfence /* workaround */
72fe4858 1064 SWAPGS
df5d1874 1065 popfq_cfi
9f1e87ea 1066 ret
7effaa88 1067 CFI_ENDPROC
6efdcfaf 1068END(native_load_gs_index)
0bd7b798 1069
d7abc0fa 1070 _ASM_EXTABLE(gs_change,bad_gs)
9f1e87ea 1071 .section .fixup,"ax"
1da177e4 1072 /* running with kernelgs */
0bd7b798 1073bad_gs:
72fe4858 1074 SWAPGS /* switch back to user gs */
1da177e4 1075 xorl %eax,%eax
9f1e87ea
CG
1076 movl %eax,%gs
1077 jmp 2b
1078 .previous
0bd7b798 1079
2699500b 1080/* Call softirq on interrupt stack. Interrupts are off. */
7d65f4a6 1081ENTRY(do_softirq_own_stack)
7effaa88 1082 CFI_STARTPROC
df5d1874 1083 pushq_cfi %rbp
2699500b
AK
1084 CFI_REL_OFFSET rbp,0
1085 mov %rsp,%rbp
1086 CFI_DEF_CFA_REGISTER rbp
56895530 1087 incl PER_CPU_VAR(irq_count)
26f80bd6 1088 cmove PER_CPU_VAR(irq_stack_ptr),%rsp
2699500b 1089 push %rbp # backlink for old unwinder
ed6b676c 1090 call __do_softirq
2699500b 1091 leaveq
df5d1874 1092 CFI_RESTORE rbp
7effaa88 1093 CFI_DEF_CFA_REGISTER rsp
2699500b 1094 CFI_ADJUST_CFA_OFFSET -8
56895530 1095 decl PER_CPU_VAR(irq_count)
ed6b676c 1096 ret
7effaa88 1097 CFI_ENDPROC
7d65f4a6 1098END(do_softirq_own_stack)
75154f40 1099
3d75e1b8 1100#ifdef CONFIG_XEN
cb5dd2c5 1101idtentry xen_hypervisor_callback xen_do_hypervisor_callback has_error_code=0
3d75e1b8
JF
1102
1103/*
9f1e87ea
CG
1104 * A note on the "critical region" in our callback handler.
1105 * We want to avoid stacking callback handlers due to events occurring
1106 * during handling of the last event. To do this, we keep events disabled
1107 * until we've done all processing. HOWEVER, we must enable events before
1108 * popping the stack frame (can't be done atomically) and so it would still
1109 * be possible to get enough handler activations to overflow the stack.
1110 * Although unlikely, bugs of that kind are hard to track down, so we'd
1111 * like to avoid the possibility.
1112 * So, on entry to the handler we detect whether we interrupted an
1113 * existing activation in its critical region -- if so, we pop the current
1114 * activation and restart the handler using the previous one.
1115 */
3d75e1b8
JF
1116ENTRY(xen_do_hypervisor_callback) # do_hypervisor_callback(struct *pt_regs)
1117 CFI_STARTPROC
9f1e87ea
CG
1118/*
1119 * Since we don't modify %rdi, evtchn_do_upall(struct *pt_regs) will
1120 * see the correct pointer to the pt_regs
1121 */
3d75e1b8
JF
1122 movq %rdi, %rsp # we don't return, adjust the stack frame
1123 CFI_ENDPROC
dcd072e2 1124 DEFAULT_FRAME
56895530 112511: incl PER_CPU_VAR(irq_count)
3d75e1b8
JF
1126 movq %rsp,%rbp
1127 CFI_DEF_CFA_REGISTER rbp
26f80bd6 1128 cmovzq PER_CPU_VAR(irq_stack_ptr),%rsp
3d75e1b8
JF
1129 pushq %rbp # backlink for old unwinder
1130 call xen_evtchn_do_upcall
1131 popq %rsp
1132 CFI_DEF_CFA_REGISTER rsp
56895530 1133 decl PER_CPU_VAR(irq_count)
fdfd811d
DV
1134#ifndef CONFIG_PREEMPT
1135 call xen_maybe_preempt_hcall
1136#endif
3d75e1b8
JF
1137 jmp error_exit
1138 CFI_ENDPROC
371c394a 1139END(xen_do_hypervisor_callback)
3d75e1b8
JF
1140
1141/*
9f1e87ea
CG
1142 * Hypervisor uses this for application faults while it executes.
1143 * We get here for two reasons:
1144 * 1. Fault while reloading DS, ES, FS or GS
1145 * 2. Fault while executing IRET
1146 * Category 1 we do not need to fix up as Xen has already reloaded all segment
1147 * registers that could be reloaded and zeroed the others.
1148 * Category 2 we fix up by killing the current process. We cannot use the
1149 * normal Linux return path in this case because if we use the IRET hypercall
1150 * to pop the stack frame we end up in an infinite loop of failsafe callbacks.
1151 * We distinguish between categories by comparing each saved segment register
1152 * with its current contents: any discrepancy means we in category 1.
1153 */
3d75e1b8 1154ENTRY(xen_failsafe_callback)
dcd072e2
AH
1155 INTR_FRAME 1 (6*8)
1156 /*CFI_REL_OFFSET gs,GS*/
1157 /*CFI_REL_OFFSET fs,FS*/
1158 /*CFI_REL_OFFSET es,ES*/
1159 /*CFI_REL_OFFSET ds,DS*/
1160 CFI_REL_OFFSET r11,8
1161 CFI_REL_OFFSET rcx,0
3d75e1b8
JF
1162 movw %ds,%cx
1163 cmpw %cx,0x10(%rsp)
1164 CFI_REMEMBER_STATE
1165 jne 1f
1166 movw %es,%cx
1167 cmpw %cx,0x18(%rsp)
1168 jne 1f
1169 movw %fs,%cx
1170 cmpw %cx,0x20(%rsp)
1171 jne 1f
1172 movw %gs,%cx
1173 cmpw %cx,0x28(%rsp)
1174 jne 1f
1175 /* All segments match their saved values => Category 2 (Bad IRET). */
1176 movq (%rsp),%rcx
1177 CFI_RESTORE rcx
1178 movq 8(%rsp),%r11
1179 CFI_RESTORE r11
1180 addq $0x30,%rsp
1181 CFI_ADJUST_CFA_OFFSET -0x30
14ae22ba
IM
1182 pushq_cfi $0 /* RIP */
1183 pushq_cfi %r11
1184 pushq_cfi %rcx
4a5c3e77 1185 jmp general_protection
3d75e1b8
JF
1186 CFI_RESTORE_STATE
11871: /* Segment mismatch => Category 1 (Bad segment). Retry the IRET. */
1188 movq (%rsp),%rcx
1189 CFI_RESTORE rcx
1190 movq 8(%rsp),%r11
1191 CFI_RESTORE r11
1192 addq $0x30,%rsp
1193 CFI_ADJUST_CFA_OFFSET -0x30
a349e23d 1194 pushq_cfi $-1 /* orig_ax = -1 => not a system call */
76f5df43
DV
1195 ALLOC_PT_GPREGS_ON_STACK
1196 SAVE_C_REGS
1197 SAVE_EXTRA_REGS
3d75e1b8
JF
1198 jmp error_exit
1199 CFI_ENDPROC
3d75e1b8
JF
1200END(xen_failsafe_callback)
1201
cf910e83 1202apicinterrupt3 HYPERVISOR_CALLBACK_VECTOR \
38e20b07
SY
1203 xen_hvm_callback_vector xen_evtchn_do_upcall
1204
3d75e1b8 1205#endif /* CONFIG_XEN */
ddeb8f21 1206
bc2b0331 1207#if IS_ENABLED(CONFIG_HYPERV)
cf910e83 1208apicinterrupt3 HYPERVISOR_CALLBACK_VECTOR \
bc2b0331
S
1209 hyperv_callback_vector hyperv_vector_handler
1210#endif /* CONFIG_HYPERV */
1211
577ed45e
AL
1212idtentry debug do_debug has_error_code=0 paranoid=1 shift_ist=DEBUG_STACK
1213idtentry int3 do_int3 has_error_code=0 paranoid=1 shift_ist=DEBUG_STACK
6f442be2 1214idtentry stack_segment do_stack_segment has_error_code=1
6cac5a92 1215#ifdef CONFIG_XEN
cb5dd2c5
AL
1216idtentry xen_debug do_debug has_error_code=0
1217idtentry xen_int3 do_int3 has_error_code=0
1218idtentry xen_stack_segment do_stack_segment has_error_code=1
6cac5a92 1219#endif
cb5dd2c5
AL
1220idtentry general_protection do_general_protection has_error_code=1
1221trace_idtentry page_fault do_page_fault has_error_code=1
631bc487 1222#ifdef CONFIG_KVM_GUEST
cb5dd2c5 1223idtentry async_page_fault do_async_page_fault has_error_code=1
631bc487 1224#endif
ddeb8f21 1225#ifdef CONFIG_X86_MCE
cb5dd2c5 1226idtentry machine_check has_error_code=0 paranoid=1 do_sym=*machine_check_vector(%rip)
ddeb8f21
AH
1227#endif
1228
ebfc453e
DV
1229/*
1230 * Save all registers in pt_regs, and switch gs if needed.
1231 * Use slow, but surefire "are we in kernel?" check.
1232 * Return: ebx=0: need swapgs on exit, ebx=1: otherwise
1233 */
1234ENTRY(paranoid_entry)
1235 XCPT_FRAME 1 15*8
1eeb207f
DV
1236 cld
1237 SAVE_C_REGS 8
1238 SAVE_EXTRA_REGS 8
1239 movl $1,%ebx
1240 movl $MSR_GS_BASE,%ecx
1241 rdmsr
1242 testl %edx,%edx
1243 js 1f /* negative -> in kernel */
1244 SWAPGS
1245 xorl %ebx,%ebx
12461: ret
1247 CFI_ENDPROC
ebfc453e 1248END(paranoid_entry)
ddeb8f21 1249
ebfc453e
DV
1250/*
1251 * "Paranoid" exit path from exception stack. This is invoked
1252 * only on return from non-NMI IST interrupts that came
1253 * from kernel space.
1254 *
1255 * We may be returning to very strange contexts (e.g. very early
1256 * in syscall entry), so checking for preemption here would
1257 * be complicated. Fortunately, we there's no good reason
1258 * to try to handle preemption here.
1259 */
1260/* On entry, ebx is "no swapgs" flag (1: don't need swapgs, 0: need it) */
ddeb8f21 1261ENTRY(paranoid_exit)
1f130a78 1262 DEFAULT_FRAME
ddeb8f21 1263 DISABLE_INTERRUPTS(CLBR_NONE)
5963e317 1264 TRACE_IRQS_OFF_DEBUG
ddeb8f21 1265 testl %ebx,%ebx /* swapgs needed? */
0d550836 1266 jnz paranoid_exit_no_swapgs
f2db9382 1267 TRACE_IRQS_IRETQ
ddeb8f21 1268 SWAPGS_UNSAFE_STACK
0d550836
DV
1269 jmp paranoid_exit_restore
1270paranoid_exit_no_swapgs:
f2db9382 1271 TRACE_IRQS_IRETQ_DEBUG
0d550836 1272paranoid_exit_restore:
76f5df43
DV
1273 RESTORE_EXTRA_REGS
1274 RESTORE_C_REGS
1275 REMOVE_PT_GPREGS_FROM_STACK 8
48e08d0f 1276 INTERRUPT_RETURN
ddeb8f21
AH
1277 CFI_ENDPROC
1278END(paranoid_exit)
1279
1280/*
ebfc453e
DV
1281 * Save all registers in pt_regs, and switch gs if needed.
1282 * Return: ebx=0: need swapgs on exit, ebx=1: otherwise
ddeb8f21
AH
1283 */
1284ENTRY(error_entry)
ebfc453e 1285 XCPT_FRAME 1 15*8
ddeb8f21 1286 cld
76f5df43
DV
1287 SAVE_C_REGS 8
1288 SAVE_EXTRA_REGS 8
ddeb8f21
AH
1289 xorl %ebx,%ebx
1290 testl $3,CS+8(%rsp)
1291 je error_kernelspace
1292error_swapgs:
1293 SWAPGS
1294error_sti:
1295 TRACE_IRQS_OFF
1296 ret
ddeb8f21 1297
ebfc453e
DV
1298 /*
1299 * There are two places in the kernel that can potentially fault with
1300 * usergs. Handle them here. B stepping K8s sometimes report a
1301 * truncated RIP for IRET exceptions returning to compat mode. Check
1302 * for these here too.
1303 */
ddeb8f21 1304error_kernelspace:
3bab13b0 1305 CFI_REL_OFFSET rcx, RCX+8
ddeb8f21 1306 incl %ebx
7209a75d 1307 leaq native_irq_return_iret(%rip),%rcx
ddeb8f21 1308 cmpq %rcx,RIP+8(%rsp)
b645af2d 1309 je error_bad_iret
ae24ffe5
BG
1310 movl %ecx,%eax /* zero extend */
1311 cmpq %rax,RIP+8(%rsp)
1312 je bstep_iret
ddeb8f21 1313 cmpq $gs_change,RIP+8(%rsp)
9f1e87ea 1314 je error_swapgs
ddeb8f21 1315 jmp error_sti
ae24ffe5
BG
1316
1317bstep_iret:
1318 /* Fix truncated RIP */
1319 movq %rcx,RIP+8(%rsp)
b645af2d
AL
1320 /* fall through */
1321
1322error_bad_iret:
1323 SWAPGS
1324 mov %rsp,%rdi
1325 call fixup_bad_iret
1326 mov %rax,%rsp
1327 decl %ebx /* Return to usergs */
1328 jmp error_sti
e6b04b6b 1329 CFI_ENDPROC
ddeb8f21
AH
1330END(error_entry)
1331
1332
ebfc453e 1333/* On entry, ebx is "no swapgs" flag (1: don't need swapgs, 0: need it) */
ddeb8f21
AH
1334ENTRY(error_exit)
1335 DEFAULT_FRAME
1336 movl %ebx,%eax
76f5df43 1337 RESTORE_EXTRA_REGS
ddeb8f21
AH
1338 DISABLE_INTERRUPTS(CLBR_NONE)
1339 TRACE_IRQS_OFF
1340 GET_THREAD_INFO(%rcx)
1341 testl %eax,%eax
1342 jne retint_kernel
1343 LOCKDEP_SYS_EXIT_IRQ
1344 movl TI_flags(%rcx),%edx
1345 movl $_TIF_WORK_MASK,%edi
1346 andl %edi,%edx
1347 jnz retint_careful
1348 jmp retint_swapgs
1349 CFI_ENDPROC
1350END(error_exit)
1351
0784b364 1352/* Runs on exception stack */
ddeb8f21
AH
1353ENTRY(nmi)
1354 INTR_FRAME
1355 PARAVIRT_ADJUST_EXCEPTION_FRAME
3f3c8b8c
SR
1356 /*
1357 * We allow breakpoints in NMIs. If a breakpoint occurs, then
1358 * the iretq it performs will take us out of NMI context.
1359 * This means that we can have nested NMIs where the next
1360 * NMI is using the top of the stack of the previous NMI. We
1361 * can't let it execute because the nested NMI will corrupt the
1362 * stack of the previous NMI. NMI handlers are not re-entrant
1363 * anyway.
1364 *
1365 * To handle this case we do the following:
1366 * Check the a special location on the stack that contains
1367 * a variable that is set when NMIs are executing.
1368 * The interrupted task's stack is also checked to see if it
1369 * is an NMI stack.
1370 * If the variable is not set and the stack is not the NMI
1371 * stack then:
1372 * o Set the special variable on the stack
1373 * o Copy the interrupt frame into a "saved" location on the stack
1374 * o Copy the interrupt frame into a "copy" location on the stack
1375 * o Continue processing the NMI
1376 * If the variable is set or the previous stack is the NMI stack:
1377 * o Modify the "copy" location to jump to the repeate_nmi
1378 * o return back to the first NMI
1379 *
1380 * Now on exit of the first NMI, we first clear the stack variable
1381 * The NMI stack will tell any nested NMIs at that point that it is
1382 * nested. Then we pop the stack normally with iret, and if there was
1383 * a nested NMI that updated the copy interrupt stack frame, a
1384 * jump will be made to the repeat_nmi code that will handle the second
1385 * NMI.
1386 */
1387
146b2b09 1388 /* Use %rdx as our temp variable throughout */
3f3c8b8c 1389 pushq_cfi %rdx
62610913 1390 CFI_REL_OFFSET rdx, 0
3f3c8b8c 1391
45d5a168
SR
1392 /*
1393 * If %cs was not the kernel segment, then the NMI triggered in user
1394 * space, which means it is definitely not nested.
1395 */
a38449ef 1396 cmpl $__KERNEL_CS, 16(%rsp)
45d5a168
SR
1397 jne first_nmi
1398
3f3c8b8c
SR
1399 /*
1400 * Check the special variable on the stack to see if NMIs are
1401 * executing.
1402 */
a38449ef 1403 cmpl $1, -8(%rsp)
3f3c8b8c
SR
1404 je nested_nmi
1405
1406 /*
1407 * Now test if the previous stack was an NMI stack.
1408 * We need the double check. We check the NMI stack to satisfy the
1409 * race when the first NMI clears the variable before returning.
1410 * We check the variable because the first NMI could be in a
1411 * breakpoint routine using a breakpoint stack.
1412 */
0784b364
DV
1413 lea 6*8(%rsp), %rdx
1414 /* Compare the NMI stack (rdx) with the stack we came from (4*8(%rsp)) */
1415 cmpq %rdx, 4*8(%rsp)
1416 /* If the stack pointer is above the NMI stack, this is a normal NMI */
1417 ja first_nmi
1418 subq $EXCEPTION_STKSZ, %rdx
1419 cmpq %rdx, 4*8(%rsp)
1420 /* If it is below the NMI stack, it is a normal NMI */
1421 jb first_nmi
1422 /* Ah, it is within the NMI stack, treat it as nested */
1423 jmp nested_nmi
1424
62610913 1425 CFI_REMEMBER_STATE
3f3c8b8c
SR
1426
1427nested_nmi:
1428 /*
1429 * Do nothing if we interrupted the fixup in repeat_nmi.
1430 * It's about to repeat the NMI handler, so we are fine
1431 * with ignoring this one.
1432 */
1433 movq $repeat_nmi, %rdx
1434 cmpq 8(%rsp), %rdx
1435 ja 1f
1436 movq $end_repeat_nmi, %rdx
1437 cmpq 8(%rsp), %rdx
1438 ja nested_nmi_out
1439
14401:
1441 /* Set up the interrupted NMIs stack to jump to repeat_nmi */
28696f43 1442 leaq -1*8(%rsp), %rdx
3f3c8b8c 1443 movq %rdx, %rsp
28696f43
SQ
1444 CFI_ADJUST_CFA_OFFSET 1*8
1445 leaq -10*8(%rsp), %rdx
3f3c8b8c
SR
1446 pushq_cfi $__KERNEL_DS
1447 pushq_cfi %rdx
1448 pushfq_cfi
1449 pushq_cfi $__KERNEL_CS
1450 pushq_cfi $repeat_nmi
1451
1452 /* Put stack back */
28696f43
SQ
1453 addq $(6*8), %rsp
1454 CFI_ADJUST_CFA_OFFSET -6*8
3f3c8b8c
SR
1455
1456nested_nmi_out:
1457 popq_cfi %rdx
62610913 1458 CFI_RESTORE rdx
3f3c8b8c
SR
1459
1460 /* No need to check faults here */
1461 INTERRUPT_RETURN
1462
62610913 1463 CFI_RESTORE_STATE
3f3c8b8c
SR
1464first_nmi:
1465 /*
1466 * Because nested NMIs will use the pushed location that we
1467 * stored in rdx, we must keep that space available.
1468 * Here's what our stack frame will look like:
1469 * +-------------------------+
1470 * | original SS |
1471 * | original Return RSP |
1472 * | original RFLAGS |
1473 * | original CS |
1474 * | original RIP |
1475 * +-------------------------+
1476 * | temp storage for rdx |
1477 * +-------------------------+
1478 * | NMI executing variable |
1479 * +-------------------------+
3f3c8b8c
SR
1480 * | copied SS |
1481 * | copied Return RSP |
1482 * | copied RFLAGS |
1483 * | copied CS |
1484 * | copied RIP |
1485 * +-------------------------+
28696f43
SQ
1486 * | Saved SS |
1487 * | Saved Return RSP |
1488 * | Saved RFLAGS |
1489 * | Saved CS |
1490 * | Saved RIP |
1491 * +-------------------------+
3f3c8b8c
SR
1492 * | pt_regs |
1493 * +-------------------------+
1494 *
79fb4ad6
SR
1495 * The saved stack frame is used to fix up the copied stack frame
1496 * that a nested NMI may change to make the interrupted NMI iret jump
1497 * to the repeat_nmi. The original stack frame and the temp storage
3f3c8b8c
SR
1498 * is also used by nested NMIs and can not be trusted on exit.
1499 */
79fb4ad6 1500 /* Do not pop rdx, nested NMIs will corrupt that part of the stack */
62610913
JB
1501 movq (%rsp), %rdx
1502 CFI_RESTORE rdx
1503
3f3c8b8c
SR
1504 /* Set the NMI executing variable on the stack. */
1505 pushq_cfi $1
1506
28696f43
SQ
1507 /*
1508 * Leave room for the "copied" frame
1509 */
1510 subq $(5*8), %rsp
444723dc 1511 CFI_ADJUST_CFA_OFFSET 5*8
28696f43 1512
3f3c8b8c
SR
1513 /* Copy the stack frame to the Saved frame */
1514 .rept 5
28696f43 1515 pushq_cfi 11*8(%rsp)
3f3c8b8c 1516 .endr
911d2bb5 1517 CFI_DEF_CFA_OFFSET 5*8
62610913 1518
79fb4ad6
SR
1519 /* Everything up to here is safe from nested NMIs */
1520
62610913
JB
1521 /*
1522 * If there was a nested NMI, the first NMI's iret will return
1523 * here. But NMIs are still enabled and we can take another
1524 * nested NMI. The nested NMI checks the interrupted RIP to see
1525 * if it is between repeat_nmi and end_repeat_nmi, and if so
1526 * it will just return, as we are about to repeat an NMI anyway.
1527 * This makes it safe to copy to the stack frame that a nested
1528 * NMI will update.
1529 */
1530repeat_nmi:
1531 /*
1532 * Update the stack variable to say we are still in NMI (the update
1533 * is benign for the non-repeat case, where 1 was pushed just above
1534 * to this very stack slot).
1535 */
28696f43 1536 movq $1, 10*8(%rsp)
3f3c8b8c
SR
1537
1538 /* Make another copy, this one may be modified by nested NMIs */
28696f43
SQ
1539 addq $(10*8), %rsp
1540 CFI_ADJUST_CFA_OFFSET -10*8
3f3c8b8c 1541 .rept 5
28696f43 1542 pushq_cfi -6*8(%rsp)
3f3c8b8c 1543 .endr
28696f43 1544 subq $(5*8), %rsp
911d2bb5 1545 CFI_DEF_CFA_OFFSET 5*8
62610913 1546end_repeat_nmi:
3f3c8b8c
SR
1547
1548 /*
1549 * Everything below this point can be preempted by a nested
79fb4ad6
SR
1550 * NMI if the first NMI took an exception and reset our iret stack
1551 * so that we repeat another NMI.
3f3c8b8c 1552 */
1fd466ef 1553 pushq_cfi $-1 /* ORIG_RAX: no syscall to restart */
76f5df43
DV
1554 ALLOC_PT_GPREGS_ON_STACK
1555
1fd466ef 1556 /*
ebfc453e 1557 * Use paranoid_entry to handle SWAPGS, but no need to use paranoid_exit
1fd466ef
SR
1558 * as we should not be calling schedule in NMI context.
1559 * Even with normal interrupts enabled. An NMI should not be
1560 * setting NEED_RESCHED or anything that normal interrupts and
1561 * exceptions might do.
1562 */
ebfc453e 1563 call paranoid_entry
ddeb8f21 1564 DEFAULT_FRAME 0
7fbb98c5
SR
1565
1566 /*
1567 * Save off the CR2 register. If we take a page fault in the NMI then
1568 * it could corrupt the CR2 value. If the NMI preempts a page fault
1569 * handler before it was able to read the CR2 register, and then the
1570 * NMI itself takes a page fault, the page fault that was preempted
1571 * will read the information from the NMI page fault and not the
1572 * origin fault. Save it off and restore it if it changes.
1573 * Use the r12 callee-saved register.
1574 */
1575 movq %cr2, %r12
1576
ddeb8f21
AH
1577 /* paranoidentry do_nmi, 0; without TRACE_IRQS_OFF */
1578 movq %rsp,%rdi
1579 movq $-1,%rsi
1580 call do_nmi
7fbb98c5
SR
1581
1582 /* Did the NMI take a page fault? Restore cr2 if it did */
1583 movq %cr2, %rcx
1584 cmpq %rcx, %r12
1585 je 1f
1586 movq %r12, %cr2
15871:
1588
ddeb8f21
AH
1589 testl %ebx,%ebx /* swapgs needed? */
1590 jnz nmi_restore
ddeb8f21
AH
1591nmi_swapgs:
1592 SWAPGS_UNSAFE_STACK
1593nmi_restore:
76f5df43
DV
1594 RESTORE_EXTRA_REGS
1595 RESTORE_C_REGS
444723dc 1596 /* Pop the extra iret frame at once */
76f5df43 1597 REMOVE_PT_GPREGS_FROM_STACK 6*8
28696f43 1598
3f3c8b8c 1599 /* Clear the NMI executing stack variable */
28696f43 1600 movq $0, 5*8(%rsp)
ddeb8f21 1601 jmp irq_return
9f1e87ea 1602 CFI_ENDPROC
ddeb8f21
AH
1603END(nmi)
1604
1605ENTRY(ignore_sysret)
1606 CFI_STARTPROC
1607 mov $-ENOSYS,%eax
1608 sysret
1609 CFI_ENDPROC
1610END(ignore_sysret)
1611
This page took 0.89144 seconds and 5 git commands to generate.