x86/fpu: Remove 'struct task_struct' usage from drop_fpu()
[deliverable/linux.git] / arch / x86 / kernel / fpu / xsave.c
CommitLineData
dc1e35c6
SS
1/*
2 * xsave/xrstor support.
3 *
4 * Author: Suresh Siddha <suresh.b.siddha@intel.com>
5 */
c767a54b
JP
6
7#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8
dc1e35c6
SS
9#include <linux/bootmem.h>
10#include <linux/compat.h>
7e7ce87f 11#include <linux/cpu.h>
dc1e35c6 12#include <asm/i387.h>
1361b83a 13#include <asm/fpu-internal.h>
72a671ce 14#include <asm/sigframe.h>
375074cc 15#include <asm/tlbflush.h>
6152e4b1 16#include <asm/xcr.h>
dc1e35c6
SS
17
18/*
19 * Supported feature mask by the CPU and the kernel.
20 */
6152e4b1 21u64 pcntxt_mask;
dc1e35c6 22
45c2d7f4
RR
23/*
24 * Represents init state for the supported extended state.
25 */
304bceda 26struct xsave_struct *init_xstate_buf;
45c2d7f4 27
72a671ce 28static struct _fpx_sw_bytes fx_sw_reserved, fx_sw_reserved_ia32;
7e7ce87f 29static unsigned int *xstate_offsets, *xstate_sizes;
8ff925e1 30static unsigned int xstate_comp_offsets[sizeof(pcntxt_mask)*8];
7e7ce87f 31static unsigned int xstate_features;
a1488f8b 32
29104e10
SS
33/*
34 * If a processor implementation discern that a processor state component is
35 * in its initialized state it may modify the corresponding bit in the
36 * xsave_hdr.xstate_bv as '0', with out modifying the corresponding memory
37 * layout in the case of xsaveopt. While presenting the xstate information to
38 * the user, we always ensure that the memory layout of a feature will be in
39 * the init state if the corresponding header bit is zero. This is to ensure
40 * that the user doesn't see some stale state in the memory layout during
41 * signal handling, debugging etc.
42 */
43void __sanitize_i387_state(struct task_struct *tsk)
44{
29104e10 45 struct i387_fxsave_struct *fx = &tsk->thread.fpu.state->fxsave;
72a671ce
SS
46 int feature_bit = 0x2;
47 u64 xstate_bv;
29104e10
SS
48
49 if (!fx)
50 return;
51
29104e10
SS
52 xstate_bv = tsk->thread.fpu.state->xsave.xsave_hdr.xstate_bv;
53
54 /*
55 * None of the feature bits are in init state. So nothing else
0d2eb44f 56 * to do for us, as the memory layout is up to date.
29104e10
SS
57 */
58 if ((xstate_bv & pcntxt_mask) == pcntxt_mask)
59 return;
60
61 /*
62 * FP is in init state
63 */
64 if (!(xstate_bv & XSTATE_FP)) {
65 fx->cwd = 0x37f;
66 fx->swd = 0;
67 fx->twd = 0;
68 fx->fop = 0;
69 fx->rip = 0;
70 fx->rdp = 0;
71 memset(&fx->st_space[0], 0, 128);
72 }
73
74 /*
75 * SSE is in init state
76 */
77 if (!(xstate_bv & XSTATE_SSE))
78 memset(&fx->xmm_space[0], 0, 256);
79
80 xstate_bv = (pcntxt_mask & ~xstate_bv) >> 2;
81
82 /*
83 * Update all the other memory layouts for which the corresponding
84 * header bit is in the init state.
85 */
86 while (xstate_bv) {
87 if (xstate_bv & 0x1) {
88 int offset = xstate_offsets[feature_bit];
89 int size = xstate_sizes[feature_bit];
90
91 memcpy(((void *) fx) + offset,
92 ((void *) init_xstate_buf) + offset,
93 size);
94 }
95
96 xstate_bv >>= 1;
97 feature_bit++;
98 }
99}
100
c37b5efe
SS
101/*
102 * Check for the presence of extended state information in the
103 * user fpstate pointer in the sigcontext.
104 */
72a671ce
SS
105static inline int check_for_xstate(struct i387_fxsave_struct __user *buf,
106 void __user *fpstate,
107 struct _fpx_sw_bytes *fx_sw)
c37b5efe
SS
108{
109 int min_xstate_size = sizeof(struct i387_fxsave_struct) +
110 sizeof(struct xsave_hdr_struct);
111 unsigned int magic2;
c37b5efe 112
72a671ce
SS
113 if (__copy_from_user(fx_sw, &buf->sw_reserved[0], sizeof(*fx_sw)))
114 return -1;
c37b5efe 115
72a671ce
SS
116 /* Check for the first magic field and other error scenarios. */
117 if (fx_sw->magic1 != FP_XSTATE_MAGIC1 ||
118 fx_sw->xstate_size < min_xstate_size ||
119 fx_sw->xstate_size > xstate_size ||
120 fx_sw->xstate_size > fx_sw->extended_size)
121 return -1;
c37b5efe 122
c37b5efe
SS
123 /*
124 * Check for the presence of second magic word at the end of memory
125 * layout. This detects the case where the user just copied the legacy
126 * fpstate layout with out copying the extended state information
127 * in the memory layout.
128 */
72a671ce
SS
129 if (__get_user(magic2, (__u32 __user *)(fpstate + fx_sw->xstate_size))
130 || magic2 != FP_XSTATE_MAGIC2)
131 return -1;
c37b5efe
SS
132
133 return 0;
134}
135
ab513701
SS
136/*
137 * Signal frame handlers.
138 */
72a671ce
SS
139static inline int save_fsave_header(struct task_struct *tsk, void __user *buf)
140{
141 if (use_fxsr()) {
142 struct xsave_struct *xsave = &tsk->thread.fpu.state->xsave;
143 struct user_i387_ia32_struct env;
144 struct _fpstate_ia32 __user *fp = buf;
ab513701 145
72a671ce
SS
146 convert_from_fxsr(&env, tsk);
147
148 if (__copy_to_user(buf, &env, sizeof(env)) ||
149 __put_user(xsave->i387.swd, &fp->status) ||
150 __put_user(X86_FXSR_MAGIC, &fp->magic))
151 return -1;
152 } else {
153 struct i387_fsave_struct __user *fp = buf;
154 u32 swd;
155 if (__get_user(swd, &fp->swd) || __put_user(swd, &fp->status))
156 return -1;
157 }
158
159 return 0;
160}
161
162static inline int save_xstate_epilog(void __user *buf, int ia32_frame)
ab513701 163{
72a671ce
SS
164 struct xsave_struct __user *x = buf;
165 struct _fpx_sw_bytes *sw_bytes;
166 u32 xstate_bv;
167 int err;
ab513701 168
72a671ce
SS
169 /* Setup the bytes not touched by the [f]xsave and reserved for SW. */
170 sw_bytes = ia32_frame ? &fx_sw_reserved_ia32 : &fx_sw_reserved;
171 err = __copy_to_user(&x->i387.sw_reserved, sw_bytes, sizeof(*sw_bytes));
ab513701 172
72a671ce
SS
173 if (!use_xsave())
174 return err;
ab513701 175
72a671ce 176 err |= __put_user(FP_XSTATE_MAGIC2, (__u32 *)(buf + xstate_size));
ab513701 177
72a671ce
SS
178 /*
179 * Read the xstate_bv which we copied (directly from the cpu or
180 * from the state in task struct) to the user buffers.
181 */
182 err |= __get_user(xstate_bv, (__u32 *)&x->xsave_hdr.xstate_bv);
06c38d5e 183
72a671ce
SS
184 /*
185 * For legacy compatible, we always set FP/SSE bits in the bit
186 * vector while saving the state to the user context. This will
187 * enable us capturing any changes(during sigreturn) to
188 * the FP/SSE bits by the legacy applications which don't touch
189 * xstate_bv in the xsave header.
190 *
191 * xsave aware apps can change the xstate_bv in the xsave
192 * header as well as change any contents in the memory layout.
193 * xrestore as part of sigreturn will capture all the changes.
194 */
195 xstate_bv |= XSTATE_FPSSE;
c37b5efe 196
72a671ce
SS
197 err |= __put_user(xstate_bv, (__u32 *)&x->xsave_hdr.xstate_bv);
198
199 return err;
200}
201
202static inline int save_user_xstate(struct xsave_struct __user *buf)
203{
204 int err;
205
206 if (use_xsave())
207 err = xsave_user(buf);
208 else if (use_fxsr())
209 err = fxsave_user((struct i387_fxsave_struct __user *) buf);
210 else
211 err = fsave_user((struct i387_fsave_struct __user *) buf);
212
213 if (unlikely(err) && __clear_user(buf, xstate_size))
214 err = -EFAULT;
215 return err;
216}
217
218/*
219 * Save the fpu, extended register state to the user signal frame.
220 *
221 * 'buf_fx' is the 64-byte aligned pointer at which the [f|fx|x]save
222 * state is copied.
223 * 'buf' points to the 'buf_fx' or to the fsave header followed by 'buf_fx'.
224 *
225 * buf == buf_fx for 64-bit frames and 32-bit fsave frame.
226 * buf != buf_fx for 32-bit frames with fxstate.
227 *
228 * If the fpu, extended register state is live, save the state directly
229 * to the user frame pointed by the aligned pointer 'buf_fx'. Otherwise,
230 * copy the thread's fpu state to the user frame starting at 'buf_fx'.
231 *
232 * If this is a 32-bit frame with fxstate, put a fsave header before
233 * the aligned state at 'buf_fx'.
234 *
235 * For [f]xsave state, update the SW reserved fields in the [f]xsave frame
236 * indicating the absence/presence of the extended state to the user.
237 */
238int save_xstate_sig(void __user *buf, void __user *buf_fx, int size)
239{
240 struct xsave_struct *xsave = &current->thread.fpu.state->xsave;
241 struct task_struct *tsk = current;
242 int ia32_fxstate = (buf != buf_fx);
243
244 ia32_fxstate &= (config_enabled(CONFIG_X86_32) ||
245 config_enabled(CONFIG_IA32_EMULATION));
246
247 if (!access_ok(VERIFY_WRITE, buf, size))
248 return -EACCES;
249
60e019eb 250 if (!static_cpu_has(X86_FEATURE_FPU))
72a671ce
SS
251 return fpregs_soft_get(current, NULL, 0,
252 sizeof(struct user_i387_ia32_struct), NULL,
253 (struct _fpstate_ia32 __user *) buf) ? -1 : 1;
254
255 if (user_has_fpu()) {
256 /* Save the live register state to the user directly. */
257 if (save_user_xstate(buf_fx))
258 return -1;
259 /* Update the thread's fxstate to save the fsave header. */
260 if (ia32_fxstate)
261 fpu_fxsave(&tsk->thread.fpu);
ab513701 262 } else {
29104e10 263 sanitize_i387_state(tsk);
72a671ce 264 if (__copy_to_user(buf_fx, xsave, xstate_size))
ab513701
SS
265 return -1;
266 }
c37b5efe 267
72a671ce
SS
268 /* Save the fsave header for the 32-bit frames. */
269 if ((ia32_fxstate || !use_fxsr()) && save_fsave_header(tsk, buf))
270 return -1;
06c38d5e 271
72a671ce
SS
272 if (use_fxsr() && save_xstate_epilog(buf_fx, ia32_fxstate))
273 return -1;
274
72a671ce
SS
275 return 0;
276}
c37b5efe 277
72a671ce
SS
278static inline void
279sanitize_restored_xstate(struct task_struct *tsk,
280 struct user_i387_ia32_struct *ia32_env,
281 u64 xstate_bv, int fx_only)
282{
283 struct xsave_struct *xsave = &tsk->thread.fpu.state->xsave;
284 struct xsave_hdr_struct *xsave_hdr = &xsave->xsave_hdr;
c37b5efe 285
72a671ce
SS
286 if (use_xsave()) {
287 /* These bits must be zero. */
7e7ce87f 288 memset(xsave_hdr->reserved, 0, 48);
04944b79
SS
289
290 /*
72a671ce
SS
291 * Init the state that is not present in the memory
292 * layout and not enabled by the OS.
04944b79 293 */
72a671ce
SS
294 if (fx_only)
295 xsave_hdr->xstate_bv = XSTATE_FPSSE;
296 else
297 xsave_hdr->xstate_bv &= (pcntxt_mask & xstate_bv);
298 }
04944b79 299
72a671ce 300 if (use_fxsr()) {
04944b79 301 /*
72a671ce
SS
302 * mscsr reserved bits must be masked to zero for security
303 * reasons.
04944b79 304 */
72a671ce 305 xsave->i387.mxcsr &= mxcsr_feature_mask;
04944b79 306
72a671ce 307 convert_to_fxsr(tsk, ia32_env);
c37b5efe 308 }
ab513701
SS
309}
310
c37b5efe 311/*
72a671ce 312 * Restore the extended state if present. Otherwise, restore the FP/SSE state.
c37b5efe 313 */
72a671ce 314static inline int restore_user_xstate(void __user *buf, u64 xbv, int fx_only)
c37b5efe 315{
72a671ce
SS
316 if (use_xsave()) {
317 if ((unsigned long)buf % 64 || fx_only) {
318 u64 init_bv = pcntxt_mask & ~XSTATE_FPSSE;
319 xrstor_state(init_xstate_buf, init_bv);
e139e955 320 return fxrstor_user(buf);
72a671ce
SS
321 } else {
322 u64 init_bv = pcntxt_mask & ~xbv;
323 if (unlikely(init_bv))
324 xrstor_state(init_xstate_buf, init_bv);
325 return xrestore_user(buf, xbv);
326 }
327 } else if (use_fxsr()) {
e139e955 328 return fxrstor_user(buf);
72a671ce 329 } else
e139e955 330 return frstor_user(buf);
c37b5efe
SS
331}
332
72a671ce 333int __restore_xstate_sig(void __user *buf, void __user *buf_fx, int size)
ab513701 334{
72a671ce 335 int ia32_fxstate = (buf != buf_fx);
ab513701 336 struct task_struct *tsk = current;
c5bedc68 337 struct fpu *fpu = &tsk->thread.fpu;
72a671ce
SS
338 int state_size = xstate_size;
339 u64 xstate_bv = 0;
340 int fx_only = 0;
341
342 ia32_fxstate &= (config_enabled(CONFIG_X86_32) ||
343 config_enabled(CONFIG_IA32_EMULATION));
ab513701
SS
344
345 if (!buf) {
b85e67d1 346 fpu_reset_state(tsk);
ab513701 347 return 0;
72a671ce
SS
348 }
349
350 if (!access_ok(VERIFY_READ, buf, size))
351 return -EACCES;
352
c5bedc68 353 if (!fpu->fpstate_active && fpstate_alloc_init(tsk))
72a671ce 354 return -1;
ab513701 355
60e019eb 356 if (!static_cpu_has(X86_FEATURE_FPU))
72a671ce
SS
357 return fpregs_soft_set(current, NULL,
358 0, sizeof(struct user_i387_ia32_struct),
359 NULL, buf) != 0;
ab513701 360
72a671ce
SS
361 if (use_xsave()) {
362 struct _fpx_sw_bytes fx_sw_user;
363 if (unlikely(check_for_xstate(buf_fx, buf_fx, &fx_sw_user))) {
364 /*
365 * Couldn't find the extended state information in the
366 * memory layout. Restore just the FP/SSE and init all
367 * the other extended state.
368 */
369 state_size = sizeof(struct i387_fxsave_struct);
370 fx_only = 1;
371 } else {
372 state_size = fx_sw_user.xstate_size;
373 xstate_bv = fx_sw_user.xstate_bv;
374 }
375 }
376
377 if (ia32_fxstate) {
378 /*
379 * For 32-bit frames with fxstate, copy the user state to the
380 * thread's fpu state, reconstruct fxstate from the fsave
381 * header. Sanitize the copied state etc.
382 */
a7c80ebc 383 struct fpu *fpu = &tsk->thread.fpu;
72a671ce 384 struct user_i387_ia32_struct env;
304bceda 385 int err = 0;
72a671ce 386
304bceda 387 /*
c5bedc68 388 * Drop the current fpu which clears fpu->fpstate_active. This ensures
304bceda
SS
389 * that any context-switch during the copy of the new state,
390 * avoids the intermediate state from getting restored/saved.
391 * Thus avoiding the new restored state from getting corrupted.
392 * We will be ready to restore/save the state only after
c5bedc68 393 * fpu->fpstate_active is again set.
304bceda 394 */
ca6787ba 395 drop_fpu(fpu);
72a671ce 396
a7c80ebc 397 if (__copy_from_user(&fpu->state->xsave, buf_fx, state_size) ||
304bceda 398 __copy_from_user(&env, buf, sizeof(env))) {
c0ee2cf6 399 fpstate_init(fpu);
304bceda
SS
400 err = -1;
401 } else {
402 sanitize_restored_xstate(tsk, &env, xstate_bv, fx_only);
304bceda 403 }
72a671ce 404
c5bedc68 405 fpu->fpstate_active = 1;
df24fb85
ON
406 if (use_eager_fpu()) {
407 preempt_disable();
3a0aee48 408 fpu__restore();
df24fb85
ON
409 preempt_enable();
410 }
304bceda
SS
411
412 return err;
72a671ce 413 } else {
ab513701 414 /*
72a671ce
SS
415 * For 64-bit frames and 32-bit fsave frames, restore the user
416 * state to the registers directly (with exceptions handled).
ab513701 417 */
72a671ce
SS
418 user_fpu_begin();
419 if (restore_user_xstate(buf_fx, xstate_bv, fx_only)) {
b85e67d1 420 fpu_reset_state(tsk);
72a671ce
SS
421 return -1;
422 }
ab513701 423 }
72a671ce
SS
424
425 return 0;
ab513701 426}
ab513701 427
c37b5efe
SS
428/*
429 * Prepare the SW reserved portion of the fxsave memory layout, indicating
430 * the presence of the extended state information in the memory layout
431 * pointed by the fpstate pointer in the sigcontext.
432 * This will be saved when ever the FP and extended state context is
433 * saved on the user stack during the signal handler delivery to the user.
434 */
8bcad30f 435static void prepare_fx_sw_frame(void)
c37b5efe 436{
72a671ce
SS
437 int fsave_header_size = sizeof(struct i387_fsave_struct);
438 int size = xstate_size + FP_XSTATE_MAGIC2_SIZE;
c37b5efe 439
72a671ce
SS
440 if (config_enabled(CONFIG_X86_32))
441 size += fsave_header_size;
c37b5efe
SS
442
443 fx_sw_reserved.magic1 = FP_XSTATE_MAGIC1;
72a671ce 444 fx_sw_reserved.extended_size = size;
6152e4b1 445 fx_sw_reserved.xstate_bv = pcntxt_mask;
c37b5efe 446 fx_sw_reserved.xstate_size = xstate_size;
c37b5efe 447
72a671ce
SS
448 if (config_enabled(CONFIG_IA32_EMULATION)) {
449 fx_sw_reserved_ia32 = fx_sw_reserved;
450 fx_sw_reserved_ia32.extended_size += fsave_header_size;
451 }
452}
3c1c7f10 453
dc1e35c6
SS
454/*
455 * Enable the extended processor state save/restore feature
456 */
1cff92d8 457static inline void xstate_enable(void)
dc1e35c6 458{
375074cc 459 cr4_set_bits(X86_CR4_OSXSAVE);
6152e4b1 460 xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
dc1e35c6
SS
461}
462
a1488f8b
SS
463/*
464 * Record the offsets and sizes of different state managed by the xsave
465 * memory layout.
466 */
4995b9db 467static void __init setup_xstate_features(void)
a1488f8b
SS
468{
469 int eax, ebx, ecx, edx, leaf = 0x2;
470
471 xstate_features = fls64(pcntxt_mask);
472 xstate_offsets = alloc_bootmem(xstate_features * sizeof(int));
473 xstate_sizes = alloc_bootmem(xstate_features * sizeof(int));
474
475 do {
ee813d53 476 cpuid_count(XSTATE_CPUID, leaf, &eax, &ebx, &ecx, &edx);
a1488f8b
SS
477
478 if (eax == 0)
479 break;
480
481 xstate_offsets[leaf] = ebx;
482 xstate_sizes[leaf] = eax;
483
484 leaf++;
485 } while (1);
486}
487
7496d645
FY
488/*
489 * This function sets up offsets and sizes of all extended states in
490 * xsave area. This supports both standard format and compacted format
491 * of the xsave aread.
492 *
493 * Input: void
494 * Output: void
495 */
496void setup_xstate_comp(void)
497{
8ff925e1 498 unsigned int xstate_comp_sizes[sizeof(pcntxt_mask)*8];
7496d645
FY
499 int i;
500
8ff925e1
FY
501 /*
502 * The FP xstates and SSE xstates are legacy states. They are always
503 * in the fixed offsets in the xsave area in either compacted form
504 * or standard form.
505 */
506 xstate_comp_offsets[0] = 0;
507 xstate_comp_offsets[1] = offsetof(struct i387_fxsave_struct, xmm_space);
7496d645
FY
508
509 if (!cpu_has_xsaves) {
510 for (i = 2; i < xstate_features; i++) {
511 if (test_bit(i, (unsigned long *)&pcntxt_mask)) {
512 xstate_comp_offsets[i] = xstate_offsets[i];
513 xstate_comp_sizes[i] = xstate_sizes[i];
514 }
515 }
516 return;
517 }
518
519 xstate_comp_offsets[2] = FXSAVE_SIZE + XSAVE_HDR_SIZE;
520
521 for (i = 2; i < xstate_features; i++) {
522 if (test_bit(i, (unsigned long *)&pcntxt_mask))
523 xstate_comp_sizes[i] = xstate_sizes[i];
524 else
525 xstate_comp_sizes[i] = 0;
526
527 if (i > 2)
528 xstate_comp_offsets[i] = xstate_comp_offsets[i-1]
529 + xstate_comp_sizes[i-1];
530
531 }
532}
533
dc1e35c6
SS
534/*
535 * setup the xstate image representing the init state
536 */
5d2bd700 537static void __init setup_init_fpu_buf(void)
dc1e35c6 538{
29104e10
SS
539 /*
540 * Setup init_xstate_buf to represent the init state of
541 * all the features managed by the xsave
542 */
10340ae1
SS
543 init_xstate_buf = alloc_bootmem_align(xstate_size,
544 __alignof__(struct xsave_struct));
5d2bd700
SS
545 fx_finit(&init_xstate_buf->i387);
546
547 if (!cpu_has_xsave)
548 return;
549
550 setup_xstate_features();
a1488f8b 551
47c2f292
FY
552 if (cpu_has_xsaves) {
553 init_xstate_buf->xsave_hdr.xcomp_bv =
554 (u64)1 << 63 | pcntxt_mask;
555 init_xstate_buf->xsave_hdr.xstate_bv = pcntxt_mask;
556 }
557
29104e10
SS
558 /*
559 * Init all the features state with header_bv being 0x0
560 */
47c2f292 561 xrstor_state_booting(init_xstate_buf, -1);
3e261c14 562
29104e10
SS
563 /*
564 * Dump the init state again. This is to identify the init state
565 * of any feature which is not represented by all zero's.
566 */
3e261c14 567 xsave_state_booting(init_xstate_buf);
dc1e35c6
SS
568}
569
e0022981 570static enum { AUTO, ENABLE, DISABLE } eagerfpu = AUTO;
5d2bd700
SS
571static int __init eager_fpu_setup(char *s)
572{
573 if (!strcmp(s, "on"))
e0022981 574 eagerfpu = ENABLE;
5d2bd700 575 else if (!strcmp(s, "off"))
e0022981
SS
576 eagerfpu = DISABLE;
577 else if (!strcmp(s, "auto"))
578 eagerfpu = AUTO;
5d2bd700
SS
579 return 1;
580}
581__setup("eagerfpu=", eager_fpu_setup);
582
7e7ce87f
FY
583
584/*
585 * Calculate total size of enabled xstates in XCR0/pcntxt_mask.
586 */
587static void __init init_xstate_size(void)
588{
589 unsigned int eax, ebx, ecx, edx;
590 int i;
591
592 if (!cpu_has_xsaves) {
593 cpuid_count(XSTATE_CPUID, 0, &eax, &ebx, &ecx, &edx);
594 xstate_size = ebx;
595 return;
596 }
597
598 xstate_size = FXSAVE_SIZE + XSAVE_HDR_SIZE;
599 for (i = 2; i < 64; i++) {
600 if (test_bit(i, (unsigned long *)&pcntxt_mask)) {
601 cpuid_count(XSTATE_CPUID, i, &eax, &ebx, &ecx, &edx);
602 xstate_size += eax;
603 }
604 }
605}
606
dc1e35c6
SS
607/*
608 * Enable and initialize the xsave feature.
609 */
1cff92d8 610static void __init xstate_enable_boot_cpu(void)
dc1e35c6
SS
611{
612 unsigned int eax, ebx, ecx, edx;
613
ee813d53
RR
614 if (boot_cpu_data.cpuid_level < XSTATE_CPUID) {
615 WARN(1, KERN_ERR "XSTATE_CPUID missing\n");
616 return;
617 }
618
619 cpuid_count(XSTATE_CPUID, 0, &eax, &ebx, &ecx, &edx);
6152e4b1 620 pcntxt_mask = eax + ((u64)edx << 32);
dc1e35c6 621
6152e4b1 622 if ((pcntxt_mask & XSTATE_FPSSE) != XSTATE_FPSSE) {
c767a54b 623 pr_err("FP/SSE not shown under xsave features 0x%llx\n",
6152e4b1 624 pcntxt_mask);
dc1e35c6
SS
625 BUG();
626 }
627
628 /*
a30469e7 629 * Support only the state known to OS.
dc1e35c6 630 */
6152e4b1 631 pcntxt_mask = pcntxt_mask & XCNTXT_MASK;
97e80a70 632
1cff92d8 633 xstate_enable();
dc1e35c6
SS
634
635 /*
636 * Recompute the context size for enabled features
637 */
7e7ce87f 638 init_xstate_size();
dc1e35c6 639
5b3efd50 640 update_regset_xstate_info(xstate_size, pcntxt_mask);
c37b5efe 641 prepare_fx_sw_frame();
5d2bd700 642 setup_init_fpu_buf();
dc1e35c6 643
e0022981
SS
644 /* Auto enable eagerfpu for xsaveopt */
645 if (cpu_has_xsaveopt && eagerfpu != DISABLE)
646 eagerfpu = ENABLE;
212b0212 647
e7d820a5
QR
648 if (pcntxt_mask & XSTATE_EAGER) {
649 if (eagerfpu == DISABLE) {
650 pr_err("eagerfpu not present, disabling some xstate features: 0x%llx\n",
651 pcntxt_mask & XSTATE_EAGER);
652 pcntxt_mask &= ~XSTATE_EAGER;
653 } else {
654 eagerfpu = ENABLE;
655 }
656 }
657
7e7ce87f
FY
658 pr_info("enabled xstate_bv 0x%llx, cntxt size 0x%x using %s\n",
659 pcntxt_mask, xstate_size,
660 cpu_has_xsaves ? "compacted form" : "standard form");
dc1e35c6 661}
82d4150c 662
1cff92d8
PA
663/*
664 * For the very first instance, this calls xstate_enable_boot_cpu();
665 * for all subsequent instances, this calls xstate_enable().
666 *
667 * This is somewhat obfuscated due to the lack of powerful enough
668 * overrides for the section checks.
669 */
148f9bb8 670void xsave_init(void)
82d4150c 671{
1cff92d8
PA
672 static __refdata void (*next_func)(void) = xstate_enable_boot_cpu;
673 void (*this_func)(void);
674
0e49bf66
RR
675 if (!cpu_has_xsave)
676 return;
677
1cff92d8 678 this_func = next_func;
5d2bd700 679 next_func = xstate_enable;
1cff92d8 680 this_func();
82d4150c 681}
5d2bd700 682
7fc253e2
ON
683/*
684 * setup_init_fpu_buf() is __init and it is OK to call it here because
685 * init_xstate_buf will be unset only once during boot.
686 */
687void __init_refok eager_fpu_init(void)
5d2bd700 688{
c5bedc68 689 WARN_ON(current->thread.fpu.fpstate_active);
5d2bd700 690 current_thread_info()->status = 0;
e0022981
SS
691
692 if (eagerfpu == ENABLE)
693 setup_force_cpu_cap(X86_FEATURE_EAGER_FPU);
694
9a89b029
IM
695 printk_once(KERN_INFO "x86/fpu: Using '%s' FPU context switches.\n", eagerfpu == ENABLE ? "eager" : "lazy");
696
5d2bd700
SS
697 if (!cpu_has_eager_fpu) {
698 stts();
699 return;
700 }
701
7fc253e2
ON
702 if (!init_xstate_buf)
703 setup_init_fpu_buf();
5d2bd700 704}
7496d645
FY
705
706/*
707 * Given the xsave area and a state inside, this function returns the
708 * address of the state.
709 *
710 * This is the API that is called to get xstate address in either
711 * standard format or compacted format of xsave area.
712 *
713 * Inputs:
714 * xsave: base address of the xsave area;
715 * xstate: state which is defined in xsave.h (e.g. XSTATE_FP, XSTATE_SSE,
716 * etc.)
717 * Output:
718 * address of the state in the xsave area.
719 */
720void *get_xsave_addr(struct xsave_struct *xsave, int xstate)
721{
722 int feature = fls64(xstate) - 1;
723 if (!test_bit(feature, (unsigned long *)&pcntxt_mask))
724 return NULL;
725
726 return (void *)xsave + xstate_comp_offsets[feature];
727}
ba7b3920 728EXPORT_SYMBOL_GPL(get_xsave_addr);
This page took 0.595545 seconds and 5 git commands to generate.