Merge git://git.kernel.org/pub/scm/linux/kernel/git/wim/linux-2.6-watchdog
[deliverable/linux.git] / arch / x86 / kernel / mpparse.c
CommitLineData
1da177e4 1/*
11113f84 2 * Intel Multiprocessor Specification 1.1 and 1.4
1da177e4
LT
3 * compliant MP-table parsing routines.
4 *
87c6fe26 5 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 6 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
85bdddec 7 * (c) 2008 Alexey Starikovskiy <astarikovskiy@suse.de>
1da177e4
LT
8 */
9
10#include <linux/mm.h>
1da177e4 11#include <linux/init.h>
1da177e4 12#include <linux/delay.h>
1da177e4 13#include <linux/bootmem.h>
72d7c3b3 14#include <linux/memblock.h>
1da177e4
LT
15#include <linux/kernel_stat.h>
16#include <linux/mc146818rtc.h>
17#include <linux/bitops.h>
85bdddec
AS
18#include <linux/acpi.h>
19#include <linux/module.h>
103ceffb 20#include <linux/smp.h>
629e15d2 21#include <linux/pci.h>
1da177e4 22
1da177e4
LT
23#include <asm/mtrr.h>
24#include <asm/mpspec.h>
85bdddec 25#include <asm/pgalloc.h>
1da177e4 26#include <asm/io_apic.h>
85bdddec 27#include <asm/proto.h>
ce3fe6b2 28#include <asm/bios_ebda.h>
2944e16b
YL
29#include <asm/e820.h>
30#include <asm/trampoline.h>
3c9cb6de 31#include <asm/setup.h>
4884d8e6 32#include <asm/smp.h>
1da177e4 33
7b6aa335 34#include <asm/apic.h>
1da177e4
LT
35/*
36 * Checksum an MP configuration block.
37 */
38
39static int __init mpf_checksum(unsigned char *mp, int len)
40{
41 int sum = 0;
42
43 while (len--)
44 sum += *mp++;
45
46 return sum & 0xFF;
47}
48
fd6c6661
TG
49int __init default_mpc_apic_id(struct mpc_cpu *m)
50{
51 return m->apicid;
52}
53
f4f21b71 54static void __init MP_processor_info(struct mpc_cpu *m)
c853c676
AS
55{
56 int apicid;
746f2244 57 char *bootup_cpu = "";
c853c676 58
c4563826 59 if (!(m->cpuflag & CPU_ENABLED)) {
7b1292e2 60 disabled_cpus++;
1da177e4 61 return;
7b1292e2 62 }
64898a8b 63
fd6c6661 64 apicid = x86_init.mpparse.mpc_apic_id(m);
64898a8b 65
c4563826 66 if (m->cpuflag & CPU_BOOTPROCESSOR) {
746f2244 67 bootup_cpu = " (Bootup-CPU)";
c4563826 68 boot_cpu_physical_apicid = m->apicid;
1da177e4
LT
69 }
70
c4563826
JSR
71 printk(KERN_INFO "Processor #%d%s\n", m->apicid, bootup_cpu);
72 generic_processor_info(apicid, m->apicver);
1da177e4
LT
73}
74
85cc35fa 75#ifdef CONFIG_X86_IO_APIC
90e1c696 76void __init default_mpc_oem_bus_info(struct mpc_bus *m, char *str)
1da177e4 77{
d4c715fa 78 memcpy(str, m->bustype, 6);
1da177e4 79 str[6] = 0;
90e1c696
TG
80 apic_printk(APIC_VERBOSE, "Bus #%d is %s\n", m->busid, str);
81}
1da177e4 82
90e1c696
TG
83static void __init MP_bus_info(struct mpc_bus *m)
84{
85 char str[7];
1da177e4 86
90e1c696 87 x86_init.mpparse.mpc_oem_bus_info(m, str);
1da177e4 88
5e4edbb7 89#if MAX_MP_BUSSES < 256
d4c715fa 90 if (m->busid >= MAX_MP_BUSSES) {
c0ec31ad 91 printk(KERN_WARNING "MP table busid value (%d) for bustype %s "
4ef81297 92 " is too large, max. supported is %d\n",
d4c715fa 93 m->busid, str, MAX_MP_BUSSES - 1);
c0ec31ad
RD
94 return;
95 }
5e4edbb7 96#endif
c0ec31ad 97
f8924e77 98 if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA) - 1) == 0) {
d4c715fa 99 set_bit(m->busid, mp_bus_not_pci);
103ceffb 100#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
d4c715fa 101 mp_bus_id_to_type[m->busid] = MP_BUS_ISA;
f8924e77
AS
102#endif
103 } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI) - 1) == 0) {
52fdb568
TG
104 if (x86_init.mpparse.mpc_oem_pci_bus)
105 x86_init.mpparse.mpc_oem_pci_bus(m);
64898a8b 106
d4c715fa 107 clear_bit(m->busid, mp_bus_not_pci);
103ceffb 108#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
d4c715fa 109 mp_bus_id_to_type[m->busid] = MP_BUS_PCI;
4ef81297 110 } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA) - 1) == 0) {
d4c715fa 111 mp_bus_id_to_type[m->busid] = MP_BUS_EISA;
4ef81297 112 } else if (strncmp(str, BUSTYPE_MCA, sizeof(BUSTYPE_MCA) - 1) == 0) {
d4c715fa 113 mp_bus_id_to_type[m->busid] = MP_BUS_MCA;
c0a282c2 114#endif
f8924e77
AS
115 } else
116 printk(KERN_WARNING "Unknown bustype %s - ignoring\n", str);
1da177e4 117}
61048c63 118
2b85b5fb 119static void __init MP_ioapic_info(struct mpc_ioapic *m)
1da177e4 120{
0e3fa13f
FT
121 if (m->flags & MPC_APIC_USABLE)
122 mp_register_ioapic(m->apicid, m->apicaddr, gsi_top);
2944e16b
YL
123}
124
c2c21745 125static void __init print_mp_irq_info(struct mpc_intsrc *mp_irq)
2944e16b 126{
eeb0d7d1 127 apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
2944e16b 128 " IRQ %02x, APIC ID %x, APIC INT %02x\n",
c2c21745
JSR
129 mp_irq->irqtype, mp_irq->irqflag & 3,
130 (mp_irq->irqflag >> 2) & 3, mp_irq->srcbus,
131 mp_irq->srcbusirq, mp_irq->dstapic, mp_irq->dstirq);
2944e16b
YL
132}
133
a6830278
JSR
134#else /* CONFIG_X86_IO_APIC */
135static inline void __init MP_bus_info(struct mpc_bus *m) {}
136static inline void __init MP_ioapic_info(struct mpc_ioapic *m) {}
a6830278 137#endif /* CONFIG_X86_IO_APIC */
1da177e4 138
8fb2952b 139static void __init MP_lintsrc_info(struct mpc_lintsrc *m)
1da177e4 140{
eeb0d7d1 141 apic_printk(APIC_VERBOSE, "Lint: type %d, pol %d, trig %d, bus %02x,"
1da177e4 142 " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
b5ced7cd
JSR
143 m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbusid,
144 m->srcbusirq, m->destapic, m->destapiclint);
1da177e4
LT
145}
146
1da177e4
LT
147/*
148 * Read/parse the MPC
149 */
f29521e4 150static int __init smp_check_mpc(struct mpc_table *mpc, char *oem, char *str)
1da177e4 151{
1da177e4 152
6c65da50 153 if (memcmp(mpc->signature, MPC_SIGNATURE, 4)) {
e950bea8 154 printk(KERN_ERR "MPTABLE: bad signature [%c%c%c%c]!\n",
6c65da50
JSR
155 mpc->signature[0], mpc->signature[1],
156 mpc->signature[2], mpc->signature[3]);
1da177e4
LT
157 return 0;
158 }
6c65da50 159 if (mpf_checksum((unsigned char *)mpc, mpc->length)) {
e950bea8 160 printk(KERN_ERR "MPTABLE: checksum error!\n");
1da177e4
LT
161 return 0;
162 }
6c65da50 163 if (mpc->spec != 0x01 && mpc->spec != 0x04) {
e950bea8 164 printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
6c65da50 165 mpc->spec);
1da177e4
LT
166 return 0;
167 }
6c65da50 168 if (!mpc->lapic) {
e950bea8 169 printk(KERN_ERR "MPTABLE: null local APIC address!\n");
1da177e4
LT
170 return 0;
171 }
6c65da50 172 memcpy(oem, mpc->oem, 8);
4ef81297 173 oem[8] = 0;
11a62a05 174 printk(KERN_INFO "MPTABLE: OEM ID: %s\n", oem);
1da177e4 175
6c65da50 176 memcpy(str, mpc->productid, 12);
4ef81297 177 str[12] = 0;
1da177e4 178
11a62a05 179 printk(KERN_INFO "MPTABLE: Product ID: %s\n", str);
1da177e4 180
6c65da50 181 printk(KERN_INFO "MPTABLE: APIC at: 0x%X\n", mpc->lapic);
1da177e4 182
2944e16b
YL
183 return 1;
184}
185
a6830278
JSR
186static void skip_entry(unsigned char **ptr, int *count, int size)
187{
188 *ptr += size;
189 *count += size;
190}
191
5a5737ea
JSR
192static void __init smp_dump_mptable(struct mpc_table *mpc, unsigned char *mpt)
193{
194 printk(KERN_ERR "Your mptable is wrong, contact your HW vendor!\n"
195 "type %x\n", *mpt);
196 print_hex_dump(KERN_ERR, " ", DUMP_PREFIX_ADDRESS, 16,
197 1, mpc, mpc->length, 1);
198}
199
72302142
TG
200void __init default_smp_read_mpc_oem(struct mpc_table *mpc) { }
201
f29521e4 202static int __init smp_read_mpc(struct mpc_table *mpc, unsigned early)
2944e16b
YL
203{
204 char str[16];
205 char oem[10];
206
207 int count = sizeof(*mpc);
208 unsigned char *mpt = ((unsigned char *)mpc) + count;
209
210 if (!smp_check_mpc(mpc, oem, str))
211 return 0;
212
213#ifdef CONFIG_X86_32
9c764247 214 generic_mps_oem_check(mpc, oem, str);
2944e16b 215#endif
f1157141 216 /* Initialize the lapic mapping */
1da177e4 217 if (!acpi_lapic)
f1157141 218 register_lapic_address(mpc->lapic);
1da177e4 219
888032cd
AS
220 if (early)
221 return 1;
222
72302142
TG
223 if (mpc->oemptr)
224 x86_init.mpparse.smp_read_mpc_oem(mpc);
64898a8b 225
1da177e4 226 /*
4ef81297 227 * Now process the configuration blocks.
1da177e4 228 */
f4848472 229 x86_init.mpparse.mpc_record(0);
64898a8b 230
6c65da50 231 while (count < mpc->length) {
4ef81297
AS
232 switch (*mpt) {
233 case MP_PROCESSOR:
a6830278
JSR
234 /* ACPI may have already provided this data */
235 if (!acpi_lapic)
c58603e8 236 MP_processor_info((struct mpc_cpu *)mpt);
a6830278
JSR
237 skip_entry(&mpt, &count, sizeof(struct mpc_cpu));
238 break;
4ef81297 239 case MP_BUS:
c58603e8 240 MP_bus_info((struct mpc_bus *)mpt);
a6830278
JSR
241 skip_entry(&mpt, &count, sizeof(struct mpc_bus));
242 break;
4ef81297 243 case MP_IOAPIC:
c58603e8 244 MP_ioapic_info((struct mpc_ioapic *)mpt);
a6830278
JSR
245 skip_entry(&mpt, &count, sizeof(struct mpc_ioapic));
246 break;
4ef81297 247 case MP_INTSRC:
2d8009ba 248 mp_save_irq((struct mpc_intsrc *)mpt);
a6830278
JSR
249 skip_entry(&mpt, &count, sizeof(struct mpc_intsrc));
250 break;
4ef81297 251 case MP_LINTSRC:
c58603e8 252 MP_lintsrc_info((struct mpc_lintsrc *)mpt);
a6830278
JSR
253 skip_entry(&mpt, &count, sizeof(struct mpc_lintsrc));
254 break;
4ef81297 255 default:
711554db 256 /* wrong mptable */
5a5737ea 257 smp_dump_mptable(mpc, mpt);
6c65da50 258 count = mpc->length;
711554db 259 break;
1da177e4 260 }
f4848472 261 x86_init.mpparse.mpc_record(1);
1da177e4 262 }
e0da3364 263
1da177e4 264 if (!num_processors)
e950bea8 265 printk(KERN_ERR "MPTABLE: no processors registered!\n");
1da177e4
LT
266 return num_processors;
267}
268
61048c63
AS
269#ifdef CONFIG_X86_IO_APIC
270
1da177e4
LT
271static int __init ELCR_trigger(unsigned int irq)
272{
273 unsigned int port;
274
275 port = 0x4d0 + (irq >> 3);
276 return (inb(port) >> (irq & 7)) & 1;
277}
278
279static void __init construct_default_ioirq_mptable(int mpc_default_type)
280{
540d4e72 281 struct mpc_intsrc intsrc;
1da177e4
LT
282 int i;
283 int ELCR_fallback = 0;
284
e253b396
JSR
285 intsrc.type = MP_INTSRC;
286 intsrc.irqflag = 0; /* conforming */
287 intsrc.srcbus = 0;
b5ba7e6d 288 intsrc.dstapic = mp_ioapics[0].apicid;
1da177e4 289
e253b396 290 intsrc.irqtype = mp_INT;
1da177e4
LT
291
292 /*
293 * If true, we have an ISA/PCI system with no IRQ entries
294 * in the MP table. To prevent the PCI interrupts from being set up
295 * incorrectly, we try to use the ELCR. The sanity check to see if
296 * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
297 * never be level sensitive, so we simply see if the ELCR agrees.
298 * If it does, we assume it's valid.
299 */
300 if (mpc_default_type == 5) {
62441bf1
AS
301 printk(KERN_INFO "ISA/PCI bus type with no IRQ information... "
302 "falling back to ELCR\n");
1da177e4 303
62441bf1
AS
304 if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
305 ELCR_trigger(13))
306 printk(KERN_ERR "ELCR contains invalid data... "
307 "not using ELCR\n");
1da177e4 308 else {
4ef81297
AS
309 printk(KERN_INFO
310 "Using ELCR to identify PCI interrupts\n");
1da177e4
LT
311 ELCR_fallback = 1;
312 }
313 }
314
315 for (i = 0; i < 16; i++) {
316 switch (mpc_default_type) {
317 case 2:
318 if (i == 0 || i == 13)
319 continue; /* IRQ0 & IRQ13 not connected */
320 /* fall through */
321 default:
322 if (i == 2)
323 continue; /* IRQ2 is never connected */
324 }
325
326 if (ELCR_fallback) {
327 /*
328 * If the ELCR indicates a level-sensitive interrupt, we
329 * copy that information over to the MP table in the
330 * irqflag field (level sensitive, active high polarity).
331 */
332 if (ELCR_trigger(i))
e253b396 333 intsrc.irqflag = 13;
1da177e4 334 else
e253b396 335 intsrc.irqflag = 0;
1da177e4
LT
336 }
337
e253b396
JSR
338 intsrc.srcbusirq = i;
339 intsrc.dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
2d8009ba 340 mp_save_irq(&intsrc);
1da177e4
LT
341 }
342
e253b396
JSR
343 intsrc.irqtype = mp_ExtINT;
344 intsrc.srcbusirq = 0;
345 intsrc.dstirq = 0; /* 8259A to INTIN0 */
2d8009ba 346 mp_save_irq(&intsrc);
1da177e4
LT
347}
348
61048c63 349
39e00fe2 350static void __init construct_ioapic_table(int mpc_default_type)
1da177e4 351{
2b85b5fb 352 struct mpc_ioapic ioapic;
00fb8606 353 struct mpc_bus bus;
1da177e4 354
d4c715fa
JSR
355 bus.type = MP_BUS;
356 bus.busid = 0;
1da177e4 357 switch (mpc_default_type) {
4ef81297 358 default:
62441bf1 359 printk(KERN_ERR "???\nUnknown standard configuration %d\n",
4ef81297
AS
360 mpc_default_type);
361 /* fall through */
362 case 1:
363 case 5:
d4c715fa 364 memcpy(bus.bustype, "ISA ", 6);
4ef81297
AS
365 break;
366 case 2:
367 case 6:
368 case 3:
d4c715fa 369 memcpy(bus.bustype, "EISA ", 6);
4ef81297
AS
370 break;
371 case 4:
372 case 7:
d4c715fa 373 memcpy(bus.bustype, "MCA ", 6);
1da177e4
LT
374 }
375 MP_bus_info(&bus);
376 if (mpc_default_type > 4) {
d4c715fa
JSR
377 bus.busid = 1;
378 memcpy(bus.bustype, "PCI ", 6);
1da177e4
LT
379 MP_bus_info(&bus);
380 }
381
8f3e1df4
CG
382 ioapic.type = MP_IOAPIC;
383 ioapic.apicid = 2;
384 ioapic.apicver = mpc_default_type > 4 ? 0x10 : 0x01;
385 ioapic.flags = MPC_APIC_USABLE;
386 ioapic.apicaddr = IO_APIC_DEFAULT_PHYS_BASE;
1da177e4
LT
387 MP_ioapic_info(&ioapic);
388
389 /*
390 * We set up most of the low 16 IO-APIC pins according to MPS rules.
391 */
392 construct_default_ioirq_mptable(mpc_default_type);
85cc35fa
TG
393}
394#else
39e00fe2 395static inline void __init construct_ioapic_table(int mpc_default_type) { }
61048c63 396#endif
85cc35fa
TG
397
398static inline void __init construct_default_ISA_mptable(int mpc_default_type)
399{
f4f21b71 400 struct mpc_cpu processor;
8fb2952b 401 struct mpc_lintsrc lintsrc;
85cc35fa
TG
402 int linttypes[2] = { mp_ExtINT, mp_NMI };
403 int i;
404
405 /*
406 * local APIC has default address
407 */
408 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
409
410 /*
411 * 2 CPUs, numbered 0 & 1.
412 */
c4563826 413 processor.type = MP_PROCESSOR;
85cc35fa 414 /* Either an integrated APIC or a discrete 82489DX. */
c4563826
JSR
415 processor.apicver = mpc_default_type > 4 ? 0x10 : 0x01;
416 processor.cpuflag = CPU_ENABLED;
417 processor.cpufeature = (boot_cpu_data.x86 << 8) |
85cc35fa 418 (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
c4563826
JSR
419 processor.featureflag = boot_cpu_data.x86_capability[0];
420 processor.reserved[0] = 0;
421 processor.reserved[1] = 0;
85cc35fa 422 for (i = 0; i < 2; i++) {
c4563826 423 processor.apicid = i;
85cc35fa
TG
424 MP_processor_info(&processor);
425 }
426
427 construct_ioapic_table(mpc_default_type);
428
b5ced7cd
JSR
429 lintsrc.type = MP_LINTSRC;
430 lintsrc.irqflag = 0; /* conforming */
431 lintsrc.srcbusid = 0;
432 lintsrc.srcbusirq = 0;
433 lintsrc.destapic = MP_APIC_ALL;
1da177e4 434 for (i = 0; i < 2; i++) {
b5ced7cd
JSR
435 lintsrc.irqtype = linttypes[i];
436 lintsrc.destapiclint = i;
1da177e4
LT
437 MP_lintsrc_info(&lintsrc);
438 }
439}
440
41401db6 441static struct mpf_intel *mpf_found;
1da177e4 442
8d4dd919
YL
443static unsigned long __init get_mpc_size(unsigned long physptr)
444{
445 struct mpc_table *mpc;
446 unsigned long size;
447
448 mpc = early_ioremap(physptr, PAGE_SIZE);
449 size = mpc->length;
450 early_iounmap(mpc, PAGE_SIZE);
451 apic_printk(APIC_VERBOSE, " mpc: %lx-%lx\n", physptr, physptr + size);
452
453 return size;
454}
455
0b3ba0c3
JSR
456static int __init check_physptr(struct mpf_intel *mpf, unsigned int early)
457{
458 struct mpc_table *mpc;
459 unsigned long size;
460
461 size = get_mpc_size(mpf->physptr);
462 mpc = early_ioremap(mpf->physptr, size);
463 /*
464 * Read the physical hardware table. Anything here will
465 * override the defaults.
466 */
467 if (!smp_read_mpc(mpc, early)) {
468#ifdef CONFIG_X86_LOCAL_APIC
469 smp_found_config = 0;
470#endif
471 printk(KERN_ERR "BIOS bug, MP table errors detected!...\n"
472 "... disabling SMP support. (tell your hw vendor)\n");
473 early_iounmap(mpc, size);
474 return -1;
475 }
476 early_iounmap(mpc, size);
477
478 if (early)
479 return -1;
480
481#ifdef CONFIG_X86_IO_APIC
482 /*
483 * If there are no explicit MP IRQ entries, then we are
484 * broken. We set up most of the low 16 IO-APIC pins to
485 * ISA defaults and hope it will work.
486 */
487 if (!mp_irq_entries) {
488 struct mpc_bus bus;
489
490 printk(KERN_ERR "BIOS bug, no explicit IRQ entries, "
491 "using default mptable. (tell your hw vendor)\n");
492
493 bus.type = MP_BUS;
494 bus.busid = 0;
495 memcpy(bus.bustype, "ISA ", 6);
496 MP_bus_info(&bus);
497
498 construct_default_ioirq_mptable(0);
499 }
500#endif
501
502 return 0;
503}
504
1da177e4
LT
505/*
506 * Scan the memory blocks for an SMP configuration block.
507 */
b3f1b617 508void __init default_get_smp_config(unsigned int early)
1da177e4 509{
41401db6 510 struct mpf_intel *mpf = mpf_found;
1da177e4 511
69b88afa
YL
512 if (!mpf)
513 return;
514
888032cd
AS
515 if (acpi_lapic && early)
516 return;
69b88afa 517
1da177e4 518 /*
69b88afa
YL
519 * MPS doesn't support hyperthreading, aka only have
520 * thread 0 apic id in MPS table
1da177e4 521 */
69b88afa 522 if (acpi_lapic && acpi_ioapic)
1da177e4 523 return;
1da177e4 524
4ef81297 525 printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n",
1eb1b3b6 526 mpf->specification);
b3e24164 527#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
1eb1b3b6 528 if (mpf->feature2 & (1 << 7)) {
1da177e4
LT
529 printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
530 pic_mode = 1;
531 } else {
532 printk(KERN_INFO " Virtual Wire compatibility mode.\n");
533 pic_mode = 0;
534 }
4421b1c8 535#endif
1da177e4
LT
536 /*
537 * Now see if we need to read further.
538 */
1eb1b3b6 539 if (mpf->feature1 != 0) {
888032cd
AS
540 if (early) {
541 /*
542 * local APIC has default address
543 */
544 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
545 return;
546 }
1da177e4 547
4ef81297 548 printk(KERN_INFO "Default MP configuration #%d\n",
1eb1b3b6
JSR
549 mpf->feature1);
550 construct_default_ISA_mptable(mpf->feature1);
1da177e4 551
1eb1b3b6 552 } else if (mpf->physptr) {
0b3ba0c3 553 if (check_physptr(mpf, early))
1da177e4 554 return;
1da177e4
LT
555 } else
556 BUG();
557
888032cd
AS
558 if (!early)
559 printk(KERN_INFO "Processors: %d\n", num_processors);
1da177e4
LT
560 /*
561 * Only use the first configuration found.
562 */
563}
564
b24c2a92 565static void __init smp_reserve_memory(struct mpf_intel *mpf)
a6830278
JSR
566{
567 unsigned long size = get_mpc_size(mpf->physptr);
a6830278 568
72d7c3b3 569 memblock_x86_reserve_range(mpf->physptr, mpf->physptr+size, "* MP-table mpc");
a6830278
JSR
570}
571
b24c2a92 572static int __init smp_scan_config(unsigned long base, unsigned long length)
1da177e4 573{
92fd4b7a 574 unsigned int *bp = phys_to_virt(base);
41401db6 575 struct mpf_intel *mpf;
b24c2a92 576 unsigned long mem;
1da177e4 577
eeb0d7d1
RH
578 apic_printk(APIC_VERBOSE, "Scan SMP from %p for %ld bytes.\n",
579 bp, length);
5d47a271 580 BUILD_BUG_ON(sizeof(*mpf) != 16);
1da177e4
LT
581
582 while (length > 0) {
41401db6 583 mpf = (struct mpf_intel *)bp;
1da177e4 584 if ((*bp == SMP_MAGIC_IDENT) &&
1eb1b3b6 585 (mpf->length == 1) &&
4ef81297 586 !mpf_checksum((unsigned char *)bp, 16) &&
1eb1b3b6
JSR
587 ((mpf->specification == 1)
588 || (mpf->specification == 4))) {
bab4b27c 589#ifdef CONFIG_X86_LOCAL_APIC
1da177e4 590 smp_found_config = 1;
bab4b27c 591#endif
92fd4b7a 592 mpf_found = mpf;
b1f006b6 593
ba1511bf
JSR
594 printk(KERN_INFO "found SMP MP-table at [%p] %llx\n",
595 mpf, (u64)virt_to_phys(mpf));
b1f006b6 596
b24c2a92 597 mem = virt_to_phys(mpf);
72d7c3b3 598 memblock_x86_reserve_range(mem, mem + sizeof(*mpf), "* MP-table mpf");
a6830278 599 if (mpf->physptr)
b24c2a92 600 smp_reserve_memory(mpf);
1da177e4 601
d2dbf343 602 return 1;
1da177e4
LT
603 }
604 bp += 4;
605 length -= 16;
606 }
607 return 0;
608}
609
b24c2a92 610void __init default_find_smp_config(void)
1da177e4
LT
611{
612 unsigned int address;
613
614 /*
615 * FIXME: Linux assumes you have 640K of base ram..
616 * this continues the error...
617 *
618 * 1) Scan the bottom 1K for a signature
619 * 2) Scan the top 1K of base RAM
620 * 3) Scan the 64K of bios
621 */
b24c2a92
YL
622 if (smp_scan_config(0x0, 0x400) ||
623 smp_scan_config(639 * 0x400, 0x400) ||
624 smp_scan_config(0xF0000, 0x10000))
1da177e4
LT
625 return;
626 /*
627 * If it is an SMP machine we should know now, unless the
628 * configuration is in an EISA/MCA bus machine with an
629 * extended bios data area.
630 *
631 * there is a real-mode segmented pointer pointing to the
632 * 4K EBDA area at 0x40E, calculate and scan it here.
633 *
634 * NOTE! There are Linux loaders that will corrupt the EBDA
635 * area, and as such this kind of SMP config may be less
636 * trustworthy, simply because the SMP table may have been
637 * stomped on during early boot. These loaders are buggy and
638 * should be fixed.
639 *
640 * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
641 */
642
643 address = get_bios_ebda();
644 if (address)
b24c2a92 645 smp_scan_config(address, 0x400);
888032cd
AS
646}
647
2944e16b
YL
648#ifdef CONFIG_X86_IO_APIC
649static u8 __initdata irq_used[MAX_IRQ_SOURCES];
650
540d4e72 651static int __init get_MP_intsrc_index(struct mpc_intsrc *m)
2944e16b
YL
652{
653 int i;
654
e253b396 655 if (m->irqtype != mp_INT)
2944e16b
YL
656 return 0;
657
e253b396 658 if (m->irqflag != 0x0f)
2944e16b
YL
659 return 0;
660
661 /* not legacy */
662
663 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 664 if (mp_irqs[i].irqtype != mp_INT)
2944e16b
YL
665 continue;
666
c2c21745 667 if (mp_irqs[i].irqflag != 0x0f)
2944e16b
YL
668 continue;
669
c2c21745 670 if (mp_irqs[i].srcbus != m->srcbus)
2944e16b 671 continue;
c2c21745 672 if (mp_irqs[i].srcbusirq != m->srcbusirq)
2944e16b
YL
673 continue;
674 if (irq_used[i]) {
675 /* already claimed */
676 return -2;
677 }
678 irq_used[i] = 1;
679 return i;
680 }
681
682 /* not found */
683 return -1;
684}
685
686#define SPARE_SLOT_NUM 20
687
540d4e72 688static struct mpc_intsrc __initdata *m_spare[SPARE_SLOT_NUM];
a6830278 689
57592224 690static void __init check_irq_src(struct mpc_intsrc *m, int *nr_m_spare)
a6830278
JSR
691{
692 int i;
693
694 apic_printk(APIC_VERBOSE, "OLD ");
0e3fa13f 695 print_mp_irq_info(m);
a6830278
JSR
696
697 i = get_MP_intsrc_index(m);
698 if (i > 0) {
0e3fa13f 699 memcpy(m, &mp_irqs[i], sizeof(*m));
a6830278
JSR
700 apic_printk(APIC_VERBOSE, "NEW ");
701 print_mp_irq_info(&mp_irqs[i]);
702 return;
703 }
704 if (!i) {
705 /* legacy, do nothing */
706 return;
707 }
708 if (*nr_m_spare < SPARE_SLOT_NUM) {
709 /*
710 * not found (-1), or duplicated (-2) are invalid entries,
711 * we need to use the slot later
712 */
713 m_spare[*nr_m_spare] = m;
714 *nr_m_spare += 1;
715 }
716}
717#else /* CONFIG_X86_IO_APIC */
57592224
RM
718static
719inline void __init check_irq_src(struct mpc_intsrc *m, int *nr_m_spare) {}
a6830278
JSR
720#endif /* CONFIG_X86_IO_APIC */
721
ee214558
YL
722static int
723check_slot(unsigned long mpc_new_phys, unsigned long mpc_new_length, int count)
a6830278 724{
ee214558
YL
725 int ret = 0;
726
727 if (!mpc_new_phys || count <= mpc_new_length) {
728 WARN(1, "update_mptable: No spare slots (length: %x)\n", count);
729 return -1;
a6830278
JSR
730 }
731
ee214558 732 return ret;
a6830278 733}
2944e16b 734
f29521e4 735static int __init replace_intsrc_all(struct mpc_table *mpc,
2944e16b
YL
736 unsigned long mpc_new_phys,
737 unsigned long mpc_new_length)
738{
739#ifdef CONFIG_X86_IO_APIC
740 int i;
2944e16b 741#endif
2944e16b 742 int count = sizeof(*mpc);
a6830278 743 int nr_m_spare = 0;
2944e16b
YL
744 unsigned char *mpt = ((unsigned char *)mpc) + count;
745
6c65da50
JSR
746 printk(KERN_INFO "mpc_length %x\n", mpc->length);
747 while (count < mpc->length) {
2944e16b
YL
748 switch (*mpt) {
749 case MP_PROCESSOR:
a6830278
JSR
750 skip_entry(&mpt, &count, sizeof(struct mpc_cpu));
751 break;
2944e16b 752 case MP_BUS:
a6830278
JSR
753 skip_entry(&mpt, &count, sizeof(struct mpc_bus));
754 break;
2944e16b 755 case MP_IOAPIC:
a6830278
JSR
756 skip_entry(&mpt, &count, sizeof(struct mpc_ioapic));
757 break;
2944e16b 758 case MP_INTSRC:
c58603e8 759 check_irq_src((struct mpc_intsrc *)mpt, &nr_m_spare);
a6830278
JSR
760 skip_entry(&mpt, &count, sizeof(struct mpc_intsrc));
761 break;
2944e16b 762 case MP_LINTSRC:
a6830278
JSR
763 skip_entry(&mpt, &count, sizeof(struct mpc_lintsrc));
764 break;
2944e16b
YL
765 default:
766 /* wrong mptable */
5a5737ea 767 smp_dump_mptable(mpc, mpt);
2944e16b
YL
768 goto out;
769 }
770 }
771
772#ifdef CONFIG_X86_IO_APIC
773 for (i = 0; i < mp_irq_entries; i++) {
774 if (irq_used[i])
775 continue;
776
c2c21745 777 if (mp_irqs[i].irqtype != mp_INT)
2944e16b
YL
778 continue;
779
c2c21745 780 if (mp_irqs[i].irqflag != 0x0f)
2944e16b
YL
781 continue;
782
783 if (nr_m_spare > 0) {
82034d6f 784 apic_printk(APIC_VERBOSE, "*NEW* found\n");
2944e16b 785 nr_m_spare--;
0e3fa13f 786 memcpy(m_spare[nr_m_spare], &mp_irqs[i], sizeof(mp_irqs[i]));
2944e16b
YL
787 m_spare[nr_m_spare] = NULL;
788 } else {
540d4e72
JSR
789 struct mpc_intsrc *m = (struct mpc_intsrc *)mpt;
790 count += sizeof(struct mpc_intsrc);
ee214558 791 if (check_slot(mpc_new_phys, mpc_new_length, count) < 0)
a6830278 792 goto out;
0e3fa13f 793 memcpy(m, &mp_irqs[i], sizeof(*m));
6c65da50 794 mpc->length = count;
540d4e72 795 mpt += sizeof(struct mpc_intsrc);
2944e16b
YL
796 }
797 print_mp_irq_info(&mp_irqs[i]);
798 }
799#endif
800out:
801 /* update checksum */
6c65da50
JSR
802 mpc->checksum = 0;
803 mpc->checksum -= mpf_checksum((unsigned char *)mpc, mpc->length);
2944e16b
YL
804
805 return 0;
806}
807
f1bdb523 808int enable_update_mptable;
fcfa146e 809
2944e16b
YL
810static int __init update_mptable_setup(char *str)
811{
812 enable_update_mptable = 1;
629e15d2
YL
813#ifdef CONFIG_PCI
814 pci_routeirq = 1;
815#endif
2944e16b
YL
816 return 0;
817}
818early_param("update_mptable", update_mptable_setup);
819
820static unsigned long __initdata mpc_new_phys;
821static unsigned long mpc_new_length __initdata = 4096;
822
823/* alloc_mptable or alloc_mptable=4k */
824static int __initdata alloc_mptable;
825static int __init parse_alloc_mptable_opt(char *p)
826{
827 enable_update_mptable = 1;
629e15d2
YL
828#ifdef CONFIG_PCI
829 pci_routeirq = 1;
830#endif
2944e16b
YL
831 alloc_mptable = 1;
832 if (!p)
833 return 0;
834 mpc_new_length = memparse(p, &p);
835 return 0;
836}
837early_param("alloc_mptable", parse_alloc_mptable_opt);
838
839void __init early_reserve_e820_mpc_new(void)
840{
841 if (enable_update_mptable && alloc_mptable) {
842 u64 startt = 0;
2944e16b
YL
843 mpc_new_phys = early_reserve_e820(startt, mpc_new_length, 4);
844 }
845}
846
847static int __init update_mp_table(void)
848{
849 char str[16];
850 char oem[10];
41401db6 851 struct mpf_intel *mpf;
f29521e4 852 struct mpc_table *mpc, *mpc_new;
2944e16b
YL
853
854 if (!enable_update_mptable)
855 return 0;
856
857 mpf = mpf_found;
858 if (!mpf)
859 return 0;
860
861 /*
862 * Now see if we need to go further.
863 */
1eb1b3b6 864 if (mpf->feature1 != 0)
2944e16b
YL
865 return 0;
866
1eb1b3b6 867 if (!mpf->physptr)
2944e16b
YL
868 return 0;
869
1eb1b3b6 870 mpc = phys_to_virt(mpf->physptr);
2944e16b
YL
871
872 if (!smp_check_mpc(mpc, oem, str))
873 return 0;
874
ba1511bf 875 printk(KERN_INFO "mpf: %llx\n", (u64)virt_to_phys(mpf));
1eb1b3b6 876 printk(KERN_INFO "physptr: %x\n", mpf->physptr);
2944e16b 877
6c65da50 878 if (mpc_new_phys && mpc->length > mpc_new_length) {
2944e16b
YL
879 mpc_new_phys = 0;
880 printk(KERN_INFO "mpc_new_length is %ld, please use alloc_mptable=8k\n",
881 mpc_new_length);
882 }
883
884 if (!mpc_new_phys) {
885 unsigned char old, new;
886 /* check if we can change the postion */
6c65da50
JSR
887 mpc->checksum = 0;
888 old = mpf_checksum((unsigned char *)mpc, mpc->length);
889 mpc->checksum = 0xff;
890 new = mpf_checksum((unsigned char *)mpc, mpc->length);
2944e16b
YL
891 if (old == new) {
892 printk(KERN_INFO "mpc is readonly, please try alloc_mptable instead\n");
893 return 0;
894 }
895 printk(KERN_INFO "use in-positon replacing\n");
896 } else {
1eb1b3b6 897 mpf->physptr = mpc_new_phys;
2944e16b 898 mpc_new = phys_to_virt(mpc_new_phys);
6c65da50 899 memcpy(mpc_new, mpc, mpc->length);
2944e16b
YL
900 mpc = mpc_new;
901 /* check if we can modify that */
1eb1b3b6 902 if (mpc_new_phys - mpf->physptr) {
41401db6 903 struct mpf_intel *mpf_new;
2944e16b
YL
904 /* steal 16 bytes from [0, 1k) */
905 printk(KERN_INFO "mpf new: %x\n", 0x400 - 16);
906 mpf_new = phys_to_virt(0x400 - 16);
907 memcpy(mpf_new, mpf, 16);
908 mpf = mpf_new;
1eb1b3b6 909 mpf->physptr = mpc_new_phys;
2944e16b 910 }
1eb1b3b6
JSR
911 mpf->checksum = 0;
912 mpf->checksum -= mpf_checksum((unsigned char *)mpf, 16);
913 printk(KERN_INFO "physptr new: %x\n", mpf->physptr);
2944e16b
YL
914 }
915
916 /*
917 * only replace the one with mp_INT and
918 * MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW,
919 * already in mp_irqs , stored by ... and mp_config_acpi_gsi,
920 * may need pci=routeirq for all coverage
921 */
922 replace_intsrc_all(mpc, mpc_new_phys, mpc_new_length);
923
924 return 0;
925}
926
927late_initcall(update_mp_table);
This page took 0.599516 seconds and 5 git commands to generate.