x86: use BUILD_BUG_ON() for the size of struct intel_mp_floating
[deliverable/linux.git] / arch / x86 / kernel / mpparse.c
CommitLineData
1da177e4
LT
1/*
2 * Intel Multiprocessor Specification 1.1 and 1.4
3 * compliant MP-table parsing routines.
4 *
5 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
6 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
85bdddec 7 * (c) 2008 Alexey Starikovskiy <astarikovskiy@suse.de>
1da177e4
LT
8 */
9
10#include <linux/mm.h>
1da177e4 11#include <linux/init.h>
1da177e4 12#include <linux/delay.h>
1da177e4 13#include <linux/bootmem.h>
1da177e4
LT
14#include <linux/kernel_stat.h>
15#include <linux/mc146818rtc.h>
16#include <linux/bitops.h>
85bdddec
AS
17#include <linux/acpi.h>
18#include <linux/module.h>
1da177e4
LT
19
20#include <asm/smp.h>
1da177e4
LT
21#include <asm/mtrr.h>
22#include <asm/mpspec.h>
85bdddec 23#include <asm/pgalloc.h>
1da177e4 24#include <asm/io_apic.h>
85bdddec
AS
25#include <asm/proto.h>
26#include <asm/acpi.h>
ce3fe6b2 27#include <asm/bios_ebda.h>
1da177e4
LT
28
29#include <mach_apic.h>
85bdddec 30#ifdef CONFIG_X86_32
874c4fe3 31#include <mach_apicdef.h>
1da177e4 32#include <mach_mpparse.h>
85bdddec 33#endif
1da177e4
LT
34
35/* Have we found an MP table */
36int smp_found_config;
1da177e4
LT
37
38/*
39 * Various Linux-internal data structures created from the
40 * MP-table.
41 */
c0a282c2 42#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
4ef81297 43int mp_bus_id_to_type[MAX_MP_BUSSES];
c0a282c2 44#endif
85bdddec 45
a6333c3c 46DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
4ef81297 47int mp_bus_id_to_pci_bus[MAX_MP_BUSSES] = {[0 ... MAX_MP_BUSSES - 1] = -1 };
85bdddec 48
1da177e4
LT
49static int mp_current_pci_id;
50
1da177e4 51int pic_mode;
1da177e4 52
1da177e4
LT
53/*
54 * Intel MP BIOS table parsing routines:
55 */
56
1da177e4
LT
57/*
58 * Checksum an MP configuration block.
59 */
60
61static int __init mpf_checksum(unsigned char *mp, int len)
62{
63 int sum = 0;
64
65 while (len--)
66 sum += *mp++;
67
68 return sum & 0xFF;
69}
70
86420506 71#ifdef CONFIG_X86_NUMAQ
1da177e4
LT
72/*
73 * Have to match translation table entries to main table entries by counter
74 * hence the mpc_record variable .... can't see a less disgusting way of
75 * doing this ....
76 */
77
4ef81297
AS
78static int mpc_record;
79static struct mpc_config_translation *translation_table[MAX_MPC_ENTRY]
80 __cpuinitdata;
86420506 81#endif
1da177e4 82
c853c676
AS
83static void __cpuinit MP_processor_info(struct mpc_config_processor *m)
84{
85 int apicid;
746f2244 86 char *bootup_cpu = "";
c853c676 87
7b1292e2
GC
88 if (!(m->mpc_cpuflag & CPU_ENABLED)) {
89 disabled_cpus++;
1da177e4 90 return;
7b1292e2 91 }
4655c7de 92#ifdef CONFIG_X86_NUMAQ
1da177e4 93 apicid = mpc_apic_id(m, translation_table[mpc_record]);
4655c7de 94#else
4655c7de
AS
95 apicid = m->mpc_apicid;
96#endif
1da177e4 97 if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
746f2244 98 bootup_cpu = " (Bootup-CPU)";
1da177e4 99 boot_cpu_physical_apicid = m->mpc_apicid;
1da177e4
LT
100 }
101
746f2244 102 printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
c853c676 103 generic_processor_info(apicid, m->mpc_apicver);
1da177e4
LT
104}
105
4ef81297 106static void __init MP_bus_info(struct mpc_config_bus *m)
1da177e4
LT
107{
108 char str[7];
109
110 memcpy(str, m->mpc_bustype, 6);
111 str[6] = 0;
112
0ec153af 113#ifdef CONFIG_X86_NUMAQ
1da177e4 114 mpc_oem_bus_info(m, str, translation_table[mpc_record]);
0ec153af
AS
115#else
116 Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
117#endif
1da177e4 118
5e4edbb7 119#if MAX_MP_BUSSES < 256
c0ec31ad
RD
120 if (m->mpc_busid >= MAX_MP_BUSSES) {
121 printk(KERN_WARNING "MP table busid value (%d) for bustype %s "
4ef81297
AS
122 " is too large, max. supported is %d\n",
123 m->mpc_busid, str, MAX_MP_BUSSES - 1);
c0ec31ad
RD
124 return;
125 }
5e4edbb7 126#endif
c0ec31ad 127
f8924e77
AS
128 if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA) - 1) == 0) {
129 set_bit(m->mpc_busid, mp_bus_not_pci);
130#if defined(CONFIG_EISA) || defined (CONFIG_MCA)
131 mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
132#endif
133 } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI) - 1) == 0) {
d285e338 134#ifdef CONFIG_X86_NUMAQ
1da177e4 135 mpc_oem_pci_bus(m, translation_table[mpc_record]);
d285e338 136#endif
a6333c3c 137 clear_bit(m->mpc_busid, mp_bus_not_pci);
1da177e4
LT
138 mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
139 mp_current_pci_id++;
c0a282c2
AS
140#if defined(CONFIG_EISA) || defined (CONFIG_MCA)
141 mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
4ef81297 142 } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA) - 1) == 0) {
9e0a2de2 143 mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
4ef81297 144 } else if (strncmp(str, BUSTYPE_MCA, sizeof(BUSTYPE_MCA) - 1) == 0) {
1da177e4 145 mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
c0a282c2 146#endif
f8924e77
AS
147 } else
148 printk(KERN_WARNING "Unknown bustype %s - ignoring\n", str);
1da177e4
LT
149}
150
61048c63
AS
151#ifdef CONFIG_X86_IO_APIC
152
857033a6
AS
153static int bad_ioapic(unsigned long address)
154{
155 if (nr_ioapics >= MAX_IO_APICS) {
156 printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
157 "(found %d)\n", MAX_IO_APICS, nr_ioapics);
158 panic("Recompile kernel with bigger MAX_IO_APICS!\n");
159 }
160 if (!address) {
161 printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
162 " found in table, skipping!\n");
163 return 1;
164 }
165 return 0;
166}
167
4ef81297 168static void __init MP_ioapic_info(struct mpc_config_ioapic *m)
1da177e4
LT
169{
170 if (!(m->mpc_flags & MPC_APIC_USABLE))
171 return;
172
64883ab0 173 printk(KERN_INFO "I/O APIC #%d Version %d at 0x%X.\n",
4ef81297 174 m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
857033a6
AS
175
176 if (bad_ioapic(m->mpc_apicaddr))
1da177e4 177 return;
857033a6 178
1da177e4
LT
179 mp_ioapics[nr_ioapics] = *m;
180 nr_ioapics++;
181}
182
4ef81297 183static void __init MP_intsrc_info(struct mpc_config_intsrc *m)
1da177e4 184{
4ef81297 185 mp_irqs[mp_irq_entries] = *m;
1da177e4
LT
186 Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
187 " IRQ %02x, APIC ID %x, APIC INT %02x\n",
4ef81297
AS
188 m->mpc_irqtype, m->mpc_irqflag & 3,
189 (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
190 m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
1da177e4
LT
191 if (++mp_irq_entries == MAX_IRQ_SOURCES)
192 panic("Max # of irq sources exceeded!!\n");
193}
194
61048c63
AS
195#endif
196
4ef81297 197static void __init MP_lintsrc_info(struct mpc_config_lintsrc *m)
1da177e4
LT
198{
199 Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
200 " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
4ef81297
AS
201 m->mpc_irqtype, m->mpc_irqflag & 3,
202 (m->mpc_irqflag >> 2) & 3, m->mpc_srcbusid,
203 m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
1da177e4
LT
204}
205
206#ifdef CONFIG_X86_NUMAQ
4ef81297 207static void __init MP_translation_info(struct mpc_config_translation *m)
1da177e4 208{
4ef81297
AS
209 printk(KERN_INFO
210 "Translation: record %d, type %d, quad %d, global %d, local %d\n",
211 mpc_record, m->trans_type, m->trans_quad, m->trans_global,
212 m->trans_local);
1da177e4 213
4ef81297 214 if (mpc_record >= MAX_MPC_ENTRY)
1da177e4
LT
215 printk(KERN_ERR "MAX_MPC_ENTRY exceeded!\n");
216 else
4ef81297 217 translation_table[mpc_record] = m; /* stash this for later */
1da177e4
LT
218 if (m->trans_quad < MAX_NUMNODES && !node_online(m->trans_quad))
219 node_set_online(m->trans_quad);
220}
221
222/*
223 * Read/parse the MPC oem tables
224 */
225
4ef81297
AS
226static void __init smp_read_mpc_oem(struct mp_config_oemtable *oemtable,
227 unsigned short oemsize)
1da177e4 228{
4ef81297
AS
229 int count = sizeof(*oemtable); /* the header size */
230 unsigned char *oemptr = ((unsigned char *)oemtable) + count;
231
1da177e4 232 mpc_record = 0;
4ef81297
AS
233 printk(KERN_INFO "Found an OEM MPC table at %8p - parsing it ... \n",
234 oemtable);
235 if (memcmp(oemtable->oem_signature, MPC_OEM_SIGNATURE, 4)) {
236 printk(KERN_WARNING
237 "SMP mpc oemtable: bad signature [%c%c%c%c]!\n",
238 oemtable->oem_signature[0], oemtable->oem_signature[1],
239 oemtable->oem_signature[2], oemtable->oem_signature[3]);
1da177e4
LT
240 return;
241 }
4ef81297 242 if (mpf_checksum((unsigned char *)oemtable, oemtable->oem_length)) {
1da177e4
LT
243 printk(KERN_WARNING "SMP oem mptable: checksum error!\n");
244 return;
245 }
246 while (count < oemtable->oem_length) {
247 switch (*oemptr) {
4ef81297 248 case MP_TRANSLATION:
1da177e4 249 {
4ef81297
AS
250 struct mpc_config_translation *m =
251 (struct mpc_config_translation *)oemptr;
1da177e4
LT
252 MP_translation_info(m);
253 oemptr += sizeof(*m);
254 count += sizeof(*m);
255 ++mpc_record;
256 break;
257 }
4ef81297 258 default:
1da177e4 259 {
4ef81297
AS
260 printk(KERN_WARNING
261 "Unrecognised OEM table entry type! - %d\n",
262 (int)*oemptr);
1da177e4
LT
263 return;
264 }
265 }
4ef81297 266 }
1da177e4
LT
267}
268
269static inline void mps_oem_check(struct mp_config_table *mpc, char *oem,
4ef81297 270 char *productid)
1da177e4
LT
271{
272 if (strncmp(oem, "IBM NUMA", 8))
273 printk("Warning! May not be a NUMA-Q system!\n");
274 if (mpc->mpc_oemptr)
4ef81297
AS
275 smp_read_mpc_oem((struct mp_config_oemtable *)mpc->mpc_oemptr,
276 mpc->mpc_oemsize);
1da177e4 277}
4ef81297 278#endif /* CONFIG_X86_NUMAQ */
1da177e4
LT
279
280/*
281 * Read/parse the MPC
282 */
283
888032cd 284static int __init smp_read_mpc(struct mp_config_table *mpc, unsigned early)
1da177e4
LT
285{
286 char str[16];
287 char oem[10];
4ef81297
AS
288 int count = sizeof(*mpc);
289 unsigned char *mpt = ((unsigned char *)mpc) + count;
1da177e4 290
4ef81297 291 if (memcmp(mpc->mpc_signature, MPC_SIGNATURE, 4)) {
e950bea8
AS
292 printk(KERN_ERR "MPTABLE: bad signature [%c%c%c%c]!\n",
293 mpc->mpc_signature[0], mpc->mpc_signature[1],
294 mpc->mpc_signature[2], mpc->mpc_signature[3]);
1da177e4
LT
295 return 0;
296 }
4ef81297 297 if (mpf_checksum((unsigned char *)mpc, mpc->mpc_length)) {
e950bea8 298 printk(KERN_ERR "MPTABLE: checksum error!\n");
1da177e4
LT
299 return 0;
300 }
4ef81297 301 if (mpc->mpc_spec != 0x01 && mpc->mpc_spec != 0x04) {
e950bea8 302 printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
4ef81297 303 mpc->mpc_spec);
1da177e4
LT
304 return 0;
305 }
306 if (!mpc->mpc_lapic) {
e950bea8 307 printk(KERN_ERR "MPTABLE: null local APIC address!\n");
1da177e4
LT
308 return 0;
309 }
4ef81297
AS
310 memcpy(oem, mpc->mpc_oem, 8);
311 oem[8] = 0;
e950bea8 312 printk(KERN_INFO "MPTABLE: OEM ID: %s ", oem);
1da177e4 313
4ef81297
AS
314 memcpy(str, mpc->mpc_productid, 12);
315 str[12] = 0;
316 printk("Product ID: %s ", str);
1da177e4 317
e950bea8 318#ifdef CONFIG_X86_32
1da177e4 319 mps_oem_check(mpc, oem, str);
e950bea8
AS
320#endif
321 printk(KERN_INFO "MPTABLE: Product ID: %s ", str);
1da177e4 322
e950bea8 323 printk(KERN_INFO "MPTABLE: APIC at: 0x%X\n", mpc->mpc_lapic);
1da177e4 324
e950bea8 325 /* save the local APIC address, it might be non-default */
1da177e4
LT
326 if (!acpi_lapic)
327 mp_lapic_addr = mpc->mpc_lapic;
328
888032cd
AS
329 if (early)
330 return 1;
331
1da177e4 332 /*
4ef81297 333 * Now process the configuration blocks.
1da177e4 334 */
86420506 335#ifdef CONFIG_X86_NUMAQ
1da177e4 336 mpc_record = 0;
86420506 337#endif
1da177e4 338 while (count < mpc->mpc_length) {
4ef81297
AS
339 switch (*mpt) {
340 case MP_PROCESSOR:
1da177e4 341 {
4ef81297
AS
342 struct mpc_config_processor *m =
343 (struct mpc_config_processor *)mpt;
1da177e4
LT
344 /* ACPI may have already provided this data */
345 if (!acpi_lapic)
346 MP_processor_info(m);
347 mpt += sizeof(*m);
348 count += sizeof(*m);
349 break;
350 }
4ef81297 351 case MP_BUS:
1da177e4 352 {
4ef81297
AS
353 struct mpc_config_bus *m =
354 (struct mpc_config_bus *)mpt;
1da177e4
LT
355 MP_bus_info(m);
356 mpt += sizeof(*m);
357 count += sizeof(*m);
358 break;
359 }
4ef81297 360 case MP_IOAPIC:
1da177e4 361 {
61048c63 362#ifdef CONFIG_X86_IO_APIC
4ef81297
AS
363 struct mpc_config_ioapic *m =
364 (struct mpc_config_ioapic *)mpt;
1da177e4 365 MP_ioapic_info(m);
61048c63 366#endif
4ef81297
AS
367 mpt += sizeof(struct mpc_config_ioapic);
368 count += sizeof(struct mpc_config_ioapic);
1da177e4
LT
369 break;
370 }
4ef81297 371 case MP_INTSRC:
1da177e4 372 {
61048c63 373#ifdef CONFIG_X86_IO_APIC
4ef81297
AS
374 struct mpc_config_intsrc *m =
375 (struct mpc_config_intsrc *)mpt;
1da177e4
LT
376
377 MP_intsrc_info(m);
61048c63 378#endif
4ef81297
AS
379 mpt += sizeof(struct mpc_config_intsrc);
380 count += sizeof(struct mpc_config_intsrc);
1da177e4
LT
381 break;
382 }
4ef81297 383 case MP_LINTSRC:
1da177e4 384 {
4ef81297
AS
385 struct mpc_config_lintsrc *m =
386 (struct mpc_config_lintsrc *)mpt;
1da177e4 387 MP_lintsrc_info(m);
4ef81297
AS
388 mpt += sizeof(*m);
389 count += sizeof(*m);
1da177e4
LT
390 break;
391 }
4ef81297 392 default:
711554db
YL
393 /* wrong mptable */
394 printk(KERN_ERR "Your mptable is wrong, contact your HW vendor!\n");
395 printk(KERN_ERR "type %x\n", *mpt);
396 print_hex_dump(KERN_ERR, " ", DUMP_PREFIX_ADDRESS, 16,
397 1, mpc, mpc->mpc_length, 1);
398 count = mpc->mpc_length;
399 break;
1da177e4 400 }
86420506 401#ifdef CONFIG_X86_NUMAQ
1da177e4 402 ++mpc_record;
86420506 403#endif
1da177e4 404 }
3c43f039 405 setup_apic_routing();
1da177e4 406 if (!num_processors)
e950bea8 407 printk(KERN_ERR "MPTABLE: no processors registered!\n");
1da177e4
LT
408 return num_processors;
409}
410
61048c63
AS
411#ifdef CONFIG_X86_IO_APIC
412
1da177e4
LT
413static int __init ELCR_trigger(unsigned int irq)
414{
415 unsigned int port;
416
417 port = 0x4d0 + (irq >> 3);
418 return (inb(port) >> (irq & 7)) & 1;
419}
420
421static void __init construct_default_ioirq_mptable(int mpc_default_type)
422{
423 struct mpc_config_intsrc intsrc;
424 int i;
425 int ELCR_fallback = 0;
426
427 intsrc.mpc_type = MP_INTSRC;
4ef81297 428 intsrc.mpc_irqflag = 0; /* conforming */
1da177e4
LT
429 intsrc.mpc_srcbus = 0;
430 intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
431
432 intsrc.mpc_irqtype = mp_INT;
433
434 /*
435 * If true, we have an ISA/PCI system with no IRQ entries
436 * in the MP table. To prevent the PCI interrupts from being set up
437 * incorrectly, we try to use the ELCR. The sanity check to see if
438 * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
439 * never be level sensitive, so we simply see if the ELCR agrees.
440 * If it does, we assume it's valid.
441 */
442 if (mpc_default_type == 5) {
62441bf1
AS
443 printk(KERN_INFO "ISA/PCI bus type with no IRQ information... "
444 "falling back to ELCR\n");
1da177e4 445
62441bf1
AS
446 if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
447 ELCR_trigger(13))
448 printk(KERN_ERR "ELCR contains invalid data... "
449 "not using ELCR\n");
1da177e4 450 else {
4ef81297
AS
451 printk(KERN_INFO
452 "Using ELCR to identify PCI interrupts\n");
1da177e4
LT
453 ELCR_fallback = 1;
454 }
455 }
456
457 for (i = 0; i < 16; i++) {
458 switch (mpc_default_type) {
459 case 2:
460 if (i == 0 || i == 13)
461 continue; /* IRQ0 & IRQ13 not connected */
462 /* fall through */
463 default:
464 if (i == 2)
465 continue; /* IRQ2 is never connected */
466 }
467
468 if (ELCR_fallback) {
469 /*
470 * If the ELCR indicates a level-sensitive interrupt, we
471 * copy that information over to the MP table in the
472 * irqflag field (level sensitive, active high polarity).
473 */
474 if (ELCR_trigger(i))
475 intsrc.mpc_irqflag = 13;
476 else
477 intsrc.mpc_irqflag = 0;
478 }
479
480 intsrc.mpc_srcbusirq = i;
4ef81297 481 intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
1da177e4
LT
482 MP_intsrc_info(&intsrc);
483 }
484
485 intsrc.mpc_irqtype = mp_ExtINT;
486 intsrc.mpc_srcbusirq = 0;
4ef81297 487 intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
1da177e4
LT
488 MP_intsrc_info(&intsrc);
489}
490
61048c63
AS
491#endif
492
1da177e4
LT
493static inline void __init construct_default_ISA_mptable(int mpc_default_type)
494{
495 struct mpc_config_processor processor;
496 struct mpc_config_bus bus;
61048c63 497#ifdef CONFIG_X86_IO_APIC
1da177e4 498 struct mpc_config_ioapic ioapic;
61048c63 499#endif
1da177e4
LT
500 struct mpc_config_lintsrc lintsrc;
501 int linttypes[2] = { mp_ExtINT, mp_NMI };
502 int i;
503
504 /*
505 * local APIC has default address
506 */
507 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
508
509 /*
510 * 2 CPUs, numbered 0 & 1.
511 */
512 processor.mpc_type = MP_PROCESSOR;
513 /* Either an integrated APIC or a discrete 82489DX. */
514 processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
515 processor.mpc_cpuflag = CPU_ENABLED;
516 processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
4ef81297 517 (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
1da177e4
LT
518 processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
519 processor.mpc_reserved[0] = 0;
520 processor.mpc_reserved[1] = 0;
521 for (i = 0; i < 2; i++) {
522 processor.mpc_apicid = i;
523 MP_processor_info(&processor);
524 }
525
526 bus.mpc_type = MP_BUS;
527 bus.mpc_busid = 0;
528 switch (mpc_default_type) {
4ef81297 529 default:
62441bf1 530 printk(KERN_ERR "???\nUnknown standard configuration %d\n",
4ef81297
AS
531 mpc_default_type);
532 /* fall through */
533 case 1:
534 case 5:
535 memcpy(bus.mpc_bustype, "ISA ", 6);
536 break;
537 case 2:
538 case 6:
539 case 3:
540 memcpy(bus.mpc_bustype, "EISA ", 6);
541 break;
542 case 4:
543 case 7:
544 memcpy(bus.mpc_bustype, "MCA ", 6);
1da177e4
LT
545 }
546 MP_bus_info(&bus);
547 if (mpc_default_type > 4) {
548 bus.mpc_busid = 1;
549 memcpy(bus.mpc_bustype, "PCI ", 6);
550 MP_bus_info(&bus);
551 }
552
61048c63 553#ifdef CONFIG_X86_IO_APIC
1da177e4
LT
554 ioapic.mpc_type = MP_IOAPIC;
555 ioapic.mpc_apicid = 2;
556 ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
557 ioapic.mpc_flags = MPC_APIC_USABLE;
558 ioapic.mpc_apicaddr = 0xFEC00000;
559 MP_ioapic_info(&ioapic);
560
561 /*
562 * We set up most of the low 16 IO-APIC pins according to MPS rules.
563 */
564 construct_default_ioirq_mptable(mpc_default_type);
61048c63 565#endif
1da177e4 566 lintsrc.mpc_type = MP_LINTSRC;
4ef81297 567 lintsrc.mpc_irqflag = 0; /* conforming */
1da177e4
LT
568 lintsrc.mpc_srcbusid = 0;
569 lintsrc.mpc_srcbusirq = 0;
570 lintsrc.mpc_destapic = MP_APIC_ALL;
571 for (i = 0; i < 2; i++) {
572 lintsrc.mpc_irqtype = linttypes[i];
573 lintsrc.mpc_destapiclint = i;
574 MP_lintsrc_info(&lintsrc);
575 }
576}
577
578static struct intel_mp_floating *mpf_found;
579
580/*
581 * Scan the memory blocks for an SMP configuration block.
582 */
888032cd 583static void __init __get_smp_config(unsigned early)
1da177e4
LT
584{
585 struct intel_mp_floating *mpf = mpf_found;
586
888032cd
AS
587 if (acpi_lapic && early)
588 return;
1da177e4 589 /*
4ef81297 590 * ACPI supports both logical (e.g. Hyper-Threading) and physical
1da177e4
LT
591 * processors, where MPS only supports physical.
592 */
593 if (acpi_lapic && acpi_ioapic) {
4421b1c8
AS
594 printk(KERN_INFO "Using ACPI (MADT) for SMP configuration "
595 "information\n");
1da177e4 596 return;
4ef81297 597 } else if (acpi_lapic)
4421b1c8
AS
598 printk(KERN_INFO "Using ACPI for processor (LAPIC) "
599 "configuration information\n");
1da177e4 600
4ef81297
AS
601 printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n",
602 mpf->mpf_specification);
4421b1c8 603#ifdef CONFIG_X86_32
4ef81297 604 if (mpf->mpf_feature2 & (1 << 7)) {
1da177e4
LT
605 printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
606 pic_mode = 1;
607 } else {
608 printk(KERN_INFO " Virtual Wire compatibility mode.\n");
609 pic_mode = 0;
610 }
4421b1c8 611#endif
1da177e4
LT
612 /*
613 * Now see if we need to read further.
614 */
615 if (mpf->mpf_feature1 != 0) {
888032cd
AS
616 if (early) {
617 /*
618 * local APIC has default address
619 */
620 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
621 return;
622 }
1da177e4 623
4ef81297
AS
624 printk(KERN_INFO "Default MP configuration #%d\n",
625 mpf->mpf_feature1);
1da177e4
LT
626 construct_default_ISA_mptable(mpf->mpf_feature1);
627
628 } else if (mpf->mpf_physptr) {
629
630 /*
631 * Read the physical hardware table. Anything here will
632 * override the defaults.
633 */
888032cd 634 if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr), early)) {
1da177e4 635 smp_found_config = 0;
4ef81297
AS
636 printk(KERN_ERR
637 "BIOS bug, MP table errors detected!...\n");
4421b1c8
AS
638 printk(KERN_ERR "... disabling SMP support. "
639 "(tell your hw vendor)\n");
1da177e4
LT
640 return;
641 }
61048c63 642
888032cd
AS
643 if (early)
644 return;
61048c63 645#ifdef CONFIG_X86_IO_APIC
1da177e4
LT
646 /*
647 * If there are no explicit MP IRQ entries, then we are
648 * broken. We set up most of the low 16 IO-APIC pins to
649 * ISA defaults and hope it will work.
650 */
651 if (!mp_irq_entries) {
652 struct mpc_config_bus bus;
653
4421b1c8
AS
654 printk(KERN_ERR "BIOS bug, no explicit IRQ entries, "
655 "using default mptable. "
656 "(tell your hw vendor)\n");
1da177e4
LT
657
658 bus.mpc_type = MP_BUS;
659 bus.mpc_busid = 0;
660 memcpy(bus.mpc_bustype, "ISA ", 6);
661 MP_bus_info(&bus);
662
663 construct_default_ioirq_mptable(0);
664 }
61048c63 665#endif
1da177e4
LT
666 } else
667 BUG();
668
888032cd
AS
669 if (!early)
670 printk(KERN_INFO "Processors: %d\n", num_processors);
1da177e4
LT
671 /*
672 * Only use the first configuration found.
673 */
674}
675
888032cd
AS
676void __init early_get_smp_config(void)
677{
678 __get_smp_config(1);
679}
680
681void __init get_smp_config(void)
682{
683 __get_smp_config(0);
684}
685
686static int __init smp_scan_config(unsigned long base, unsigned long length,
687 unsigned reserve)
1da177e4 688{
92fd4b7a 689 unsigned int *bp = phys_to_virt(base);
1da177e4
LT
690 struct intel_mp_floating *mpf;
691
92fd4b7a 692 Dprintk("Scan SMP from %p for %ld bytes.\n", bp, length);
5d47a271 693 BUILD_BUG_ON(sizeof(*mpf) != 16);
1da177e4
LT
694
695 while (length > 0) {
696 mpf = (struct intel_mp_floating *)bp;
697 if ((*bp == SMP_MAGIC_IDENT) &&
4ef81297
AS
698 (mpf->mpf_length == 1) &&
699 !mpf_checksum((unsigned char *)bp, 16) &&
700 ((mpf->mpf_specification == 1)
701 || (mpf->mpf_specification == 4))) {
1da177e4
LT
702
703 smp_found_config = 1;
92fd4b7a
AS
704 mpf_found = mpf;
705#ifdef CONFIG_X86_32
e91a3b43 706 printk(KERN_INFO "found SMP MP-table at [%p] %08lx\n",
4ef81297 707 mpf, virt_to_phys(mpf));
72a7fe39
BW
708 reserve_bootmem(virt_to_phys(mpf), PAGE_SIZE,
709 BOOTMEM_DEFAULT);
1da177e4
LT
710 if (mpf->mpf_physptr) {
711 /*
712 * We cannot access to MPC table to compute
713 * table size yet, as only few megabytes from
714 * the bottom is mapped now.
715 * PC-9800's MPC table places on the very last
716 * of physical memory; so that simply reserving
717 * PAGE_SIZE from mpg->mpf_physptr yields BUG()
718 * in reserve_bootmem.
719 */
720 unsigned long size = PAGE_SIZE;
721 unsigned long end = max_low_pfn * PAGE_SIZE;
722 if (mpf->mpf_physptr + size > end)
723 size = end - mpf->mpf_physptr;
72a7fe39
BW
724 reserve_bootmem(mpf->mpf_physptr, size,
725 BOOTMEM_DEFAULT);
1da177e4
LT
726 }
727
92fd4b7a
AS
728#else
729 if (!reserve)
730 return 1;
731
732 reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
733 if (mpf->mpf_physptr)
734 reserve_bootmem_generic(mpf->mpf_physptr,
735 PAGE_SIZE);
736#endif
737 return 1;
1da177e4
LT
738 }
739 bp += 4;
740 length -= 16;
741 }
742 return 0;
743}
744
888032cd 745static void __init __find_smp_config(unsigned reserve)
1da177e4
LT
746{
747 unsigned int address;
748
749 /*
750 * FIXME: Linux assumes you have 640K of base ram..
751 * this continues the error...
752 *
753 * 1) Scan the bottom 1K for a signature
754 * 2) Scan the top 1K of base RAM
755 * 3) Scan the 64K of bios
756 */
888032cd
AS
757 if (smp_scan_config(0x0, 0x400, reserve) ||
758 smp_scan_config(639 * 0x400, 0x400, reserve) ||
759 smp_scan_config(0xF0000, 0x10000, reserve))
1da177e4
LT
760 return;
761 /*
762 * If it is an SMP machine we should know now, unless the
763 * configuration is in an EISA/MCA bus machine with an
764 * extended bios data area.
765 *
766 * there is a real-mode segmented pointer pointing to the
767 * 4K EBDA area at 0x40E, calculate and scan it here.
768 *
769 * NOTE! There are Linux loaders that will corrupt the EBDA
770 * area, and as such this kind of SMP config may be less
771 * trustworthy, simply because the SMP table may have been
772 * stomped on during early boot. These loaders are buggy and
773 * should be fixed.
774 *
775 * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
776 */
777
778 address = get_bios_ebda();
779 if (address)
888032cd
AS
780 smp_scan_config(address, 0x400, reserve);
781}
782
783void __init early_find_smp_config(void)
784{
785 __find_smp_config(0);
786}
787
788void __init find_smp_config(void)
789{
790 __find_smp_config(1);
1da177e4
LT
791}
792
793/* --------------------------------------------------------------------------
794 ACPI-based MP Configuration
795 -------------------------------------------------------------------------- */
796
888ba6c6 797#ifdef CONFIG_ACPI
1da177e4 798
8466361a 799#ifdef CONFIG_X86_IO_APIC
1da177e4
LT
800
801#define MP_ISA_BUS 0
802#define MP_MAX_IOAPIC_PIN 127
803
9e5c5f1d 804extern struct mp_ioapic_routing mp_ioapic_routing[MAX_IO_APICS];
1da177e4 805
4ef81297 806static int mp_find_ioapic(int gsi)
1da177e4 807{
19f03ffe 808 int i = 0;
1da177e4
LT
809
810 /* Find the IOAPIC that manages this GSI. */
811 for (i = 0; i < nr_ioapics; i++) {
812 if ((gsi >= mp_ioapic_routing[i].gsi_base)
4ef81297 813 && (gsi <= mp_ioapic_routing[i].gsi_end))
1da177e4
LT
814 return i;
815 }
816
817 printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
1da177e4
LT
818 return -1;
819}
1da177e4 820
e3e3ffa2
AS
821static u8 uniq_ioapic_id(u8 id)
822{
22cbb4bd 823#ifdef CONFIG_X86_32
e3e3ffa2
AS
824 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
825 !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
826 return io_apic_get_unique_id(nr_ioapics, id);
827 else
828 return id;
22cbb4bd
AS
829#else
830 int i;
831 DECLARE_BITMAP(used, 256);
832 bitmap_zero(used, 256);
833 for (i = 0; i < nr_ioapics; i++) {
834 struct mpc_config_ioapic *ia = &mp_ioapics[i];
835 __set_bit(ia->mpc_apicid, used);
836 }
837 if (!test_bit(id, used))
838 return id;
839 return find_first_zero_bit(used, 256);
840#endif
e3e3ffa2
AS
841}
842
a65d1d64 843void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
1da177e4 844{
19f03ffe 845 int idx = 0;
1da177e4 846
857033a6 847 if (bad_ioapic(address))
1da177e4 848 return;
1da177e4 849
e3e3ffa2 850 idx = nr_ioapics;
1da177e4
LT
851
852 mp_ioapics[idx].mpc_type = MP_IOAPIC;
853 mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
854 mp_ioapics[idx].mpc_apicaddr = address;
855
856 set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
e3e3ffa2 857 mp_ioapics[idx].mpc_apicid = uniq_ioapic_id(id);
57b733e9 858#ifdef CONFIG_X86_32
1da177e4 859 mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
57b733e9
AS
860#else
861 mp_ioapics[idx].mpc_apicver = 0;
862#endif
4ef81297 863 /*
1da177e4
LT
864 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
865 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
866 */
867 mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
868 mp_ioapic_routing[idx].gsi_base = gsi_base;
64883ab0 869 mp_ioapic_routing[idx].gsi_end = gsi_base +
4ef81297 870 io_apic_get_redir_entries(idx);
1da177e4 871
57b733e9 872 printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
64883ab0 873 "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
57b733e9 874 mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
4ef81297 875 mp_ioapic_routing[idx].gsi_base, mp_ioapic_routing[idx].gsi_end);
e3e3ffa2
AS
876
877 nr_ioapics++;
1da177e4
LT
878}
879
4ef81297 880void __init mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
1da177e4
LT
881{
882 struct mpc_config_intsrc intsrc;
4ef81297
AS
883 int ioapic = -1;
884 int pin = -1;
1da177e4 885
4ef81297 886 /*
1da177e4
LT
887 * Convert 'gsi' to 'ioapic.pin'.
888 */
889 ioapic = mp_find_ioapic(gsi);
890 if (ioapic < 0)
891 return;
892 pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
893
894 /*
895 * TBD: This check is for faulty timer entries, where the override
4ef81297 896 * erroneously sets the trigger to level, resulting in a HUGE
1da177e4
LT
897 * increase of timer interrupts!
898 */
899 if ((bus_irq == 0) && (trigger == 3))
900 trigger = 1;
901
902 intsrc.mpc_type = MP_INTSRC;
903 intsrc.mpc_irqtype = mp_INT;
904 intsrc.mpc_irqflag = (trigger << 2) | polarity;
905 intsrc.mpc_srcbus = MP_ISA_BUS;
4ef81297
AS
906 intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
907 intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
908 intsrc.mpc_dstirq = pin; /* INTIN# */
1da177e4
LT
909
910 Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
4ef81297
AS
911 intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
912 (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
1da177e4
LT
913 intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
914
915 mp_irqs[mp_irq_entries] = intsrc;
916 if (++mp_irq_entries == MAX_IRQ_SOURCES)
917 panic("Max # of irq sources exceeded!\n");
1da177e4
LT
918}
919
2df29726
AS
920int es7000_plat;
921
4ef81297 922void __init mp_config_acpi_legacy_irqs(void)
1da177e4
LT
923{
924 struct mpc_config_intsrc intsrc;
19f03ffe
AK
925 int i = 0;
926 int ioapic = -1;
1da177e4 927
c0a282c2 928#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
4ef81297 929 /*
1da177e4
LT
930 * Fabricate the legacy ISA bus (bus #31).
931 */
932 mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
c0a282c2 933#endif
a6333c3c 934 set_bit(MP_ISA_BUS, mp_bus_not_pci);
1da177e4
LT
935 Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
936
937 /*
938 * Older generations of ES7000 have no legacy identity mappings
939 */
940 if (es7000_plat == 1)
941 return;
942
4ef81297
AS
943 /*
944 * Locate the IOAPIC that manages the ISA IRQs (0-15).
1da177e4
LT
945 */
946 ioapic = mp_find_ioapic(0);
947 if (ioapic < 0)
948 return;
949
950 intsrc.mpc_type = MP_INTSRC;
4ef81297 951 intsrc.mpc_irqflag = 0; /* Conforming */
1da177e4 952 intsrc.mpc_srcbus = MP_ISA_BUS;
61048c63 953#ifdef CONFIG_X86_IO_APIC
1da177e4 954 intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
61048c63 955#endif
4ef81297 956 /*
1da177e4 957 * Use the default configuration for the IRQs 0-15. Unless
27b46d76 958 * overridden by (MADT) interrupt source override entries.
1da177e4
LT
959 */
960 for (i = 0; i < 16; i++) {
961 int idx;
962
963 for (idx = 0; idx < mp_irq_entries; idx++) {
964 struct mpc_config_intsrc *irq = mp_irqs + idx;
965
966 /* Do we already have a mapping for this ISA IRQ? */
4ef81297
AS
967 if (irq->mpc_srcbus == MP_ISA_BUS
968 && irq->mpc_srcbusirq == i)
1da177e4
LT
969 break;
970
971 /* Do we already have a mapping for this IOAPIC pin */
972 if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
4ef81297 973 (irq->mpc_dstirq == i))
1da177e4
LT
974 break;
975 }
976
977 if (idx != mp_irq_entries) {
978 printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
4ef81297 979 continue; /* IRQ already used */
1da177e4
LT
980 }
981
982 intsrc.mpc_irqtype = mp_INT;
4ef81297 983 intsrc.mpc_srcbusirq = i; /* Identity mapped */
1da177e4
LT
984 intsrc.mpc_dstirq = i;
985
986 Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
4ef81297
AS
987 "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
988 (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
989 intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
1da177e4
LT
990 intsrc.mpc_dstirq);
991
992 mp_irqs[mp_irq_entries] = intsrc;
993 if (++mp_irq_entries == MAX_IRQ_SOURCES)
994 panic("Max # of irq sources exceeded!\n");
995 }
996}
997
19f03ffe 998int mp_register_gsi(u32 gsi, int triggering, int polarity)
1da177e4 999{
19f03ffe
AK
1000 int ioapic = -1;
1001 int ioapic_pin = 0;
1002 int idx, bit = 0;
cfa08d6c
AS
1003#ifdef CONFIG_X86_32
1004#define MAX_GSI_NUM 4096
1005#define IRQ_COMPRESSION_START 64
1006
2ba7deef 1007 static int pci_irq = IRQ_COMPRESSION_START;
c434b7a6 1008 /*
ab4a574e 1009 * Mapping between Global System Interrupts, which
c434b7a6
NP
1010 * represent all possible interrupts, and IRQs
1011 * assigned to actual devices.
1012 */
4ef81297 1013 static int gsi_to_irq[MAX_GSI_NUM];
cfa08d6c
AS
1014#else
1015
1016 if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
1017 return gsi;
1018#endif
1da177e4 1019
1da177e4 1020 /* Don't set up the ACPI SCI because it's already set up */
cee324b1 1021 if (acpi_gbl_FADT.sci_interrupt == gsi)
1da177e4 1022 return gsi;
1da177e4
LT
1023
1024 ioapic = mp_find_ioapic(gsi);
1025 if (ioapic < 0) {
1026 printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
1027 return gsi;
1028 }
1029
1030 ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
1031
cfa08d6c 1032#ifdef CONFIG_X86_32
1da177e4
LT
1033 if (ioapic_renumber_irq)
1034 gsi = ioapic_renumber_irq(ioapic, gsi);
cfa08d6c 1035#endif
1da177e4 1036
4ef81297
AS
1037 /*
1038 * Avoid pin reprogramming. PRTs typically include entries
1da177e4
LT
1039 * with redundant pin->gsi mappings (but unique PCI devices);
1040 * we only program the IOAPIC on the first.
1041 */
1042 bit = ioapic_pin % 32;
1043 idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
1044 if (idx > 3) {
1045 printk(KERN_ERR "Invalid reference to IOAPIC pin "
4ef81297
AS
1046 "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
1047 ioapic_pin);
1da177e4
LT
1048 return gsi;
1049 }
4ef81297 1050 if ((1 << bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
1da177e4
LT
1051 Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
1052 mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
cfa08d6c 1053#ifdef CONFIG_X86_32
2ba7deef 1054 return (gsi < IRQ_COMPRESSION_START ? gsi : gsi_to_irq[gsi]);
cfa08d6c
AS
1055#else
1056 return gsi;
1057#endif
1da177e4
LT
1058 }
1059
4ef81297 1060 mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1 << bit);
cfa08d6c 1061#ifdef CONFIG_X86_32
2ba7deef
LB
1062 /*
1063 * For GSI >= 64, use IRQ compression
1064 */
1065 if ((gsi >= IRQ_COMPRESSION_START)
4ef81297 1066 && (triggering == ACPI_LEVEL_SENSITIVE)) {
c434b7a6
NP
1067 /*
1068 * For PCI devices assign IRQs in order, avoiding gaps
1069 * due to unused I/O APIC pins.
1070 */
1071 int irq = gsi;
1072 if (gsi < MAX_GSI_NUM) {
e0c1e9bf
KM
1073 /*
1074 * Retain the VIA chipset work-around (gsi > 15), but
1075 * avoid a problem where the 8254 timer (IRQ0) is setup
1076 * via an override (so it's not on pin 0 of the ioapic),
1077 * and at the same time, the pin 0 interrupt is a PCI
1078 * type. The gsi > 15 test could cause these two pins
1079 * to be shared as IRQ0, and they are not shareable.
1080 * So test for this condition, and if necessary, avoid
1081 * the pin collision.
1082 */
ede1389f 1083 gsi = pci_irq++;
e1afc3f5
NP
1084 /*
1085 * Don't assign IRQ used by ACPI SCI
1086 */
cee324b1 1087 if (gsi == acpi_gbl_FADT.sci_interrupt)
e1afc3f5 1088 gsi = pci_irq++;
c434b7a6
NP
1089 gsi_to_irq[irq] = gsi;
1090 } else {
1091 printk(KERN_ERR "GSI %u is too high\n", gsi);
1092 return gsi;
1093 }
1094 }
cfa08d6c 1095#endif
1da177e4 1096 io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
4ef81297
AS
1097 triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
1098 polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
1da177e4
LT
1099 return gsi;
1100}
1101
8466361a 1102#endif /* CONFIG_X86_IO_APIC */
888ba6c6 1103#endif /* CONFIG_ACPI */
This page took 0.428092 seconds and 5 git commands to generate.