x86, pci: Correct spelling in a comment
[deliverable/linux.git] / arch / x86 / kernel / pci-dma.c
CommitLineData
459121c9 1#include <linux/dma-mapping.h>
2118d0c5 2#include <linux/dma-debug.h>
cb5867a5 3#include <linux/dmar.h>
116890d5 4#include <linux/bootmem.h>
bca5c096 5#include <linux/pci.h>
acde31dc 6#include <linux/kmemleak.h>
cb5867a5 7
116890d5
GC
8#include <asm/proto.h>
9#include <asm/dma.h>
46a7fa27 10#include <asm/iommu.h>
1d9b16d1 11#include <asm/gart.h>
cb5867a5 12#include <asm/calgary.h>
a69ca340 13#include <asm/amd_iommu.h>
459121c9 14
3b15e581
FY
15static int forbid_dac __read_mostly;
16
160c1d8e 17struct dma_map_ops *dma_ops;
85c246ee
GC
18EXPORT_SYMBOL(dma_ops);
19
b4cdc430 20static int iommu_sac_force __read_mostly;
8e0c3797 21
f9c258de
GC
22#ifdef CONFIG_IOMMU_DEBUG
23int panic_on_overflow __read_mostly = 1;
24int force_iommu __read_mostly = 1;
25#else
26int panic_on_overflow __read_mostly = 0;
27int force_iommu __read_mostly = 0;
28#endif
29
fae9a0d8
GC
30int iommu_merge __read_mostly = 0;
31
32int no_iommu __read_mostly;
33/* Set this to 1 if there is a HW IOMMU in the system */
34int iommu_detected __read_mostly = 0;
35
ac0101d3
JR
36/*
37 * This variable becomes 1 if iommu=pt is passed on the kernel command line.
e3be785f 38 * If this variable is 1, IOMMU implementations do no DMA translation for
ac0101d3
JR
39 * devices and allow every device to access to whole physical memory. This is
40 * useful if a user want to use an IOMMU only for KVM device assignment to
41 * guests and not for driver dma translation.
42 */
43int iommu_pass_through __read_mostly;
aed5d5f4 44
cac67877
GC
45dma_addr_t bad_dma_address __read_mostly = 0;
46EXPORT_SYMBOL(bad_dma_address);
fae9a0d8 47
098cb7f2
GC
48/* Dummy device used for NULL arguments (normally ISA). Better would
49 be probably a smaller DMA mask, but this is bug-to-bug compatible
50 to older i386. */
6c505ce3 51struct device x86_dma_fallback_dev = {
1a927133 52 .init_name = "fallback device",
284901a9 53 .coherent_dma_mask = DMA_BIT_MASK(32),
6c505ce3 54 .dma_mask = &x86_dma_fallback_dev.coherent_dma_mask,
098cb7f2 55};
6c505ce3 56EXPORT_SYMBOL(x86_dma_fallback_dev);
098cb7f2 57
2118d0c5
JR
58/* Number of entries preallocated for DMA-API debugging */
59#define PREALLOC_DMA_DEBUG_ENTRIES 32768
60
459121c9
GC
61int dma_set_mask(struct device *dev, u64 mask)
62{
63 if (!dev->dma_mask || !dma_supported(dev, mask))
64 return -EIO;
65
66 *dev->dma_mask = mask;
67
68 return 0;
69}
70EXPORT_SYMBOL(dma_set_mask);
71
116890d5
GC
72#ifdef CONFIG_X86_64
73static __initdata void *dma32_bootmem_ptr;
74static unsigned long dma32_bootmem_size __initdata = (128ULL<<20);
75
76static int __init parse_dma32_size_opt(char *p)
77{
78 if (!p)
79 return -EINVAL;
80 dma32_bootmem_size = memparse(p, &p);
81 return 0;
82}
83early_param("dma32_size", parse_dma32_size_opt);
84
85void __init dma32_reserve_bootmem(void)
86{
87 unsigned long size, align;
c987d12f 88 if (max_pfn <= MAX_DMA32_PFN)
116890d5
GC
89 return;
90
7677b2ef
YL
91 /*
92 * check aperture_64.c allocate_aperture() for reason about
93 * using 512M as goal
94 */
116890d5 95 align = 64ULL<<20;
1ddb5518 96 size = roundup(dma32_bootmem_size, align);
116890d5 97 dma32_bootmem_ptr = __alloc_bootmem_nopanic(size, align,
7677b2ef 98 512ULL<<20);
acde31dc
CM
99 /*
100 * Kmemleak should not scan this block as it may not be mapped via the
101 * kernel direct mapping.
102 */
103 kmemleak_ignore(dma32_bootmem_ptr);
116890d5
GC
104 if (dma32_bootmem_ptr)
105 dma32_bootmem_size = size;
106 else
107 dma32_bootmem_size = 0;
108}
109static void __init dma32_free_bootmem(void)
110{
116890d5 111
c987d12f 112 if (max_pfn <= MAX_DMA32_PFN)
116890d5
GC
113 return;
114
115 if (!dma32_bootmem_ptr)
116 return;
117
330fce23 118 free_bootmem(__pa(dma32_bootmem_ptr), dma32_bootmem_size);
116890d5
GC
119
120 dma32_bootmem_ptr = NULL;
121 dma32_bootmem_size = 0;
122}
cfb80c9e 123#endif
116890d5
GC
124
125void __init pci_iommu_alloc(void)
126{
cfb80c9e 127#ifdef CONFIG_X86_64
116890d5
GC
128 /* free the range so iommu could get some range less than 4G */
129 dma32_free_bootmem();
cfb80c9e
JF
130#endif
131
116890d5
GC
132 /*
133 * The order of these functions is important for
134 * fall-back/fail-over reasons
135 */
116890d5 136 gart_iommu_hole_init();
116890d5 137
116890d5 138 detect_calgary();
116890d5
GC
139
140 detect_intel_iommu();
141
a69ca340
JR
142 amd_iommu_detect();
143
116890d5 144 pci_swiotlb_init();
116890d5 145}
8978b742 146
9f6ac577
FT
147void *dma_generic_alloc_coherent(struct device *dev, size_t size,
148 dma_addr_t *dma_addr, gfp_t flag)
149{
150 unsigned long dma_mask;
151 struct page *page;
152 dma_addr_t addr;
153
154 dma_mask = dma_alloc_coherent_mask(dev, flag);
155
156 flag |= __GFP_ZERO;
157again:
158 page = alloc_pages_node(dev_to_node(dev), flag, get_order(size));
159 if (!page)
160 return NULL;
161
162 addr = page_to_phys(page);
a4c2baa6 163 if (addr + size > dma_mask) {
9f6ac577
FT
164 __free_pages(page, get_order(size));
165
284901a9 166 if (dma_mask < DMA_BIT_MASK(32) && !(flag & GFP_DMA)) {
9f6ac577
FT
167 flag = (flag & ~GFP_DMA32) | GFP_DMA;
168 goto again;
169 }
170
171 return NULL;
172 }
173
174 *dma_addr = addr;
175 return page_address(page);
176}
177
fae9a0d8
GC
178/*
179 * See <Documentation/x86_64/boot-options.txt> for the iommu kernel parameter
180 * documentation.
181 */
182static __init int iommu_setup(char *p)
183{
184 iommu_merge = 1;
185
186 if (!p)
187 return -EINVAL;
188
189 while (*p) {
190 if (!strncmp(p, "off", 3))
191 no_iommu = 1;
192 /* gart_parse_options has more force support */
193 if (!strncmp(p, "force", 5))
194 force_iommu = 1;
195 if (!strncmp(p, "noforce", 7)) {
196 iommu_merge = 0;
197 force_iommu = 0;
198 }
199
200 if (!strncmp(p, "biomerge", 8)) {
fae9a0d8
GC
201 iommu_merge = 1;
202 force_iommu = 1;
203 }
204 if (!strncmp(p, "panic", 5))
205 panic_on_overflow = 1;
206 if (!strncmp(p, "nopanic", 7))
207 panic_on_overflow = 0;
208 if (!strncmp(p, "merge", 5)) {
209 iommu_merge = 1;
210 force_iommu = 1;
211 }
212 if (!strncmp(p, "nomerge", 7))
213 iommu_merge = 0;
214 if (!strncmp(p, "forcesac", 8))
215 iommu_sac_force = 1;
216 if (!strncmp(p, "allowdac", 8))
217 forbid_dac = 0;
218 if (!strncmp(p, "nodac", 5))
219 forbid_dac = -1;
220 if (!strncmp(p, "usedac", 6)) {
221 forbid_dac = -1;
222 return 1;
223 }
224#ifdef CONFIG_SWIOTLB
225 if (!strncmp(p, "soft", 4))
226 swiotlb = 1;
3238c0c4 227#endif
80286879 228 if (!strncmp(p, "pt", 2))
4ed0d3e6 229 iommu_pass_through = 1;
fae9a0d8 230
fae9a0d8 231 gart_parse_options(p);
fae9a0d8
GC
232
233#ifdef CONFIG_CALGARY_IOMMU
234 if (!strncmp(p, "calgary", 7))
235 use_calgary = 1;
236#endif /* CONFIG_CALGARY_IOMMU */
237
238 p += strcspn(p, ",");
239 if (*p == ',')
240 ++p;
241 }
242 return 0;
243}
244early_param("iommu", iommu_setup);
245
8e0c3797
GC
246int dma_supported(struct device *dev, u64 mask)
247{
160c1d8e 248 struct dma_map_ops *ops = get_dma_ops(dev);
8d8bb39b 249
8e0c3797
GC
250#ifdef CONFIG_PCI
251 if (mask > 0xffffffff && forbid_dac > 0) {
fc3a8828 252 dev_info(dev, "PCI: Disallowing DAC for device\n");
8e0c3797
GC
253 return 0;
254 }
255#endif
256
8d8bb39b
FT
257 if (ops->dma_supported)
258 return ops->dma_supported(dev, mask);
8e0c3797
GC
259
260 /* Copied from i386. Doesn't make much sense, because it will
261 only work for pci_alloc_coherent.
262 The caller just has to use GFP_DMA in this case. */
2f4f27d4 263 if (mask < DMA_BIT_MASK(24))
8e0c3797
GC
264 return 0;
265
266 /* Tell the device to use SAC when IOMMU force is on. This
267 allows the driver to use cheaper accesses in some cases.
268
269 Problem with this is that if we overflow the IOMMU area and
270 return DAC as fallback address the device may not handle it
271 correctly.
272
273 As a special case some controllers have a 39bit address
274 mode that is as efficient as 32bit (aic79xx). Don't force
275 SAC for these. Assume all masks <= 40 bits are of this
276 type. Normally this doesn't make any difference, but gives
277 more gentle handling of IOMMU overflow. */
50cf156a 278 if (iommu_sac_force && (mask >= DMA_BIT_MASK(40))) {
fc3a8828 279 dev_info(dev, "Force SAC with mask %Lx\n", mask);
8e0c3797
GC
280 return 0;
281 }
282
283 return 1;
284}
285EXPORT_SYMBOL(dma_supported);
286
cb5867a5
GC
287static int __init pci_iommu_init(void)
288{
2118d0c5
JR
289 dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES);
290
86f31952
JR
291#ifdef CONFIG_PCI
292 dma_debug_add_bus(&pci_bus_type);
293#endif
294
cb5867a5 295 calgary_iommu_init();
cb5867a5
GC
296
297 intel_iommu_init();
298
a69ca340
JR
299 amd_iommu_init();
300
cb5867a5 301 gart_iommu_init();
459121c9 302
cb5867a5
GC
303 no_iommu_init();
304 return 0;
305}
306
307void pci_iommu_shutdown(void)
308{
309 gart_iommu_shutdown();
09759042
JR
310
311 amd_iommu_shutdown();
cb5867a5
GC
312}
313/* Must execute after PCI subsystem */
314fs_initcall(pci_iommu_init);
3b15e581
FY
315
316#ifdef CONFIG_PCI
317/* Many VIA bridges seem to corrupt data for DAC. Disable it here */
318
319static __devinit void via_no_dac(struct pci_dev *dev)
320{
321 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI && forbid_dac == 0) {
13bf7576 322 dev_info(&dev->dev, "disabling DAC on VIA PCI bridge\n");
3b15e581
FY
323 forbid_dac = 1;
324 }
325}
326DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_ANY_ID, via_no_dac);
327#endif
This page took 0.37401 seconds and 5 git commands to generate.