x86/fpu: Move xsave.h to fpu/xsave.h
[deliverable/linux.git] / arch / x86 / kernel / process.c
CommitLineData
c767a54b
JP
1#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
61c4628b
SS
3#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
389d1fb1 7#include <linux/prctl.h>
61c4628b
SS
8#include <linux/slab.h>
9#include <linux/sched.h>
7f424a8b
PZ
10#include <linux/module.h>
11#include <linux/pm.h>
162a688e 12#include <linux/tick.h>
9d62dcdf 13#include <linux/random.h>
7c68af6e 14#include <linux/user-return-notifier.h>
814e2c84
AI
15#include <linux/dmi.h>
16#include <linux/utsname.h>
90e24014
RW
17#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
61613521 20#include <trace/events/power.h>
24f1e32c 21#include <linux/hw_breakpoint.h>
93789b32 22#include <asm/cpu.h>
d3ec5cae 23#include <asm/apic.h>
2c1b284e 24#include <asm/syscalls.h>
389d1fb1
JF
25#include <asm/idle.h>
26#include <asm/uaccess.h>
b253149b 27#include <asm/mwait.h>
1361b83a 28#include <asm/fpu-internal.h>
66cb5917 29#include <asm/debugreg.h>
90e24014 30#include <asm/nmi.h>
375074cc 31#include <asm/tlbflush.h>
90e24014 32
45046892
TG
33/*
34 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
35 * no more per-task TSS's. The TSS size is kept cacheline-aligned
36 * so they are allowed to end up in the .data..cacheline_aligned
37 * section. Since TSS's are completely CPU-local, we want them
38 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
39 */
d0a0de21
AL
40__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
41 .x86_tss = {
d9e05cc5 42 .sp0 = TOP_OF_INIT_STACK,
d0a0de21
AL
43#ifdef CONFIG_X86_32
44 .ss0 = __KERNEL_DS,
45 .ss1 = __KERNEL_CS,
46 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
47#endif
48 },
49#ifdef CONFIG_X86_32
50 /*
51 * Note that the .io_bitmap member must be extra-big. This is because
52 * the CPU will access an additional byte beyond the end of the IO
53 * permission bitmap. The extra byte must be all 1 bits, and must
54 * be within the limit.
55 */
56 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
57#endif
58};
de71ad2c 59EXPORT_PER_CPU_SYMBOL(cpu_tss);
45046892 60
90e24014
RW
61#ifdef CONFIG_X86_64
62static DEFINE_PER_CPU(unsigned char, is_idle);
63static ATOMIC_NOTIFIER_HEAD(idle_notifier);
64
65void idle_notifier_register(struct notifier_block *n)
66{
67 atomic_notifier_chain_register(&idle_notifier, n);
68}
69EXPORT_SYMBOL_GPL(idle_notifier_register);
70
71void idle_notifier_unregister(struct notifier_block *n)
72{
73 atomic_notifier_chain_unregister(&idle_notifier, n);
74}
75EXPORT_SYMBOL_GPL(idle_notifier_unregister);
76#endif
c1e3b377 77
55ccf3fe
SS
78/*
79 * this gets called so that we can store lazy state into memory and copy the
80 * current task into the new thread.
81 */
61c4628b
SS
82int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
83{
84 *dst = *src;
f1853505 85
c69e098b 86 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
61c4628b
SS
87}
88
38e7c572 89void arch_release_task_struct(struct task_struct *tsk)
aa283f49 90{
11ad1927 91 fpstate_free(&tsk->thread.fpu);
61c4628b
SS
92}
93
94void arch_task_cache_init(void)
95{
8ffb53ab 96 fpstate_cache_init();
61c4628b 97}
7f424a8b 98
389d1fb1
JF
99/*
100 * Free current thread data structures etc..
101 */
102void exit_thread(void)
103{
104 struct task_struct *me = current;
105 struct thread_struct *t = &me->thread;
250981e6 106 unsigned long *bp = t->io_bitmap_ptr;
ca6787ba 107 struct fpu *fpu = &t->fpu;
389d1fb1 108
250981e6 109 if (bp) {
24933b82 110 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
389d1fb1 111
389d1fb1
JF
112 t->io_bitmap_ptr = NULL;
113 clear_thread_flag(TIF_IO_BITMAP);
114 /*
115 * Careful, clear this in the TSS too:
116 */
117 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
118 t->io_bitmap_max = 0;
119 put_cpu();
250981e6 120 kfree(bp);
389d1fb1 121 }
1dcc8d7b 122
ca6787ba 123 drop_fpu(fpu);
389d1fb1
JF
124}
125
126void flush_thread(void)
127{
128 struct task_struct *tsk = current;
129
24f1e32c 130 flush_ptrace_hw_breakpoint(tsk);
389d1fb1 131 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
110d7f75 132
2e8a3102 133 fpu__clear(tsk);
389d1fb1
JF
134}
135
136static void hard_disable_TSC(void)
137{
375074cc 138 cr4_set_bits(X86_CR4_TSD);
389d1fb1
JF
139}
140
141void disable_TSC(void)
142{
143 preempt_disable();
144 if (!test_and_set_thread_flag(TIF_NOTSC))
145 /*
146 * Must flip the CPU state synchronously with
147 * TIF_NOTSC in the current running context.
148 */
149 hard_disable_TSC();
150 preempt_enable();
151}
152
153static void hard_enable_TSC(void)
154{
375074cc 155 cr4_clear_bits(X86_CR4_TSD);
389d1fb1
JF
156}
157
158static void enable_TSC(void)
159{
160 preempt_disable();
161 if (test_and_clear_thread_flag(TIF_NOTSC))
162 /*
163 * Must flip the CPU state synchronously with
164 * TIF_NOTSC in the current running context.
165 */
166 hard_enable_TSC();
167 preempt_enable();
168}
169
170int get_tsc_mode(unsigned long adr)
171{
172 unsigned int val;
173
174 if (test_thread_flag(TIF_NOTSC))
175 val = PR_TSC_SIGSEGV;
176 else
177 val = PR_TSC_ENABLE;
178
179 return put_user(val, (unsigned int __user *)adr);
180}
181
182int set_tsc_mode(unsigned int val)
183{
184 if (val == PR_TSC_SIGSEGV)
185 disable_TSC();
186 else if (val == PR_TSC_ENABLE)
187 enable_TSC();
188 else
189 return -EINVAL;
190
191 return 0;
192}
193
194void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
195 struct tss_struct *tss)
196{
197 struct thread_struct *prev, *next;
198
199 prev = &prev_p->thread;
200 next = &next_p->thread;
201
ea8e61b7
PZ
202 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
203 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
204 unsigned long debugctl = get_debugctlmsr();
205
206 debugctl &= ~DEBUGCTLMSR_BTF;
207 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
208 debugctl |= DEBUGCTLMSR_BTF;
209
210 update_debugctlmsr(debugctl);
211 }
389d1fb1 212
389d1fb1
JF
213 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
214 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
215 /* prev and next are different */
216 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
217 hard_disable_TSC();
218 else
219 hard_enable_TSC();
220 }
221
222 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
223 /*
224 * Copy the relevant range of the IO bitmap.
225 * Normally this is 128 bytes or less:
226 */
227 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
228 max(prev->io_bitmap_max, next->io_bitmap_max));
229 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
230 /*
231 * Clear any possible leftover bits:
232 */
233 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
234 }
7c68af6e 235 propagate_user_return_notify(prev_p, next_p);
389d1fb1
JF
236}
237
00dba564
TG
238/*
239 * Idle related variables and functions
240 */
d1896049 241unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
00dba564
TG
242EXPORT_SYMBOL(boot_option_idle_override);
243
a476bda3 244static void (*x86_idle)(void);
00dba564 245
90e24014
RW
246#ifndef CONFIG_SMP
247static inline void play_dead(void)
248{
249 BUG();
250}
251#endif
252
253#ifdef CONFIG_X86_64
254void enter_idle(void)
255{
c6ae41e7 256 this_cpu_write(is_idle, 1);
90e24014
RW
257 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
258}
259
260static void __exit_idle(void)
261{
262 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
263 return;
264 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
265}
266
267/* Called from interrupts to signify idle end */
268void exit_idle(void)
269{
270 /* idle loop has pid 0 */
271 if (current->pid)
272 return;
273 __exit_idle();
274}
275#endif
276
7d1a9417
TG
277void arch_cpu_idle_enter(void)
278{
279 local_touch_nmi();
280 enter_idle();
281}
90e24014 282
7d1a9417
TG
283void arch_cpu_idle_exit(void)
284{
285 __exit_idle();
286}
90e24014 287
7d1a9417
TG
288void arch_cpu_idle_dead(void)
289{
290 play_dead();
291}
90e24014 292
7d1a9417
TG
293/*
294 * Called from the generic idle code.
295 */
296void arch_cpu_idle(void)
297{
16f8b05a 298 x86_idle();
90e24014
RW
299}
300
00dba564 301/*
7d1a9417 302 * We use this if we don't have any better idle routine..
00dba564
TG
303 */
304void default_idle(void)
305{
4d0e42cc 306 trace_cpu_idle_rcuidle(1, smp_processor_id());
7d1a9417 307 safe_halt();
4d0e42cc 308 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
00dba564 309}
60b8b1de 310#ifdef CONFIG_APM_MODULE
00dba564
TG
311EXPORT_SYMBOL(default_idle);
312#endif
313
6a377ddc
LB
314#ifdef CONFIG_XEN
315bool xen_set_default_idle(void)
e5fd47bf 316{
a476bda3 317 bool ret = !!x86_idle;
e5fd47bf 318
a476bda3 319 x86_idle = default_idle;
e5fd47bf
KRW
320
321 return ret;
322}
6a377ddc 323#endif
d3ec5cae
IV
324void stop_this_cpu(void *dummy)
325{
326 local_irq_disable();
327 /*
328 * Remove this CPU:
329 */
4f062896 330 set_cpu_online(smp_processor_id(), false);
d3ec5cae
IV
331 disable_local_APIC();
332
27be4570
LB
333 for (;;)
334 halt();
7f424a8b
PZ
335}
336
02c68a02
LB
337bool amd_e400_c1e_detected;
338EXPORT_SYMBOL(amd_e400_c1e_detected);
aa276e1c 339
02c68a02 340static cpumask_var_t amd_e400_c1e_mask;
4faac97d 341
02c68a02 342void amd_e400_remove_cpu(int cpu)
4faac97d 343{
02c68a02
LB
344 if (amd_e400_c1e_mask != NULL)
345 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
4faac97d
TG
346}
347
aa276e1c 348/*
02c68a02 349 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
aa276e1c
TG
350 * pending message MSR. If we detect C1E, then we handle it the same
351 * way as C3 power states (local apic timer and TSC stop)
352 */
02c68a02 353static void amd_e400_idle(void)
aa276e1c 354{
02c68a02 355 if (!amd_e400_c1e_detected) {
aa276e1c
TG
356 u32 lo, hi;
357
358 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
e8c534ec 359
aa276e1c 360 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
02c68a02 361 amd_e400_c1e_detected = true;
40fb1715 362 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
09bfeea1 363 mark_tsc_unstable("TSC halt in AMD C1E");
c767a54b 364 pr_info("System has AMD C1E enabled\n");
aa276e1c
TG
365 }
366 }
367
02c68a02 368 if (amd_e400_c1e_detected) {
aa276e1c
TG
369 int cpu = smp_processor_id();
370
02c68a02
LB
371 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
372 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
162a688e
TG
373 /* Force broadcast so ACPI can not interfere. */
374 tick_broadcast_force();
c767a54b 375 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
aa276e1c 376 }
435c350e 377 tick_broadcast_enter();
0beefa20 378
aa276e1c 379 default_idle();
0beefa20
TG
380
381 /*
382 * The switch back from broadcast mode needs to be
383 * called with interrupts disabled.
384 */
ea811747 385 local_irq_disable();
435c350e 386 tick_broadcast_exit();
ea811747 387 local_irq_enable();
aa276e1c
TG
388 } else
389 default_idle();
390}
391
b253149b
LB
392/*
393 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
394 * We can't rely on cpuidle installing MWAIT, because it will not load
395 * on systems that support only C1 -- so the boot default must be MWAIT.
396 *
397 * Some AMD machines are the opposite, they depend on using HALT.
398 *
399 * So for default C1, which is used during boot until cpuidle loads,
400 * use MWAIT-C1 on Intel HW that has it, else use HALT.
401 */
402static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
403{
404 if (c->x86_vendor != X86_VENDOR_INTEL)
405 return 0;
406
407 if (!cpu_has(c, X86_FEATURE_MWAIT))
408 return 0;
409
410 return 1;
411}
412
413/*
414 * MONITOR/MWAIT with no hints, used for default default C1 state.
415 * This invokes MWAIT with interrutps enabled and no flags,
416 * which is backwards compatible with the original MWAIT implementation.
417 */
418
419static void mwait_idle(void)
420{
f8e617f4
MG
421 if (!current_set_polling_and_test()) {
422 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
423 smp_mb(); /* quirk */
b253149b 424 clflush((void *)&current_thread_info()->flags);
f8e617f4
MG
425 smp_mb(); /* quirk */
426 }
b253149b
LB
427
428 __monitor((void *)&current_thread_info()->flags, 0, 0);
b253149b
LB
429 if (!need_resched())
430 __sti_mwait(0, 0);
431 else
432 local_irq_enable();
f8e617f4 433 } else {
b253149b 434 local_irq_enable();
f8e617f4
MG
435 }
436 __current_clr_polling();
b253149b
LB
437}
438
148f9bb8 439void select_idle_routine(const struct cpuinfo_x86 *c)
7f424a8b 440{
3e5095d1 441#ifdef CONFIG_SMP
7d1a9417 442 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
c767a54b 443 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
7f424a8b 444#endif
7d1a9417 445 if (x86_idle || boot_option_idle_override == IDLE_POLL)
6ddd2a27
TG
446 return;
447
7d7dc116 448 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
9d8888c2 449 /* E400: APIC timer interrupt does not wake up CPU from C1e */
c767a54b 450 pr_info("using AMD E400 aware idle routine\n");
a476bda3 451 x86_idle = amd_e400_idle;
b253149b
LB
452 } else if (prefer_mwait_c1_over_halt(c)) {
453 pr_info("using mwait in idle threads\n");
454 x86_idle = mwait_idle;
6ddd2a27 455 } else
a476bda3 456 x86_idle = default_idle;
7f424a8b
PZ
457}
458
02c68a02 459void __init init_amd_e400_c1e_mask(void)
30e1e6d1 460{
02c68a02 461 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
a476bda3 462 if (x86_idle == amd_e400_idle)
02c68a02 463 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
30e1e6d1
RR
464}
465
7f424a8b
PZ
466static int __init idle_setup(char *str)
467{
ab6bc3e3
CG
468 if (!str)
469 return -EINVAL;
470
7f424a8b 471 if (!strcmp(str, "poll")) {
c767a54b 472 pr_info("using polling idle threads\n");
d1896049 473 boot_option_idle_override = IDLE_POLL;
7d1a9417 474 cpu_idle_poll_ctrl(true);
d1896049 475 } else if (!strcmp(str, "halt")) {
c1e3b377
ZY
476 /*
477 * When the boot option of idle=halt is added, halt is
478 * forced to be used for CPU idle. In such case CPU C2/C3
479 * won't be used again.
480 * To continue to load the CPU idle driver, don't touch
481 * the boot_option_idle_override.
482 */
a476bda3 483 x86_idle = default_idle;
d1896049 484 boot_option_idle_override = IDLE_HALT;
da5e09a1
ZY
485 } else if (!strcmp(str, "nomwait")) {
486 /*
487 * If the boot option of "idle=nomwait" is added,
488 * it means that mwait will be disabled for CPU C2/C3
489 * states. In such case it won't touch the variable
490 * of boot_option_idle_override.
491 */
d1896049 492 boot_option_idle_override = IDLE_NOMWAIT;
c1e3b377 493 } else
7f424a8b
PZ
494 return -1;
495
7f424a8b
PZ
496 return 0;
497}
498early_param("idle", idle_setup);
499
9d62dcdf
AW
500unsigned long arch_align_stack(unsigned long sp)
501{
502 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
503 sp -= get_random_int() % 8192;
504 return sp & ~0xf;
505}
506
507unsigned long arch_randomize_brk(struct mm_struct *mm)
508{
509 unsigned long range_end = mm->brk + 0x02000000;
510 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
511}
512
This page took 0.630401 seconds and 5 git commands to generate.