x86: more struct irqaction initializer cleanups
[deliverable/linux.git] / arch / x86 / kernel / smpboot_64.c
CommitLineData
1da177e4
LT
1/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
a8ab26fe 15 * This code is released under the GNU General Public License version 2
1da177e4
LT
16 *
17 * Fixes
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIP report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
28 * from Jose Renau
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Andi Kleen : Changed for SMP boot into long mode.
a8ab26fe
AK
33 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
34 * Andi Kleen : Converted to new state machine.
35 * Various cleanups.
36 * Probably mostly hotplug CPU ready now.
76e4f660 37 * Ashok Raj : CPU hotplug support
1da177e4
LT
38 */
39
a8ab26fe 40
1da177e4
LT
41#include <linux/init.h>
42
43#include <linux/mm.h>
44#include <linux/kernel_stat.h>
1da177e4
LT
45#include <linux/bootmem.h>
46#include <linux/thread_info.h>
47#include <linux/module.h>
1da177e4
LT
48#include <linux/delay.h>
49#include <linux/mc146818rtc.h>
a3bc0dbc 50#include <linux/smp.h>
1eeb66a1 51#include <linux/kdebug.h>
a3bc0dbc 52
1da177e4
LT
53#include <asm/mtrr.h>
54#include <asm/pgalloc.h>
55#include <asm/desc.h>
1da177e4
LT
56#include <asm/tlbflush.h>
57#include <asm/proto.h>
75152114 58#include <asm/nmi.h>
9cdd304b
AV
59#include <asm/irq.h>
60#include <asm/hw_irq.h>
488fc08d 61#include <asm/numa.h>
1da177e4
LT
62
63/* Number of siblings per CPU package */
64int smp_num_siblings = 1;
2ee60e17 65EXPORT_SYMBOL(smp_num_siblings);
1da177e4 66
1e9f28fa
SS
67/* Last level cache ID of each logical CPU */
68u8 cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
69
1da177e4 70/* Bitmask of currently online CPUs */
6c231b7b 71cpumask_t cpu_online_map __read_mostly;
1da177e4 72
a8ab26fe
AK
73EXPORT_SYMBOL(cpu_online_map);
74
75/*
76 * Private maps to synchronize booting between AP and BP.
77 * Probably not needed anymore, but it makes for easier debugging. -AK
78 */
1da177e4
LT
79cpumask_t cpu_callin_map;
80cpumask_t cpu_callout_map;
2ee60e17 81EXPORT_SYMBOL(cpu_callout_map);
a8ab26fe
AK
82
83cpumask_t cpu_possible_map;
84EXPORT_SYMBOL(cpu_possible_map);
1da177e4
LT
85
86/* Per CPU bogomips and other parameters */
87struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
2ee60e17 88EXPORT_SYMBOL(cpu_data);
1da177e4 89
a8ab26fe
AK
90/* Set when the idlers are all forked */
91int smp_threads_ready;
92
94605eff 93/* representing HT siblings of each logical CPU */
d5a7430d
MT
94DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
95EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
94605eff
SS
96
97/* representing HT and core siblings of each logical CPU */
08357611
MT
98DEFINE_PER_CPU(cpumask_t, cpu_core_map);
99EXPORT_PER_CPU_SYMBOL(cpu_core_map);
1da177e4
LT
100
101/*
102 * Trampoline 80x86 program as an array.
103 */
104
a8ab26fe
AK
105extern unsigned char trampoline_data[];
106extern unsigned char trampoline_end[];
1da177e4 107
76e4f660
AR
108/* State of each CPU */
109DEFINE_PER_CPU(int, cpu_state) = { 0 };
110
111/*
112 * Store all idle threads, this can be reused instead of creating
113 * a new thread. Also avoids complicated thread destroy functionality
114 * for idle threads.
115 */
116struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
117
118#define get_idle_for_cpu(x) (idle_thread_array[(x)])
119#define set_idle_for_cpu(x,p) (idle_thread_array[(x)] = (p))
120
1da177e4
LT
121/*
122 * Currently trivial. Write the real->protected mode
123 * bootstrap into the page concerned. The caller
124 * has made sure it's suitably aligned.
125 */
126
a8ab26fe 127static unsigned long __cpuinit setup_trampoline(void)
1da177e4
LT
128{
129 void *tramp = __va(SMP_TRAMPOLINE_BASE);
130 memcpy(tramp, trampoline_data, trampoline_end - trampoline_data);
131 return virt_to_phys(tramp);
132}
133
134/*
135 * The bootstrap kernel entry code has set these up. Save them for
136 * a given CPU
137 */
138
a8ab26fe 139static void __cpuinit smp_store_cpu_info(int id)
1da177e4
LT
140{
141 struct cpuinfo_x86 *c = cpu_data + id;
142
143 *c = boot_cpu_data;
144 identify_cpu(c);
dda50e71 145 print_cpu_info(c);
1da177e4
LT
146}
147
a8ab26fe 148static atomic_t init_deasserted __cpuinitdata;
1da177e4 149
a8ab26fe
AK
150/*
151 * Report back to the Boot Processor.
152 * Running on AP.
153 */
154void __cpuinit smp_callin(void)
1da177e4
LT
155{
156 int cpuid, phys_id;
157 unsigned long timeout;
158
159 /*
160 * If waken up by an INIT in an 82489DX configuration
161 * we may get here before an INIT-deassert IPI reaches
162 * our local APIC. We have to wait for the IPI or we'll
163 * lock up on an APIC access.
164 */
a8ab26fe
AK
165 while (!atomic_read(&init_deasserted))
166 cpu_relax();
1da177e4
LT
167
168 /*
169 * (This works even if the APIC is not enabled.)
170 */
171 phys_id = GET_APIC_ID(apic_read(APIC_ID));
172 cpuid = smp_processor_id();
173 if (cpu_isset(cpuid, cpu_callin_map)) {
174 panic("smp_callin: phys CPU#%d, CPU#%d already present??\n",
175 phys_id, cpuid);
176 }
177 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
178
179 /*
180 * STARTUP IPIs are fragile beasts as they might sometimes
181 * trigger some glue motherboard logic. Complete APIC bus
182 * silence for 1 second, this overestimates the time the
183 * boot CPU is spending to send the up to 2 STARTUP IPIs
184 * by a factor of two. This should be enough.
185 */
186
187 /*
188 * Waiting 2s total for startup (udelay is not yet working)
189 */
190 timeout = jiffies + 2*HZ;
191 while (time_before(jiffies, timeout)) {
192 /*
193 * Has the boot CPU finished it's STARTUP sequence?
194 */
195 if (cpu_isset(cpuid, cpu_callout_map))
196 break;
a8ab26fe 197 cpu_relax();
1da177e4
LT
198 }
199
200 if (!time_before(jiffies, timeout)) {
201 panic("smp_callin: CPU%d started up but did not get a callout!\n",
202 cpuid);
203 }
204
205 /*
206 * the boot CPU has finished the init stage and is spinning
207 * on callin_map until we finish. We are free to set up this
208 * CPU, first the APIC. (this is probably redundant on most
209 * boards)
210 */
211
212 Dprintk("CALLIN, before setup_local_APIC().\n");
213 setup_local_APIC();
214
1da177e4
LT
215 /*
216 * Get our bogomips.
b4452218
AK
217 *
218 * Need to enable IRQs because it can take longer and then
219 * the NMI watchdog might kill us.
1da177e4 220 */
b4452218 221 local_irq_enable();
1da177e4 222 calibrate_delay();
b4452218 223 local_irq_disable();
1da177e4
LT
224 Dprintk("Stack at about %p\n",&cpuid);
225
1da177e4
LT
226 /*
227 * Save our processor parameters
228 */
229 smp_store_cpu_info(cpuid);
230
1da177e4
LT
231 /*
232 * Allow the master to continue.
233 */
234 cpu_set(cpuid, cpu_callin_map);
1da177e4
LT
235}
236
1e9f28fa
SS
237/* maps the cpu to the sched domain representing multi-core */
238cpumask_t cpu_coregroup_map(int cpu)
239{
240 struct cpuinfo_x86 *c = cpu_data + cpu;
241 /*
242 * For perf, we return last level cache shared map.
5c45bf27 243 * And for power savings, we return cpu_core_map
1e9f28fa 244 */
5c45bf27 245 if (sched_mc_power_savings || sched_smt_power_savings)
08357611 246 return per_cpu(cpu_core_map, cpu);
5c45bf27
SS
247 else
248 return c->llc_shared_map;
1e9f28fa
SS
249}
250
94605eff
SS
251/* representing cpus for which sibling maps can be computed */
252static cpumask_t cpu_sibling_setup_map;
253
cb0cd8d4
AR
254static inline void set_cpu_sibling_map(int cpu)
255{
256 int i;
94605eff
SS
257 struct cpuinfo_x86 *c = cpu_data;
258
259 cpu_set(cpu, cpu_sibling_setup_map);
cb0cd8d4
AR
260
261 if (smp_num_siblings > 1) {
94605eff 262 for_each_cpu_mask(i, cpu_sibling_setup_map) {
f3fa8ebc
RS
263 if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
264 c[cpu].cpu_core_id == c[i].cpu_core_id) {
d5a7430d
MT
265 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
266 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
08357611
MT
267 cpu_set(i, per_cpu(cpu_core_map, cpu));
268 cpu_set(cpu, per_cpu(cpu_core_map, i));
1e9f28fa
SS
269 cpu_set(i, c[cpu].llc_shared_map);
270 cpu_set(cpu, c[i].llc_shared_map);
cb0cd8d4
AR
271 }
272 }
273 } else {
d5a7430d 274 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
cb0cd8d4
AR
275 }
276
1e9f28fa
SS
277 cpu_set(cpu, c[cpu].llc_shared_map);
278
94605eff 279 if (current_cpu_data.x86_max_cores == 1) {
d5a7430d 280 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
94605eff
SS
281 c[cpu].booted_cores = 1;
282 return;
283 }
284
285 for_each_cpu_mask(i, cpu_sibling_setup_map) {
1e9f28fa
SS
286 if (cpu_llc_id[cpu] != BAD_APICID &&
287 cpu_llc_id[cpu] == cpu_llc_id[i]) {
288 cpu_set(i, c[cpu].llc_shared_map);
289 cpu_set(cpu, c[i].llc_shared_map);
290 }
f3fa8ebc 291 if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
08357611
MT
292 cpu_set(i, per_cpu(cpu_core_map, cpu));
293 cpu_set(cpu, per_cpu(cpu_core_map, i));
94605eff
SS
294 /*
295 * Does this new cpu bringup a new core?
296 */
d5a7430d 297 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
94605eff
SS
298 /*
299 * for each core in package, increment
300 * the booted_cores for this new cpu
301 */
d5a7430d 302 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
94605eff
SS
303 c[cpu].booted_cores++;
304 /*
305 * increment the core count for all
306 * the other cpus in this package
307 */
308 if (i != cpu)
309 c[i].booted_cores++;
310 } else if (i != cpu && !c[cpu].booted_cores)
311 c[cpu].booted_cores = c[i].booted_cores;
312 }
cb0cd8d4
AR
313 }
314}
315
1da177e4 316/*
a8ab26fe 317 * Setup code on secondary processor (after comming out of the trampoline)
1da177e4 318 */
a8ab26fe 319void __cpuinit start_secondary(void)
1da177e4
LT
320{
321 /*
322 * Dont put anything before smp_callin(), SMP
323 * booting is too fragile that we want to limit the
324 * things done here to the most necessary things.
325 */
326 cpu_init();
5bfb5d69 327 preempt_disable();
1da177e4
LT
328 smp_callin();
329
330 /* otherwise gcc will move up the smp_processor_id before the cpu_init */
331 barrier();
332
95492e46
IM
333 /*
334 * Check TSC sync first:
335 */
336 check_tsc_sync_target();
337
1da177e4
LT
338 if (nmi_watchdog == NMI_IO_APIC) {
339 disable_8259A_irq(0);
340 enable_NMI_through_LVT0(NULL);
341 enable_8259A_irq(0);
342 }
343
cb0cd8d4
AR
344 /*
345 * The sibling maps must be set before turing the online map on for
346 * this cpu
347 */
348 set_cpu_sibling_map(smp_processor_id());
349
884d9e40
AR
350 /*
351 * We need to hold call_lock, so there is no inconsistency
352 * between the time smp_call_function() determines number of
353 * IPI receipients, and the time when the determination is made
354 * for which cpus receive the IPI in genapic_flat.c. Holding this
355 * lock helps us to not include this cpu in a currently in progress
356 * smp_call_function().
357 */
358 lock_ipi_call_lock();
70a0a535 359 spin_lock(&vector_lock);
884d9e40 360
70a0a535
EB
361 /* Setup the per cpu irq handling data structures */
362 __setup_vector_irq(smp_processor_id());
1da177e4 363 /*
a8ab26fe 364 * Allow the master to continue.
1da177e4 365 */
1da177e4 366 cpu_set(smp_processor_id(), cpu_online_map);
884d9e40 367 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
70a0a535 368 spin_unlock(&vector_lock);
95492e46 369
884d9e40
AR
370 unlock_ipi_call_lock();
371
3ac508be
TG
372 setup_secondary_APIC_clock();
373
1da177e4
LT
374 cpu_idle();
375}
376
a8ab26fe 377extern volatile unsigned long init_rsp;
1da177e4
LT
378extern void (*initial_code)(void);
379
44456d37 380#ifdef APIC_DEBUG
a8ab26fe 381static void inquire_remote_apic(int apicid)
1da177e4
LT
382{
383 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
384 char *names[] = { "ID", "VERSION", "SPIV" };
3144c332
FLV
385 int timeout;
386 unsigned int status;
1da177e4
LT
387
388 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
389
390 for (i = 0; i < sizeof(regs) / sizeof(*regs); i++) {
391 printk("... APIC #%d %s: ", apicid, names[i]);
392
393 /*
394 * Wait for idle.
395 */
3144c332
FLV
396 status = safe_apic_wait_icr_idle();
397 if (status)
398 printk("a previous APIC delivery may have failed\n");
1da177e4 399
c1507eb2
AK
400 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
401 apic_write(APIC_ICR, APIC_DM_REMRD | regs[i]);
1da177e4
LT
402
403 timeout = 0;
404 do {
405 udelay(100);
406 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
407 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
408
409 switch (status) {
410 case APIC_ICR_RR_VALID:
411 status = apic_read(APIC_RRR);
412 printk("%08x\n", status);
413 break;
414 default:
415 printk("failed\n");
416 }
417 }
418}
419#endif
420
a8ab26fe
AK
421/*
422 * Kick the secondary to wake up.
423 */
424static int __cpuinit wakeup_secondary_via_INIT(int phys_apicid, unsigned int start_rip)
1da177e4 425{
ea8c733b
FLV
426 unsigned long send_status, accept_status = 0;
427 int maxlvt, num_starts, j;
1da177e4
LT
428
429 Dprintk("Asserting INIT.\n");
430
431 /*
432 * Turn INIT on target chip
433 */
c1507eb2 434 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
1da177e4
LT
435
436 /*
437 * Send IPI
438 */
c1507eb2 439 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
1da177e4
LT
440 | APIC_DM_INIT);
441
442 Dprintk("Waiting for send to finish...\n");
ea8c733b 443 send_status = safe_apic_wait_icr_idle();
1da177e4
LT
444
445 mdelay(10);
446
447 Dprintk("Deasserting INIT.\n");
448
449 /* Target chip */
c1507eb2 450 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
1da177e4
LT
451
452 /* Send IPI */
c1507eb2 453 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
454
455 Dprintk("Waiting for send to finish...\n");
ea8c733b 456 send_status = safe_apic_wait_icr_idle();
1da177e4 457
f2ecfab9 458 mb();
1da177e4
LT
459 atomic_set(&init_deasserted, 1);
460
5a40b7c2 461 num_starts = 2;
1da177e4
LT
462
463 /*
464 * Run STARTUP IPI loop.
465 */
466 Dprintk("#startup loops: %d.\n", num_starts);
467
468 maxlvt = get_maxlvt();
469
470 for (j = 1; j <= num_starts; j++) {
471 Dprintk("Sending STARTUP #%d.\n",j);
1da177e4
LT
472 apic_write(APIC_ESR, 0);
473 apic_read(APIC_ESR);
474 Dprintk("After apic_write.\n");
475
476 /*
477 * STARTUP IPI
478 */
479
480 /* Target chip */
c1507eb2 481 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
1da177e4
LT
482
483 /* Boot on the stack */
484 /* Kick the second */
c1507eb2 485 apic_write(APIC_ICR, APIC_DM_STARTUP | (start_rip >> 12));
1da177e4
LT
486
487 /*
488 * Give the other CPU some time to accept the IPI.
489 */
490 udelay(300);
491
492 Dprintk("Startup point 1.\n");
493
494 Dprintk("Waiting for send to finish...\n");
ea8c733b 495 send_status = safe_apic_wait_icr_idle();
1da177e4
LT
496
497 /*
498 * Give the other CPU some time to accept the IPI.
499 */
500 udelay(200);
501 /*
502 * Due to the Pentium erratum 3AP.
503 */
504 if (maxlvt > 3) {
1da177e4
LT
505 apic_write(APIC_ESR, 0);
506 }
507 accept_status = (apic_read(APIC_ESR) & 0xEF);
508 if (send_status || accept_status)
509 break;
510 }
511 Dprintk("After Startup.\n");
512
513 if (send_status)
514 printk(KERN_ERR "APIC never delivered???\n");
515 if (accept_status)
516 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
517
518 return (send_status | accept_status);
519}
520
76e4f660 521struct create_idle {
65f27f38 522 struct work_struct work;
76e4f660
AR
523 struct task_struct *idle;
524 struct completion done;
525 int cpu;
526};
527
65f27f38 528void do_fork_idle(struct work_struct *work)
76e4f660 529{
65f27f38
DH
530 struct create_idle *c_idle =
531 container_of(work, struct create_idle, work);
76e4f660
AR
532
533 c_idle->idle = fork_idle(c_idle->cpu);
534 complete(&c_idle->done);
535}
536
a8ab26fe
AK
537/*
538 * Boot one CPU.
539 */
540static int __cpuinit do_boot_cpu(int cpu, int apicid)
1da177e4 541{
1da177e4 542 unsigned long boot_error;
a8ab26fe 543 int timeout;
1da177e4 544 unsigned long start_rip;
76e4f660 545 struct create_idle c_idle = {
65f27f38 546 .work = __WORK_INITIALIZER(c_idle.work, do_fork_idle),
76e4f660 547 .cpu = cpu,
f86bf9b7 548 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
76e4f660 549 };
76e4f660 550
c11efdf9
RT
551 /* allocate memory for gdts of secondary cpus. Hotplug is considered */
552 if (!cpu_gdt_descr[cpu].address &&
553 !(cpu_gdt_descr[cpu].address = get_zeroed_page(GFP_KERNEL))) {
554 printk(KERN_ERR "Failed to allocate GDT for CPU %d\n", cpu);
555 return -1;
556 }
557
365ba917
RT
558 /* Allocate node local memory for AP pdas */
559 if (cpu_pda(cpu) == &boot_cpu_pda[cpu]) {
560 struct x8664_pda *newpda, *pda;
561 int node = cpu_to_node(cpu);
562 pda = cpu_pda(cpu);
563 newpda = kmalloc_node(sizeof (struct x8664_pda), GFP_ATOMIC,
564 node);
565 if (newpda) {
566 memcpy(newpda, pda, sizeof (struct x8664_pda));
567 cpu_pda(cpu) = newpda;
568 } else
569 printk(KERN_ERR
570 "Could not allocate node local PDA for CPU %d on node %d\n",
571 cpu, node);
572 }
573
d167a518
GH
574 alternatives_smp_switch(1);
575
76e4f660
AR
576 c_idle.idle = get_idle_for_cpu(cpu);
577
578 if (c_idle.idle) {
579 c_idle.idle->thread.rsp = (unsigned long) (((struct pt_regs *)
57eafdc2 580 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
76e4f660
AR
581 init_idle(c_idle.idle, cpu);
582 goto do_rest;
583 }
584
1da177e4 585 /*
76e4f660
AR
586 * During cold boot process, keventd thread is not spun up yet.
587 * When we do cpu hot-add, we create idle threads on the fly, we should
588 * not acquire any attributes from the calling context. Hence the clean
589 * way to create kernel_threads() is to do that from keventd().
590 * We do the current_is_keventd() due to the fact that ACPI notifier
591 * was also queuing to keventd() and when the caller is already running
592 * in context of keventd(), we would end up with locking up the keventd
593 * thread.
1da177e4 594 */
76e4f660 595 if (!keventd_up() || current_is_keventd())
65f27f38 596 c_idle.work.func(&c_idle.work);
76e4f660 597 else {
65f27f38 598 schedule_work(&c_idle.work);
76e4f660
AR
599 wait_for_completion(&c_idle.done);
600 }
601
602 if (IS_ERR(c_idle.idle)) {
a8ab26fe 603 printk("failed fork for CPU %d\n", cpu);
76e4f660 604 return PTR_ERR(c_idle.idle);
a8ab26fe 605 }
1da177e4 606
76e4f660
AR
607 set_idle_for_cpu(cpu, c_idle.idle);
608
609do_rest:
610
df79efde 611 cpu_pda(cpu)->pcurrent = c_idle.idle;
1da177e4
LT
612
613 start_rip = setup_trampoline();
614
76e4f660 615 init_rsp = c_idle.idle->thread.rsp;
1da177e4
LT
616 per_cpu(init_tss,cpu).rsp0 = init_rsp;
617 initial_code = start_secondary;
e4f17c43 618 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
1da177e4 619
de04f322
AK
620 printk(KERN_INFO "Booting processor %d/%d APIC 0x%x\n", cpu,
621 cpus_weight(cpu_present_map),
622 apicid);
1da177e4
LT
623
624 /*
625 * This grunge runs the startup process for
626 * the targeted processor.
627 */
628
629 atomic_set(&init_deasserted, 0);
630
631 Dprintk("Setting warm reset code and vector.\n");
632
633 CMOS_WRITE(0xa, 0xf);
634 local_flush_tlb();
635 Dprintk("1.\n");
636 *((volatile unsigned short *) phys_to_virt(0x469)) = start_rip >> 4;
637 Dprintk("2.\n");
638 *((volatile unsigned short *) phys_to_virt(0x467)) = start_rip & 0xf;
639 Dprintk("3.\n");
640
641 /*
642 * Be paranoid about clearing APIC errors.
643 */
11a8e778
AK
644 apic_write(APIC_ESR, 0);
645 apic_read(APIC_ESR);
1da177e4
LT
646
647 /*
648 * Status is now clean
649 */
650 boot_error = 0;
651
652 /*
653 * Starting actual IPI sequence...
654 */
a8ab26fe 655 boot_error = wakeup_secondary_via_INIT(apicid, start_rip);
1da177e4
LT
656
657 if (!boot_error) {
658 /*
659 * allow APs to start initializing.
660 */
661 Dprintk("Before Callout %d.\n", cpu);
662 cpu_set(cpu, cpu_callout_map);
663 Dprintk("After Callout %d.\n", cpu);
664
665 /*
666 * Wait 5s total for a response
667 */
668 for (timeout = 0; timeout < 50000; timeout++) {
669 if (cpu_isset(cpu, cpu_callin_map))
670 break; /* It has booted */
671 udelay(100);
672 }
673
674 if (cpu_isset(cpu, cpu_callin_map)) {
675 /* number CPUs logically, starting from 1 (BSP is 0) */
1da177e4
LT
676 Dprintk("CPU has booted.\n");
677 } else {
678 boot_error = 1;
679 if (*((volatile unsigned char *)phys_to_virt(SMP_TRAMPOLINE_BASE))
680 == 0xA5)
681 /* trampoline started but...? */
682 printk("Stuck ??\n");
683 else
684 /* trampoline code not run */
685 printk("Not responding.\n");
44456d37 686#ifdef APIC_DEBUG
1da177e4
LT
687 inquire_remote_apic(apicid);
688#endif
689 }
690 }
691 if (boot_error) {
692 cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
693 clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
488fc08d 694 clear_node_cpumask(cpu); /* was set by numa_add_cpu */
a8ab26fe
AK
695 cpu_clear(cpu, cpu_present_map);
696 cpu_clear(cpu, cpu_possible_map);
1da177e4
LT
697 x86_cpu_to_apicid[cpu] = BAD_APICID;
698 x86_cpu_to_log_apicid[cpu] = BAD_APICID;
a8ab26fe 699 return -EIO;
1da177e4 700 }
a8ab26fe
AK
701
702 return 0;
1da177e4
LT
703}
704
a8ab26fe
AK
705cycles_t cacheflush_time;
706unsigned long cache_decay_ticks;
707
1da177e4 708/*
a8ab26fe 709 * Cleanup possible dangling ends...
1da177e4 710 */
a8ab26fe 711static __cpuinit void smp_cleanup_boot(void)
1da177e4 712{
a8ab26fe
AK
713 /*
714 * Paranoid: Set warm reset code and vector here back
715 * to default values.
716 */
717 CMOS_WRITE(0, 0xf);
1da177e4 718
a8ab26fe
AK
719 /*
720 * Reset trampoline flag
721 */
722 *((volatile int *) phys_to_virt(0x467)) = 0;
a8ab26fe
AK
723}
724
725/*
726 * Fall back to non SMP mode after errors.
727 *
728 * RED-PEN audit/test this more. I bet there is more state messed up here.
729 */
e6982c67 730static __init void disable_smp(void)
a8ab26fe
AK
731{
732 cpu_present_map = cpumask_of_cpu(0);
733 cpu_possible_map = cpumask_of_cpu(0);
734 if (smp_found_config)
735 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
736 else
737 phys_cpu_present_map = physid_mask_of_physid(0);
d5a7430d 738 cpu_set(0, per_cpu(cpu_sibling_map, 0));
08357611 739 cpu_set(0, per_cpu(cpu_core_map, 0));
a8ab26fe
AK
740}
741
61b1b2d0 742#ifdef CONFIG_HOTPLUG_CPU
420f8f68
AK
743
744int additional_cpus __initdata = -1;
745
61b1b2d0
AK
746/*
747 * cpu_possible_map should be static, it cannot change as cpu's
748 * are onlined, or offlined. The reason is per-cpu data-structures
749 * are allocated by some modules at init time, and dont expect to
750 * do this dynamically on cpu arrival/departure.
751 * cpu_present_map on the other hand can change dynamically.
752 * In case when cpu_hotplug is not compiled, then we resort to current
753 * behaviour, which is cpu_possible == cpu_present.
61b1b2d0 754 * - Ashok Raj
420f8f68
AK
755 *
756 * Three ways to find out the number of additional hotplug CPUs:
757 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
420f8f68 758 * - The user can overwrite it with additional_cpus=NUM
f62a91f6 759 * - Otherwise don't reserve additional CPUs.
420f8f68
AK
760 * We do this because additional CPUs waste a lot of memory.
761 * -AK
61b1b2d0 762 */
421c7ce6 763__init void prefill_possible_map(void)
61b1b2d0
AK
764{
765 int i;
420f8f68
AK
766 int possible;
767
768 if (additional_cpus == -1) {
f62a91f6 769 if (disabled_cpus > 0)
420f8f68 770 additional_cpus = disabled_cpus;
f62a91f6
AK
771 else
772 additional_cpus = 0;
420f8f68
AK
773 }
774 possible = num_processors + additional_cpus;
775 if (possible > NR_CPUS)
776 possible = NR_CPUS;
777
778 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
779 possible,
780 max_t(int, possible - num_processors, 0));
781
782 for (i = 0; i < possible; i++)
61b1b2d0
AK
783 cpu_set(i, cpu_possible_map);
784}
785#endif
786
a8ab26fe
AK
787/*
788 * Various sanity checks.
789 */
e6982c67 790static int __init smp_sanity_check(unsigned max_cpus)
a8ab26fe 791{
1da177e4
LT
792 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
793 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
794 hard_smp_processor_id());
795 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
796 }
797
798 /*
799 * If we couldn't find an SMP configuration at boot time,
800 * get out of here now!
801 */
802 if (!smp_found_config) {
803 printk(KERN_NOTICE "SMP motherboard not detected.\n");
a8ab26fe 804 disable_smp();
1da177e4
LT
805 if (APIC_init_uniprocessor())
806 printk(KERN_NOTICE "Local APIC not detected."
807 " Using dummy APIC emulation.\n");
a8ab26fe 808 return -1;
1da177e4
LT
809 }
810
811 /*
812 * Should not be necessary because the MP table should list the boot
813 * CPU too, but we do it for the sake of robustness anyway.
814 */
815 if (!physid_isset(boot_cpu_id, phys_cpu_present_map)) {
816 printk(KERN_NOTICE "weird, boot CPU (#%d) not listed by the BIOS.\n",
817 boot_cpu_id);
818 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
819 }
820
821 /*
822 * If we couldn't find a local APIC, then get out of here now!
823 */
11a8e778 824 if (!cpu_has_apic) {
1da177e4
LT
825 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
826 boot_cpu_id);
827 printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
a8ab26fe
AK
828 nr_ioapics = 0;
829 return -1;
1da177e4
LT
830 }
831
1da177e4
LT
832 /*
833 * If SMP should be disabled, then really disable it!
834 */
835 if (!max_cpus) {
1da177e4 836 printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
a8ab26fe
AK
837 nr_ioapics = 0;
838 return -1;
1da177e4
LT
839 }
840
a8ab26fe
AK
841 return 0;
842}
1da177e4 843
a8ab26fe
AK
844/*
845 * Prepare for SMP bootup. The MP table or ACPI has been read
846 * earlier. Just do some sanity checking here and enable APIC mode.
847 */
e6982c67 848void __init smp_prepare_cpus(unsigned int max_cpus)
a8ab26fe 849{
a8ab26fe
AK
850 nmi_watchdog_default();
851 current_cpu_data = boot_cpu_data;
852 current_thread_info()->cpu = 0; /* needed? */
94605eff 853 set_cpu_sibling_map(0);
1da177e4 854
a8ab26fe
AK
855 if (smp_sanity_check(max_cpus) < 0) {
856 printk(KERN_INFO "SMP disabled\n");
857 disable_smp();
858 return;
1da177e4
LT
859 }
860
a8ab26fe 861
1da177e4 862 /*
a8ab26fe 863 * Switch from PIC to APIC mode.
1da177e4 864 */
a8ab26fe 865 setup_local_APIC();
1da177e4 866
a8ab26fe
AK
867 if (GET_APIC_ID(apic_read(APIC_ID)) != boot_cpu_id) {
868 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
869 GET_APIC_ID(apic_read(APIC_ID)), boot_cpu_id);
870 /* Or can we switch back to PIC here? */
1da177e4 871 }
1da177e4
LT
872
873 /*
a8ab26fe 874 * Now start the IO-APICs
1da177e4
LT
875 */
876 if (!skip_ioapic_setup && nr_ioapics)
877 setup_IO_APIC();
878 else
879 nr_ioapics = 0;
880
1da177e4 881 /*
a8ab26fe 882 * Set up local APIC timer on boot CPU.
1da177e4 883 */
1da177e4 884
a8ab26fe 885 setup_boot_APIC_clock();
1da177e4
LT
886}
887
a8ab26fe
AK
888/*
889 * Early setup to make printk work.
890 */
891void __init smp_prepare_boot_cpu(void)
1da177e4 892{
a8ab26fe
AK
893 int me = smp_processor_id();
894 cpu_set(me, cpu_online_map);
895 cpu_set(me, cpu_callout_map);
884d9e40 896 per_cpu(cpu_state, me) = CPU_ONLINE;
1da177e4
LT
897}
898
a8ab26fe
AK
899/*
900 * Entry point to boot a CPU.
a8ab26fe
AK
901 */
902int __cpuinit __cpu_up(unsigned int cpu)
1da177e4 903{
a8ab26fe 904 int apicid = cpu_present_to_apicid(cpu);
d04f41e3
IM
905 unsigned long flags;
906 int err;
1da177e4 907
a8ab26fe 908 WARN_ON(irqs_disabled());
1da177e4 909
a8ab26fe
AK
910 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
911
912 if (apicid == BAD_APICID || apicid == boot_cpu_id ||
913 !physid_isset(apicid, phys_cpu_present_map)) {
914 printk("__cpu_up: bad cpu %d\n", cpu);
915 return -EINVAL;
916 }
a8ab26fe 917
76e4f660
AR
918 /*
919 * Already booted CPU?
920 */
921 if (cpu_isset(cpu, cpu_callin_map)) {
922 Dprintk("do_boot_cpu %d Already started\n", cpu);
923 return -ENOSYS;
924 }
925
2b1f6278
BK
926 /*
927 * Save current MTRR state in case it was changed since early boot
928 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
929 */
930 mtrr_save_state();
931
884d9e40 932 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
a8ab26fe
AK
933 /* Boot it! */
934 err = do_boot_cpu(cpu, apicid);
935 if (err < 0) {
a8ab26fe
AK
936 Dprintk("do_boot_cpu failed %d\n", err);
937 return err;
1da177e4 938 }
a8ab26fe 939
1da177e4
LT
940 /* Unleash the CPU! */
941 Dprintk("waiting for cpu %d\n", cpu);
942
95492e46
IM
943 /*
944 * Make sure and check TSC sync:
945 */
d04f41e3 946 local_irq_save(flags);
95492e46 947 check_tsc_sync_source(cpu);
d04f41e3 948 local_irq_restore(flags);
95492e46 949
1da177e4 950 while (!cpu_isset(cpu, cpu_online_map))
a8ab26fe 951 cpu_relax();
76e4f660
AR
952 err = 0;
953
954 return err;
1da177e4
LT
955}
956
a8ab26fe
AK
957/*
958 * Finish the SMP boot.
959 */
e6982c67 960void __init smp_cpus_done(unsigned int max_cpus)
1da177e4 961{
a8ab26fe 962 smp_cleanup_boot();
1da177e4 963 setup_ioapic_dest();
75152114 964 check_nmi_watchdog();
a8ab26fe 965}
76e4f660
AR
966
967#ifdef CONFIG_HOTPLUG_CPU
968
cb0cd8d4 969static void remove_siblinginfo(int cpu)
76e4f660
AR
970{
971 int sibling;
94605eff 972 struct cpuinfo_x86 *c = cpu_data;
76e4f660 973
08357611
MT
974 for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
975 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
94605eff
SS
976 /*
977 * last thread sibling in this cpu core going down
978 */
d5a7430d 979 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
94605eff
SS
980 c[sibling].booted_cores--;
981 }
982
d5a7430d
MT
983 for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
984 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
985 cpus_clear(per_cpu(cpu_sibling_map, cpu));
08357611 986 cpus_clear(per_cpu(cpu_core_map, cpu));
f3fa8ebc
RS
987 c[cpu].phys_proc_id = 0;
988 c[cpu].cpu_core_id = 0;
94605eff 989 cpu_clear(cpu, cpu_sibling_setup_map);
76e4f660
AR
990}
991
992void remove_cpu_from_maps(void)
993{
994 int cpu = smp_processor_id();
995
996 cpu_clear(cpu, cpu_callout_map);
997 cpu_clear(cpu, cpu_callin_map);
998 clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
488fc08d 999 clear_node_cpumask(cpu);
76e4f660
AR
1000}
1001
1002int __cpu_disable(void)
1003{
1004 int cpu = smp_processor_id();
1005
1006 /*
1007 * Perhaps use cpufreq to drop frequency, but that could go
1008 * into generic code.
1009 *
1010 * We won't take down the boot processor on i386 due to some
1011 * interrupts only being able to be serviced by the BSP.
1012 * Especially so if we're not using an IOAPIC -zwane
1013 */
1014 if (cpu == 0)
1015 return -EBUSY;
1016
4038f901
SL
1017 if (nmi_watchdog == NMI_LOCAL_APIC)
1018 stop_apic_nmi_watchdog(NULL);
5e9ef02e 1019 clear_local_APIC();
76e4f660
AR
1020
1021 /*
1022 * HACK:
1023 * Allow any queued timer interrupts to get serviced
1024 * This is only a temporary solution until we cleanup
1025 * fixup_irqs as we do for IA64.
1026 */
1027 local_irq_enable();
1028 mdelay(1);
1029
1030 local_irq_disable();
1031 remove_siblinginfo(cpu);
1032
70a0a535 1033 spin_lock(&vector_lock);
76e4f660
AR
1034 /* It's now safe to remove this processor from the online map */
1035 cpu_clear(cpu, cpu_online_map);
70a0a535 1036 spin_unlock(&vector_lock);
76e4f660
AR
1037 remove_cpu_from_maps();
1038 fixup_irqs(cpu_online_map);
1039 return 0;
1040}
1041
1042void __cpu_die(unsigned int cpu)
1043{
1044 /* We don't do anything here: idle task is faking death itself. */
1045 unsigned int i;
1046
1047 for (i = 0; i < 10; i++) {
1048 /* They ack this in play_dead by setting CPU_DEAD */
884d9e40
AR
1049 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1050 printk ("CPU %d is now offline\n", cpu);
d167a518
GH
1051 if (1 == num_online_cpus())
1052 alternatives_smp_switch(0);
76e4f660 1053 return;
884d9e40 1054 }
ef6e5253 1055 msleep(100);
76e4f660
AR
1056 }
1057 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1058}
1059
2c8c0e6b 1060static __init int setup_additional_cpus(char *s)
420f8f68 1061{
2c8c0e6b 1062 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
420f8f68 1063}
2c8c0e6b 1064early_param("additional_cpus", setup_additional_cpus);
420f8f68 1065
76e4f660
AR
1066#else /* ... !CONFIG_HOTPLUG_CPU */
1067
1068int __cpu_disable(void)
1069{
1070 return -ENOSYS;
1071}
1072
1073void __cpu_die(unsigned int cpu)
1074{
1075 /* We said "no" in __cpu_disable */
1076 BUG();
1077}
1078#endif /* CONFIG_HOTPLUG_CPU */
This page took 0.358849 seconds and 5 git commands to generate.