Commit | Line | Data |
---|---|---|
2b144498 | 1 | /* |
7b2d81d4 | 2 | * User-space Probes (UProbes) for x86 |
2b144498 SD |
3 | * |
4 | * This program is free software; you can redistribute it and/or modify | |
5 | * it under the terms of the GNU General Public License as published by | |
6 | * the Free Software Foundation; either version 2 of the License, or | |
7 | * (at your option) any later version. | |
8 | * | |
9 | * This program is distributed in the hope that it will be useful, | |
10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
12 | * GNU General Public License for more details. | |
13 | * | |
14 | * You should have received a copy of the GNU General Public License | |
15 | * along with this program; if not, write to the Free Software | |
16 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. | |
17 | * | |
18 | * Copyright (C) IBM Corporation, 2008-2011 | |
19 | * Authors: | |
20 | * Srikar Dronamraju | |
21 | * Jim Keniston | |
22 | */ | |
2b144498 SD |
23 | #include <linux/kernel.h> |
24 | #include <linux/sched.h> | |
25 | #include <linux/ptrace.h> | |
26 | #include <linux/uprobes.h> | |
0326f5a9 | 27 | #include <linux/uaccess.h> |
2b144498 SD |
28 | |
29 | #include <linux/kdebug.h> | |
0326f5a9 | 30 | #include <asm/processor.h> |
2b144498 SD |
31 | #include <asm/insn.h> |
32 | ||
33 | /* Post-execution fixups. */ | |
34 | ||
2b144498 | 35 | /* Adjust IP back to vicinity of actual insn */ |
78d9af4c | 36 | #define UPROBE_FIX_IP 0x01 |
0326f5a9 | 37 | |
2b144498 | 38 | /* Adjust the return address of a call insn */ |
78d9af4c | 39 | #define UPROBE_FIX_CALL 0x02 |
2b144498 | 40 | |
bdc1e472 | 41 | /* Instruction will modify TF, don't change it */ |
78d9af4c | 42 | #define UPROBE_FIX_SETF 0x04 |
bdc1e472 | 43 | |
78d9af4c ON |
44 | #define UPROBE_FIX_RIP_AX 0x08 |
45 | #define UPROBE_FIX_RIP_CX 0x10 | |
2b144498 | 46 | |
0326f5a9 SD |
47 | #define UPROBE_TRAP_NR UINT_MAX |
48 | ||
2b144498 | 49 | /* Adaptations for mhiramat x86 decoder v14. */ |
7b2d81d4 IM |
50 | #define OPCODE1(insn) ((insn)->opcode.bytes[0]) |
51 | #define OPCODE2(insn) ((insn)->opcode.bytes[1]) | |
52 | #define OPCODE3(insn) ((insn)->opcode.bytes[2]) | |
ddb69f27 | 53 | #define MODRM_REG(insn) X86_MODRM_REG((insn)->modrm.value) |
2b144498 SD |
54 | |
55 | #define W(row, b0, b1, b2, b3, b4, b5, b6, b7, b8, b9, ba, bb, bc, bd, be, bf)\ | |
56 | (((b0##UL << 0x0)|(b1##UL << 0x1)|(b2##UL << 0x2)|(b3##UL << 0x3) | \ | |
57 | (b4##UL << 0x4)|(b5##UL << 0x5)|(b6##UL << 0x6)|(b7##UL << 0x7) | \ | |
58 | (b8##UL << 0x8)|(b9##UL << 0x9)|(ba##UL << 0xa)|(bb##UL << 0xb) | \ | |
59 | (bc##UL << 0xc)|(bd##UL << 0xd)|(be##UL << 0xe)|(bf##UL << 0xf)) \ | |
60 | << (row % 32)) | |
61 | ||
04a3d984 SD |
62 | /* |
63 | * Good-instruction tables for 32-bit apps. This is non-const and volatile | |
64 | * to keep gcc from statically optimizing it out, as variable_test_bit makes | |
65 | * some versions of gcc to think only *(unsigned long*) is used. | |
66 | */ | |
8dbacad9 | 67 | #if defined(CONFIG_X86_32) || defined(CONFIG_IA32_EMULATION) |
04a3d984 | 68 | static volatile u32 good_insns_32[256 / 32] = { |
2b144498 SD |
69 | /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */ |
70 | /* ---------------------------------------------- */ | |
71 | W(0x00, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0) | /* 00 */ | |
72 | W(0x10, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0) , /* 10 */ | |
73 | W(0x20, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0, 1) | /* 20 */ | |
74 | W(0x30, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0, 1) , /* 30 */ | |
75 | W(0x40, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 40 */ | |
76 | W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */ | |
77 | W(0x60, 1, 1, 1, 0, 1, 1, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* 60 */ | |
78 | W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 70 */ | |
79 | W(0x80, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */ | |
80 | W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 90 */ | |
81 | W(0xa0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* a0 */ | |
82 | W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* b0 */ | |
83 | W(0xc0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0) | /* c0 */ | |
84 | W(0xd0, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */ | |
85 | W(0xe0, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* e0 */ | |
86 | W(0xf0, 0, 0, 1, 1, 0, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1) /* f0 */ | |
87 | /* ---------------------------------------------- */ | |
88 | /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */ | |
89 | }; | |
8dbacad9 ON |
90 | #else |
91 | #define good_insns_32 NULL | |
92 | #endif | |
2b144498 | 93 | |
04a3d984 | 94 | /* Good-instruction tables for 64-bit apps */ |
8dbacad9 | 95 | #if defined(CONFIG_X86_64) |
04a3d984 SD |
96 | static volatile u32 good_insns_64[256 / 32] = { |
97 | /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */ | |
98 | /* ---------------------------------------------- */ | |
99 | W(0x00, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) | /* 00 */ | |
100 | W(0x10, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) , /* 10 */ | |
101 | W(0x20, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) | /* 20 */ | |
102 | W(0x30, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) , /* 30 */ | |
103 | W(0x40, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0) | /* 40 */ | |
104 | W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */ | |
105 | W(0x60, 0, 0, 0, 1, 1, 1, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* 60 */ | |
106 | W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 70 */ | |
107 | W(0x80, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */ | |
108 | W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 90 */ | |
109 | W(0xa0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* a0 */ | |
110 | W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* b0 */ | |
111 | W(0xc0, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0) | /* c0 */ | |
112 | W(0xd0, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */ | |
113 | W(0xe0, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* e0 */ | |
114 | W(0xf0, 0, 0, 1, 1, 0, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1) /* f0 */ | |
115 | /* ---------------------------------------------- */ | |
116 | /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */ | |
117 | }; | |
8dbacad9 ON |
118 | #else |
119 | #define good_insns_64 NULL | |
120 | #endif | |
121 | ||
122 | /* Using this for both 64-bit and 32-bit apps */ | |
123 | static volatile u32 good_2byte_insns[256 / 32] = { | |
124 | /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */ | |
125 | /* ---------------------------------------------- */ | |
126 | W(0x00, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1) | /* 00 */ | |
127 | W(0x10, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1) , /* 10 */ | |
128 | W(0x20, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, 1, 1) | /* 20 */ | |
129 | W(0x30, 0, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0) , /* 30 */ | |
130 | W(0x40, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 40 */ | |
131 | W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */ | |
132 | W(0x60, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 60 */ | |
133 | W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 1, 1) , /* 70 */ | |
134 | W(0x80, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */ | |
135 | W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 90 */ | |
136 | W(0xa0, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 1) | /* a0 */ | |
137 | W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1) , /* b0 */ | |
138 | W(0xc0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* c0 */ | |
139 | W(0xd0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */ | |
140 | W(0xe0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* e0 */ | |
141 | W(0xf0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0) /* f0 */ | |
142 | /* ---------------------------------------------- */ | |
143 | /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */ | |
144 | }; | |
2b144498 SD |
145 | #undef W |
146 | ||
147 | /* | |
148 | * opcodes we'll probably never support: | |
7b2d81d4 IM |
149 | * |
150 | * 6c-6d, e4-e5, ec-ed - in | |
151 | * 6e-6f, e6-e7, ee-ef - out | |
152 | * cc, cd - int3, int | |
153 | * cf - iret | |
154 | * d6 - illegal instruction | |
155 | * f1 - int1/icebp | |
156 | * f4 - hlt | |
157 | * fa, fb - cli, sti | |
158 | * 0f - lar, lsl, syscall, clts, sysret, sysenter, sysexit, invd, wbinvd, ud2 | |
2b144498 SD |
159 | * |
160 | * invalid opcodes in 64-bit mode: | |
2b144498 | 161 | * |
7b2d81d4 IM |
162 | * 06, 0e, 16, 1e, 27, 2f, 37, 3f, 60-62, 82, c4-c5, d4-d5 |
163 | * 63 - we support this opcode in x86_64 but not in i386. | |
2b144498 SD |
164 | * |
165 | * opcodes we may need to refine support for: | |
7b2d81d4 IM |
166 | * |
167 | * 0f - 2-byte instructions: For many of these instructions, the validity | |
168 | * depends on the prefix and/or the reg field. On such instructions, we | |
169 | * just consider the opcode combination valid if it corresponds to any | |
170 | * valid instruction. | |
171 | * | |
172 | * 8f - Group 1 - only reg = 0 is OK | |
173 | * c6-c7 - Group 11 - only reg = 0 is OK | |
174 | * d9-df - fpu insns with some illegal encodings | |
175 | * f2, f3 - repnz, repz prefixes. These are also the first byte for | |
176 | * certain floating-point instructions, such as addsd. | |
177 | * | |
178 | * fe - Group 4 - only reg = 0 or 1 is OK | |
179 | * ff - Group 5 - only reg = 0-6 is OK | |
2b144498 SD |
180 | * |
181 | * others -- Do we need to support these? | |
7b2d81d4 IM |
182 | * |
183 | * 0f - (floating-point?) prefetch instructions | |
184 | * 07, 17, 1f - pop es, pop ss, pop ds | |
185 | * 26, 2e, 36, 3e - es:, cs:, ss:, ds: segment prefixes -- | |
2b144498 | 186 | * but 64 and 65 (fs: and gs:) seem to be used, so we support them |
7b2d81d4 IM |
187 | * 67 - addr16 prefix |
188 | * ce - into | |
189 | * f0 - lock prefix | |
2b144498 SD |
190 | */ |
191 | ||
192 | /* | |
193 | * TODO: | |
194 | * - Where necessary, examine the modrm byte and allow only valid instructions | |
195 | * in the different Groups and fpu instructions. | |
196 | */ | |
197 | ||
198 | static bool is_prefix_bad(struct insn *insn) | |
199 | { | |
200 | int i; | |
201 | ||
202 | for (i = 0; i < insn->prefixes.nbytes; i++) { | |
203 | switch (insn->prefixes.bytes[i]) { | |
7b2d81d4 IM |
204 | case 0x26: /* INAT_PFX_ES */ |
205 | case 0x2E: /* INAT_PFX_CS */ | |
206 | case 0x36: /* INAT_PFX_DS */ | |
207 | case 0x3E: /* INAT_PFX_SS */ | |
208 | case 0xF0: /* INAT_PFX_LOCK */ | |
2b144498 SD |
209 | return true; |
210 | } | |
211 | } | |
212 | return false; | |
213 | } | |
214 | ||
73175d0d | 215 | static int uprobe_init_insn(struct arch_uprobe *auprobe, struct insn *insn, bool x86_64) |
2b144498 | 216 | { |
73175d0d ON |
217 | u32 volatile *good_insns; |
218 | ||
219 | insn_init(insn, auprobe->insn, x86_64); | |
ff261964 ON |
220 | /* has the side-effect of processing the entire instruction */ |
221 | insn_get_length(insn); | |
222 | if (WARN_ON_ONCE(!insn_complete(insn))) | |
223 | return -ENOEXEC; | |
2b144498 | 224 | |
2b144498 SD |
225 | if (is_prefix_bad(insn)) |
226 | return -ENOTSUPP; | |
7b2d81d4 | 227 | |
73175d0d ON |
228 | if (x86_64) |
229 | good_insns = good_insns_64; | |
230 | else | |
231 | good_insns = good_insns_32; | |
232 | ||
233 | if (test_bit(OPCODE1(insn), (unsigned long *)good_insns)) | |
2b144498 | 234 | return 0; |
7b2d81d4 | 235 | |
2b144498 SD |
236 | if (insn->opcode.nbytes == 2) { |
237 | if (test_bit(OPCODE2(insn), (unsigned long *)good_2byte_insns)) | |
238 | return 0; | |
239 | } | |
7b2d81d4 | 240 | |
2b144498 SD |
241 | return -ENOTSUPP; |
242 | } | |
243 | ||
2b144498 | 244 | #ifdef CONFIG_X86_64 |
2ae1f49a ON |
245 | static inline bool is_64bit_mm(struct mm_struct *mm) |
246 | { | |
247 | return !config_enabled(CONFIG_IA32_EMULATION) || | |
b24dc8da | 248 | !(mm->context.ia32_compat == TIF_IA32); |
2ae1f49a | 249 | } |
2b144498 | 250 | /* |
3ff54efd | 251 | * If arch_uprobe->insn doesn't use rip-relative addressing, return |
2b144498 SD |
252 | * immediately. Otherwise, rewrite the instruction so that it accesses |
253 | * its memory operand indirectly through a scratch register. Set | |
97aa5cdd ON |
254 | * def->fixups and def->riprel_target accordingly. (The contents of the |
255 | * scratch register will be saved before we single-step the modified | |
256 | * instruction, and restored afterward). | |
2b144498 SD |
257 | * |
258 | * We do this because a rip-relative instruction can access only a | |
259 | * relatively small area (+/- 2 GB from the instruction), and the XOL | |
260 | * area typically lies beyond that area. At least for instructions | |
261 | * that store to memory, we can't execute the original instruction | |
262 | * and "fix things up" later, because the misdirected store could be | |
263 | * disastrous. | |
264 | * | |
265 | * Some useful facts about rip-relative instructions: | |
7b2d81d4 IM |
266 | * |
267 | * - There's always a modrm byte. | |
268 | * - There's never a SIB byte. | |
269 | * - The displacement is always 4 bytes. | |
2b144498 | 270 | */ |
e3343e6a | 271 | static void |
59078d4b | 272 | handle_riprel_insn(struct arch_uprobe *auprobe, struct insn *insn) |
2b144498 SD |
273 | { |
274 | u8 *cursor; | |
275 | u8 reg; | |
276 | ||
2b144498 SD |
277 | if (!insn_rip_relative(insn)) |
278 | return; | |
279 | ||
280 | /* | |
281 | * insn_rip_relative() would have decoded rex_prefix, modrm. | |
282 | * Clear REX.b bit (extension of MODRM.rm field): | |
283 | * we want to encode rax/rcx, not r8/r9. | |
284 | */ | |
285 | if (insn->rex_prefix.nbytes) { | |
3ff54efd | 286 | cursor = auprobe->insn + insn_offset_rex_prefix(insn); |
2b144498 SD |
287 | *cursor &= 0xfe; /* Clearing REX.B bit */ |
288 | } | |
289 | ||
290 | /* | |
291 | * Point cursor at the modrm byte. The next 4 bytes are the | |
292 | * displacement. Beyond the displacement, for some instructions, | |
293 | * is the immediate operand. | |
294 | */ | |
3ff54efd | 295 | cursor = auprobe->insn + insn_offset_modrm(insn); |
2b144498 SD |
296 | /* |
297 | * Convert from rip-relative addressing to indirect addressing | |
298 | * via a scratch register. Change the r/m field from 0x5 (%rip) | |
299 | * to 0x0 (%rax) or 0x1 (%rcx), and squeeze out the offset field. | |
300 | */ | |
301 | reg = MODRM_REG(insn); | |
302 | if (reg == 0) { | |
303 | /* | |
304 | * The register operand (if any) is either the A register | |
305 | * (%rax, %eax, etc.) or (if the 0x4 bit is set in the | |
306 | * REX prefix) %r8. In any case, we know the C register | |
307 | * is NOT the register operand, so we use %rcx (register | |
308 | * #1) for the scratch register. | |
309 | */ | |
78d9af4c | 310 | auprobe->def.fixups |= UPROBE_FIX_RIP_CX; |
2b144498 SD |
311 | /* Change modrm from 00 000 101 to 00 000 001. */ |
312 | *cursor = 0x1; | |
313 | } else { | |
314 | /* Use %rax (register #0) for the scratch register. */ | |
78d9af4c | 315 | auprobe->def.fixups |= UPROBE_FIX_RIP_AX; |
2b144498 SD |
316 | /* Change modrm from 00 xxx 101 to 00 xxx 000 */ |
317 | *cursor = (reg << 3); | |
318 | } | |
319 | ||
320 | /* Target address = address of next instruction + (signed) offset */ | |
97aa5cdd | 321 | auprobe->def.riprel_target = (long)insn->length + insn->displacement.value; |
7b2d81d4 | 322 | |
2b144498 SD |
323 | /* Displacement field is gone; slide immediate field (if any) over. */ |
324 | if (insn->immediate.nbytes) { | |
325 | cursor++; | |
7b2d81d4 | 326 | memmove(cursor, cursor + insn->displacement.nbytes, insn->immediate.nbytes); |
2b144498 | 327 | } |
2b144498 SD |
328 | } |
329 | ||
d20737c0 ON |
330 | /* |
331 | * If we're emulating a rip-relative instruction, save the contents | |
332 | * of the scratch register and store the target address in that register. | |
333 | */ | |
334 | static void | |
335 | pre_xol_rip_insn(struct arch_uprobe *auprobe, struct pt_regs *regs, | |
336 | struct arch_uprobe_task *autask) | |
337 | { | |
97aa5cdd | 338 | if (auprobe->def.fixups & UPROBE_FIX_RIP_AX) { |
d20737c0 ON |
339 | autask->saved_scratch_register = regs->ax; |
340 | regs->ax = current->utask->vaddr; | |
97aa5cdd ON |
341 | regs->ax += auprobe->def.riprel_target; |
342 | } else if (auprobe->def.fixups & UPROBE_FIX_RIP_CX) { | |
d20737c0 ON |
343 | autask->saved_scratch_register = regs->cx; |
344 | regs->cx = current->utask->vaddr; | |
97aa5cdd | 345 | regs->cx += auprobe->def.riprel_target; |
d20737c0 ON |
346 | } |
347 | } | |
348 | ||
349 | static void | |
350 | handle_riprel_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs, long *correction) | |
351 | { | |
97aa5cdd | 352 | if (auprobe->def.fixups & (UPROBE_FIX_RIP_AX | UPROBE_FIX_RIP_CX)) { |
d20737c0 ON |
353 | struct arch_uprobe_task *autask; |
354 | ||
355 | autask = ¤t->utask->autask; | |
97aa5cdd | 356 | if (auprobe->def.fixups & UPROBE_FIX_RIP_AX) |
d20737c0 ON |
357 | regs->ax = autask->saved_scratch_register; |
358 | else | |
359 | regs->cx = autask->saved_scratch_register; | |
360 | ||
361 | /* | |
362 | * The original instruction includes a displacement, and so | |
363 | * is 4 bytes longer than what we've just single-stepped. | |
364 | * Caller may need to apply other fixups to handle stuff | |
365 | * like "jmpq *...(%rip)" and "callq *...(%rip)". | |
366 | */ | |
367 | if (correction) | |
368 | *correction += 4; | |
369 | } | |
370 | } | |
2ae1f49a ON |
371 | #else /* 32-bit: */ |
372 | static inline bool is_64bit_mm(struct mm_struct *mm) | |
2b144498 | 373 | { |
2ae1f49a | 374 | return false; |
2b144498 | 375 | } |
d20737c0 ON |
376 | /* |
377 | * No RIP-relative addressing on 32-bit | |
378 | */ | |
59078d4b | 379 | static void handle_riprel_insn(struct arch_uprobe *auprobe, struct insn *insn) |
2b144498 | 380 | { |
d20737c0 ON |
381 | } |
382 | static void pre_xol_rip_insn(struct arch_uprobe *auprobe, struct pt_regs *regs, | |
383 | struct arch_uprobe_task *autask) | |
384 | { | |
385 | } | |
386 | static void handle_riprel_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs, | |
387 | long *correction) | |
388 | { | |
2b144498 | 389 | } |
2b144498 SD |
390 | #endif /* CONFIG_X86_64 */ |
391 | ||
8ad8e9d3 ON |
392 | struct uprobe_xol_ops { |
393 | bool (*emulate)(struct arch_uprobe *, struct pt_regs *); | |
394 | int (*pre_xol)(struct arch_uprobe *, struct pt_regs *); | |
395 | int (*post_xol)(struct arch_uprobe *, struct pt_regs *); | |
588fbd61 | 396 | void (*abort)(struct arch_uprobe *, struct pt_regs *); |
8ad8e9d3 ON |
397 | }; |
398 | ||
8faaed1b ON |
399 | static inline int sizeof_long(void) |
400 | { | |
401 | return is_ia32_task() ? 4 : 8; | |
402 | } | |
403 | ||
8ad8e9d3 ON |
404 | static int default_pre_xol_op(struct arch_uprobe *auprobe, struct pt_regs *regs) |
405 | { | |
406 | pre_xol_rip_insn(auprobe, regs, ¤t->utask->autask); | |
407 | return 0; | |
408 | } | |
409 | ||
410 | /* | |
411 | * Adjust the return address pushed by a call insn executed out of line. | |
412 | */ | |
413 | static int adjust_ret_addr(unsigned long sp, long correction) | |
414 | { | |
8faaed1b ON |
415 | int rasize = sizeof_long(); |
416 | long ra; | |
8ad8e9d3 | 417 | |
8faaed1b | 418 | if (copy_from_user(&ra, (void __user *)sp, rasize)) |
8ad8e9d3 ON |
419 | return -EFAULT; |
420 | ||
421 | ra += correction; | |
8faaed1b | 422 | if (copy_to_user((void __user *)sp, &ra, rasize)) |
8ad8e9d3 ON |
423 | return -EFAULT; |
424 | ||
425 | return 0; | |
426 | } | |
427 | ||
428 | static int default_post_xol_op(struct arch_uprobe *auprobe, struct pt_regs *regs) | |
429 | { | |
430 | struct uprobe_task *utask = current->utask; | |
431 | long correction = (long)(utask->vaddr - utask->xol_vaddr); | |
8ad8e9d3 ON |
432 | |
433 | handle_riprel_post_xol(auprobe, regs, &correction); | |
97aa5cdd | 434 | if (auprobe->def.fixups & UPROBE_FIX_IP) |
8ad8e9d3 ON |
435 | regs->ip += correction; |
436 | ||
97aa5cdd | 437 | if (auprobe->def.fixups & UPROBE_FIX_CALL) { |
75f9ef0b | 438 | if (adjust_ret_addr(regs->sp, correction)) { |
8faaed1b | 439 | regs->sp += sizeof_long(); |
75f9ef0b ON |
440 | return -ERESTART; |
441 | } | |
442 | } | |
220ef8dc | 443 | /* popf; tell the caller to not touch TF */ |
97aa5cdd | 444 | if (auprobe->def.fixups & UPROBE_FIX_SETF) |
220ef8dc | 445 | utask->autask.saved_tf = true; |
8ad8e9d3 | 446 | |
75f9ef0b | 447 | return 0; |
8ad8e9d3 ON |
448 | } |
449 | ||
588fbd61 ON |
450 | static void default_abort_op(struct arch_uprobe *auprobe, struct pt_regs *regs) |
451 | { | |
452 | handle_riprel_post_xol(auprobe, regs, NULL); | |
453 | } | |
454 | ||
8ad8e9d3 ON |
455 | static struct uprobe_xol_ops default_xol_ops = { |
456 | .pre_xol = default_pre_xol_op, | |
457 | .post_xol = default_post_xol_op, | |
588fbd61 | 458 | .abort = default_abort_op, |
8ad8e9d3 ON |
459 | }; |
460 | ||
8e89c0be ON |
461 | static bool branch_is_call(struct arch_uprobe *auprobe) |
462 | { | |
463 | return auprobe->branch.opc1 == 0xe8; | |
464 | } | |
465 | ||
8f95505b ON |
466 | #define CASE_COND \ |
467 | COND(70, 71, XF(OF)) \ | |
468 | COND(72, 73, XF(CF)) \ | |
469 | COND(74, 75, XF(ZF)) \ | |
470 | COND(78, 79, XF(SF)) \ | |
471 | COND(7a, 7b, XF(PF)) \ | |
472 | COND(76, 77, XF(CF) || XF(ZF)) \ | |
473 | COND(7c, 7d, XF(SF) != XF(OF)) \ | |
474 | COND(7e, 7f, XF(ZF) || XF(SF) != XF(OF)) | |
475 | ||
476 | #define COND(op_y, op_n, expr) \ | |
477 | case 0x ## op_y: DO((expr) != 0) \ | |
478 | case 0x ## op_n: DO((expr) == 0) | |
479 | ||
480 | #define XF(xf) (!!(flags & X86_EFLAGS_ ## xf)) | |
481 | ||
482 | static bool is_cond_jmp_opcode(u8 opcode) | |
483 | { | |
484 | switch (opcode) { | |
485 | #define DO(expr) \ | |
486 | return true; | |
487 | CASE_COND | |
488 | #undef DO | |
489 | ||
490 | default: | |
491 | return false; | |
492 | } | |
493 | } | |
494 | ||
495 | static bool check_jmp_cond(struct arch_uprobe *auprobe, struct pt_regs *regs) | |
496 | { | |
497 | unsigned long flags = regs->flags; | |
498 | ||
499 | switch (auprobe->branch.opc1) { | |
500 | #define DO(expr) \ | |
501 | return expr; | |
502 | CASE_COND | |
503 | #undef DO | |
504 | ||
505 | default: /* not a conditional jmp */ | |
506 | return true; | |
507 | } | |
508 | } | |
509 | ||
510 | #undef XF | |
511 | #undef COND | |
512 | #undef CASE_COND | |
513 | ||
7ba6db2d ON |
514 | static bool branch_emulate_op(struct arch_uprobe *auprobe, struct pt_regs *regs) |
515 | { | |
8e89c0be | 516 | unsigned long new_ip = regs->ip += auprobe->branch.ilen; |
8f95505b | 517 | unsigned long offs = (long)auprobe->branch.offs; |
8e89c0be ON |
518 | |
519 | if (branch_is_call(auprobe)) { | |
520 | unsigned long new_sp = regs->sp - sizeof_long(); | |
521 | /* | |
522 | * If it fails we execute this (mangled, see the comment in | |
523 | * branch_clear_offset) insn out-of-line. In the likely case | |
524 | * this should trigger the trap, and the probed application | |
525 | * should die or restart the same insn after it handles the | |
526 | * signal, arch_uprobe_post_xol() won't be even called. | |
527 | * | |
528 | * But there is corner case, see the comment in ->post_xol(). | |
529 | */ | |
530 | if (copy_to_user((void __user *)new_sp, &new_ip, sizeof_long())) | |
531 | return false; | |
532 | regs->sp = new_sp; | |
8f95505b ON |
533 | } else if (!check_jmp_cond(auprobe, regs)) { |
534 | offs = 0; | |
8e89c0be ON |
535 | } |
536 | ||
8f95505b | 537 | regs->ip = new_ip + offs; |
7ba6db2d ON |
538 | return true; |
539 | } | |
540 | ||
8e89c0be ON |
541 | static int branch_post_xol_op(struct arch_uprobe *auprobe, struct pt_regs *regs) |
542 | { | |
543 | BUG_ON(!branch_is_call(auprobe)); | |
544 | /* | |
545 | * We can only get here if branch_emulate_op() failed to push the ret | |
546 | * address _and_ another thread expanded our stack before the (mangled) | |
547 | * "call" insn was executed out-of-line. Just restore ->sp and restart. | |
548 | * We could also restore ->ip and try to call branch_emulate_op() again. | |
549 | */ | |
550 | regs->sp += sizeof_long(); | |
551 | return -ERESTART; | |
552 | } | |
553 | ||
554 | static void branch_clear_offset(struct arch_uprobe *auprobe, struct insn *insn) | |
555 | { | |
556 | /* | |
557 | * Turn this insn into "call 1f; 1:", this is what we will execute | |
558 | * out-of-line if ->emulate() fails. We only need this to generate | |
559 | * a trap, so that the probed task receives the correct signal with | |
560 | * the properly filled siginfo. | |
561 | * | |
562 | * But see the comment in ->post_xol(), in the unlikely case it can | |
563 | * succeed. So we need to ensure that the new ->ip can not fall into | |
564 | * the non-canonical area and trigger #GP. | |
565 | * | |
566 | * We could turn it into (say) "pushf", but then we would need to | |
567 | * divorce ->insn[] and ->ixol[]. We need to preserve the 1st byte | |
568 | * of ->insn[] for set_orig_insn(). | |
569 | */ | |
570 | memset(auprobe->insn + insn_offset_immediate(insn), | |
571 | 0, insn->immediate.nbytes); | |
572 | } | |
573 | ||
7ba6db2d ON |
574 | static struct uprobe_xol_ops branch_xol_ops = { |
575 | .emulate = branch_emulate_op, | |
8e89c0be | 576 | .post_xol = branch_post_xol_op, |
7ba6db2d ON |
577 | }; |
578 | ||
579 | /* Returns -ENOSYS if branch_xol_ops doesn't handle this insn */ | |
580 | static int branch_setup_xol_ops(struct arch_uprobe *auprobe, struct insn *insn) | |
581 | { | |
8e89c0be | 582 | u8 opc1 = OPCODE1(insn); |
250bbd12 | 583 | int i; |
8e89c0be | 584 | |
8e89c0be | 585 | switch (opc1) { |
7ba6db2d ON |
586 | case 0xeb: /* jmp 8 */ |
587 | case 0xe9: /* jmp 32 */ | |
d2410063 | 588 | case 0x90: /* prefix* + nop; same as jmp with .offs = 0 */ |
7ba6db2d | 589 | break; |
8e89c0be ON |
590 | |
591 | case 0xe8: /* call relative */ | |
592 | branch_clear_offset(auprobe, insn); | |
593 | break; | |
8f95505b | 594 | |
6cc5e7ff ON |
595 | case 0x0f: |
596 | if (insn->opcode.nbytes != 2) | |
597 | return -ENOSYS; | |
598 | /* | |
599 | * If it is a "near" conditional jmp, OPCODE2() - 0x10 matches | |
600 | * OPCODE1() of the "short" jmp which checks the same condition. | |
601 | */ | |
602 | opc1 = OPCODE2(insn) - 0x10; | |
7ba6db2d | 603 | default: |
8f95505b ON |
604 | if (!is_cond_jmp_opcode(opc1)) |
605 | return -ENOSYS; | |
7ba6db2d ON |
606 | } |
607 | ||
250bbd12 DV |
608 | /* |
609 | * 16-bit overrides such as CALLW (66 e8 nn nn) are not supported. | |
610 | * Intel and AMD behavior differ in 64-bit mode: Intel ignores 66 prefix. | |
611 | * No one uses these insns, reject any branch insns with such prefix. | |
612 | */ | |
613 | for (i = 0; i < insn->prefixes.nbytes; i++) { | |
614 | if (insn->prefixes.bytes[i] == 0x66) | |
615 | return -ENOTSUPP; | |
616 | } | |
617 | ||
8e89c0be | 618 | auprobe->branch.opc1 = opc1; |
7ba6db2d ON |
619 | auprobe->branch.ilen = insn->length; |
620 | auprobe->branch.offs = insn->immediate.value; | |
621 | ||
622 | auprobe->ops = &branch_xol_ops; | |
623 | return 0; | |
624 | } | |
625 | ||
2b144498 | 626 | /** |
0326f5a9 | 627 | * arch_uprobe_analyze_insn - instruction analysis including validity and fixups. |
2b144498 | 628 | * @mm: the probed address space. |
3ff54efd | 629 | * @arch_uprobe: the probepoint information. |
7eb9ba5e | 630 | * @addr: virtual address at which to install the probepoint |
2b144498 SD |
631 | * Return 0 on success or a -ve number on error. |
632 | */ | |
7eb9ba5e | 633 | int arch_uprobe_analyze_insn(struct arch_uprobe *auprobe, struct mm_struct *mm, unsigned long addr) |
2b144498 | 634 | { |
2b144498 | 635 | struct insn insn; |
ddb69f27 ON |
636 | bool fix_ip = true, fix_call = false; |
637 | int ret; | |
2b144498 | 638 | |
2ae1f49a | 639 | ret = uprobe_init_insn(auprobe, &insn, is_64bit_mm(mm)); |
ddb69f27 | 640 | if (ret) |
2b144498 | 641 | return ret; |
7b2d81d4 | 642 | |
7ba6db2d ON |
643 | ret = branch_setup_xol_ops(auprobe, &insn); |
644 | if (ret != -ENOSYS) | |
645 | return ret; | |
646 | ||
ddb69f27 | 647 | /* |
97aa5cdd ON |
648 | * Figure out which fixups default_post_xol_op() will need to perform, |
649 | * and annotate def->fixups accordingly. To start with, ->fixups is | |
650 | * either zero or it reflects rip-related fixups. | |
ddb69f27 | 651 | */ |
ddb69f27 ON |
652 | switch (OPCODE1(&insn)) { |
653 | case 0x9d: /* popf */ | |
97aa5cdd | 654 | auprobe->def.fixups |= UPROBE_FIX_SETF; |
ddb69f27 ON |
655 | break; |
656 | case 0xc3: /* ret or lret -- ip is correct */ | |
657 | case 0xcb: | |
658 | case 0xc2: | |
659 | case 0xca: | |
660 | fix_ip = false; | |
661 | break; | |
ddb69f27 ON |
662 | case 0x9a: /* call absolute - Fix return addr, not ip */ |
663 | fix_call = true; | |
664 | fix_ip = false; | |
665 | break; | |
666 | case 0xea: /* jmp absolute -- ip is correct */ | |
667 | fix_ip = false; | |
668 | break; | |
669 | case 0xff: | |
ddb69f27 ON |
670 | switch (MODRM_REG(&insn)) { |
671 | case 2: case 3: /* call or lcall, indirect */ | |
672 | fix_call = true; | |
673 | case 4: case 5: /* jmp or ljmp, indirect */ | |
674 | fix_ip = false; | |
675 | } | |
e55848a4 | 676 | /* fall through */ |
ddb69f27 | 677 | default: |
e55848a4 | 678 | handle_riprel_insn(auprobe, &insn); |
ddb69f27 ON |
679 | } |
680 | ||
681 | if (fix_ip) | |
97aa5cdd | 682 | auprobe->def.fixups |= UPROBE_FIX_IP; |
ddb69f27 | 683 | if (fix_call) |
97aa5cdd | 684 | auprobe->def.fixups |= UPROBE_FIX_CALL; |
7b2d81d4 | 685 | |
8ad8e9d3 | 686 | auprobe->ops = &default_xol_ops; |
2b144498 SD |
687 | return 0; |
688 | } | |
0326f5a9 | 689 | |
0326f5a9 SD |
690 | /* |
691 | * arch_uprobe_pre_xol - prepare to execute out of line. | |
692 | * @auprobe: the probepoint information. | |
693 | * @regs: reflects the saved user state of current task. | |
694 | */ | |
695 | int arch_uprobe_pre_xol(struct arch_uprobe *auprobe, struct pt_regs *regs) | |
696 | { | |
34e7317d | 697 | struct uprobe_task *utask = current->utask; |
0326f5a9 | 698 | |
dd91016d ON |
699 | if (auprobe->ops->pre_xol) { |
700 | int err = auprobe->ops->pre_xol(auprobe, regs); | |
701 | if (err) | |
702 | return err; | |
703 | } | |
704 | ||
34e7317d ON |
705 | regs->ip = utask->xol_vaddr; |
706 | utask->autask.saved_trap_nr = current->thread.trap_nr; | |
0326f5a9 | 707 | current->thread.trap_nr = UPROBE_TRAP_NR; |
0326f5a9 | 708 | |
34e7317d | 709 | utask->autask.saved_tf = !!(regs->flags & X86_EFLAGS_TF); |
4dc316c6 ON |
710 | regs->flags |= X86_EFLAGS_TF; |
711 | if (test_tsk_thread_flag(current, TIF_BLOCKSTEP)) | |
712 | set_task_blockstep(current, false); | |
713 | ||
0326f5a9 SD |
714 | return 0; |
715 | } | |
716 | ||
0326f5a9 SD |
717 | /* |
718 | * If xol insn itself traps and generates a signal(Say, | |
719 | * SIGILL/SIGSEGV/etc), then detect the case where a singlestepped | |
720 | * instruction jumps back to its own address. It is assumed that anything | |
721 | * like do_page_fault/do_trap/etc sets thread.trap_nr != -1. | |
722 | * | |
723 | * arch_uprobe_pre_xol/arch_uprobe_post_xol save/restore thread.trap_nr, | |
724 | * arch_uprobe_xol_was_trapped() simply checks that ->trap_nr is not equal to | |
725 | * UPROBE_TRAP_NR == -1 set by arch_uprobe_pre_xol(). | |
726 | */ | |
727 | bool arch_uprobe_xol_was_trapped(struct task_struct *t) | |
728 | { | |
729 | if (t->thread.trap_nr != UPROBE_TRAP_NR) | |
730 | return true; | |
731 | ||
732 | return false; | |
733 | } | |
734 | ||
735 | /* | |
736 | * Called after single-stepping. To avoid the SMP problems that can | |
737 | * occur when we temporarily put back the original opcode to | |
738 | * single-step, we single-stepped a copy of the instruction. | |
739 | * | |
740 | * This function prepares to resume execution after the single-step. | |
741 | * We have to fix things up as follows: | |
742 | * | |
743 | * Typically, the new ip is relative to the copied instruction. We need | |
744 | * to make it relative to the original instruction (FIX_IP). Exceptions | |
745 | * are return instructions and absolute or indirect jump or call instructions. | |
746 | * | |
747 | * If the single-stepped instruction was a call, the return address that | |
748 | * is atop the stack is the address following the copied instruction. We | |
749 | * need to make it the address following the original instruction (FIX_CALL). | |
750 | * | |
751 | * If the original instruction was a rip-relative instruction such as | |
752 | * "movl %edx,0xnnnn(%rip)", we have instead executed an equivalent | |
753 | * instruction using a scratch register -- e.g., "movl %edx,(%rax)". | |
754 | * We need to restore the contents of the scratch register and adjust | |
755 | * the ip, keeping in mind that the instruction we executed is 4 bytes | |
756 | * shorter than the original instruction (since we squeezed out the offset | |
757 | * field). (FIX_RIP_AX or FIX_RIP_CX) | |
758 | */ | |
759 | int arch_uprobe_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs) | |
760 | { | |
34e7317d | 761 | struct uprobe_task *utask = current->utask; |
220ef8dc ON |
762 | bool send_sigtrap = utask->autask.saved_tf; |
763 | int err = 0; | |
0326f5a9 SD |
764 | |
765 | WARN_ON_ONCE(current->thread.trap_nr != UPROBE_TRAP_NR); | |
6ded5f38 | 766 | current->thread.trap_nr = utask->autask.saved_trap_nr; |
014940ba ON |
767 | |
768 | if (auprobe->ops->post_xol) { | |
220ef8dc | 769 | err = auprobe->ops->post_xol(auprobe, regs); |
014940ba | 770 | if (err) { |
75f9ef0b | 771 | /* |
6ded5f38 ON |
772 | * Restore ->ip for restart or post mortem analysis. |
773 | * ->post_xol() must not return -ERESTART unless this | |
774 | * is really possible. | |
75f9ef0b | 775 | */ |
6ded5f38 | 776 | regs->ip = utask->vaddr; |
75f9ef0b | 777 | if (err == -ERESTART) |
220ef8dc ON |
778 | err = 0; |
779 | send_sigtrap = false; | |
014940ba ON |
780 | } |
781 | } | |
4dc316c6 ON |
782 | /* |
783 | * arch_uprobe_pre_xol() doesn't save the state of TIF_BLOCKSTEP | |
784 | * so we can get an extra SIGTRAP if we do not clear TF. We need | |
785 | * to examine the opcode to make it right. | |
786 | */ | |
220ef8dc | 787 | if (send_sigtrap) |
4dc316c6 | 788 | send_sig(SIGTRAP, current, 0); |
220ef8dc ON |
789 | |
790 | if (!utask->autask.saved_tf) | |
4dc316c6 ON |
791 | regs->flags &= ~X86_EFLAGS_TF; |
792 | ||
220ef8dc | 793 | return err; |
0326f5a9 SD |
794 | } |
795 | ||
796 | /* callback routine for handling exceptions. */ | |
797 | int arch_uprobe_exception_notify(struct notifier_block *self, unsigned long val, void *data) | |
798 | { | |
799 | struct die_args *args = data; | |
800 | struct pt_regs *regs = args->regs; | |
801 | int ret = NOTIFY_DONE; | |
802 | ||
803 | /* We are only interested in userspace traps */ | |
804 | if (regs && !user_mode_vm(regs)) | |
805 | return NOTIFY_DONE; | |
806 | ||
807 | switch (val) { | |
808 | case DIE_INT3: | |
809 | if (uprobe_pre_sstep_notifier(regs)) | |
810 | ret = NOTIFY_STOP; | |
811 | ||
812 | break; | |
813 | ||
814 | case DIE_DEBUG: | |
815 | if (uprobe_post_sstep_notifier(regs)) | |
816 | ret = NOTIFY_STOP; | |
817 | ||
818 | default: | |
819 | break; | |
820 | } | |
821 | ||
822 | return ret; | |
823 | } | |
824 | ||
825 | /* | |
826 | * This function gets called when XOL instruction either gets trapped or | |
6ded5f38 ON |
827 | * the thread has a fatal signal. Reset the instruction pointer to its |
828 | * probed address for the potential restart or for post mortem analysis. | |
0326f5a9 SD |
829 | */ |
830 | void arch_uprobe_abort_xol(struct arch_uprobe *auprobe, struct pt_regs *regs) | |
831 | { | |
832 | struct uprobe_task *utask = current->utask; | |
833 | ||
588fbd61 ON |
834 | if (auprobe->ops->abort) |
835 | auprobe->ops->abort(auprobe, regs); | |
4dc316c6 | 836 | |
588fbd61 ON |
837 | current->thread.trap_nr = utask->autask.saved_trap_nr; |
838 | regs->ip = utask->vaddr; | |
4dc316c6 ON |
839 | /* clear TF if it was set by us in arch_uprobe_pre_xol() */ |
840 | if (!utask->autask.saved_tf) | |
841 | regs->flags &= ~X86_EFLAGS_TF; | |
0326f5a9 SD |
842 | } |
843 | ||
3a4664aa | 844 | static bool __skip_sstep(struct arch_uprobe *auprobe, struct pt_regs *regs) |
0326f5a9 | 845 | { |
8ad8e9d3 ON |
846 | if (auprobe->ops->emulate) |
847 | return auprobe->ops->emulate(auprobe, regs); | |
0326f5a9 SD |
848 | return false; |
849 | } | |
bdc1e472 | 850 | |
3a4664aa ON |
851 | bool arch_uprobe_skip_sstep(struct arch_uprobe *auprobe, struct pt_regs *regs) |
852 | { | |
853 | bool ret = __skip_sstep(auprobe, regs); | |
854 | if (ret && (regs->flags & X86_EFLAGS_TF)) | |
855 | send_sig(SIGTRAP, current, 0); | |
856 | return ret; | |
857 | } | |
791eca10 AA |
858 | |
859 | unsigned long | |
860 | arch_uretprobe_hijack_return_addr(unsigned long trampoline_vaddr, struct pt_regs *regs) | |
861 | { | |
8faaed1b | 862 | int rasize = sizeof_long(), nleft; |
791eca10 AA |
863 | unsigned long orig_ret_vaddr = 0; /* clear high bits for 32-bit apps */ |
864 | ||
8faaed1b | 865 | if (copy_from_user(&orig_ret_vaddr, (void __user *)regs->sp, rasize)) |
791eca10 AA |
866 | return -1; |
867 | ||
868 | /* check whether address has been already hijacked */ | |
869 | if (orig_ret_vaddr == trampoline_vaddr) | |
870 | return orig_ret_vaddr; | |
871 | ||
8faaed1b ON |
872 | nleft = copy_to_user((void __user *)regs->sp, &trampoline_vaddr, rasize); |
873 | if (likely(!nleft)) | |
791eca10 AA |
874 | return orig_ret_vaddr; |
875 | ||
8faaed1b | 876 | if (nleft != rasize) { |
791eca10 AA |
877 | pr_err("uprobe: return address clobbered: pid=%d, %%sp=%#lx, " |
878 | "%%ip=%#lx\n", current->pid, regs->sp, regs->ip); | |
879 | ||
880 | force_sig_info(SIGSEGV, SEND_SIG_FORCED, current); | |
881 | } | |
882 | ||
883 | return -1; | |
884 | } |