KVM: reuse memslot in kvm_write_guest_page
[deliverable/linux.git] / arch / x86 / kvm / emulate.c
CommitLineData
6aa8b732 1/******************************************************************************
56e82318 2 * emulate.c
6aa8b732
AK
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
dcc0766b 9 * privileged instructions:
6aa8b732
AK
10 *
11 * Copyright (C) 2006 Qumranet
9611c187 12 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
13 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
edf88417 23#include <linux/kvm_host.h>
5fdbf976 24#include "kvm_cache_regs.h"
6aa8b732 25#include <linux/module.h>
56e82318 26#include <asm/kvm_emulate.h>
b7d491e7 27#include <linux/stringify.h>
6aa8b732 28
3eeb3288 29#include "x86.h"
38ba30ba 30#include "tss.h"
e99f0507 31
a9945549
AK
32/*
33 * Operand types
34 */
b1ea50b2
AK
35#define OpNone 0ull
36#define OpImplicit 1ull /* No generic decode */
37#define OpReg 2ull /* Register */
38#define OpMem 3ull /* Memory */
39#define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
40#define OpDI 5ull /* ES:DI/EDI/RDI */
41#define OpMem64 6ull /* Memory, 64-bit */
42#define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
43#define OpDX 8ull /* DX register */
4dd6a57d
AK
44#define OpCL 9ull /* CL register (for shifts) */
45#define OpImmByte 10ull /* 8-bit sign extended immediate */
46#define OpOne 11ull /* Implied 1 */
5e2c6883 47#define OpImm 12ull /* Sign extended up to 32-bit immediate */
0fe59128
AK
48#define OpMem16 13ull /* Memory operand (16-bit). */
49#define OpMem32 14ull /* Memory operand (32-bit). */
50#define OpImmU 15ull /* Immediate operand, zero extended */
51#define OpSI 16ull /* SI/ESI/RSI */
52#define OpImmFAddr 17ull /* Immediate far address */
53#define OpMemFAddr 18ull /* Far address in memory */
54#define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
c191a7a0
AK
55#define OpES 20ull /* ES */
56#define OpCS 21ull /* CS */
57#define OpSS 22ull /* SS */
58#define OpDS 23ull /* DS */
59#define OpFS 24ull /* FS */
60#define OpGS 25ull /* GS */
28867cee 61#define OpMem8 26ull /* 8-bit zero extended memory operand */
5e2c6883 62#define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
7fa57952 63#define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
820207c8
AK
64#define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
65#define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
0fe59128
AK
66
67#define OpBits 5 /* Width of operand field */
b1ea50b2 68#define OpMask ((1ull << OpBits) - 1)
a9945549 69
6aa8b732
AK
70/*
71 * Opcode effective-address decode tables.
72 * Note that we only emulate instructions that have at least one memory
73 * operand (excluding implicit stack references). We assume that stack
74 * references and instruction fetches will never occur in special memory
75 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
76 * not be handled.
77 */
78
79/* Operand sizes: 8-bit operands or specified/overridden size. */
ab85b12b 80#define ByteOp (1<<0) /* 8-bit operands. */
6aa8b732 81/* Destination operand type. */
a9945549
AK
82#define DstShift 1
83#define ImplicitOps (OpImplicit << DstShift)
84#define DstReg (OpReg << DstShift)
85#define DstMem (OpMem << DstShift)
86#define DstAcc (OpAcc << DstShift)
87#define DstDI (OpDI << DstShift)
88#define DstMem64 (OpMem64 << DstShift)
16bebefe 89#define DstMem16 (OpMem16 << DstShift)
a9945549
AK
90#define DstImmUByte (OpImmUByte << DstShift)
91#define DstDX (OpDX << DstShift)
820207c8 92#define DstAccLo (OpAccLo << DstShift)
a9945549 93#define DstMask (OpMask << DstShift)
6aa8b732 94/* Source operand type. */
0fe59128
AK
95#define SrcShift 6
96#define SrcNone (OpNone << SrcShift)
97#define SrcReg (OpReg << SrcShift)
98#define SrcMem (OpMem << SrcShift)
99#define SrcMem16 (OpMem16 << SrcShift)
100#define SrcMem32 (OpMem32 << SrcShift)
101#define SrcImm (OpImm << SrcShift)
102#define SrcImmByte (OpImmByte << SrcShift)
103#define SrcOne (OpOne << SrcShift)
104#define SrcImmUByte (OpImmUByte << SrcShift)
105#define SrcImmU (OpImmU << SrcShift)
106#define SrcSI (OpSI << SrcShift)
7fa57952 107#define SrcXLat (OpXLat << SrcShift)
0fe59128
AK
108#define SrcImmFAddr (OpImmFAddr << SrcShift)
109#define SrcMemFAddr (OpMemFAddr << SrcShift)
110#define SrcAcc (OpAcc << SrcShift)
111#define SrcImmU16 (OpImmU16 << SrcShift)
5e2c6883 112#define SrcImm64 (OpImm64 << SrcShift)
0fe59128 113#define SrcDX (OpDX << SrcShift)
28867cee 114#define SrcMem8 (OpMem8 << SrcShift)
820207c8 115#define SrcAccHi (OpAccHi << SrcShift)
0fe59128 116#define SrcMask (OpMask << SrcShift)
221192bd
MT
117#define BitOp (1<<11)
118#define MemAbs (1<<12) /* Memory operand is absolute displacement */
119#define String (1<<13) /* String instruction (rep capable) */
120#define Stack (1<<14) /* Stack instruction (push/pop) */
121#define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
122#define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
123#define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
124#define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
125#define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
045a282c 126#define Escape (5<<15) /* Escape to coprocessor instruction */
39f062ff 127#define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
2276b511 128#define ModeDual (7<<15) /* Different instruction for 32/64 bit */
221192bd 129#define Sse (1<<18) /* SSE Vector instruction */
20c29ff2
AK
130/* Generic ModRM decode. */
131#define ModRM (1<<19)
132/* Destination is only written; never read. */
133#define Mov (1<<20)
d8769fed 134/* Misc flags */
8ea7d6ae 135#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
b51e974f 136#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
5a506b12 137#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
7f9b4b75 138#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
047a4818 139#define Undefined (1<<25) /* No Such Instruction */
d380a5e4 140#define Lock (1<<26) /* lock prefix is allowed for the instruction */
e92805ac 141#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
d8769fed 142#define No64 (1<<28)
d5ae7ce8 143#define PageTable (1 << 29) /* instruction used to write page table */
0b789eee 144#define NotImpl (1 << 30) /* instruction is not implemented */
0dc8d10f 145/* Source 2 operand type */
0b789eee 146#define Src2Shift (31)
4dd6a57d 147#define Src2None (OpNone << Src2Shift)
ab2c5ce6 148#define Src2Mem (OpMem << Src2Shift)
4dd6a57d
AK
149#define Src2CL (OpCL << Src2Shift)
150#define Src2ImmByte (OpImmByte << Src2Shift)
151#define Src2One (OpOne << Src2Shift)
152#define Src2Imm (OpImm << Src2Shift)
c191a7a0
AK
153#define Src2ES (OpES << Src2Shift)
154#define Src2CS (OpCS << Src2Shift)
155#define Src2SS (OpSS << Src2Shift)
156#define Src2DS (OpDS << Src2Shift)
157#define Src2FS (OpFS << Src2Shift)
158#define Src2GS (OpGS << Src2Shift)
4dd6a57d 159#define Src2Mask (OpMask << Src2Shift)
cbe2c9d3 160#define Mmx ((u64)1 << 40) /* MMX Vector instruction */
1c11b376
AK
161#define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
162#define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
163#define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
e28bbd44 164#define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
b6744dc3 165#define NoWrite ((u64)1 << 45) /* No writeback */
fb32b1ed 166#define SrcWrite ((u64)1 << 46) /* Write back src operand */
9b88ae99 167#define NoMod ((u64)1 << 47) /* Mod field is ignored */
d40a6898
PB
168#define Intercept ((u64)1 << 48) /* Has valid intercept field */
169#define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
68efa764 170#define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
58b7075d 171#define NearBranch ((u64)1 << 52) /* Near branches */
ed9aad21 172#define No16 ((u64)1 << 53) /* No 16 bit operand */
ab708099 173#define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
6aa8b732 174
820207c8 175#define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
6aa8b732 176
d0e53325
AK
177#define X2(x...) x, x
178#define X3(x...) X2(x), x
179#define X4(x...) X2(x), X2(x)
180#define X5(x...) X4(x), x
181#define X6(x...) X4(x), X2(x)
182#define X7(x...) X4(x), X3(x)
183#define X8(x...) X4(x), X4(x)
184#define X16(x...) X8(x), X8(x)
83babbca 185
e28bbd44
AK
186#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
187#define FASTOP_SIZE 8
188
189/*
190 * fastop functions have a special calling convention:
191 *
017da7b6
AK
192 * dst: rax (in/out)
193 * src: rdx (in/out)
e28bbd44
AK
194 * src2: rcx (in)
195 * flags: rflags (in/out)
b8c0b6ae 196 * ex: rsi (in:fastop pointer, out:zero if exception)
e28bbd44
AK
197 *
198 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
199 * different operand sizes can be reached by calculation, rather than a jump
200 * table (which would be bigger than the code).
201 *
202 * fastop functions are declared as taking a never-defined fastop parameter,
203 * so they can't be called from C directly.
204 */
205
206struct fastop;
207
d65b1dee 208struct opcode {
b1ea50b2
AK
209 u64 flags : 56;
210 u64 intercept : 8;
120df890 211 union {
ef65c889 212 int (*execute)(struct x86_emulate_ctxt *ctxt);
fd0a0d82
MK
213 const struct opcode *group;
214 const struct group_dual *gdual;
215 const struct gprefix *gprefix;
045a282c 216 const struct escape *esc;
39f062ff 217 const struct instr_dual *idual;
2276b511 218 const struct mode_dual *mdual;
e28bbd44 219 void (*fastop)(struct fastop *fake);
120df890 220 } u;
d09beabd 221 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
120df890
AK
222};
223
224struct group_dual {
225 struct opcode mod012[8];
226 struct opcode mod3[8];
d65b1dee
AK
227};
228
0d7cdee8
AK
229struct gprefix {
230 struct opcode pfx_no;
231 struct opcode pfx_66;
232 struct opcode pfx_f2;
233 struct opcode pfx_f3;
234};
235
045a282c
GN
236struct escape {
237 struct opcode op[8];
238 struct opcode high[64];
239};
240
39f062ff
NA
241struct instr_dual {
242 struct opcode mod012;
243 struct opcode mod3;
244};
245
2276b511
NA
246struct mode_dual {
247 struct opcode mode32;
248 struct opcode mode64;
249};
250
62bd430e 251#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
62bd430e 252
3dc4bc4f
NA
253enum x86_transfer_type {
254 X86_TRANSFER_NONE,
255 X86_TRANSFER_CALL_JMP,
256 X86_TRANSFER_RET,
257 X86_TRANSFER_TASK_SWITCH,
258};
259
dd856efa
AK
260static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
261{
262 if (!(ctxt->regs_valid & (1 << nr))) {
263 ctxt->regs_valid |= 1 << nr;
264 ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
265 }
266 return ctxt->_regs[nr];
267}
268
269static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
270{
271 ctxt->regs_valid |= 1 << nr;
272 ctxt->regs_dirty |= 1 << nr;
273 return &ctxt->_regs[nr];
274}
275
276static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
277{
278 reg_read(ctxt, nr);
279 return reg_write(ctxt, nr);
280}
281
282static void writeback_registers(struct x86_emulate_ctxt *ctxt)
283{
284 unsigned reg;
285
286 for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
287 ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
288}
289
290static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
291{
292 ctxt->regs_dirty = 0;
293 ctxt->regs_valid = 0;
294}
295
6aa8b732
AK
296/*
297 * These EFLAGS bits are restored from saved value during emulation, and
298 * any changes are written back to the saved value after emulation.
299 */
0efb0440
NA
300#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
301 X86_EFLAGS_PF|X86_EFLAGS_CF)
6aa8b732 302
dda96d8f
AK
303#ifdef CONFIG_X86_64
304#define ON64(x) x
305#else
306#define ON64(x)
307#endif
308
4d758349
AK
309static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
310
b7d491e7
AK
311#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
312#define FOP_RET "ret \n\t"
313
314#define FOP_START(op) \
315 extern void em_##op(struct fastop *fake); \
316 asm(".pushsection .text, \"ax\" \n\t" \
317 ".global em_" #op " \n\t" \
318 FOP_ALIGN \
319 "em_" #op ": \n\t"
320
321#define FOP_END \
322 ".popsection")
323
0bdea068
AK
324#define FOPNOP() FOP_ALIGN FOP_RET
325
b7d491e7 326#define FOP1E(op, dst) \
b8c0b6ae
AK
327 FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
328
329#define FOP1EEX(op, dst) \
330 FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
b7d491e7
AK
331
332#define FASTOP1(op) \
333 FOP_START(op) \
334 FOP1E(op##b, al) \
335 FOP1E(op##w, ax) \
336 FOP1E(op##l, eax) \
337 ON64(FOP1E(op##q, rax)) \
338 FOP_END
339
b9fa409b
AK
340/* 1-operand, using src2 (for MUL/DIV r/m) */
341#define FASTOP1SRC2(op, name) \
342 FOP_START(name) \
343 FOP1E(op, cl) \
344 FOP1E(op, cx) \
345 FOP1E(op, ecx) \
346 ON64(FOP1E(op, rcx)) \
347 FOP_END
348
b8c0b6ae
AK
349/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
350#define FASTOP1SRC2EX(op, name) \
351 FOP_START(name) \
352 FOP1EEX(op, cl) \
353 FOP1EEX(op, cx) \
354 FOP1EEX(op, ecx) \
355 ON64(FOP1EEX(op, rcx)) \
356 FOP_END
357
f7857f35
AK
358#define FOP2E(op, dst, src) \
359 FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
360
361#define FASTOP2(op) \
362 FOP_START(op) \
017da7b6
AK
363 FOP2E(op##b, al, dl) \
364 FOP2E(op##w, ax, dx) \
365 FOP2E(op##l, eax, edx) \
366 ON64(FOP2E(op##q, rax, rdx)) \
f7857f35
AK
367 FOP_END
368
11c363ba
AK
369/* 2 operand, word only */
370#define FASTOP2W(op) \
371 FOP_START(op) \
372 FOPNOP() \
017da7b6
AK
373 FOP2E(op##w, ax, dx) \
374 FOP2E(op##l, eax, edx) \
375 ON64(FOP2E(op##q, rax, rdx)) \
11c363ba
AK
376 FOP_END
377
007a3b54
AK
378/* 2 operand, src is CL */
379#define FASTOP2CL(op) \
380 FOP_START(op) \
381 FOP2E(op##b, al, cl) \
382 FOP2E(op##w, ax, cl) \
383 FOP2E(op##l, eax, cl) \
384 ON64(FOP2E(op##q, rax, cl)) \
385 FOP_END
386
5aca3722
NA
387/* 2 operand, src and dest are reversed */
388#define FASTOP2R(op, name) \
389 FOP_START(name) \
390 FOP2E(op##b, dl, al) \
391 FOP2E(op##w, dx, ax) \
392 FOP2E(op##l, edx, eax) \
393 ON64(FOP2E(op##q, rdx, rax)) \
394 FOP_END
395
0bdea068
AK
396#define FOP3E(op, dst, src, src2) \
397 FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
398
399/* 3-operand, word-only, src2=cl */
400#define FASTOP3WCL(op) \
401 FOP_START(op) \
402 FOPNOP() \
017da7b6
AK
403 FOP3E(op##w, ax, dx, cl) \
404 FOP3E(op##l, eax, edx, cl) \
405 ON64(FOP3E(op##q, rax, rdx, cl)) \
0bdea068
AK
406 FOP_END
407
9ae9feba
AK
408/* Special case for SETcc - 1 instruction per cc */
409#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
410
b8c0b6ae
AK
411asm(".global kvm_fastop_exception \n"
412 "kvm_fastop_exception: xor %esi, %esi; ret");
413
9ae9feba
AK
414FOP_START(setcc)
415FOP_SETCC(seto)
416FOP_SETCC(setno)
417FOP_SETCC(setc)
418FOP_SETCC(setnc)
419FOP_SETCC(setz)
420FOP_SETCC(setnz)
421FOP_SETCC(setbe)
422FOP_SETCC(setnbe)
423FOP_SETCC(sets)
424FOP_SETCC(setns)
425FOP_SETCC(setp)
426FOP_SETCC(setnp)
427FOP_SETCC(setl)
428FOP_SETCC(setnl)
429FOP_SETCC(setle)
430FOP_SETCC(setnle)
431FOP_END;
432
326f578f
PB
433FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
434FOP_END;
435
8a76d7f2
JR
436static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
437 enum x86_intercept intercept,
438 enum x86_intercept_stage stage)
439{
440 struct x86_instruction_info info = {
441 .intercept = intercept,
9dac77fa
AK
442 .rep_prefix = ctxt->rep_prefix,
443 .modrm_mod = ctxt->modrm_mod,
444 .modrm_reg = ctxt->modrm_reg,
445 .modrm_rm = ctxt->modrm_rm,
446 .src_val = ctxt->src.val64,
6cbc5f5a 447 .dst_val = ctxt->dst.val64,
9dac77fa
AK
448 .src_bytes = ctxt->src.bytes,
449 .dst_bytes = ctxt->dst.bytes,
450 .ad_bytes = ctxt->ad_bytes,
8a76d7f2
JR
451 .next_rip = ctxt->eip,
452 };
453
2953538e 454 return ctxt->ops->intercept(ctxt, &info, stage);
8a76d7f2
JR
455}
456
f47cfa31
AK
457static void assign_masked(ulong *dest, ulong src, ulong mask)
458{
459 *dest = (*dest & ~mask) | (src & mask);
460}
461
6fd8e127
NA
462static void assign_register(unsigned long *reg, u64 val, int bytes)
463{
464 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
465 switch (bytes) {
466 case 1:
467 *(u8 *)reg = (u8)val;
468 break;
469 case 2:
470 *(u16 *)reg = (u16)val;
471 break;
472 case 4:
473 *reg = (u32)val;
474 break; /* 64b: zero-extend */
475 case 8:
476 *reg = val;
477 break;
478 }
479}
480
9dac77fa 481static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
ddcb2885 482{
9dac77fa 483 return (1UL << (ctxt->ad_bytes << 3)) - 1;
ddcb2885
HH
484}
485
f47cfa31
AK
486static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
487{
488 u16 sel;
489 struct desc_struct ss;
490
491 if (ctxt->mode == X86EMUL_MODE_PROT64)
492 return ~0UL;
493 ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
494 return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
495}
496
612e89f0
AK
497static int stack_size(struct x86_emulate_ctxt *ctxt)
498{
499 return (__fls(stack_mask(ctxt)) + 1) >> 3;
500}
501
6aa8b732 502/* Access/update address held in a register, based on addressing mode. */
e4706772 503static inline unsigned long
9dac77fa 504address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
e4706772 505{
9dac77fa 506 if (ctxt->ad_bytes == sizeof(unsigned long))
e4706772
HH
507 return reg;
508 else
9dac77fa 509 return reg & ad_mask(ctxt);
e4706772
HH
510}
511
512static inline unsigned long
01485a22 513register_address(struct x86_emulate_ctxt *ctxt, int reg)
e4706772 514{
01485a22 515 return address_mask(ctxt, reg_read(ctxt, reg));
e4706772
HH
516}
517
5ad105e5
AK
518static void masked_increment(ulong *reg, ulong mask, int inc)
519{
520 assign_masked(reg, *reg + inc, mask);
521}
522
7a957275 523static inline void
01485a22 524register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
7a957275 525{
5ad105e5
AK
526 ulong mask;
527
9dac77fa 528 if (ctxt->ad_bytes == sizeof(unsigned long))
5ad105e5 529 mask = ~0UL;
7a957275 530 else
5ad105e5 531 mask = ad_mask(ctxt);
01485a22 532 masked_increment(reg_rmw(ctxt, reg), mask, inc);
5ad105e5
AK
533}
534
535static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
536{
dd856efa 537 masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
7a957275 538}
6aa8b732 539
56697687
AK
540static u32 desc_limit_scaled(struct desc_struct *desc)
541{
542 u32 limit = get_desc_limit(desc);
543
544 return desc->g ? (limit << 12) | 0xfff : limit;
545}
546
7b105ca2 547static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
7a5b56df
AK
548{
549 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
550 return 0;
551
7b105ca2 552 return ctxt->ops->get_cached_segment_base(ctxt, seg);
7a5b56df
AK
553}
554
35d3d4a1
AK
555static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
556 u32 error, bool valid)
54b8486f 557{
e0ad0b47 558 WARN_ON(vec > 0x1f);
da9cb575
AK
559 ctxt->exception.vector = vec;
560 ctxt->exception.error_code = error;
561 ctxt->exception.error_code_valid = valid;
35d3d4a1 562 return X86EMUL_PROPAGATE_FAULT;
54b8486f
GN
563}
564
3b88e41a
JR
565static int emulate_db(struct x86_emulate_ctxt *ctxt)
566{
567 return emulate_exception(ctxt, DB_VECTOR, 0, false);
568}
569
35d3d4a1 570static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
54b8486f 571{
35d3d4a1 572 return emulate_exception(ctxt, GP_VECTOR, err, true);
54b8486f
GN
573}
574
618ff15d
AK
575static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
576{
577 return emulate_exception(ctxt, SS_VECTOR, err, true);
578}
579
35d3d4a1 580static int emulate_ud(struct x86_emulate_ctxt *ctxt)
54b8486f 581{
35d3d4a1 582 return emulate_exception(ctxt, UD_VECTOR, 0, false);
54b8486f
GN
583}
584
35d3d4a1 585static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
54b8486f 586{
35d3d4a1 587 return emulate_exception(ctxt, TS_VECTOR, err, true);
54b8486f
GN
588}
589
34d1f490
AK
590static int emulate_de(struct x86_emulate_ctxt *ctxt)
591{
35d3d4a1 592 return emulate_exception(ctxt, DE_VECTOR, 0, false);
34d1f490
AK
593}
594
1253791d
AK
595static int emulate_nm(struct x86_emulate_ctxt *ctxt)
596{
597 return emulate_exception(ctxt, NM_VECTOR, 0, false);
598}
599
1aa36616
AK
600static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
601{
602 u16 selector;
603 struct desc_struct desc;
604
605 ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
606 return selector;
607}
608
609static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
610 unsigned seg)
611{
612 u16 dummy;
613 u32 base3;
614 struct desc_struct desc;
615
616 ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
617 ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
618}
619
1c11b376
AK
620/*
621 * x86 defines three classes of vector instructions: explicitly
622 * aligned, explicitly unaligned, and the rest, which change behaviour
623 * depending on whether they're AVX encoded or not.
624 *
625 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
626 * subject to the same check.
627 */
628static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
629{
630 if (likely(size < 16))
631 return false;
632
633 if (ctxt->d & Aligned)
634 return true;
635 else if (ctxt->d & Unaligned)
636 return false;
637 else if (ctxt->d & Avx)
638 return false;
639 else
640 return true;
641}
642
d09155d2
PB
643static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
644 struct segmented_address addr,
645 unsigned *max_size, unsigned size,
646 bool write, bool fetch,
d50eaa18 647 enum x86emul_mode mode, ulong *linear)
52fd8b44 648{
618ff15d
AK
649 struct desc_struct desc;
650 bool usable;
52fd8b44 651 ulong la;
618ff15d 652 u32 lim;
1aa36616 653 u16 sel;
52fd8b44 654
7b105ca2 655 la = seg_base(ctxt, addr.seg) + addr.ea;
fd56e154 656 *max_size = 0;
d50eaa18 657 switch (mode) {
618ff15d 658 case X86EMUL_MODE_PROT64:
4be4de7e 659 if (is_noncanonical_address(la))
abc7d8a4 660 goto bad;
fd56e154
PB
661
662 *max_size = min_t(u64, ~0u, (1ull << 48) - la);
663 if (size > *max_size)
664 goto bad;
618ff15d
AK
665 break;
666 default:
1aa36616
AK
667 usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
668 addr.seg);
618ff15d
AK
669 if (!usable)
670 goto bad;
58b7825b
GN
671 /* code segment in protected mode or read-only data segment */
672 if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
673 || !(desc.type & 2)) && write)
618ff15d
AK
674 goto bad;
675 /* unreadable code segment */
3d9b938e 676 if (!fetch && (desc.type & 8) && !(desc.type & 2))
618ff15d
AK
677 goto bad;
678 lim = desc_limit_scaled(&desc);
997b0412 679 if (!(desc.type & 8) && (desc.type & 4)) {
fc058680 680 /* expand-down segment */
fd56e154 681 if (addr.ea <= lim)
618ff15d
AK
682 goto bad;
683 lim = desc.d ? 0xffffffff : 0xffff;
618ff15d 684 }
997b0412
PB
685 if (addr.ea > lim)
686 goto bad;
bac15531
NA
687 if (lim == 0xffffffff)
688 *max_size = ~0u;
689 else {
690 *max_size = (u64)lim + 1 - addr.ea;
691 if (size > *max_size)
692 goto bad;
693 }
31ff6488 694 la &= (u32)-1;
618ff15d
AK
695 break;
696 }
1c11b376
AK
697 if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
698 return emulate_gp(ctxt, 0);
52fd8b44
AK
699 *linear = la;
700 return X86EMUL_CONTINUE;
618ff15d
AK
701bad:
702 if (addr.seg == VCPU_SREG_SS)
3606189f 703 return emulate_ss(ctxt, 0);
618ff15d 704 else
3606189f 705 return emulate_gp(ctxt, 0);
52fd8b44
AK
706}
707
3d9b938e
NE
708static int linearize(struct x86_emulate_ctxt *ctxt,
709 struct segmented_address addr,
710 unsigned size, bool write,
711 ulong *linear)
712{
fd56e154 713 unsigned max_size;
d50eaa18
NA
714 return __linearize(ctxt, addr, &max_size, size, write, false,
715 ctxt->mode, linear);
3d9b938e
NE
716}
717
d50eaa18
NA
718static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
719 enum x86emul_mode mode)
720{
721 ulong linear;
722 int rc;
723 unsigned max_size;
724 struct segmented_address addr = { .seg = VCPU_SREG_CS,
725 .ea = dst };
726
727 if (ctxt->op_bytes != sizeof(unsigned long))
728 addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
729 rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
730 if (rc == X86EMUL_CONTINUE)
731 ctxt->_eip = addr.ea;
732 return rc;
733}
734
735static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
736{
737 return assign_eip(ctxt, dst, ctxt->mode);
3d9b938e
NE
738}
739
d50eaa18
NA
740static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
741 const struct desc_struct *cs_desc)
742{
743 enum x86emul_mode mode = ctxt->mode;
82268083 744 int rc;
d50eaa18
NA
745
746#ifdef CONFIG_X86_64
82268083
NA
747 if (ctxt->mode >= X86EMUL_MODE_PROT16) {
748 if (cs_desc->l) {
749 u64 efer = 0;
d50eaa18 750
82268083
NA
751 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
752 if (efer & EFER_LMA)
753 mode = X86EMUL_MODE_PROT64;
754 } else
755 mode = X86EMUL_MODE_PROT32; /* temporary value */
d50eaa18
NA
756 }
757#endif
758 if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
759 mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
82268083
NA
760 rc = assign_eip(ctxt, dst, mode);
761 if (rc == X86EMUL_CONTINUE)
762 ctxt->mode = mode;
763 return rc;
d50eaa18
NA
764}
765
766static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
767{
768 return assign_eip_near(ctxt, ctxt->_eip + rel);
769}
3d9b938e 770
3ca3ac4d
AK
771static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
772 struct segmented_address addr,
773 void *data,
774 unsigned size)
775{
9fa088f4
AK
776 int rc;
777 ulong linear;
778
83b8795a 779 rc = linearize(ctxt, addr, size, false, &linear);
9fa088f4
AK
780 if (rc != X86EMUL_CONTINUE)
781 return rc;
0f65dd70 782 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
3ca3ac4d
AK
783}
784
807941b1 785/*
285ca9e9 786 * Prefetch the remaining bytes of the instruction without crossing page
807941b1
TY
787 * boundary if they are not in fetch_cache yet.
788 */
9506d57d 789static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
62266869 790{
62266869 791 int rc;
fd56e154 792 unsigned size, max_size;
285ca9e9 793 unsigned long linear;
17052f16 794 int cur_size = ctxt->fetch.end - ctxt->fetch.data;
285ca9e9 795 struct segmented_address addr = { .seg = VCPU_SREG_CS,
17052f16
PB
796 .ea = ctxt->eip + cur_size };
797
fd56e154
PB
798 /*
799 * We do not know exactly how many bytes will be needed, and
800 * __linearize is expensive, so fetch as much as possible. We
801 * just have to avoid going beyond the 15 byte limit, the end
802 * of the segment, or the end of the page.
803 *
804 * __linearize is called with size 0 so that it does not do any
805 * boundary check itself. Instead, we use max_size to check
806 * against op_size.
807 */
d50eaa18
NA
808 rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
809 &linear);
719d5a9b
PB
810 if (unlikely(rc != X86EMUL_CONTINUE))
811 return rc;
812
fd56e154 813 size = min_t(unsigned, 15UL ^ cur_size, max_size);
719d5a9b 814 size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
5cfc7e0f
PB
815
816 /*
817 * One instruction can only straddle two pages,
818 * and one has been loaded at the beginning of
819 * x86_decode_insn. So, if not enough bytes
820 * still, we must have hit the 15-byte boundary.
821 */
822 if (unlikely(size < op_size))
fd56e154
PB
823 return emulate_gp(ctxt, 0);
824
17052f16 825 rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
285ca9e9
PB
826 size, &ctxt->exception);
827 if (unlikely(rc != X86EMUL_CONTINUE))
828 return rc;
17052f16 829 ctxt->fetch.end += size;
3e2815e9 830 return X86EMUL_CONTINUE;
62266869
AK
831}
832
9506d57d
PB
833static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
834 unsigned size)
62266869 835{
08da44ae
NA
836 unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
837
838 if (unlikely(done_size < size))
839 return __do_insn_fetch_bytes(ctxt, size - done_size);
9506d57d
PB
840 else
841 return X86EMUL_CONTINUE;
62266869
AK
842}
843
67cbc90d 844/* Fetch next part of the instruction being emulated. */
e85a1085 845#define insn_fetch(_type, _ctxt) \
9506d57d 846({ _type _x; \
9506d57d
PB
847 \
848 rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
67cbc90d
TY
849 if (rc != X86EMUL_CONTINUE) \
850 goto done; \
9506d57d 851 ctxt->_eip += sizeof(_type); \
17052f16
PB
852 _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
853 ctxt->fetch.ptr += sizeof(_type); \
9506d57d 854 _x; \
67cbc90d
TY
855})
856
807941b1 857#define insn_fetch_arr(_arr, _size, _ctxt) \
9506d57d 858({ \
9506d57d 859 rc = do_insn_fetch_bytes(_ctxt, _size); \
67cbc90d
TY
860 if (rc != X86EMUL_CONTINUE) \
861 goto done; \
9506d57d 862 ctxt->_eip += (_size); \
17052f16
PB
863 memcpy(_arr, ctxt->fetch.ptr, _size); \
864 ctxt->fetch.ptr += (_size); \
67cbc90d
TY
865})
866
1e3c5cb0
RR
867/*
868 * Given the 'reg' portion of a ModRM byte, and a register block, return a
869 * pointer into the block that addresses the relevant register.
870 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
871 */
dd856efa 872static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
aa9ac1a6 873 int byteop)
6aa8b732
AK
874{
875 void *p;
aa9ac1a6 876 int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
6aa8b732 877
6aa8b732 878 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
dd856efa
AK
879 p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
880 else
881 p = reg_rmw(ctxt, modrm_reg);
6aa8b732
AK
882 return p;
883}
884
885static int read_descriptor(struct x86_emulate_ctxt *ctxt,
90de84f5 886 struct segmented_address addr,
6aa8b732
AK
887 u16 *size, unsigned long *address, int op_bytes)
888{
889 int rc;
890
891 if (op_bytes == 2)
892 op_bytes = 3;
893 *address = 0;
3ca3ac4d 894 rc = segmented_read_std(ctxt, addr, size, 2);
1b30eaa8 895 if (rc != X86EMUL_CONTINUE)
6aa8b732 896 return rc;
30b31ab6 897 addr.ea += 2;
3ca3ac4d 898 rc = segmented_read_std(ctxt, addr, address, op_bytes);
6aa8b732
AK
899 return rc;
900}
901
34b77652
AK
902FASTOP2(add);
903FASTOP2(or);
904FASTOP2(adc);
905FASTOP2(sbb);
906FASTOP2(and);
907FASTOP2(sub);
908FASTOP2(xor);
909FASTOP2(cmp);
910FASTOP2(test);
911
b9fa409b
AK
912FASTOP1SRC2(mul, mul_ex);
913FASTOP1SRC2(imul, imul_ex);
b8c0b6ae
AK
914FASTOP1SRC2EX(div, div_ex);
915FASTOP1SRC2EX(idiv, idiv_ex);
b9fa409b 916
34b77652
AK
917FASTOP3WCL(shld);
918FASTOP3WCL(shrd);
919
920FASTOP2W(imul);
921
922FASTOP1(not);
923FASTOP1(neg);
924FASTOP1(inc);
925FASTOP1(dec);
926
927FASTOP2CL(rol);
928FASTOP2CL(ror);
929FASTOP2CL(rcl);
930FASTOP2CL(rcr);
931FASTOP2CL(shl);
932FASTOP2CL(shr);
933FASTOP2CL(sar);
934
935FASTOP2W(bsf);
936FASTOP2W(bsr);
937FASTOP2W(bt);
938FASTOP2W(bts);
939FASTOP2W(btr);
940FASTOP2W(btc);
941
e47a5f5f
AK
942FASTOP2(xadd);
943
5aca3722
NA
944FASTOP2R(cmp, cmp_r);
945
900efe20
NA
946static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
947{
948 /* If src is zero, do not writeback, but update flags */
949 if (ctxt->src.val == 0)
950 ctxt->dst.type = OP_NONE;
951 return fastop(ctxt, em_bsf);
952}
953
954static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
955{
956 /* If src is zero, do not writeback, but update flags */
957 if (ctxt->src.val == 0)
958 ctxt->dst.type = OP_NONE;
959 return fastop(ctxt, em_bsr);
960}
961
9ae9feba 962static u8 test_cc(unsigned int condition, unsigned long flags)
bbe9abbd 963{
9ae9feba
AK
964 u8 rc;
965 void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
bbe9abbd 966
9ae9feba 967 flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
3f0c3d0b 968 asm("push %[flags]; popf; call *%[fastop]"
9ae9feba
AK
969 : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
970 return rc;
bbe9abbd
NK
971}
972
91ff3cb4
AK
973static void fetch_register_operand(struct operand *op)
974{
975 switch (op->bytes) {
976 case 1:
977 op->val = *(u8 *)op->addr.reg;
978 break;
979 case 2:
980 op->val = *(u16 *)op->addr.reg;
981 break;
982 case 4:
983 op->val = *(u32 *)op->addr.reg;
984 break;
985 case 8:
986 op->val = *(u64 *)op->addr.reg;
987 break;
988 }
989}
990
1253791d
AK
991static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
992{
993 ctxt->ops->get_fpu(ctxt);
994 switch (reg) {
89a87c67
MK
995 case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
996 case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
997 case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
998 case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
999 case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
1000 case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
1001 case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
1002 case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
1253791d 1003#ifdef CONFIG_X86_64
89a87c67
MK
1004 case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
1005 case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
1006 case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
1007 case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
1008 case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
1009 case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
1010 case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
1011 case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
1253791d
AK
1012#endif
1013 default: BUG();
1014 }
1015 ctxt->ops->put_fpu(ctxt);
1016}
1017
1018static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
1019 int reg)
1020{
1021 ctxt->ops->get_fpu(ctxt);
1022 switch (reg) {
89a87c67
MK
1023 case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
1024 case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
1025 case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
1026 case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
1027 case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
1028 case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
1029 case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
1030 case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
1253791d 1031#ifdef CONFIG_X86_64
89a87c67
MK
1032 case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
1033 case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
1034 case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
1035 case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
1036 case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
1037 case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
1038 case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
1039 case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
1253791d
AK
1040#endif
1041 default: BUG();
1042 }
1043 ctxt->ops->put_fpu(ctxt);
1044}
1045
cbe2c9d3
AK
1046static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1047{
1048 ctxt->ops->get_fpu(ctxt);
1049 switch (reg) {
1050 case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
1051 case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
1052 case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
1053 case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
1054 case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
1055 case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
1056 case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
1057 case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
1058 default: BUG();
1059 }
1060 ctxt->ops->put_fpu(ctxt);
1061}
1062
1063static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1064{
1065 ctxt->ops->get_fpu(ctxt);
1066 switch (reg) {
1067 case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
1068 case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
1069 case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
1070 case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
1071 case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
1072 case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
1073 case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
1074 case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
1075 default: BUG();
1076 }
1077 ctxt->ops->put_fpu(ctxt);
1078}
1079
045a282c
GN
1080static int em_fninit(struct x86_emulate_ctxt *ctxt)
1081{
1082 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1083 return emulate_nm(ctxt);
1084
1085 ctxt->ops->get_fpu(ctxt);
1086 asm volatile("fninit");
1087 ctxt->ops->put_fpu(ctxt);
1088 return X86EMUL_CONTINUE;
1089}
1090
1091static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1092{
1093 u16 fcw;
1094
1095 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1096 return emulate_nm(ctxt);
1097
1098 ctxt->ops->get_fpu(ctxt);
1099 asm volatile("fnstcw %0": "+m"(fcw));
1100 ctxt->ops->put_fpu(ctxt);
1101
045a282c
GN
1102 ctxt->dst.val = fcw;
1103
1104 return X86EMUL_CONTINUE;
1105}
1106
1107static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1108{
1109 u16 fsw;
1110
1111 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1112 return emulate_nm(ctxt);
1113
1114 ctxt->ops->get_fpu(ctxt);
1115 asm volatile("fnstsw %0": "+m"(fsw));
1116 ctxt->ops->put_fpu(ctxt);
1117
045a282c
GN
1118 ctxt->dst.val = fsw;
1119
1120 return X86EMUL_CONTINUE;
1121}
1122
1253791d 1123static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
2adb5ad9 1124 struct operand *op)
3c118e24 1125{
9dac77fa 1126 unsigned reg = ctxt->modrm_reg;
33615aa9 1127
9dac77fa
AK
1128 if (!(ctxt->d & ModRM))
1129 reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1253791d 1130
9dac77fa 1131 if (ctxt->d & Sse) {
1253791d
AK
1132 op->type = OP_XMM;
1133 op->bytes = 16;
1134 op->addr.xmm = reg;
1135 read_sse_reg(ctxt, &op->vec_val, reg);
1136 return;
1137 }
cbe2c9d3
AK
1138 if (ctxt->d & Mmx) {
1139 reg &= 7;
1140 op->type = OP_MM;
1141 op->bytes = 8;
1142 op->addr.mm = reg;
1143 return;
1144 }
1253791d 1145
3c118e24 1146 op->type = OP_REG;
6d4d85ec
GN
1147 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1148 op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1149
91ff3cb4 1150 fetch_register_operand(op);
3c118e24
AK
1151 op->orig_val = op->val;
1152}
1153
a6e3407b
AK
1154static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1155{
1156 if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1157 ctxt->modrm_seg = VCPU_SREG_SS;
1158}
1159
1c73ef66 1160static int decode_modrm(struct x86_emulate_ctxt *ctxt,
2dbd0dd7 1161 struct operand *op)
1c73ef66 1162{
1c73ef66 1163 u8 sib;
02357bdc 1164 int index_reg, base_reg, scale;
3e2815e9 1165 int rc = X86EMUL_CONTINUE;
2dbd0dd7 1166 ulong modrm_ea = 0;
1c73ef66 1167
02357bdc
BD
1168 ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1169 index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1170 base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1c73ef66 1171
02357bdc 1172 ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
9dac77fa 1173 ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
02357bdc 1174 ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
9dac77fa 1175 ctxt->modrm_seg = VCPU_SREG_DS;
1c73ef66 1176
9b88ae99 1177 if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
2dbd0dd7 1178 op->type = OP_REG;
9dac77fa 1179 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
8acb4207 1180 op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
aa9ac1a6 1181 ctxt->d & ByteOp);
9dac77fa 1182 if (ctxt->d & Sse) {
1253791d
AK
1183 op->type = OP_XMM;
1184 op->bytes = 16;
9dac77fa
AK
1185 op->addr.xmm = ctxt->modrm_rm;
1186 read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
1253791d
AK
1187 return rc;
1188 }
cbe2c9d3
AK
1189 if (ctxt->d & Mmx) {
1190 op->type = OP_MM;
1191 op->bytes = 8;
bdc90722 1192 op->addr.mm = ctxt->modrm_rm & 7;
cbe2c9d3
AK
1193 return rc;
1194 }
2dbd0dd7 1195 fetch_register_operand(op);
1c73ef66
AK
1196 return rc;
1197 }
1198
2dbd0dd7
AK
1199 op->type = OP_MEM;
1200
9dac77fa 1201 if (ctxt->ad_bytes == 2) {
dd856efa
AK
1202 unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1203 unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1204 unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1205 unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1c73ef66
AK
1206
1207 /* 16-bit ModR/M decode. */
9dac77fa 1208 switch (ctxt->modrm_mod) {
1c73ef66 1209 case 0:
9dac77fa 1210 if (ctxt->modrm_rm == 6)
e85a1085 1211 modrm_ea += insn_fetch(u16, ctxt);
1c73ef66
AK
1212 break;
1213 case 1:
e85a1085 1214 modrm_ea += insn_fetch(s8, ctxt);
1c73ef66
AK
1215 break;
1216 case 2:
e85a1085 1217 modrm_ea += insn_fetch(u16, ctxt);
1c73ef66
AK
1218 break;
1219 }
9dac77fa 1220 switch (ctxt->modrm_rm) {
1c73ef66 1221 case 0:
2dbd0dd7 1222 modrm_ea += bx + si;
1c73ef66
AK
1223 break;
1224 case 1:
2dbd0dd7 1225 modrm_ea += bx + di;
1c73ef66
AK
1226 break;
1227 case 2:
2dbd0dd7 1228 modrm_ea += bp + si;
1c73ef66
AK
1229 break;
1230 case 3:
2dbd0dd7 1231 modrm_ea += bp + di;
1c73ef66
AK
1232 break;
1233 case 4:
2dbd0dd7 1234 modrm_ea += si;
1c73ef66
AK
1235 break;
1236 case 5:
2dbd0dd7 1237 modrm_ea += di;
1c73ef66
AK
1238 break;
1239 case 6:
9dac77fa 1240 if (ctxt->modrm_mod != 0)
2dbd0dd7 1241 modrm_ea += bp;
1c73ef66
AK
1242 break;
1243 case 7:
2dbd0dd7 1244 modrm_ea += bx;
1c73ef66
AK
1245 break;
1246 }
9dac77fa
AK
1247 if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1248 (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1249 ctxt->modrm_seg = VCPU_SREG_SS;
2dbd0dd7 1250 modrm_ea = (u16)modrm_ea;
1c73ef66
AK
1251 } else {
1252 /* 32/64-bit ModR/M decode. */
9dac77fa 1253 if ((ctxt->modrm_rm & 7) == 4) {
e85a1085 1254 sib = insn_fetch(u8, ctxt);
1c73ef66
AK
1255 index_reg |= (sib >> 3) & 7;
1256 base_reg |= sib & 7;
1257 scale = sib >> 6;
1258
9dac77fa 1259 if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
e85a1085 1260 modrm_ea += insn_fetch(s32, ctxt);
a6e3407b 1261 else {
dd856efa 1262 modrm_ea += reg_read(ctxt, base_reg);
a6e3407b 1263 adjust_modrm_seg(ctxt, base_reg);
ab708099
NA
1264 /* Increment ESP on POP [ESP] */
1265 if ((ctxt->d & IncSP) &&
1266 base_reg == VCPU_REGS_RSP)
1267 modrm_ea += ctxt->op_bytes;
a6e3407b 1268 }
dc71d0f1 1269 if (index_reg != 4)
dd856efa 1270 modrm_ea += reg_read(ctxt, index_reg) << scale;
9dac77fa 1271 } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
5b38ab87 1272 modrm_ea += insn_fetch(s32, ctxt);
84411d85 1273 if (ctxt->mode == X86EMUL_MODE_PROT64)
9dac77fa 1274 ctxt->rip_relative = 1;
a6e3407b
AK
1275 } else {
1276 base_reg = ctxt->modrm_rm;
dd856efa 1277 modrm_ea += reg_read(ctxt, base_reg);
a6e3407b
AK
1278 adjust_modrm_seg(ctxt, base_reg);
1279 }
9dac77fa 1280 switch (ctxt->modrm_mod) {
1c73ef66 1281 case 1:
e85a1085 1282 modrm_ea += insn_fetch(s8, ctxt);
1c73ef66
AK
1283 break;
1284 case 2:
e85a1085 1285 modrm_ea += insn_fetch(s32, ctxt);
1c73ef66
AK
1286 break;
1287 }
1288 }
90de84f5 1289 op->addr.mem.ea = modrm_ea;
41061cdb
BD
1290 if (ctxt->ad_bytes != 8)
1291 ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1292
1c73ef66
AK
1293done:
1294 return rc;
1295}
1296
1297static int decode_abs(struct x86_emulate_ctxt *ctxt,
2dbd0dd7 1298 struct operand *op)
1c73ef66 1299{
3e2815e9 1300 int rc = X86EMUL_CONTINUE;
1c73ef66 1301
2dbd0dd7 1302 op->type = OP_MEM;
9dac77fa 1303 switch (ctxt->ad_bytes) {
1c73ef66 1304 case 2:
e85a1085 1305 op->addr.mem.ea = insn_fetch(u16, ctxt);
1c73ef66
AK
1306 break;
1307 case 4:
e85a1085 1308 op->addr.mem.ea = insn_fetch(u32, ctxt);
1c73ef66
AK
1309 break;
1310 case 8:
e85a1085 1311 op->addr.mem.ea = insn_fetch(u64, ctxt);
1c73ef66
AK
1312 break;
1313 }
1314done:
1315 return rc;
1316}
1317
9dac77fa 1318static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
35c843c4 1319{
7129eeca 1320 long sv = 0, mask;
35c843c4 1321
9dac77fa 1322 if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
7dec5603 1323 mask = ~((long)ctxt->dst.bytes * 8 - 1);
35c843c4 1324
9dac77fa
AK
1325 if (ctxt->src.bytes == 2)
1326 sv = (s16)ctxt->src.val & (s16)mask;
1327 else if (ctxt->src.bytes == 4)
1328 sv = (s32)ctxt->src.val & (s32)mask;
7dec5603
NA
1329 else
1330 sv = (s64)ctxt->src.val & (s64)mask;
35c843c4 1331
1c1c35ae
NA
1332 ctxt->dst.addr.mem.ea = address_mask(ctxt,
1333 ctxt->dst.addr.mem.ea + (sv >> 3));
35c843c4 1334 }
ba7ff2b7
WY
1335
1336 /* only subword offset */
9dac77fa 1337 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
35c843c4
WY
1338}
1339
dde7e6d1 1340static int read_emulated(struct x86_emulate_ctxt *ctxt,
dde7e6d1 1341 unsigned long addr, void *dest, unsigned size)
6aa8b732 1342{
dde7e6d1 1343 int rc;
9dac77fa 1344 struct read_cache *mc = &ctxt->mem_read;
6aa8b732 1345
f23b070e
XG
1346 if (mc->pos < mc->end)
1347 goto read_cached;
6aa8b732 1348
f23b070e
XG
1349 WARN_ON((mc->end + size) >= sizeof(mc->data));
1350
1351 rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1352 &ctxt->exception);
1353 if (rc != X86EMUL_CONTINUE)
1354 return rc;
1355
1356 mc->end += size;
1357
1358read_cached:
1359 memcpy(dest, mc->data + mc->pos, size);
1360 mc->pos += size;
dde7e6d1
AK
1361 return X86EMUL_CONTINUE;
1362}
6aa8b732 1363
3ca3ac4d
AK
1364static int segmented_read(struct x86_emulate_ctxt *ctxt,
1365 struct segmented_address addr,
1366 void *data,
1367 unsigned size)
1368{
9fa088f4
AK
1369 int rc;
1370 ulong linear;
1371
83b8795a 1372 rc = linearize(ctxt, addr, size, false, &linear);
9fa088f4
AK
1373 if (rc != X86EMUL_CONTINUE)
1374 return rc;
7b105ca2 1375 return read_emulated(ctxt, linear, data, size);
3ca3ac4d
AK
1376}
1377
1378static int segmented_write(struct x86_emulate_ctxt *ctxt,
1379 struct segmented_address addr,
1380 const void *data,
1381 unsigned size)
1382{
9fa088f4
AK
1383 int rc;
1384 ulong linear;
1385
83b8795a 1386 rc = linearize(ctxt, addr, size, true, &linear);
9fa088f4
AK
1387 if (rc != X86EMUL_CONTINUE)
1388 return rc;
0f65dd70
AK
1389 return ctxt->ops->write_emulated(ctxt, linear, data, size,
1390 &ctxt->exception);
3ca3ac4d
AK
1391}
1392
1393static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1394 struct segmented_address addr,
1395 const void *orig_data, const void *data,
1396 unsigned size)
1397{
9fa088f4
AK
1398 int rc;
1399 ulong linear;
1400
83b8795a 1401 rc = linearize(ctxt, addr, size, true, &linear);
9fa088f4
AK
1402 if (rc != X86EMUL_CONTINUE)
1403 return rc;
0f65dd70
AK
1404 return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1405 size, &ctxt->exception);
3ca3ac4d
AK
1406}
1407
dde7e6d1 1408static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1409 unsigned int size, unsigned short port,
1410 void *dest)
1411{
9dac77fa 1412 struct read_cache *rc = &ctxt->io_read;
b4c6abfe 1413
dde7e6d1 1414 if (rc->pos == rc->end) { /* refill pio read ahead */
dde7e6d1 1415 unsigned int in_page, n;
9dac77fa 1416 unsigned int count = ctxt->rep_prefix ?
dd856efa 1417 address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
0efb0440 1418 in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
dd856efa
AK
1419 offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1420 PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
b55a8144 1421 n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
dde7e6d1
AK
1422 if (n == 0)
1423 n = 1;
1424 rc->pos = rc->end = 0;
7b105ca2 1425 if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
dde7e6d1
AK
1426 return 0;
1427 rc->end = n * size;
6aa8b732
AK
1428 }
1429
e6e39f04 1430 if (ctxt->rep_prefix && (ctxt->d & String) &&
0efb0440 1431 !(ctxt->eflags & X86_EFLAGS_DF)) {
b3356bf0
GN
1432 ctxt->dst.data = rc->data + rc->pos;
1433 ctxt->dst.type = OP_MEM_STR;
1434 ctxt->dst.count = (rc->end - rc->pos) / size;
1435 rc->pos = rc->end;
1436 } else {
1437 memcpy(dest, rc->data + rc->pos, size);
1438 rc->pos += size;
1439 }
dde7e6d1
AK
1440 return 1;
1441}
6aa8b732 1442
7f3d35fd
KW
1443static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1444 u16 index, struct desc_struct *desc)
1445{
1446 struct desc_ptr dt;
1447 ulong addr;
1448
1449 ctxt->ops->get_idt(ctxt, &dt);
1450
1451 if (dt.size < index * 8 + 7)
1452 return emulate_gp(ctxt, index << 3 | 0x2);
1453
1454 addr = dt.address + index * 8;
1455 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1456 &ctxt->exception);
1457}
1458
dde7e6d1 1459static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1460 u16 selector, struct desc_ptr *dt)
1461{
0225fb50 1462 const struct x86_emulate_ops *ops = ctxt->ops;
2eedcac8 1463 u32 base3 = 0;
7b105ca2 1464
dde7e6d1
AK
1465 if (selector & 1 << 2) {
1466 struct desc_struct desc;
1aa36616
AK
1467 u16 sel;
1468
dde7e6d1 1469 memset (dt, 0, sizeof *dt);
2eedcac8
NA
1470 if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1471 VCPU_SREG_LDTR))
dde7e6d1 1472 return;
e09d082c 1473
dde7e6d1 1474 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
2eedcac8 1475 dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
dde7e6d1 1476 } else
4bff1e86 1477 ops->get_gdt(ctxt, dt);
dde7e6d1 1478}
120df890 1479
edccda7c
NA
1480static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
1481 u16 selector, ulong *desc_addr_p)
dde7e6d1
AK
1482{
1483 struct desc_ptr dt;
1484 u16 index = selector >> 3;
dde7e6d1 1485 ulong addr;
120df890 1486
7b105ca2 1487 get_descriptor_table_ptr(ctxt, selector, &dt);
120df890 1488
35d3d4a1
AK
1489 if (dt.size < index * 8 + 7)
1490 return emulate_gp(ctxt, selector & 0xfffc);
e09d082c 1491
edccda7c
NA
1492 addr = dt.address + index * 8;
1493
1494#ifdef CONFIG_X86_64
1495 if (addr >> 32 != 0) {
1496 u64 efer = 0;
1497
1498 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1499 if (!(efer & EFER_LMA))
1500 addr &= (u32)-1;
1501 }
1502#endif
1503
1504 *desc_addr_p = addr;
1505 return X86EMUL_CONTINUE;
1506}
1507
1508/* allowed just for 8 bytes segments */
1509static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1510 u16 selector, struct desc_struct *desc,
1511 ulong *desc_addr_p)
1512{
1513 int rc;
1514
1515 rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
1516 if (rc != X86EMUL_CONTINUE)
1517 return rc;
1518
1519 return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
7b105ca2 1520 &ctxt->exception);
dde7e6d1 1521}
ef65c889 1522
dde7e6d1
AK
1523/* allowed just for 8 bytes segments */
1524static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1525 u16 selector, struct desc_struct *desc)
1526{
edccda7c 1527 int rc;
dde7e6d1 1528 ulong addr;
6aa8b732 1529
edccda7c
NA
1530 rc = get_descriptor_ptr(ctxt, selector, &addr);
1531 if (rc != X86EMUL_CONTINUE)
1532 return rc;
6aa8b732 1533
7b105ca2
TY
1534 return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
1535 &ctxt->exception);
dde7e6d1 1536}
c7e75a3d 1537
5601d05b 1538/* Does not support long mode */
2356aaeb 1539static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
d1442d85 1540 u16 selector, int seg, u8 cpl,
3dc4bc4f 1541 enum x86_transfer_type transfer,
d1442d85 1542 struct desc_struct *desc)
dde7e6d1 1543{
869be99c 1544 struct desc_struct seg_desc, old_desc;
2356aaeb 1545 u8 dpl, rpl;
dde7e6d1
AK
1546 unsigned err_vec = GP_VECTOR;
1547 u32 err_code = 0;
1548 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
e919464b 1549 ulong desc_addr;
dde7e6d1 1550 int ret;
03ebebeb 1551 u16 dummy;
e37a75a1 1552 u32 base3 = 0;
69f55cb1 1553
dde7e6d1 1554 memset(&seg_desc, 0, sizeof seg_desc);
69f55cb1 1555
f8da94e9
KW
1556 if (ctxt->mode == X86EMUL_MODE_REAL) {
1557 /* set real mode segment descriptor (keep limit etc. for
1558 * unreal mode) */
03ebebeb 1559 ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
dde7e6d1 1560 set_desc_base(&seg_desc, selector << 4);
dde7e6d1 1561 goto load;
f8da94e9
KW
1562 } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1563 /* VM86 needs a clean new segment descriptor */
1564 set_desc_base(&seg_desc, selector << 4);
1565 set_desc_limit(&seg_desc, 0xffff);
1566 seg_desc.type = 3;
1567 seg_desc.p = 1;
1568 seg_desc.s = 1;
1569 seg_desc.dpl = 3;
1570 goto load;
dde7e6d1
AK
1571 }
1572
79d5b4c3 1573 rpl = selector & 3;
79d5b4c3
AK
1574
1575 /* NULL selector is not valid for TR, CS and SS (except for long mode) */
1576 if ((seg == VCPU_SREG_CS
1577 || (seg == VCPU_SREG_SS
1578 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
1579 || seg == VCPU_SREG_TR)
dde7e6d1
AK
1580 && null_selector)
1581 goto exception;
1582
1583 /* TR should be in GDT only */
1584 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1585 goto exception;
1586
1587 if (null_selector) /* for NULL selector skip all following checks */
1588 goto load;
1589
e919464b 1590 ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
dde7e6d1
AK
1591 if (ret != X86EMUL_CONTINUE)
1592 return ret;
1593
1594 err_code = selector & 0xfffc;
3dc4bc4f
NA
1595 err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
1596 GP_VECTOR;
dde7e6d1 1597
fc058680 1598 /* can't load system descriptor into segment selector */
3dc4bc4f
NA
1599 if (seg <= VCPU_SREG_GS && !seg_desc.s) {
1600 if (transfer == X86_TRANSFER_CALL_JMP)
1601 return X86EMUL_UNHANDLEABLE;
dde7e6d1 1602 goto exception;
3dc4bc4f 1603 }
dde7e6d1
AK
1604
1605 if (!seg_desc.p) {
1606 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1607 goto exception;
1608 }
1609
dde7e6d1 1610 dpl = seg_desc.dpl;
dde7e6d1
AK
1611
1612 switch (seg) {
1613 case VCPU_SREG_SS:
1614 /*
1615 * segment is not a writable data segment or segment
1616 * selector's RPL != CPL or segment selector's RPL != CPL
1617 */
1618 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1619 goto exception;
6aa8b732 1620 break;
dde7e6d1
AK
1621 case VCPU_SREG_CS:
1622 if (!(seg_desc.type & 8))
1623 goto exception;
1624
1625 if (seg_desc.type & 4) {
1626 /* conforming */
1627 if (dpl > cpl)
1628 goto exception;
1629 } else {
1630 /* nonconforming */
1631 if (rpl > cpl || dpl != cpl)
1632 goto exception;
1633 }
040c8dc8
NA
1634 /* in long-mode d/b must be clear if l is set */
1635 if (seg_desc.d && seg_desc.l) {
1636 u64 efer = 0;
1637
1638 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1639 if (efer & EFER_LMA)
1640 goto exception;
1641 }
1642
dde7e6d1
AK
1643 /* CS(RPL) <- CPL */
1644 selector = (selector & 0xfffc) | cpl;
6aa8b732 1645 break;
dde7e6d1
AK
1646 case VCPU_SREG_TR:
1647 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1648 goto exception;
869be99c
AK
1649 old_desc = seg_desc;
1650 seg_desc.type |= 2; /* busy */
1651 ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1652 sizeof(seg_desc), &ctxt->exception);
1653 if (ret != X86EMUL_CONTINUE)
1654 return ret;
dde7e6d1
AK
1655 break;
1656 case VCPU_SREG_LDTR:
1657 if (seg_desc.s || seg_desc.type != 2)
1658 goto exception;
1659 break;
1660 default: /* DS, ES, FS, or GS */
4e62417b 1661 /*
dde7e6d1
AK
1662 * segment is not a data or readable code segment or
1663 * ((segment is a data or nonconforming code segment)
1664 * and (both RPL and CPL > DPL))
4e62417b 1665 */
dde7e6d1
AK
1666 if ((seg_desc.type & 0xa) == 0x8 ||
1667 (((seg_desc.type & 0xc) != 0xc) &&
1668 (rpl > dpl && cpl > dpl)))
1669 goto exception;
6aa8b732 1670 break;
dde7e6d1
AK
1671 }
1672
1673 if (seg_desc.s) {
1674 /* mark segment as accessed */
e2cefa74
NA
1675 if (!(seg_desc.type & 1)) {
1676 seg_desc.type |= 1;
1677 ret = write_segment_descriptor(ctxt, selector,
1678 &seg_desc);
1679 if (ret != X86EMUL_CONTINUE)
1680 return ret;
1681 }
e37a75a1
NA
1682 } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1683 ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
1684 sizeof(base3), &ctxt->exception);
1685 if (ret != X86EMUL_CONTINUE)
1686 return ret;
9a9abf6b
NA
1687 if (is_noncanonical_address(get_desc_base(&seg_desc) |
1688 ((u64)base3 << 32)))
1689 return emulate_gp(ctxt, 0);
dde7e6d1
AK
1690 }
1691load:
e37a75a1 1692 ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
d1442d85
NA
1693 if (desc)
1694 *desc = seg_desc;
dde7e6d1
AK
1695 return X86EMUL_CONTINUE;
1696exception:
592f0858 1697 return emulate_exception(ctxt, err_vec, err_code, true);
dde7e6d1
AK
1698}
1699
2356aaeb
PB
1700static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1701 u16 selector, int seg)
1702{
1703 u8 cpl = ctxt->ops->cpl(ctxt);
3dc4bc4f
NA
1704 return __load_segment_descriptor(ctxt, selector, seg, cpl,
1705 X86_TRANSFER_NONE, NULL);
2356aaeb
PB
1706}
1707
31be40b3
WY
1708static void write_register_operand(struct operand *op)
1709{
6fd8e127 1710 return assign_register(op->addr.reg, op->val, op->bytes);
31be40b3
WY
1711}
1712
fb32b1ed 1713static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
dde7e6d1 1714{
fb32b1ed 1715 switch (op->type) {
dde7e6d1 1716 case OP_REG:
fb32b1ed 1717 write_register_operand(op);
6aa8b732 1718 break;
dde7e6d1 1719 case OP_MEM:
9dac77fa 1720 if (ctxt->lock_prefix)
f5f87dfb
PB
1721 return segmented_cmpxchg(ctxt,
1722 op->addr.mem,
1723 &op->orig_val,
1724 &op->val,
1725 op->bytes);
1726 else
1727 return segmented_write(ctxt,
fb32b1ed 1728 op->addr.mem,
fb32b1ed
AK
1729 &op->val,
1730 op->bytes);
a682e354 1731 break;
b3356bf0 1732 case OP_MEM_STR:
f5f87dfb
PB
1733 return segmented_write(ctxt,
1734 op->addr.mem,
1735 op->data,
1736 op->bytes * op->count);
b3356bf0 1737 break;
1253791d 1738 case OP_XMM:
fb32b1ed 1739 write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
1253791d 1740 break;
cbe2c9d3 1741 case OP_MM:
fb32b1ed 1742 write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
cbe2c9d3 1743 break;
dde7e6d1
AK
1744 case OP_NONE:
1745 /* no writeback */
414e6277 1746 break;
dde7e6d1 1747 default:
414e6277 1748 break;
6aa8b732 1749 }
dde7e6d1
AK
1750 return X86EMUL_CONTINUE;
1751}
6aa8b732 1752
51ddff50 1753static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
dde7e6d1 1754{
4179bb02 1755 struct segmented_address addr;
0dc8d10f 1756
5ad105e5 1757 rsp_increment(ctxt, -bytes);
dd856efa 1758 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
4179bb02
TY
1759 addr.seg = VCPU_SREG_SS;
1760
51ddff50
AK
1761 return segmented_write(ctxt, addr, data, bytes);
1762}
1763
1764static int em_push(struct x86_emulate_ctxt *ctxt)
1765{
4179bb02 1766 /* Disable writeback. */
9dac77fa 1767 ctxt->dst.type = OP_NONE;
51ddff50 1768 return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
dde7e6d1 1769}
69f55cb1 1770
dde7e6d1 1771static int emulate_pop(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1772 void *dest, int len)
1773{
dde7e6d1 1774 int rc;
90de84f5 1775 struct segmented_address addr;
8b4caf66 1776
dd856efa 1777 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
90de84f5 1778 addr.seg = VCPU_SREG_SS;
3ca3ac4d 1779 rc = segmented_read(ctxt, addr, dest, len);
dde7e6d1
AK
1780 if (rc != X86EMUL_CONTINUE)
1781 return rc;
1782
5ad105e5 1783 rsp_increment(ctxt, len);
dde7e6d1 1784 return rc;
8b4caf66
LV
1785}
1786
c54fe504
TY
1787static int em_pop(struct x86_emulate_ctxt *ctxt)
1788{
9dac77fa 1789 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
c54fe504
TY
1790}
1791
dde7e6d1 1792static int emulate_popf(struct x86_emulate_ctxt *ctxt,
7b105ca2 1793 void *dest, int len)
9de41573
GN
1794{
1795 int rc;
dde7e6d1 1796 unsigned long val, change_mask;
0efb0440 1797 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
7b105ca2 1798 int cpl = ctxt->ops->cpl(ctxt);
9de41573 1799
3b9be3bf 1800 rc = emulate_pop(ctxt, &val, len);
dde7e6d1
AK
1801 if (rc != X86EMUL_CONTINUE)
1802 return rc;
9de41573 1803
0efb0440
NA
1804 change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
1805 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
1806 X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
1807 X86_EFLAGS_AC | X86_EFLAGS_ID;
9de41573 1808
dde7e6d1
AK
1809 switch(ctxt->mode) {
1810 case X86EMUL_MODE_PROT64:
1811 case X86EMUL_MODE_PROT32:
1812 case X86EMUL_MODE_PROT16:
1813 if (cpl == 0)
0efb0440 1814 change_mask |= X86_EFLAGS_IOPL;
dde7e6d1 1815 if (cpl <= iopl)
0efb0440 1816 change_mask |= X86_EFLAGS_IF;
dde7e6d1
AK
1817 break;
1818 case X86EMUL_MODE_VM86:
35d3d4a1
AK
1819 if (iopl < 3)
1820 return emulate_gp(ctxt, 0);
0efb0440 1821 change_mask |= X86_EFLAGS_IF;
dde7e6d1
AK
1822 break;
1823 default: /* real mode */
0efb0440 1824 change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
dde7e6d1 1825 break;
9de41573 1826 }
dde7e6d1
AK
1827
1828 *(unsigned long *)dest =
1829 (ctxt->eflags & ~change_mask) | (val & change_mask);
1830
1831 return rc;
9de41573
GN
1832}
1833
62aaa2f0
TY
1834static int em_popf(struct x86_emulate_ctxt *ctxt)
1835{
9dac77fa
AK
1836 ctxt->dst.type = OP_REG;
1837 ctxt->dst.addr.reg = &ctxt->eflags;
1838 ctxt->dst.bytes = ctxt->op_bytes;
1839 return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
62aaa2f0
TY
1840}
1841
612e89f0
AK
1842static int em_enter(struct x86_emulate_ctxt *ctxt)
1843{
1844 int rc;
1845 unsigned frame_size = ctxt->src.val;
1846 unsigned nesting_level = ctxt->src2.val & 31;
dd856efa 1847 ulong rbp;
612e89f0
AK
1848
1849 if (nesting_level)
1850 return X86EMUL_UNHANDLEABLE;
1851
dd856efa
AK
1852 rbp = reg_read(ctxt, VCPU_REGS_RBP);
1853 rc = push(ctxt, &rbp, stack_size(ctxt));
612e89f0
AK
1854 if (rc != X86EMUL_CONTINUE)
1855 return rc;
dd856efa 1856 assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
612e89f0 1857 stack_mask(ctxt));
dd856efa
AK
1858 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
1859 reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
612e89f0
AK
1860 stack_mask(ctxt));
1861 return X86EMUL_CONTINUE;
1862}
1863
f47cfa31
AK
1864static int em_leave(struct x86_emulate_ctxt *ctxt)
1865{
dd856efa 1866 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
f47cfa31 1867 stack_mask(ctxt));
dd856efa 1868 return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
f47cfa31
AK
1869}
1870
1cd196ea 1871static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
7b262e90 1872{
1cd196ea
AK
1873 int seg = ctxt->src2.val;
1874
9dac77fa 1875 ctxt->src.val = get_segment_selector(ctxt, seg);
0fcc207c
NA
1876 if (ctxt->op_bytes == 4) {
1877 rsp_increment(ctxt, -2);
1878 ctxt->op_bytes = 2;
1879 }
7b262e90 1880
4487b3b4 1881 return em_push(ctxt);
7b262e90
GN
1882}
1883
1cd196ea 1884static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
38ba30ba 1885{
1cd196ea 1886 int seg = ctxt->src2.val;
dde7e6d1
AK
1887 unsigned long selector;
1888 int rc;
38ba30ba 1889
3313bc4e 1890 rc = emulate_pop(ctxt, &selector, 2);
dde7e6d1
AK
1891 if (rc != X86EMUL_CONTINUE)
1892 return rc;
1893
a5457e7b
PB
1894 if (ctxt->modrm_reg == VCPU_SREG_SS)
1895 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3313bc4e
NA
1896 if (ctxt->op_bytes > 2)
1897 rsp_increment(ctxt, ctxt->op_bytes - 2);
a5457e7b 1898
7b105ca2 1899 rc = load_segment_descriptor(ctxt, (u16)selector, seg);
dde7e6d1 1900 return rc;
38ba30ba
GN
1901}
1902
b96a7fad 1903static int em_pusha(struct x86_emulate_ctxt *ctxt)
38ba30ba 1904{
dd856efa 1905 unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
dde7e6d1
AK
1906 int rc = X86EMUL_CONTINUE;
1907 int reg = VCPU_REGS_RAX;
38ba30ba 1908
dde7e6d1
AK
1909 while (reg <= VCPU_REGS_RDI) {
1910 (reg == VCPU_REGS_RSP) ?
dd856efa 1911 (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
38ba30ba 1912
4487b3b4 1913 rc = em_push(ctxt);
dde7e6d1
AK
1914 if (rc != X86EMUL_CONTINUE)
1915 return rc;
38ba30ba 1916
dde7e6d1 1917 ++reg;
38ba30ba 1918 }
38ba30ba 1919
dde7e6d1 1920 return rc;
38ba30ba
GN
1921}
1922
62aaa2f0
TY
1923static int em_pushf(struct x86_emulate_ctxt *ctxt)
1924{
0efb0440 1925 ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
62aaa2f0
TY
1926 return em_push(ctxt);
1927}
1928
b96a7fad 1929static int em_popa(struct x86_emulate_ctxt *ctxt)
38ba30ba 1930{
dde7e6d1
AK
1931 int rc = X86EMUL_CONTINUE;
1932 int reg = VCPU_REGS_RDI;
6fd8e127 1933 u32 val;
38ba30ba 1934
dde7e6d1
AK
1935 while (reg >= VCPU_REGS_RAX) {
1936 if (reg == VCPU_REGS_RSP) {
5ad105e5 1937 rsp_increment(ctxt, ctxt->op_bytes);
dde7e6d1
AK
1938 --reg;
1939 }
38ba30ba 1940
6fd8e127 1941 rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
dde7e6d1
AK
1942 if (rc != X86EMUL_CONTINUE)
1943 break;
6fd8e127 1944 assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
dde7e6d1 1945 --reg;
38ba30ba 1946 }
dde7e6d1 1947 return rc;
38ba30ba
GN
1948}
1949
dd856efa 1950static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
6e154e56 1951{
0225fb50 1952 const struct x86_emulate_ops *ops = ctxt->ops;
5c56e1cf 1953 int rc;
6e154e56
MG
1954 struct desc_ptr dt;
1955 gva_t cs_addr;
1956 gva_t eip_addr;
1957 u16 cs, eip;
6e154e56
MG
1958
1959 /* TODO: Add limit checks */
9dac77fa 1960 ctxt->src.val = ctxt->eflags;
4487b3b4 1961 rc = em_push(ctxt);
5c56e1cf
AK
1962 if (rc != X86EMUL_CONTINUE)
1963 return rc;
6e154e56 1964
0efb0440 1965 ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
6e154e56 1966
9dac77fa 1967 ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
4487b3b4 1968 rc = em_push(ctxt);
5c56e1cf
AK
1969 if (rc != X86EMUL_CONTINUE)
1970 return rc;
6e154e56 1971
9dac77fa 1972 ctxt->src.val = ctxt->_eip;
4487b3b4 1973 rc = em_push(ctxt);
5c56e1cf
AK
1974 if (rc != X86EMUL_CONTINUE)
1975 return rc;
1976
4bff1e86 1977 ops->get_idt(ctxt, &dt);
6e154e56
MG
1978
1979 eip_addr = dt.address + (irq << 2);
1980 cs_addr = dt.address + (irq << 2) + 2;
1981
0f65dd70 1982 rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
6e154e56
MG
1983 if (rc != X86EMUL_CONTINUE)
1984 return rc;
1985
0f65dd70 1986 rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
6e154e56
MG
1987 if (rc != X86EMUL_CONTINUE)
1988 return rc;
1989
7b105ca2 1990 rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
6e154e56
MG
1991 if (rc != X86EMUL_CONTINUE)
1992 return rc;
1993
9dac77fa 1994 ctxt->_eip = eip;
6e154e56
MG
1995
1996 return rc;
1997}
1998
dd856efa
AK
1999int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2000{
2001 int rc;
2002
2003 invalidate_registers(ctxt);
2004 rc = __emulate_int_real(ctxt, irq);
2005 if (rc == X86EMUL_CONTINUE)
2006 writeback_registers(ctxt);
2007 return rc;
2008}
2009
7b105ca2 2010static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
6e154e56
MG
2011{
2012 switch(ctxt->mode) {
2013 case X86EMUL_MODE_REAL:
dd856efa 2014 return __emulate_int_real(ctxt, irq);
6e154e56
MG
2015 case X86EMUL_MODE_VM86:
2016 case X86EMUL_MODE_PROT16:
2017 case X86EMUL_MODE_PROT32:
2018 case X86EMUL_MODE_PROT64:
2019 default:
2020 /* Protected mode interrupts unimplemented yet */
2021 return X86EMUL_UNHANDLEABLE;
2022 }
2023}
2024
7b105ca2 2025static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
38ba30ba 2026{
dde7e6d1
AK
2027 int rc = X86EMUL_CONTINUE;
2028 unsigned long temp_eip = 0;
2029 unsigned long temp_eflags = 0;
2030 unsigned long cs = 0;
0efb0440
NA
2031 unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
2032 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
2033 X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
2034 X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
2035 X86_EFLAGS_AC | X86_EFLAGS_ID |
35fd68a3 2036 X86_EFLAGS_FIXED;
0efb0440
NA
2037 unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
2038 X86_EFLAGS_VIP;
38ba30ba 2039
dde7e6d1 2040 /* TODO: Add stack limit check */
38ba30ba 2041
9dac77fa 2042 rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
38ba30ba 2043
dde7e6d1
AK
2044 if (rc != X86EMUL_CONTINUE)
2045 return rc;
38ba30ba 2046
35d3d4a1
AK
2047 if (temp_eip & ~0xffff)
2048 return emulate_gp(ctxt, 0);
38ba30ba 2049
9dac77fa 2050 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
38ba30ba 2051
dde7e6d1
AK
2052 if (rc != X86EMUL_CONTINUE)
2053 return rc;
38ba30ba 2054
9dac77fa 2055 rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
38ba30ba 2056
dde7e6d1
AK
2057 if (rc != X86EMUL_CONTINUE)
2058 return rc;
38ba30ba 2059
7b105ca2 2060 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
38ba30ba 2061
dde7e6d1
AK
2062 if (rc != X86EMUL_CONTINUE)
2063 return rc;
38ba30ba 2064
9dac77fa 2065 ctxt->_eip = temp_eip;
38ba30ba 2066
9dac77fa 2067 if (ctxt->op_bytes == 4)
dde7e6d1 2068 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
9dac77fa 2069 else if (ctxt->op_bytes == 2) {
dde7e6d1
AK
2070 ctxt->eflags &= ~0xffff;
2071 ctxt->eflags |= temp_eflags;
38ba30ba 2072 }
dde7e6d1
AK
2073
2074 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
35fd68a3 2075 ctxt->eflags |= X86_EFLAGS_FIXED;
801806d9 2076 ctxt->ops->set_nmi_mask(ctxt, false);
dde7e6d1
AK
2077
2078 return rc;
38ba30ba
GN
2079}
2080
e01991e7 2081static int em_iret(struct x86_emulate_ctxt *ctxt)
c37eda13 2082{
dde7e6d1
AK
2083 switch(ctxt->mode) {
2084 case X86EMUL_MODE_REAL:
7b105ca2 2085 return emulate_iret_real(ctxt);
dde7e6d1
AK
2086 case X86EMUL_MODE_VM86:
2087 case X86EMUL_MODE_PROT16:
2088 case X86EMUL_MODE_PROT32:
2089 case X86EMUL_MODE_PROT64:
c37eda13 2090 default:
dde7e6d1
AK
2091 /* iret from protected mode unimplemented yet */
2092 return X86EMUL_UNHANDLEABLE;
c37eda13 2093 }
c37eda13
WY
2094}
2095
d2f62766
TY
2096static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2097{
d2f62766 2098 int rc;
d1442d85
NA
2099 unsigned short sel, old_sel;
2100 struct desc_struct old_desc, new_desc;
2101 const struct x86_emulate_ops *ops = ctxt->ops;
2102 u8 cpl = ctxt->ops->cpl(ctxt);
2103
2104 /* Assignment of RIP may only fail in 64-bit mode */
2105 if (ctxt->mode == X86EMUL_MODE_PROT64)
2106 ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
2107 VCPU_SREG_CS);
d2f62766 2108
9dac77fa 2109 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
d2f62766 2110
3dc4bc4f
NA
2111 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
2112 X86_TRANSFER_CALL_JMP,
d1442d85 2113 &new_desc);
d2f62766
TY
2114 if (rc != X86EMUL_CONTINUE)
2115 return rc;
2116
d50eaa18 2117 rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
d1442d85 2118 if (rc != X86EMUL_CONTINUE) {
7e46dddd 2119 WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
d1442d85
NA
2120 /* assigning eip failed; restore the old cs */
2121 ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
2122 return rc;
2123 }
2124 return rc;
d2f62766
TY
2125}
2126
f7784046 2127static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 2128{
f7784046
NA
2129 return assign_eip_near(ctxt, ctxt->src.val);
2130}
8cdbd2c9 2131
f7784046
NA
2132static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
2133{
2134 int rc;
2135 long int old_eip;
2136
2137 old_eip = ctxt->_eip;
2138 rc = assign_eip_near(ctxt, ctxt->src.val);
2139 if (rc != X86EMUL_CONTINUE)
2140 return rc;
2141 ctxt->src.val = old_eip;
2142 rc = em_push(ctxt);
4179bb02 2143 return rc;
8cdbd2c9
LV
2144}
2145
e0dac408 2146static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 2147{
9dac77fa 2148 u64 old = ctxt->dst.orig_val64;
8cdbd2c9 2149
aaa05f24
NA
2150 if (ctxt->dst.bytes == 16)
2151 return X86EMUL_UNHANDLEABLE;
2152
dd856efa
AK
2153 if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2154 ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2155 *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2156 *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
0efb0440 2157 ctxt->eflags &= ~X86_EFLAGS_ZF;
8cdbd2c9 2158 } else {
dd856efa
AK
2159 ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2160 (u32) reg_read(ctxt, VCPU_REGS_RBX);
8cdbd2c9 2161
0efb0440 2162 ctxt->eflags |= X86_EFLAGS_ZF;
8cdbd2c9 2163 }
1b30eaa8 2164 return X86EMUL_CONTINUE;
8cdbd2c9
LV
2165}
2166
ebda02c2
TY
2167static int em_ret(struct x86_emulate_ctxt *ctxt)
2168{
234f3ce4
NA
2169 int rc;
2170 unsigned long eip;
2171
2172 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2173 if (rc != X86EMUL_CONTINUE)
2174 return rc;
2175
2176 return assign_eip_near(ctxt, eip);
ebda02c2
TY
2177}
2178
e01991e7 2179static int em_ret_far(struct x86_emulate_ctxt *ctxt)
a77ab5ea 2180{
a77ab5ea 2181 int rc;
d1442d85
NA
2182 unsigned long eip, cs;
2183 u16 old_cs;
9e8919ae 2184 int cpl = ctxt->ops->cpl(ctxt);
d1442d85
NA
2185 struct desc_struct old_desc, new_desc;
2186 const struct x86_emulate_ops *ops = ctxt->ops;
2187
2188 if (ctxt->mode == X86EMUL_MODE_PROT64)
2189 ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
2190 VCPU_SREG_CS);
a77ab5ea 2191
d1442d85 2192 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
1b30eaa8 2193 if (rc != X86EMUL_CONTINUE)
a77ab5ea 2194 return rc;
9dac77fa 2195 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1b30eaa8 2196 if (rc != X86EMUL_CONTINUE)
a77ab5ea 2197 return rc;
9e8919ae
NA
2198 /* Outer-privilege level return is not implemented */
2199 if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
2200 return X86EMUL_UNHANDLEABLE;
3dc4bc4f
NA
2201 rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
2202 X86_TRANSFER_RET,
d1442d85
NA
2203 &new_desc);
2204 if (rc != X86EMUL_CONTINUE)
2205 return rc;
d50eaa18 2206 rc = assign_eip_far(ctxt, eip, &new_desc);
d1442d85 2207 if (rc != X86EMUL_CONTINUE) {
7e46dddd 2208 WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
d1442d85
NA
2209 ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
2210 }
a77ab5ea
AK
2211 return rc;
2212}
2213
3261107e
BR
2214static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2215{
2216 int rc;
2217
2218 rc = em_ret_far(ctxt);
2219 if (rc != X86EMUL_CONTINUE)
2220 return rc;
2221 rsp_increment(ctxt, ctxt->src.val);
2222 return X86EMUL_CONTINUE;
2223}
2224
e940b5c2
TY
2225static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2226{
2227 /* Save real source value, then compare EAX against destination. */
37c564f2
NA
2228 ctxt->dst.orig_val = ctxt->dst.val;
2229 ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
e940b5c2 2230 ctxt->src.orig_val = ctxt->src.val;
37c564f2 2231 ctxt->src.val = ctxt->dst.orig_val;
158de57f 2232 fastop(ctxt, em_cmp);
e940b5c2 2233
0efb0440 2234 if (ctxt->eflags & X86_EFLAGS_ZF) {
2fcf5c8a
NA
2235 /* Success: write back to memory; no update of EAX */
2236 ctxt->src.type = OP_NONE;
e940b5c2
TY
2237 ctxt->dst.val = ctxt->src.orig_val;
2238 } else {
2239 /* Failure: write the value we saw to EAX. */
2fcf5c8a
NA
2240 ctxt->src.type = OP_REG;
2241 ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2242 ctxt->src.val = ctxt->dst.orig_val;
2243 /* Create write-cycle to dest by writing the same value */
37c564f2 2244 ctxt->dst.val = ctxt->dst.orig_val;
e940b5c2
TY
2245 }
2246 return X86EMUL_CONTINUE;
2247}
2248
d4b4325f 2249static int em_lseg(struct x86_emulate_ctxt *ctxt)
09b5f4d3 2250{
d4b4325f 2251 int seg = ctxt->src2.val;
09b5f4d3
WY
2252 unsigned short sel;
2253 int rc;
2254
9dac77fa 2255 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
09b5f4d3 2256
7b105ca2 2257 rc = load_segment_descriptor(ctxt, sel, seg);
09b5f4d3
WY
2258 if (rc != X86EMUL_CONTINUE)
2259 return rc;
2260
9dac77fa 2261 ctxt->dst.val = ctxt->src.val;
09b5f4d3
WY
2262 return rc;
2263}
2264
7b105ca2 2265static void
e66bb2cc 2266setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
7b105ca2 2267 struct desc_struct *cs, struct desc_struct *ss)
e66bb2cc 2268{
e66bb2cc 2269 cs->l = 0; /* will be adjusted later */
79168fd1 2270 set_desc_base(cs, 0); /* flat segment */
e66bb2cc 2271 cs->g = 1; /* 4kb granularity */
79168fd1 2272 set_desc_limit(cs, 0xfffff); /* 4GB limit */
e66bb2cc
AP
2273 cs->type = 0x0b; /* Read, Execute, Accessed */
2274 cs->s = 1;
2275 cs->dpl = 0; /* will be adjusted later */
79168fd1
GN
2276 cs->p = 1;
2277 cs->d = 1;
99245b50 2278 cs->avl = 0;
e66bb2cc 2279
79168fd1
GN
2280 set_desc_base(ss, 0); /* flat segment */
2281 set_desc_limit(ss, 0xfffff); /* 4GB limit */
e66bb2cc
AP
2282 ss->g = 1; /* 4kb granularity */
2283 ss->s = 1;
2284 ss->type = 0x03; /* Read/Write, Accessed */
79168fd1 2285 ss->d = 1; /* 32bit stack segment */
e66bb2cc 2286 ss->dpl = 0;
79168fd1 2287 ss->p = 1;
99245b50
GN
2288 ss->l = 0;
2289 ss->avl = 0;
e66bb2cc
AP
2290}
2291
1a18a69b
AK
2292static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
2293{
2294 u32 eax, ebx, ecx, edx;
2295
2296 eax = ecx = 0;
0017f93a
AK
2297 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
2298 return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
1a18a69b
AK
2299 && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
2300 && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2301}
2302
c2226fc9
SB
2303static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2304{
0225fb50 2305 const struct x86_emulate_ops *ops = ctxt->ops;
c2226fc9
SB
2306 u32 eax, ebx, ecx, edx;
2307
2308 /*
2309 * syscall should always be enabled in longmode - so only become
2310 * vendor specific (cpuid) if other modes are active...
2311 */
2312 if (ctxt->mode == X86EMUL_MODE_PROT64)
2313 return true;
2314
2315 eax = 0x00000000;
2316 ecx = 0x00000000;
0017f93a
AK
2317 ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
2318 /*
2319 * Intel ("GenuineIntel")
2320 * remark: Intel CPUs only support "syscall" in 64bit
2321 * longmode. Also an 64bit guest with a
2322 * 32bit compat-app running will #UD !! While this
2323 * behaviour can be fixed (by emulating) into AMD
2324 * response - CPUs of AMD can't behave like Intel.
2325 */
2326 if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2327 ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2328 edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2329 return false;
2330
2331 /* AMD ("AuthenticAMD") */
2332 if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2333 ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2334 edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2335 return true;
2336
2337 /* AMD ("AMDisbetter!") */
2338 if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2339 ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2340 edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2341 return true;
c2226fc9
SB
2342
2343 /* default: (not Intel, not AMD), apply Intel's stricter rules... */
2344 return false;
2345}
2346
e01991e7 2347static int em_syscall(struct x86_emulate_ctxt *ctxt)
e66bb2cc 2348{
0225fb50 2349 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2350 struct desc_struct cs, ss;
e66bb2cc 2351 u64 msr_data;
79168fd1 2352 u16 cs_sel, ss_sel;
c2ad2bb3 2353 u64 efer = 0;
e66bb2cc
AP
2354
2355 /* syscall is not available in real mode */
2e901c4c 2356 if (ctxt->mode == X86EMUL_MODE_REAL ||
35d3d4a1
AK
2357 ctxt->mode == X86EMUL_MODE_VM86)
2358 return emulate_ud(ctxt);
e66bb2cc 2359
c2226fc9
SB
2360 if (!(em_syscall_is_enabled(ctxt)))
2361 return emulate_ud(ctxt);
2362
c2ad2bb3 2363 ops->get_msr(ctxt, MSR_EFER, &efer);
7b105ca2 2364 setup_syscalls_segments(ctxt, &cs, &ss);
e66bb2cc 2365
c2226fc9
SB
2366 if (!(efer & EFER_SCE))
2367 return emulate_ud(ctxt);
2368
717746e3 2369 ops->get_msr(ctxt, MSR_STAR, &msr_data);
e66bb2cc 2370 msr_data >>= 32;
79168fd1
GN
2371 cs_sel = (u16)(msr_data & 0xfffc);
2372 ss_sel = (u16)(msr_data + 8);
e66bb2cc 2373
c2ad2bb3 2374 if (efer & EFER_LMA) {
79168fd1 2375 cs.d = 0;
e66bb2cc
AP
2376 cs.l = 1;
2377 }
1aa36616
AK
2378 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2379 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
e66bb2cc 2380
dd856efa 2381 *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
c2ad2bb3 2382 if (efer & EFER_LMA) {
e66bb2cc 2383#ifdef CONFIG_X86_64
6c6cb69b 2384 *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
e66bb2cc 2385
717746e3 2386 ops->get_msr(ctxt,
3fb1b5db
GN
2387 ctxt->mode == X86EMUL_MODE_PROT64 ?
2388 MSR_LSTAR : MSR_CSTAR, &msr_data);
9dac77fa 2389 ctxt->_eip = msr_data;
e66bb2cc 2390
717746e3 2391 ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
6c6cb69b 2392 ctxt->eflags &= ~msr_data;
35fd68a3 2393 ctxt->eflags |= X86_EFLAGS_FIXED;
e66bb2cc
AP
2394#endif
2395 } else {
2396 /* legacy mode */
717746e3 2397 ops->get_msr(ctxt, MSR_STAR, &msr_data);
9dac77fa 2398 ctxt->_eip = (u32)msr_data;
e66bb2cc 2399
0efb0440 2400 ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
e66bb2cc
AP
2401 }
2402
e54cfa97 2403 return X86EMUL_CONTINUE;
e66bb2cc
AP
2404}
2405
e01991e7 2406static int em_sysenter(struct x86_emulate_ctxt *ctxt)
8c604352 2407{
0225fb50 2408 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2409 struct desc_struct cs, ss;
8c604352 2410 u64 msr_data;
79168fd1 2411 u16 cs_sel, ss_sel;
c2ad2bb3 2412 u64 efer = 0;
8c604352 2413
7b105ca2 2414 ops->get_msr(ctxt, MSR_EFER, &efer);
a0044755 2415 /* inject #GP if in real mode */
35d3d4a1
AK
2416 if (ctxt->mode == X86EMUL_MODE_REAL)
2417 return emulate_gp(ctxt, 0);
8c604352 2418
1a18a69b
AK
2419 /*
2420 * Not recognized on AMD in compat mode (but is recognized in legacy
2421 * mode).
2422 */
f3747379 2423 if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
1a18a69b
AK
2424 && !vendor_intel(ctxt))
2425 return emulate_ud(ctxt);
2426
b2c9d43e 2427 /* sysenter/sysexit have not been tested in 64bit mode. */
35d3d4a1 2428 if (ctxt->mode == X86EMUL_MODE_PROT64)
b2c9d43e 2429 return X86EMUL_UNHANDLEABLE;
8c604352 2430
7b105ca2 2431 setup_syscalls_segments(ctxt, &cs, &ss);
8c604352 2432
717746e3 2433 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
f3747379
NA
2434 if ((msr_data & 0xfffc) == 0x0)
2435 return emulate_gp(ctxt, 0);
8c604352 2436
0efb0440 2437 ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
b32a9918 2438 cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
79168fd1 2439 ss_sel = cs_sel + 8;
f3747379 2440 if (efer & EFER_LMA) {
79168fd1 2441 cs.d = 0;
8c604352
AP
2442 cs.l = 1;
2443 }
2444
1aa36616
AK
2445 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2446 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
8c604352 2447
717746e3 2448 ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
f3747379 2449 ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
8c604352 2450
717746e3 2451 ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
f3747379
NA
2452 *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
2453 (u32)msr_data;
8c604352 2454
e54cfa97 2455 return X86EMUL_CONTINUE;
8c604352
AP
2456}
2457
e01991e7 2458static int em_sysexit(struct x86_emulate_ctxt *ctxt)
4668f050 2459{
0225fb50 2460 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2461 struct desc_struct cs, ss;
234f3ce4 2462 u64 msr_data, rcx, rdx;
4668f050 2463 int usermode;
1249b96e 2464 u16 cs_sel = 0, ss_sel = 0;
4668f050 2465
a0044755
GN
2466 /* inject #GP if in real mode or Virtual 8086 mode */
2467 if (ctxt->mode == X86EMUL_MODE_REAL ||
35d3d4a1
AK
2468 ctxt->mode == X86EMUL_MODE_VM86)
2469 return emulate_gp(ctxt, 0);
4668f050 2470
7b105ca2 2471 setup_syscalls_segments(ctxt, &cs, &ss);
4668f050 2472
9dac77fa 2473 if ((ctxt->rex_prefix & 0x8) != 0x0)
4668f050
AP
2474 usermode = X86EMUL_MODE_PROT64;
2475 else
2476 usermode = X86EMUL_MODE_PROT32;
2477
234f3ce4
NA
2478 rcx = reg_read(ctxt, VCPU_REGS_RCX);
2479 rdx = reg_read(ctxt, VCPU_REGS_RDX);
2480
4668f050
AP
2481 cs.dpl = 3;
2482 ss.dpl = 3;
717746e3 2483 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
4668f050
AP
2484 switch (usermode) {
2485 case X86EMUL_MODE_PROT32:
79168fd1 2486 cs_sel = (u16)(msr_data + 16);
35d3d4a1
AK
2487 if ((msr_data & 0xfffc) == 0x0)
2488 return emulate_gp(ctxt, 0);
79168fd1 2489 ss_sel = (u16)(msr_data + 24);
bf0b682c
NA
2490 rcx = (u32)rcx;
2491 rdx = (u32)rdx;
4668f050
AP
2492 break;
2493 case X86EMUL_MODE_PROT64:
79168fd1 2494 cs_sel = (u16)(msr_data + 32);
35d3d4a1
AK
2495 if (msr_data == 0x0)
2496 return emulate_gp(ctxt, 0);
79168fd1
GN
2497 ss_sel = cs_sel + 8;
2498 cs.d = 0;
4668f050 2499 cs.l = 1;
234f3ce4
NA
2500 if (is_noncanonical_address(rcx) ||
2501 is_noncanonical_address(rdx))
2502 return emulate_gp(ctxt, 0);
4668f050
AP
2503 break;
2504 }
b32a9918
NA
2505 cs_sel |= SEGMENT_RPL_MASK;
2506 ss_sel |= SEGMENT_RPL_MASK;
4668f050 2507
1aa36616
AK
2508 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2509 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
4668f050 2510
234f3ce4
NA
2511 ctxt->_eip = rdx;
2512 *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
4668f050 2513
e54cfa97 2514 return X86EMUL_CONTINUE;
4668f050
AP
2515}
2516
7b105ca2 2517static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
f850e2e6
GN
2518{
2519 int iopl;
2520 if (ctxt->mode == X86EMUL_MODE_REAL)
2521 return false;
2522 if (ctxt->mode == X86EMUL_MODE_VM86)
2523 return true;
0efb0440 2524 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
7b105ca2 2525 return ctxt->ops->cpl(ctxt) > iopl;
f850e2e6
GN
2526}
2527
2528static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
f850e2e6
GN
2529 u16 port, u16 len)
2530{
0225fb50 2531 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2532 struct desc_struct tr_seg;
5601d05b 2533 u32 base3;
f850e2e6 2534 int r;
1aa36616 2535 u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
f850e2e6 2536 unsigned mask = (1 << len) - 1;
5601d05b 2537 unsigned long base;
f850e2e6 2538
1aa36616 2539 ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
79168fd1 2540 if (!tr_seg.p)
f850e2e6 2541 return false;
79168fd1 2542 if (desc_limit_scaled(&tr_seg) < 103)
f850e2e6 2543 return false;
5601d05b
GN
2544 base = get_desc_base(&tr_seg);
2545#ifdef CONFIG_X86_64
2546 base |= ((u64)base3) << 32;
2547#endif
0f65dd70 2548 r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
f850e2e6
GN
2549 if (r != X86EMUL_CONTINUE)
2550 return false;
79168fd1 2551 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
f850e2e6 2552 return false;
0f65dd70 2553 r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
f850e2e6
GN
2554 if (r != X86EMUL_CONTINUE)
2555 return false;
2556 if ((perm >> bit_idx) & mask)
2557 return false;
2558 return true;
2559}
2560
2561static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
f850e2e6
GN
2562 u16 port, u16 len)
2563{
4fc40f07
GN
2564 if (ctxt->perm_ok)
2565 return true;
2566
7b105ca2
TY
2567 if (emulator_bad_iopl(ctxt))
2568 if (!emulator_io_port_access_allowed(ctxt, port, len))
f850e2e6 2569 return false;
4fc40f07
GN
2570
2571 ctxt->perm_ok = true;
2572
f850e2e6
GN
2573 return true;
2574}
2575
38ba30ba 2576static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2577 struct tss_segment_16 *tss)
2578{
9dac77fa 2579 tss->ip = ctxt->_eip;
38ba30ba 2580 tss->flag = ctxt->eflags;
dd856efa
AK
2581 tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
2582 tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
2583 tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
2584 tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
2585 tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
2586 tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
2587 tss->si = reg_read(ctxt, VCPU_REGS_RSI);
2588 tss->di = reg_read(ctxt, VCPU_REGS_RDI);
38ba30ba 2589
1aa36616
AK
2590 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2591 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2592 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2593 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2594 tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
38ba30ba
GN
2595}
2596
2597static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2598 struct tss_segment_16 *tss)
2599{
38ba30ba 2600 int ret;
2356aaeb 2601 u8 cpl;
38ba30ba 2602
9dac77fa 2603 ctxt->_eip = tss->ip;
38ba30ba 2604 ctxt->eflags = tss->flag | 2;
dd856efa
AK
2605 *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
2606 *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
2607 *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
2608 *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
2609 *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
2610 *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
2611 *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
2612 *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
38ba30ba
GN
2613
2614 /*
2615 * SDM says that segment selectors are loaded before segment
2616 * descriptors
2617 */
1aa36616
AK
2618 set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2619 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2620 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2621 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2622 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
38ba30ba 2623
2356aaeb
PB
2624 cpl = tss->cs & 3;
2625
38ba30ba 2626 /*
fc058680 2627 * Now load segment descriptors. If fault happens at this stage
38ba30ba
GN
2628 * it is handled in a context of new task
2629 */
d1442d85 2630 ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
3dc4bc4f 2631 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2632 if (ret != X86EMUL_CONTINUE)
2633 return ret;
d1442d85 2634 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3dc4bc4f 2635 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2636 if (ret != X86EMUL_CONTINUE)
2637 return ret;
d1442d85 2638 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3dc4bc4f 2639 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2640 if (ret != X86EMUL_CONTINUE)
2641 return ret;
d1442d85 2642 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3dc4bc4f 2643 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2644 if (ret != X86EMUL_CONTINUE)
2645 return ret;
d1442d85 2646 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3dc4bc4f 2647 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2648 if (ret != X86EMUL_CONTINUE)
2649 return ret;
2650
2651 return X86EMUL_CONTINUE;
2652}
2653
2654static int task_switch_16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2655 u16 tss_selector, u16 old_tss_sel,
2656 ulong old_tss_base, struct desc_struct *new_desc)
2657{
0225fb50 2658 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2659 struct tss_segment_16 tss_seg;
2660 int ret;
bcc55cba 2661 u32 new_tss_base = get_desc_base(new_desc);
38ba30ba 2662
0f65dd70 2663 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2664 &ctxt->exception);
db297e3d 2665 if (ret != X86EMUL_CONTINUE)
38ba30ba 2666 return ret;
38ba30ba 2667
7b105ca2 2668 save_state_to_tss16(ctxt, &tss_seg);
38ba30ba 2669
0f65dd70 2670 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2671 &ctxt->exception);
db297e3d 2672 if (ret != X86EMUL_CONTINUE)
38ba30ba 2673 return ret;
38ba30ba 2674
0f65dd70 2675 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2676 &ctxt->exception);
db297e3d 2677 if (ret != X86EMUL_CONTINUE)
38ba30ba 2678 return ret;
38ba30ba
GN
2679
2680 if (old_tss_sel != 0xffff) {
2681 tss_seg.prev_task_link = old_tss_sel;
2682
0f65dd70 2683 ret = ops->write_std(ctxt, new_tss_base,
38ba30ba
GN
2684 &tss_seg.prev_task_link,
2685 sizeof tss_seg.prev_task_link,
0f65dd70 2686 &ctxt->exception);
db297e3d 2687 if (ret != X86EMUL_CONTINUE)
38ba30ba 2688 return ret;
38ba30ba
GN
2689 }
2690
7b105ca2 2691 return load_state_from_tss16(ctxt, &tss_seg);
38ba30ba
GN
2692}
2693
2694static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2695 struct tss_segment_32 *tss)
2696{
5c7411e2 2697 /* CR3 and ldt selector are not saved intentionally */
9dac77fa 2698 tss->eip = ctxt->_eip;
38ba30ba 2699 tss->eflags = ctxt->eflags;
dd856efa
AK
2700 tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
2701 tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
2702 tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
2703 tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
2704 tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
2705 tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
2706 tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
2707 tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
38ba30ba 2708
1aa36616
AK
2709 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2710 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2711 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2712 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2713 tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2714 tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
38ba30ba
GN
2715}
2716
2717static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2718 struct tss_segment_32 *tss)
2719{
38ba30ba 2720 int ret;
2356aaeb 2721 u8 cpl;
38ba30ba 2722
7b105ca2 2723 if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
35d3d4a1 2724 return emulate_gp(ctxt, 0);
9dac77fa 2725 ctxt->_eip = tss->eip;
38ba30ba 2726 ctxt->eflags = tss->eflags | 2;
4cee4798
KW
2727
2728 /* General purpose registers */
dd856efa
AK
2729 *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
2730 *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
2731 *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
2732 *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
2733 *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
2734 *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
2735 *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
2736 *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
38ba30ba
GN
2737
2738 /*
2739 * SDM says that segment selectors are loaded before segment
2356aaeb
PB
2740 * descriptors. This is important because CPL checks will
2741 * use CS.RPL.
38ba30ba 2742 */
1aa36616
AK
2743 set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2744 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2745 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2746 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2747 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2748 set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2749 set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
38ba30ba 2750
4cee4798
KW
2751 /*
2752 * If we're switching between Protected Mode and VM86, we need to make
2753 * sure to update the mode before loading the segment descriptors so
2754 * that the selectors are interpreted correctly.
4cee4798 2755 */
2356aaeb 2756 if (ctxt->eflags & X86_EFLAGS_VM) {
4cee4798 2757 ctxt->mode = X86EMUL_MODE_VM86;
2356aaeb
PB
2758 cpl = 3;
2759 } else {
4cee4798 2760 ctxt->mode = X86EMUL_MODE_PROT32;
2356aaeb
PB
2761 cpl = tss->cs & 3;
2762 }
4cee4798 2763
38ba30ba
GN
2764 /*
2765 * Now load segment descriptors. If fault happenes at this stage
2766 * it is handled in a context of new task
2767 */
d1442d85 2768 ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3dc4bc4f 2769 cpl, X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2770 if (ret != X86EMUL_CONTINUE)
2771 return ret;
d1442d85 2772 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3dc4bc4f 2773 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2774 if (ret != X86EMUL_CONTINUE)
2775 return ret;
d1442d85 2776 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3dc4bc4f 2777 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2778 if (ret != X86EMUL_CONTINUE)
2779 return ret;
d1442d85 2780 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3dc4bc4f 2781 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2782 if (ret != X86EMUL_CONTINUE)
2783 return ret;
d1442d85 2784 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3dc4bc4f 2785 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2786 if (ret != X86EMUL_CONTINUE)
2787 return ret;
d1442d85 2788 ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3dc4bc4f 2789 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba
GN
2790 if (ret != X86EMUL_CONTINUE)
2791 return ret;
d1442d85 2792 ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3dc4bc4f 2793 X86_TRANSFER_TASK_SWITCH, NULL);
38ba30ba 2794
2f729b10 2795 return ret;
38ba30ba
GN
2796}
2797
2798static int task_switch_32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2799 u16 tss_selector, u16 old_tss_sel,
2800 ulong old_tss_base, struct desc_struct *new_desc)
2801{
0225fb50 2802 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2803 struct tss_segment_32 tss_seg;
2804 int ret;
bcc55cba 2805 u32 new_tss_base = get_desc_base(new_desc);
5c7411e2
NA
2806 u32 eip_offset = offsetof(struct tss_segment_32, eip);
2807 u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
38ba30ba 2808
0f65dd70 2809 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2810 &ctxt->exception);
db297e3d 2811 if (ret != X86EMUL_CONTINUE)
38ba30ba 2812 return ret;
38ba30ba 2813
7b105ca2 2814 save_state_to_tss32(ctxt, &tss_seg);
38ba30ba 2815
5c7411e2
NA
2816 /* Only GP registers and segment selectors are saved */
2817 ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
2818 ldt_sel_offset - eip_offset, &ctxt->exception);
db297e3d 2819 if (ret != X86EMUL_CONTINUE)
38ba30ba 2820 return ret;
38ba30ba 2821
0f65dd70 2822 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2823 &ctxt->exception);
db297e3d 2824 if (ret != X86EMUL_CONTINUE)
38ba30ba 2825 return ret;
38ba30ba
GN
2826
2827 if (old_tss_sel != 0xffff) {
2828 tss_seg.prev_task_link = old_tss_sel;
2829
0f65dd70 2830 ret = ops->write_std(ctxt, new_tss_base,
38ba30ba
GN
2831 &tss_seg.prev_task_link,
2832 sizeof tss_seg.prev_task_link,
0f65dd70 2833 &ctxt->exception);
db297e3d 2834 if (ret != X86EMUL_CONTINUE)
38ba30ba 2835 return ret;
38ba30ba
GN
2836 }
2837
7b105ca2 2838 return load_state_from_tss32(ctxt, &tss_seg);
38ba30ba
GN
2839}
2840
2841static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
7f3d35fd 2842 u16 tss_selector, int idt_index, int reason,
e269fb21 2843 bool has_error_code, u32 error_code)
38ba30ba 2844{
0225fb50 2845 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2846 struct desc_struct curr_tss_desc, next_tss_desc;
2847 int ret;
1aa36616 2848 u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
38ba30ba 2849 ulong old_tss_base =
4bff1e86 2850 ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
ceffb459 2851 u32 desc_limit;
e919464b 2852 ulong desc_addr;
38ba30ba
GN
2853
2854 /* FIXME: old_tss_base == ~0 ? */
2855
e919464b 2856 ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
38ba30ba
GN
2857 if (ret != X86EMUL_CONTINUE)
2858 return ret;
e919464b 2859 ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
38ba30ba
GN
2860 if (ret != X86EMUL_CONTINUE)
2861 return ret;
2862
2863 /* FIXME: check that next_tss_desc is tss */
2864
7f3d35fd
KW
2865 /*
2866 * Check privileges. The three cases are task switch caused by...
2867 *
2868 * 1. jmp/call/int to task gate: Check against DPL of the task gate
2869 * 2. Exception/IRQ/iret: No check is performed
2c2ca2d1
NA
2870 * 3. jmp/call to TSS/task-gate: No check is performed since the
2871 * hardware checks it before exiting.
7f3d35fd
KW
2872 */
2873 if (reason == TASK_SWITCH_GATE) {
2874 if (idt_index != -1) {
2875 /* Software interrupts */
2876 struct desc_struct task_gate_desc;
2877 int dpl;
2878
2879 ret = read_interrupt_descriptor(ctxt, idt_index,
2880 &task_gate_desc);
2881 if (ret != X86EMUL_CONTINUE)
2882 return ret;
2883
2884 dpl = task_gate_desc.dpl;
2885 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2886 return emulate_gp(ctxt, (idt_index << 3) | 0x2);
2887 }
38ba30ba
GN
2888 }
2889
ceffb459
GN
2890 desc_limit = desc_limit_scaled(&next_tss_desc);
2891 if (!next_tss_desc.p ||
2892 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2893 desc_limit < 0x2b)) {
592f0858 2894 return emulate_ts(ctxt, tss_selector & 0xfffc);
38ba30ba
GN
2895 }
2896
2897 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2898 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
7b105ca2 2899 write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
38ba30ba
GN
2900 }
2901
2902 if (reason == TASK_SWITCH_IRET)
2903 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2904
2905 /* set back link to prev task only if NT bit is set in eflags
fc058680 2906 note that old_tss_sel is not used after this point */
38ba30ba
GN
2907 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2908 old_tss_sel = 0xffff;
2909
2910 if (next_tss_desc.type & 8)
7b105ca2 2911 ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
38ba30ba
GN
2912 old_tss_base, &next_tss_desc);
2913 else
7b105ca2 2914 ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
38ba30ba 2915 old_tss_base, &next_tss_desc);
0760d448
JK
2916 if (ret != X86EMUL_CONTINUE)
2917 return ret;
38ba30ba
GN
2918
2919 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2920 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2921
2922 if (reason != TASK_SWITCH_IRET) {
2923 next_tss_desc.type |= (1 << 1); /* set busy flag */
7b105ca2 2924 write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
38ba30ba
GN
2925 }
2926
717746e3 2927 ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
1aa36616 2928 ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
38ba30ba 2929
e269fb21 2930 if (has_error_code) {
9dac77fa
AK
2931 ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2932 ctxt->lock_prefix = 0;
2933 ctxt->src.val = (unsigned long) error_code;
4487b3b4 2934 ret = em_push(ctxt);
e269fb21
JK
2935 }
2936
38ba30ba
GN
2937 return ret;
2938}
2939
2940int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
7f3d35fd 2941 u16 tss_selector, int idt_index, int reason,
e269fb21 2942 bool has_error_code, u32 error_code)
38ba30ba 2943{
38ba30ba
GN
2944 int rc;
2945
dd856efa 2946 invalidate_registers(ctxt);
9dac77fa
AK
2947 ctxt->_eip = ctxt->eip;
2948 ctxt->dst.type = OP_NONE;
38ba30ba 2949
7f3d35fd 2950 rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
e269fb21 2951 has_error_code, error_code);
38ba30ba 2952
dd856efa 2953 if (rc == X86EMUL_CONTINUE) {
9dac77fa 2954 ctxt->eip = ctxt->_eip;
dd856efa
AK
2955 writeback_registers(ctxt);
2956 }
38ba30ba 2957
a0c0ab2f 2958 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
38ba30ba
GN
2959}
2960
f3bd64c6
GN
2961static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
2962 struct operand *op)
a682e354 2963{
0efb0440 2964 int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
a682e354 2965
01485a22
PB
2966 register_address_increment(ctxt, reg, df * op->bytes);
2967 op->addr.mem.ea = register_address(ctxt, reg);
a682e354
GN
2968}
2969
7af04fc0
AK
2970static int em_das(struct x86_emulate_ctxt *ctxt)
2971{
7af04fc0
AK
2972 u8 al, old_al;
2973 bool af, cf, old_cf;
2974
2975 cf = ctxt->eflags & X86_EFLAGS_CF;
9dac77fa 2976 al = ctxt->dst.val;
7af04fc0
AK
2977
2978 old_al = al;
2979 old_cf = cf;
2980 cf = false;
2981 af = ctxt->eflags & X86_EFLAGS_AF;
2982 if ((al & 0x0f) > 9 || af) {
2983 al -= 6;
2984 cf = old_cf | (al >= 250);
2985 af = true;
2986 } else {
2987 af = false;
2988 }
2989 if (old_al > 0x99 || old_cf) {
2990 al -= 0x60;
2991 cf = true;
2992 }
2993
9dac77fa 2994 ctxt->dst.val = al;
7af04fc0 2995 /* Set PF, ZF, SF */
9dac77fa
AK
2996 ctxt->src.type = OP_IMM;
2997 ctxt->src.val = 0;
2998 ctxt->src.bytes = 1;
158de57f 2999 fastop(ctxt, em_or);
7af04fc0
AK
3000 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
3001 if (cf)
3002 ctxt->eflags |= X86_EFLAGS_CF;
3003 if (af)
3004 ctxt->eflags |= X86_EFLAGS_AF;
3005 return X86EMUL_CONTINUE;
3006}
3007
a035d5c6
PB
3008static int em_aam(struct x86_emulate_ctxt *ctxt)
3009{
3010 u8 al, ah;
3011
3012 if (ctxt->src.val == 0)
3013 return emulate_de(ctxt);
3014
3015 al = ctxt->dst.val & 0xff;
3016 ah = al / ctxt->src.val;
3017 al %= ctxt->src.val;
3018
3019 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
3020
3021 /* Set PF, ZF, SF */
3022 ctxt->src.type = OP_IMM;
3023 ctxt->src.val = 0;
3024 ctxt->src.bytes = 1;
3025 fastop(ctxt, em_or);
3026
3027 return X86EMUL_CONTINUE;
3028}
3029
7f662273
GN
3030static int em_aad(struct x86_emulate_ctxt *ctxt)
3031{
3032 u8 al = ctxt->dst.val & 0xff;
3033 u8 ah = (ctxt->dst.val >> 8) & 0xff;
3034
3035 al = (al + (ah * ctxt->src.val)) & 0xff;
3036
3037 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
3038
f583c29b
GN
3039 /* Set PF, ZF, SF */
3040 ctxt->src.type = OP_IMM;
3041 ctxt->src.val = 0;
3042 ctxt->src.bytes = 1;
3043 fastop(ctxt, em_or);
7f662273
GN
3044
3045 return X86EMUL_CONTINUE;
3046}
3047
d4ddafcd
TY
3048static int em_call(struct x86_emulate_ctxt *ctxt)
3049{
234f3ce4 3050 int rc;
d4ddafcd
TY
3051 long rel = ctxt->src.val;
3052
3053 ctxt->src.val = (unsigned long)ctxt->_eip;
234f3ce4
NA
3054 rc = jmp_rel(ctxt, rel);
3055 if (rc != X86EMUL_CONTINUE)
3056 return rc;
d4ddafcd
TY
3057 return em_push(ctxt);
3058}
3059
0ef753b8
AK
3060static int em_call_far(struct x86_emulate_ctxt *ctxt)
3061{
0ef753b8
AK
3062 u16 sel, old_cs;
3063 ulong old_eip;
3064 int rc;
d1442d85
NA
3065 struct desc_struct old_desc, new_desc;
3066 const struct x86_emulate_ops *ops = ctxt->ops;
3067 int cpl = ctxt->ops->cpl(ctxt);
82268083 3068 enum x86emul_mode prev_mode = ctxt->mode;
0ef753b8 3069
9dac77fa 3070 old_eip = ctxt->_eip;
d1442d85 3071 ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
0ef753b8 3072
9dac77fa 3073 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3dc4bc4f
NA
3074 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
3075 X86_TRANSFER_CALL_JMP, &new_desc);
d1442d85 3076 if (rc != X86EMUL_CONTINUE)
80976dbb 3077 return rc;
0ef753b8 3078
d50eaa18 3079 rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
d1442d85
NA
3080 if (rc != X86EMUL_CONTINUE)
3081 goto fail;
0ef753b8 3082
9dac77fa 3083 ctxt->src.val = old_cs;
4487b3b4 3084 rc = em_push(ctxt);
0ef753b8 3085 if (rc != X86EMUL_CONTINUE)
d1442d85 3086 goto fail;
0ef753b8 3087
9dac77fa 3088 ctxt->src.val = old_eip;
d1442d85
NA
3089 rc = em_push(ctxt);
3090 /* If we failed, we tainted the memory, but the very least we should
3091 restore cs */
82268083
NA
3092 if (rc != X86EMUL_CONTINUE) {
3093 pr_warn_once("faulting far call emulation tainted memory\n");
d1442d85 3094 goto fail;
82268083 3095 }
d1442d85
NA
3096 return rc;
3097fail:
3098 ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
82268083 3099 ctxt->mode = prev_mode;
d1442d85
NA
3100 return rc;
3101
0ef753b8
AK
3102}
3103
40ece7c7
AK
3104static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3105{
40ece7c7 3106 int rc;
234f3ce4 3107 unsigned long eip;
40ece7c7 3108
234f3ce4
NA
3109 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3110 if (rc != X86EMUL_CONTINUE)
3111 return rc;
3112 rc = assign_eip_near(ctxt, eip);
40ece7c7
AK
3113 if (rc != X86EMUL_CONTINUE)
3114 return rc;
5ad105e5 3115 rsp_increment(ctxt, ctxt->src.val);
40ece7c7
AK
3116 return X86EMUL_CONTINUE;
3117}
3118
e4f973ae
TY
3119static int em_xchg(struct x86_emulate_ctxt *ctxt)
3120{
e4f973ae 3121 /* Write back the register source. */
9dac77fa
AK
3122 ctxt->src.val = ctxt->dst.val;
3123 write_register_operand(&ctxt->src);
e4f973ae
TY
3124
3125 /* Write back the memory destination with implicit LOCK prefix. */
9dac77fa
AK
3126 ctxt->dst.val = ctxt->src.orig_val;
3127 ctxt->lock_prefix = 1;
e4f973ae
TY
3128 return X86EMUL_CONTINUE;
3129}
3130
5c82aa29
AK
3131static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3132{
9dac77fa 3133 ctxt->dst.val = ctxt->src2.val;
4d758349 3134 return fastop(ctxt, em_imul);
5c82aa29
AK
3135}
3136
61429142
AK
3137static int em_cwd(struct x86_emulate_ctxt *ctxt)
3138{
9dac77fa
AK
3139 ctxt->dst.type = OP_REG;
3140 ctxt->dst.bytes = ctxt->src.bytes;
dd856efa 3141 ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
9dac77fa 3142 ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
61429142
AK
3143
3144 return X86EMUL_CONTINUE;
3145}
3146
48bb5d3c
AK
3147static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3148{
48bb5d3c
AK
3149 u64 tsc = 0;
3150
717746e3 3151 ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
dd856efa
AK
3152 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3153 *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
48bb5d3c
AK
3154 return X86EMUL_CONTINUE;
3155}
3156
222d21aa
AK
3157static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3158{
3159 u64 pmc;
3160
dd856efa 3161 if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
222d21aa 3162 return emulate_gp(ctxt, 0);
dd856efa
AK
3163 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3164 *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
222d21aa
AK
3165 return X86EMUL_CONTINUE;
3166}
3167
b9eac5f4
AK
3168static int em_mov(struct x86_emulate_ctxt *ctxt)
3169{
54cfdb3e 3170 memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
b9eac5f4
AK
3171 return X86EMUL_CONTINUE;
3172}
3173
84cffe49
BP
3174#define FFL(x) bit(X86_FEATURE_##x)
3175
3176static int em_movbe(struct x86_emulate_ctxt *ctxt)
3177{
3178 u32 ebx, ecx, edx, eax = 1;
3179 u16 tmp;
3180
3181 /*
3182 * Check MOVBE is set in the guest-visible CPUID leaf.
3183 */
3184 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3185 if (!(ecx & FFL(MOVBE)))
3186 return emulate_ud(ctxt);
3187
3188 switch (ctxt->op_bytes) {
3189 case 2:
3190 /*
3191 * From MOVBE definition: "...When the operand size is 16 bits,
3192 * the upper word of the destination register remains unchanged
3193 * ..."
3194 *
3195 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3196 * rules so we have to do the operation almost per hand.
3197 */
3198 tmp = (u16)ctxt->src.val;
3199 ctxt->dst.val &= ~0xffffUL;
3200 ctxt->dst.val |= (unsigned long)swab16(tmp);
3201 break;
3202 case 4:
3203 ctxt->dst.val = swab32((u32)ctxt->src.val);
3204 break;
3205 case 8:
3206 ctxt->dst.val = swab64(ctxt->src.val);
3207 break;
3208 default:
592f0858 3209 BUG();
84cffe49
BP
3210 }
3211 return X86EMUL_CONTINUE;
3212}
3213
bc00f8d2
TY
3214static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3215{
3216 if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
3217 return emulate_gp(ctxt, 0);
3218
3219 /* Disable writeback. */
3220 ctxt->dst.type = OP_NONE;
3221 return X86EMUL_CONTINUE;
3222}
3223
3224static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3225{
3226 unsigned long val;
3227
3228 if (ctxt->mode == X86EMUL_MODE_PROT64)
3229 val = ctxt->src.val & ~0ULL;
3230 else
3231 val = ctxt->src.val & ~0U;
3232
3233 /* #UD condition is already handled. */
3234 if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3235 return emulate_gp(ctxt, 0);
3236
3237 /* Disable writeback. */
3238 ctxt->dst.type = OP_NONE;
3239 return X86EMUL_CONTINUE;
3240}
3241
e1e210b0
TY
3242static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3243{
3244 u64 msr_data;
3245
dd856efa
AK
3246 msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3247 | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3248 if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
e1e210b0
TY
3249 return emulate_gp(ctxt, 0);
3250
3251 return X86EMUL_CONTINUE;
3252}
3253
3254static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3255{
3256 u64 msr_data;
3257
dd856efa 3258 if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
e1e210b0
TY
3259 return emulate_gp(ctxt, 0);
3260
dd856efa
AK
3261 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3262 *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
e1e210b0
TY
3263 return X86EMUL_CONTINUE;
3264}
3265
1bd5f469
TY
3266static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3267{
9dac77fa 3268 if (ctxt->modrm_reg > VCPU_SREG_GS)
1bd5f469
TY
3269 return emulate_ud(ctxt);
3270
9dac77fa 3271 ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
b5bbf10e
NA
3272 if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
3273 ctxt->dst.bytes = 2;
1bd5f469
TY
3274 return X86EMUL_CONTINUE;
3275}
3276
3277static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3278{
9dac77fa 3279 u16 sel = ctxt->src.val;
1bd5f469 3280
9dac77fa 3281 if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
1bd5f469
TY
3282 return emulate_ud(ctxt);
3283
9dac77fa 3284 if (ctxt->modrm_reg == VCPU_SREG_SS)
1bd5f469
TY
3285 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3286
3287 /* Disable writeback. */
9dac77fa
AK
3288 ctxt->dst.type = OP_NONE;
3289 return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
1bd5f469
TY
3290}
3291
a14e579f
AK
3292static int em_lldt(struct x86_emulate_ctxt *ctxt)
3293{
3294 u16 sel = ctxt->src.val;
3295
3296 /* Disable writeback. */
3297 ctxt->dst.type = OP_NONE;
3298 return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3299}
3300
80890006
AK
3301static int em_ltr(struct x86_emulate_ctxt *ctxt)
3302{
3303 u16 sel = ctxt->src.val;
3304
3305 /* Disable writeback. */
3306 ctxt->dst.type = OP_NONE;
3307 return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3308}
3309
38503911
AK
3310static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3311{
9fa088f4
AK
3312 int rc;
3313 ulong linear;
3314
9dac77fa 3315 rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
9fa088f4 3316 if (rc == X86EMUL_CONTINUE)
3cb16fe7 3317 ctxt->ops->invlpg(ctxt, linear);
38503911 3318 /* Disable writeback. */
9dac77fa 3319 ctxt->dst.type = OP_NONE;
38503911
AK
3320 return X86EMUL_CONTINUE;
3321}
3322
2d04a05b
AK
3323static int em_clts(struct x86_emulate_ctxt *ctxt)
3324{
3325 ulong cr0;
3326
3327 cr0 = ctxt->ops->get_cr(ctxt, 0);
3328 cr0 &= ~X86_CR0_TS;
3329 ctxt->ops->set_cr(ctxt, 0, cr0);
3330 return X86EMUL_CONTINUE;
3331}
3332
b34a8051 3333static int em_hypercall(struct x86_emulate_ctxt *ctxt)
26d05cc7 3334{
0f54a321 3335 int rc = ctxt->ops->fix_hypercall(ctxt);
26d05cc7 3336
26d05cc7
AK
3337 if (rc != X86EMUL_CONTINUE)
3338 return rc;
3339
3340 /* Let the processor re-execute the fixed hypercall */
9dac77fa 3341 ctxt->_eip = ctxt->eip;
26d05cc7 3342 /* Disable writeback. */
9dac77fa 3343 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3344 return X86EMUL_CONTINUE;
3345}
3346
96051572
AK
3347static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3348 void (*get)(struct x86_emulate_ctxt *ctxt,
3349 struct desc_ptr *ptr))
3350{
3351 struct desc_ptr desc_ptr;
3352
3353 if (ctxt->mode == X86EMUL_MODE_PROT64)
3354 ctxt->op_bytes = 8;
3355 get(ctxt, &desc_ptr);
3356 if (ctxt->op_bytes == 2) {
3357 ctxt->op_bytes = 4;
3358 desc_ptr.address &= 0x00ffffff;
3359 }
3360 /* Disable writeback. */
3361 ctxt->dst.type = OP_NONE;
3362 return segmented_write(ctxt, ctxt->dst.addr.mem,
3363 &desc_ptr, 2 + ctxt->op_bytes);
3364}
3365
3366static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3367{
3368 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3369}
3370
3371static int em_sidt(struct x86_emulate_ctxt *ctxt)
3372{
3373 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3374}
3375
5b7f6a1e 3376static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
26d05cc7 3377{
26d05cc7
AK
3378 struct desc_ptr desc_ptr;
3379 int rc;
3380
510425ff
AK
3381 if (ctxt->mode == X86EMUL_MODE_PROT64)
3382 ctxt->op_bytes = 8;
9dac77fa 3383 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
26d05cc7 3384 &desc_ptr.size, &desc_ptr.address,
9dac77fa 3385 ctxt->op_bytes);
26d05cc7
AK
3386 if (rc != X86EMUL_CONTINUE)
3387 return rc;
9a9abf6b
NA
3388 if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3389 is_noncanonical_address(desc_ptr.address))
3390 return emulate_gp(ctxt, 0);
5b7f6a1e
NA
3391 if (lgdt)
3392 ctxt->ops->set_gdt(ctxt, &desc_ptr);
3393 else
3394 ctxt->ops->set_idt(ctxt, &desc_ptr);
26d05cc7 3395 /* Disable writeback. */
9dac77fa 3396 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3397 return X86EMUL_CONTINUE;
3398}
3399
5b7f6a1e
NA
3400static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3401{
3402 return em_lgdt_lidt(ctxt, true);
3403}
3404
26d05cc7
AK
3405static int em_lidt(struct x86_emulate_ctxt *ctxt)
3406{
5b7f6a1e 3407 return em_lgdt_lidt(ctxt, false);
26d05cc7
AK
3408}
3409
3410static int em_smsw(struct x86_emulate_ctxt *ctxt)
3411{
32e94d06
NA
3412 if (ctxt->dst.type == OP_MEM)
3413 ctxt->dst.bytes = 2;
9dac77fa 3414 ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
26d05cc7
AK
3415 return X86EMUL_CONTINUE;
3416}
3417
3418static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3419{
26d05cc7 3420 ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
9dac77fa
AK
3421 | (ctxt->src.val & 0x0f));
3422 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3423 return X86EMUL_CONTINUE;
3424}
3425
d06e03ad
TY
3426static int em_loop(struct x86_emulate_ctxt *ctxt)
3427{
234f3ce4
NA
3428 int rc = X86EMUL_CONTINUE;
3429
01485a22 3430 register_address_increment(ctxt, VCPU_REGS_RCX, -1);
dd856efa 3431 if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
9dac77fa 3432 (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
234f3ce4 3433 rc = jmp_rel(ctxt, ctxt->src.val);
d06e03ad 3434
234f3ce4 3435 return rc;
d06e03ad
TY
3436}
3437
3438static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3439{
234f3ce4
NA
3440 int rc = X86EMUL_CONTINUE;
3441
dd856efa 3442 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
234f3ce4 3443 rc = jmp_rel(ctxt, ctxt->src.val);
d06e03ad 3444
234f3ce4 3445 return rc;
d06e03ad
TY
3446}
3447
d7841a4b
TY
3448static int em_in(struct x86_emulate_ctxt *ctxt)
3449{
3450 if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3451 &ctxt->dst.val))
3452 return X86EMUL_IO_NEEDED;
3453
3454 return X86EMUL_CONTINUE;
3455}
3456
3457static int em_out(struct x86_emulate_ctxt *ctxt)
3458{
3459 ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3460 &ctxt->src.val, 1);
3461 /* Disable writeback. */
3462 ctxt->dst.type = OP_NONE;
3463 return X86EMUL_CONTINUE;
3464}
3465
f411e6cd
TY
3466static int em_cli(struct x86_emulate_ctxt *ctxt)
3467{
3468 if (emulator_bad_iopl(ctxt))
3469 return emulate_gp(ctxt, 0);
3470
3471 ctxt->eflags &= ~X86_EFLAGS_IF;
3472 return X86EMUL_CONTINUE;
3473}
3474
3475static int em_sti(struct x86_emulate_ctxt *ctxt)
3476{
3477 if (emulator_bad_iopl(ctxt))
3478 return emulate_gp(ctxt, 0);
3479
3480 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3481 ctxt->eflags |= X86_EFLAGS_IF;
3482 return X86EMUL_CONTINUE;
3483}
3484
6d6eede4
AK
3485static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3486{
3487 u32 eax, ebx, ecx, edx;
3488
dd856efa
AK
3489 eax = reg_read(ctxt, VCPU_REGS_RAX);
3490 ecx = reg_read(ctxt, VCPU_REGS_RCX);
6d6eede4 3491 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
dd856efa
AK
3492 *reg_write(ctxt, VCPU_REGS_RAX) = eax;
3493 *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
3494 *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
3495 *reg_write(ctxt, VCPU_REGS_RDX) = edx;
6d6eede4
AK
3496 return X86EMUL_CONTINUE;
3497}
3498
98f73630
PB
3499static int em_sahf(struct x86_emulate_ctxt *ctxt)
3500{
3501 u32 flags;
3502
0efb0440
NA
3503 flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
3504 X86_EFLAGS_SF;
98f73630
PB
3505 flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
3506
3507 ctxt->eflags &= ~0xffUL;
3508 ctxt->eflags |= flags | X86_EFLAGS_FIXED;
3509 return X86EMUL_CONTINUE;
3510}
3511
2dd7caa0
AK
3512static int em_lahf(struct x86_emulate_ctxt *ctxt)
3513{
dd856efa
AK
3514 *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
3515 *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
2dd7caa0
AK
3516 return X86EMUL_CONTINUE;
3517}
3518
9299836e
AK
3519static int em_bswap(struct x86_emulate_ctxt *ctxt)
3520{
3521 switch (ctxt->op_bytes) {
3522#ifdef CONFIG_X86_64
3523 case 8:
3524 asm("bswap %0" : "+r"(ctxt->dst.val));
3525 break;
3526#endif
3527 default:
3528 asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
3529 break;
3530 }
3531 return X86EMUL_CONTINUE;
3532}
3533
13e457e0
NA
3534static int em_clflush(struct x86_emulate_ctxt *ctxt)
3535{
3536 /* emulating clflush regardless of cpuid */
3537 return X86EMUL_CONTINUE;
3538}
3539
2276b511
NA
3540static int em_movsxd(struct x86_emulate_ctxt *ctxt)
3541{
3542 ctxt->dst.val = (s32) ctxt->src.val;
3543 return X86EMUL_CONTINUE;
3544}
3545
cfec82cb
JR
3546static bool valid_cr(int nr)
3547{
3548 switch (nr) {
3549 case 0:
3550 case 2 ... 4:
3551 case 8:
3552 return true;
3553 default:
3554 return false;
3555 }
3556}
3557
3558static int check_cr_read(struct x86_emulate_ctxt *ctxt)
3559{
9dac77fa 3560 if (!valid_cr(ctxt->modrm_reg))
cfec82cb
JR
3561 return emulate_ud(ctxt);
3562
3563 return X86EMUL_CONTINUE;
3564}
3565
3566static int check_cr_write(struct x86_emulate_ctxt *ctxt)
3567{
9dac77fa
AK
3568 u64 new_val = ctxt->src.val64;
3569 int cr = ctxt->modrm_reg;
c2ad2bb3 3570 u64 efer = 0;
cfec82cb
JR
3571
3572 static u64 cr_reserved_bits[] = {
3573 0xffffffff00000000ULL,
3574 0, 0, 0, /* CR3 checked later */
3575 CR4_RESERVED_BITS,
3576 0, 0, 0,
3577 CR8_RESERVED_BITS,
3578 };
3579
3580 if (!valid_cr(cr))
3581 return emulate_ud(ctxt);
3582
3583 if (new_val & cr_reserved_bits[cr])
3584 return emulate_gp(ctxt, 0);
3585
3586 switch (cr) {
3587 case 0: {
c2ad2bb3 3588 u64 cr4;
cfec82cb
JR
3589 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
3590 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
3591 return emulate_gp(ctxt, 0);
3592
717746e3
AK
3593 cr4 = ctxt->ops->get_cr(ctxt, 4);
3594 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
cfec82cb
JR
3595
3596 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
3597 !(cr4 & X86_CR4_PAE))
3598 return emulate_gp(ctxt, 0);
3599
3600 break;
3601 }
3602 case 3: {
3603 u64 rsvd = 0;
3604
c2ad2bb3
AK
3605 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3606 if (efer & EFER_LMA)
9d88fca7 3607 rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
cfec82cb
JR
3608
3609 if (new_val & rsvd)
3610 return emulate_gp(ctxt, 0);
3611
3612 break;
3613 }
3614 case 4: {
717746e3 3615 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
cfec82cb
JR
3616
3617 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
3618 return emulate_gp(ctxt, 0);
3619
3620 break;
3621 }
3622 }
3623
3624 return X86EMUL_CONTINUE;
3625}
3626
3b88e41a
JR
3627static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
3628{
3629 unsigned long dr7;
3630
717746e3 3631 ctxt->ops->get_dr(ctxt, 7, &dr7);
3b88e41a
JR
3632
3633 /* Check if DR7.Global_Enable is set */
3634 return dr7 & (1 << 13);
3635}
3636
3637static int check_dr_read(struct x86_emulate_ctxt *ctxt)
3638{
9dac77fa 3639 int dr = ctxt->modrm_reg;
3b88e41a
JR
3640 u64 cr4;
3641
3642 if (dr > 7)
3643 return emulate_ud(ctxt);
3644
717746e3 3645 cr4 = ctxt->ops->get_cr(ctxt, 4);
3b88e41a
JR
3646 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
3647 return emulate_ud(ctxt);
3648
6d2a0526
NA
3649 if (check_dr7_gd(ctxt)) {
3650 ulong dr6;
3651
3652 ctxt->ops->get_dr(ctxt, 6, &dr6);
3653 dr6 &= ~15;
3654 dr6 |= DR6_BD | DR6_RTM;
3655 ctxt->ops->set_dr(ctxt, 6, dr6);
3b88e41a 3656 return emulate_db(ctxt);
6d2a0526 3657 }
3b88e41a
JR
3658
3659 return X86EMUL_CONTINUE;
3660}
3661
3662static int check_dr_write(struct x86_emulate_ctxt *ctxt)
3663{
9dac77fa
AK
3664 u64 new_val = ctxt->src.val64;
3665 int dr = ctxt->modrm_reg;
3b88e41a
JR
3666
3667 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
3668 return emulate_gp(ctxt, 0);
3669
3670 return check_dr_read(ctxt);
3671}
3672
01de8b09
JR
3673static int check_svme(struct x86_emulate_ctxt *ctxt)
3674{
3675 u64 efer;
3676
717746e3 3677 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
01de8b09
JR
3678
3679 if (!(efer & EFER_SVME))
3680 return emulate_ud(ctxt);
3681
3682 return X86EMUL_CONTINUE;
3683}
3684
3685static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
3686{
dd856efa 3687 u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
01de8b09
JR
3688
3689 /* Valid physical address? */
d4224449 3690 if (rax & 0xffff000000000000ULL)
01de8b09
JR
3691 return emulate_gp(ctxt, 0);
3692
3693 return check_svme(ctxt);
3694}
3695
d7eb8203
JR
3696static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
3697{
717746e3 3698 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
d7eb8203 3699
717746e3 3700 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
d7eb8203
JR
3701 return emulate_ud(ctxt);
3702
3703 return X86EMUL_CONTINUE;
3704}
3705
8061252e
JR
3706static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
3707{
717746e3 3708 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
dd856efa 3709 u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
8061252e 3710
717746e3 3711 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
67f4d428 3712 ctxt->ops->check_pmc(ctxt, rcx))
8061252e
JR
3713 return emulate_gp(ctxt, 0);
3714
3715 return X86EMUL_CONTINUE;
3716}
3717
f6511935
JR
3718static int check_perm_in(struct x86_emulate_ctxt *ctxt)
3719{
9dac77fa
AK
3720 ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
3721 if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
f6511935
JR
3722 return emulate_gp(ctxt, 0);
3723
3724 return X86EMUL_CONTINUE;
3725}
3726
3727static int check_perm_out(struct x86_emulate_ctxt *ctxt)
3728{
9dac77fa
AK
3729 ctxt->src.bytes = min(ctxt->src.bytes, 4u);
3730 if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
f6511935
JR
3731 return emulate_gp(ctxt, 0);
3732
3733 return X86EMUL_CONTINUE;
3734}
3735
73fba5f4 3736#define D(_y) { .flags = (_y) }
d40a6898
PB
3737#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
3738#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
3739 .intercept = x86_intercept_##_i, .check_perm = (_p) }
0b789eee 3740#define N D(NotImpl)
01de8b09 3741#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
1c2545be
TY
3742#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
3743#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
39f062ff 3744#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
2276b511 3745#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
045a282c 3746#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
73fba5f4 3747#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
e28bbd44 3748#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
c4f035c6 3749#define II(_f, _e, _i) \
d40a6898 3750 { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
d09beabd 3751#define IIP(_f, _e, _i, _p) \
d40a6898
PB
3752 { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
3753 .intercept = x86_intercept_##_i, .check_perm = (_p) }
aa97bb48 3754#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
73fba5f4 3755
8d8f4e9f 3756#define D2bv(_f) D((_f) | ByteOp), D(_f)
f6511935 3757#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
8d8f4e9f 3758#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
f7857f35 3759#define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
d7841a4b
TY
3760#define I2bvIP(_f, _e, _i, _p) \
3761 IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
8d8f4e9f 3762
fb864fbc
AK
3763#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
3764 F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
3765 F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
6230f7fc 3766
0f54a321
NA
3767static const struct opcode group7_rm0[] = {
3768 N,
b34a8051 3769 I(SrcNone | Priv | EmulateOnUD, em_hypercall),
0f54a321
NA
3770 N, N, N, N, N, N,
3771};
3772
fd0a0d82 3773static const struct opcode group7_rm1[] = {
1c2545be
TY
3774 DI(SrcNone | Priv, monitor),
3775 DI(SrcNone | Priv, mwait),
d7eb8203
JR
3776 N, N, N, N, N, N,
3777};
3778
fd0a0d82 3779static const struct opcode group7_rm3[] = {
1c2545be 3780 DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
b34a8051 3781 II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
1c2545be
TY
3782 DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
3783 DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
3784 DIP(SrcNone | Prot | Priv, stgi, check_svme),
3785 DIP(SrcNone | Prot | Priv, clgi, check_svme),
3786 DIP(SrcNone | Prot | Priv, skinit, check_svme),
3787 DIP(SrcNone | Prot | Priv, invlpga, check_svme),
01de8b09 3788};
6230f7fc 3789
fd0a0d82 3790static const struct opcode group7_rm7[] = {
d7eb8203 3791 N,
1c2545be 3792 DIP(SrcNone, rdtscp, check_rdtsc),
d7eb8203
JR
3793 N, N, N, N, N, N,
3794};
d67fc27a 3795
fd0a0d82 3796static const struct opcode group1[] = {
fb864fbc
AK
3797 F(Lock, em_add),
3798 F(Lock | PageTable, em_or),
3799 F(Lock, em_adc),
3800 F(Lock, em_sbb),
3801 F(Lock | PageTable, em_and),
3802 F(Lock, em_sub),
3803 F(Lock, em_xor),
3804 F(NoWrite, em_cmp),
73fba5f4
AK
3805};
3806
fd0a0d82 3807static const struct opcode group1A[] = {
ab708099 3808 I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
73fba5f4
AK
3809};
3810
007a3b54
AK
3811static const struct opcode group2[] = {
3812 F(DstMem | ModRM, em_rol),
3813 F(DstMem | ModRM, em_ror),
3814 F(DstMem | ModRM, em_rcl),
3815 F(DstMem | ModRM, em_rcr),
3816 F(DstMem | ModRM, em_shl),
3817 F(DstMem | ModRM, em_shr),
3818 F(DstMem | ModRM, em_shl),
3819 F(DstMem | ModRM, em_sar),
3820};
3821
fd0a0d82 3822static const struct opcode group3[] = {
fb864fbc
AK
3823 F(DstMem | SrcImm | NoWrite, em_test),
3824 F(DstMem | SrcImm | NoWrite, em_test),
45a1467d
AK
3825 F(DstMem | SrcNone | Lock, em_not),
3826 F(DstMem | SrcNone | Lock, em_neg),
b9fa409b
AK
3827 F(DstXacc | Src2Mem, em_mul_ex),
3828 F(DstXacc | Src2Mem, em_imul_ex),
b8c0b6ae
AK
3829 F(DstXacc | Src2Mem, em_div_ex),
3830 F(DstXacc | Src2Mem, em_idiv_ex),
73fba5f4
AK
3831};
3832
fd0a0d82 3833static const struct opcode group4[] = {
95413dc4
AK
3834 F(ByteOp | DstMem | SrcNone | Lock, em_inc),
3835 F(ByteOp | DstMem | SrcNone | Lock, em_dec),
73fba5f4
AK
3836 N, N, N, N, N, N,
3837};
3838
fd0a0d82 3839static const struct opcode group5[] = {
95413dc4
AK
3840 F(DstMem | SrcNone | Lock, em_inc),
3841 F(DstMem | SrcNone | Lock, em_dec),
58b7075d 3842 I(SrcMem | NearBranch, em_call_near_abs),
1c2545be 3843 I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
58b7075d 3844 I(SrcMem | NearBranch, em_jmp_abs),
f7784046
NA
3845 I(SrcMemFAddr | ImplicitOps, em_jmp_far),
3846 I(SrcMem | Stack, em_push), D(Undefined),
73fba5f4
AK
3847};
3848
fd0a0d82 3849static const struct opcode group6[] = {
63ea0a49
NA
3850 DI(Prot | DstMem, sldt),
3851 DI(Prot | DstMem, str),
a14e579f 3852 II(Prot | Priv | SrcMem16, em_lldt, lldt),
80890006 3853 II(Prot | Priv | SrcMem16, em_ltr, ltr),
dee6bb70
JR
3854 N, N, N, N,
3855};
3856
fd0a0d82 3857static const struct group_dual group7 = { {
606b1c3e
NA
3858 II(Mov | DstMem, em_sgdt, sgdt),
3859 II(Mov | DstMem, em_sidt, sidt),
1c2545be
TY
3860 II(SrcMem | Priv, em_lgdt, lgdt),
3861 II(SrcMem | Priv, em_lidt, lidt),
3862 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
3863 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
3864 II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
73fba5f4 3865}, {
0f54a321 3866 EXT(0, group7_rm0),
5ef39c71 3867 EXT(0, group7_rm1),
01de8b09 3868 N, EXT(0, group7_rm3),
1c2545be
TY
3869 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
3870 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
3871 EXT(0, group7_rm7),
73fba5f4
AK
3872} };
3873
fd0a0d82 3874static const struct opcode group8[] = {
73fba5f4 3875 N, N, N, N,
11c363ba
AK
3876 F(DstMem | SrcImmByte | NoWrite, em_bt),
3877 F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
3878 F(DstMem | SrcImmByte | Lock, em_btr),
3879 F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
73fba5f4
AK
3880};
3881
fd0a0d82 3882static const struct group_dual group9 = { {
1c2545be 3883 N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
73fba5f4
AK
3884}, {
3885 N, N, N, N, N, N, N, N,
3886} };
3887
fd0a0d82 3888static const struct opcode group11[] = {
1c2545be 3889 I(DstMem | SrcImm | Mov | PageTable, em_mov),
d5ae7ce8 3890 X7(D(Undefined)),
a4d4a7c1
AK
3891};
3892
13e457e0 3893static const struct gprefix pfx_0f_ae_7 = {
3f6f1480 3894 I(SrcMem | ByteOp, em_clflush), N, N, N,
13e457e0
NA
3895};
3896
3897static const struct group_dual group15 = { {
3898 N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
3899}, {
3900 N, N, N, N, N, N, N, N,
3901} };
3902
fd0a0d82 3903static const struct gprefix pfx_0f_6f_0f_7f = {
e5971755 3904 I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
aa97bb48
AK
3905};
3906
39f062ff
NA
3907static const struct instr_dual instr_dual_0f_2b = {
3908 I(0, em_mov), N
3909};
3910
d5b77069 3911static const struct gprefix pfx_0f_2b = {
39f062ff 3912 ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
3e114eb4
AK
3913};
3914
27ce8258 3915static const struct gprefix pfx_0f_28_0f_29 = {
6fec27d8 3916 I(Aligned, em_mov), I(Aligned, em_mov), N, N,
27ce8258
IM
3917};
3918
0a37027e
AW
3919static const struct gprefix pfx_0f_e7 = {
3920 N, I(Sse, em_mov), N, N,
3921};
3922
045a282c 3923static const struct escape escape_d9 = { {
16bebefe 3924 N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
045a282c
GN
3925}, {
3926 /* 0xC0 - 0xC7 */
3927 N, N, N, N, N, N, N, N,
3928 /* 0xC8 - 0xCF */
3929 N, N, N, N, N, N, N, N,
3930 /* 0xD0 - 0xC7 */
3931 N, N, N, N, N, N, N, N,
3932 /* 0xD8 - 0xDF */
3933 N, N, N, N, N, N, N, N,
3934 /* 0xE0 - 0xE7 */
3935 N, N, N, N, N, N, N, N,
3936 /* 0xE8 - 0xEF */
3937 N, N, N, N, N, N, N, N,
3938 /* 0xF0 - 0xF7 */
3939 N, N, N, N, N, N, N, N,
3940 /* 0xF8 - 0xFF */
3941 N, N, N, N, N, N, N, N,
3942} };
3943
3944static const struct escape escape_db = { {
3945 N, N, N, N, N, N, N, N,
3946}, {
3947 /* 0xC0 - 0xC7 */
3948 N, N, N, N, N, N, N, N,
3949 /* 0xC8 - 0xCF */
3950 N, N, N, N, N, N, N, N,
3951 /* 0xD0 - 0xC7 */
3952 N, N, N, N, N, N, N, N,
3953 /* 0xD8 - 0xDF */
3954 N, N, N, N, N, N, N, N,
3955 /* 0xE0 - 0xE7 */
3956 N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
3957 /* 0xE8 - 0xEF */
3958 N, N, N, N, N, N, N, N,
3959 /* 0xF0 - 0xF7 */
3960 N, N, N, N, N, N, N, N,
3961 /* 0xF8 - 0xFF */
3962 N, N, N, N, N, N, N, N,
3963} };
3964
3965static const struct escape escape_dd = { {
16bebefe 3966 N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
045a282c
GN
3967}, {
3968 /* 0xC0 - 0xC7 */
3969 N, N, N, N, N, N, N, N,
3970 /* 0xC8 - 0xCF */
3971 N, N, N, N, N, N, N, N,
3972 /* 0xD0 - 0xC7 */
3973 N, N, N, N, N, N, N, N,
3974 /* 0xD8 - 0xDF */
3975 N, N, N, N, N, N, N, N,
3976 /* 0xE0 - 0xE7 */
3977 N, N, N, N, N, N, N, N,
3978 /* 0xE8 - 0xEF */
3979 N, N, N, N, N, N, N, N,
3980 /* 0xF0 - 0xF7 */
3981 N, N, N, N, N, N, N, N,
3982 /* 0xF8 - 0xFF */
3983 N, N, N, N, N, N, N, N,
3984} };
3985
39f062ff
NA
3986static const struct instr_dual instr_dual_0f_c3 = {
3987 I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
3988};
3989
2276b511
NA
3990static const struct mode_dual mode_dual_63 = {
3991 N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
3992};
3993
fd0a0d82 3994static const struct opcode opcode_table[256] = {
73fba5f4 3995 /* 0x00 - 0x07 */
fb864fbc 3996 F6ALU(Lock, em_add),
1cd196ea
AK
3997 I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
3998 I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
73fba5f4 3999 /* 0x08 - 0x0F */
fb864fbc 4000 F6ALU(Lock | PageTable, em_or),
1cd196ea
AK
4001 I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
4002 N,
73fba5f4 4003 /* 0x10 - 0x17 */
fb864fbc 4004 F6ALU(Lock, em_adc),
1cd196ea
AK
4005 I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
4006 I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
73fba5f4 4007 /* 0x18 - 0x1F */
fb864fbc 4008 F6ALU(Lock, em_sbb),
1cd196ea
AK
4009 I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
4010 I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
73fba5f4 4011 /* 0x20 - 0x27 */
fb864fbc 4012 F6ALU(Lock | PageTable, em_and), N, N,
73fba5f4 4013 /* 0x28 - 0x2F */
fb864fbc 4014 F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
73fba5f4 4015 /* 0x30 - 0x37 */
fb864fbc 4016 F6ALU(Lock, em_xor), N, N,
73fba5f4 4017 /* 0x38 - 0x3F */
fb864fbc 4018 F6ALU(NoWrite, em_cmp), N, N,
73fba5f4 4019 /* 0x40 - 0x4F */
95413dc4 4020 X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
73fba5f4 4021 /* 0x50 - 0x57 */
63540382 4022 X8(I(SrcReg | Stack, em_push)),
73fba5f4 4023 /* 0x58 - 0x5F */
c54fe504 4024 X8(I(DstReg | Stack, em_pop)),
73fba5f4 4025 /* 0x60 - 0x67 */
b96a7fad
TY
4026 I(ImplicitOps | Stack | No64, em_pusha),
4027 I(ImplicitOps | Stack | No64, em_popa),
2276b511 4028 N, MD(ModRM, &mode_dual_63),
73fba5f4
AK
4029 N, N, N, N,
4030 /* 0x68 - 0x6F */
d46164db
AK
4031 I(SrcImm | Mov | Stack, em_push),
4032 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
f3a1b9f4
AK
4033 I(SrcImmByte | Mov | Stack, em_push),
4034 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
b3356bf0 4035 I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
2b5e97e1 4036 I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
73fba5f4 4037 /* 0x70 - 0x7F */
58b7075d 4038 X16(D(SrcImmByte | NearBranch)),
73fba5f4 4039 /* 0x80 - 0x87 */
1c2545be
TY
4040 G(ByteOp | DstMem | SrcImm, group1),
4041 G(DstMem | SrcImm, group1),
4042 G(ByteOp | DstMem | SrcImm | No64, group1),
4043 G(DstMem | SrcImmByte, group1),
fb864fbc 4044 F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
d5ae7ce8 4045 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
73fba5f4 4046 /* 0x88 - 0x8F */
d5ae7ce8 4047 I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
b9eac5f4 4048 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
d5ae7ce8 4049 I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
1bd5f469
TY
4050 D(ModRM | SrcMem | NoAccess | DstReg),
4051 I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
4052 G(0, group1A),
73fba5f4 4053 /* 0x90 - 0x97 */
bf608f88 4054 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
73fba5f4 4055 /* 0x98 - 0x9F */
61429142 4056 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
cc4feed5 4057 I(SrcImmFAddr | No64, em_call_far), N,
62aaa2f0 4058 II(ImplicitOps | Stack, em_pushf, pushf),
98f73630
PB
4059 II(ImplicitOps | Stack, em_popf, popf),
4060 I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
73fba5f4 4061 /* 0xA0 - 0xA7 */
b9eac5f4 4062 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
d5ae7ce8 4063 I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
b9eac5f4 4064 I2bv(SrcSI | DstDI | Mov | String, em_mov),
5aca3722 4065 F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
73fba5f4 4066 /* 0xA8 - 0xAF */
fb864fbc 4067 F2bv(DstAcc | SrcImm | NoWrite, em_test),
b9eac5f4
AK
4068 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
4069 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
5aca3722 4070 F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
73fba5f4 4071 /* 0xB0 - 0xB7 */
b9eac5f4 4072 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
73fba5f4 4073 /* 0xB8 - 0xBF */
5e2c6883 4074 X8(I(DstReg | SrcImm64 | Mov, em_mov)),
73fba5f4 4075 /* 0xC0 - 0xC7 */
007a3b54 4076 G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
58b7075d
NA
4077 I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
4078 I(ImplicitOps | NearBranch, em_ret),
d4b4325f
AK
4079 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4080 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
a4d4a7c1 4081 G(ByteOp, group11), G(0, group11),
73fba5f4 4082 /* 0xC8 - 0xCF */
612e89f0 4083 I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
16794aaa
NA
4084 I(ImplicitOps | SrcImmU16, em_ret_far_imm),
4085 I(ImplicitOps, em_ret_far),
3c6e276f 4086 D(ImplicitOps), DI(SrcImmByte, intn),
db5b0762 4087 D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
73fba5f4 4088 /* 0xD0 - 0xD7 */
007a3b54
AK
4089 G(Src2One | ByteOp, group2), G(Src2One, group2),
4090 G(Src2CL | ByteOp, group2), G(Src2CL, group2),
a035d5c6 4091 I(DstAcc | SrcImmUByte | No64, em_aam),
326f578f
PB
4092 I(DstAcc | SrcImmUByte | No64, em_aad),
4093 F(DstAcc | ByteOp | No64, em_salc),
7fa57952 4094 I(DstAcc | SrcXLat | ByteOp, em_mov),
73fba5f4 4095 /* 0xD8 - 0xDF */
045a282c 4096 N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
73fba5f4 4097 /* 0xE0 - 0xE7 */
58b7075d
NA
4098 X3(I(SrcImmByte | NearBranch, em_loop)),
4099 I(SrcImmByte | NearBranch, em_jcxz),
d7841a4b
TY
4100 I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
4101 I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
73fba5f4 4102 /* 0xE8 - 0xEF */
58b7075d
NA
4103 I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
4104 I(SrcImmFAddr | No64, em_jmp_far),
4105 D(SrcImmByte | ImplicitOps | NearBranch),
d7841a4b
TY
4106 I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
4107 I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
73fba5f4 4108 /* 0xF0 - 0xF7 */
bf608f88 4109 N, DI(ImplicitOps, icebp), N, N,
3c6e276f
AK
4110 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4111 G(ByteOp, group3), G(0, group3),
73fba5f4 4112 /* 0xF8 - 0xFF */
f411e6cd
TY
4113 D(ImplicitOps), D(ImplicitOps),
4114 I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
73fba5f4
AK
4115 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4116};
4117
fd0a0d82 4118static const struct opcode twobyte_table[256] = {
73fba5f4 4119 /* 0x00 - 0x0F */
dee6bb70 4120 G(0, group6), GD(0, &group7), N, N,
b51e974f 4121 N, I(ImplicitOps | EmulateOnUD, em_syscall),
db5b0762 4122 II(ImplicitOps | Priv, em_clts, clts), N,
3c6e276f 4123 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3f6f1480 4124 N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
73fba5f4 4125 /* 0x10 - 0x1F */
103f98ea 4126 N, N, N, N, N, N, N, N,
3f6f1480
NA
4127 D(ImplicitOps | ModRM | SrcMem | NoAccess),
4128 N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
73fba5f4 4129 /* 0x20 - 0x2F */
9b88ae99
NA
4130 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
4131 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4132 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4133 check_cr_write),
4134 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4135 check_dr_write),
73fba5f4 4136 N, N, N, N,
27ce8258
IM
4137 GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4138 GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
d5b77069 4139 N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
3e114eb4 4140 N, N, N, N,
73fba5f4 4141 /* 0x30 - 0x3F */
e1e210b0 4142 II(ImplicitOps | Priv, em_wrmsr, wrmsr),
8061252e 4143 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
e1e210b0 4144 II(ImplicitOps | Priv, em_rdmsr, rdmsr),
222d21aa 4145 IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
b51e974f
BP
4146 I(ImplicitOps | EmulateOnUD, em_sysenter),
4147 I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
d867162c 4148 N, N,
73fba5f4
AK
4149 N, N, N, N, N, N, N, N,
4150 /* 0x40 - 0x4F */
140bad89 4151 X16(D(DstReg | SrcMem | ModRM)),
73fba5f4
AK
4152 /* 0x50 - 0x5F */
4153 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4154 /* 0x60 - 0x6F */
aa97bb48
AK
4155 N, N, N, N,
4156 N, N, N, N,
4157 N, N, N, N,
4158 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
73fba5f4 4159 /* 0x70 - 0x7F */
aa97bb48
AK
4160 N, N, N, N,
4161 N, N, N, N,
4162 N, N, N, N,
4163 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
73fba5f4 4164 /* 0x80 - 0x8F */
58b7075d 4165 X16(D(SrcImm | NearBranch)),
73fba5f4 4166 /* 0x90 - 0x9F */
ee45b58e 4167 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
73fba5f4 4168 /* 0xA0 - 0xA7 */
1cd196ea 4169 I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
11c363ba
AK
4170 II(ImplicitOps, em_cpuid, cpuid),
4171 F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
0bdea068
AK
4172 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4173 F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
73fba5f4 4174 /* 0xA8 - 0xAF */
1cd196ea 4175 I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
d5ae7ce8 4176 DI(ImplicitOps, rsm),
11c363ba 4177 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
0bdea068
AK
4178 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4179 F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
13e457e0 4180 GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
73fba5f4 4181 /* 0xB0 - 0xB7 */
2fcf5c8a 4182 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
d4b4325f 4183 I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
11c363ba 4184 F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
d4b4325f
AK
4185 I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4186 I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
2adb5ad9 4187 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
73fba5f4
AK
4188 /* 0xB8 - 0xBF */
4189 N, N,
ce7faab2 4190 G(BitOp, group8),
11c363ba 4191 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
900efe20
NA
4192 I(DstReg | SrcMem | ModRM, em_bsf_c),
4193 I(DstReg | SrcMem | ModRM, em_bsr_c),
2adb5ad9 4194 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
9299836e 4195 /* 0xC0 - 0xC7 */
e47a5f5f 4196 F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
39f062ff 4197 N, ID(0, &instr_dual_0f_c3),
73fba5f4 4198 N, N, N, GD(0, &group9),
9299836e
AK
4199 /* 0xC8 - 0xCF */
4200 X8(I(DstReg, em_bswap)),
73fba5f4
AK
4201 /* 0xD0 - 0xDF */
4202 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4203 /* 0xE0 - 0xEF */
0a37027e
AW
4204 N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4205 N, N, N, N, N, N, N, N,
73fba5f4
AK
4206 /* 0xF0 - 0xFF */
4207 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4208};
4209
39f062ff
NA
4210static const struct instr_dual instr_dual_0f_38_f0 = {
4211 I(DstReg | SrcMem | Mov, em_movbe), N
4212};
4213
4214static const struct instr_dual instr_dual_0f_38_f1 = {
4215 I(DstMem | SrcReg | Mov, em_movbe), N
4216};
4217
0bc5eedb 4218static const struct gprefix three_byte_0f_38_f0 = {
39f062ff 4219 ID(0, &instr_dual_0f_38_f0), N, N, N
0bc5eedb
BP
4220};
4221
4222static const struct gprefix three_byte_0f_38_f1 = {
39f062ff 4223 ID(0, &instr_dual_0f_38_f1), N, N, N
0bc5eedb
BP
4224};
4225
4226/*
4227 * Insns below are selected by the prefix which indexed by the third opcode
4228 * byte.
4229 */
4230static const struct opcode opcode_map_0f_38[256] = {
4231 /* 0x00 - 0x7f */
4232 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
84cffe49
BP
4233 /* 0x80 - 0xef */
4234 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4235 /* 0xf0 - 0xf1 */
53bb4f78
NA
4236 GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
4237 GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
84cffe49
BP
4238 /* 0xf2 - 0xff */
4239 N, N, X4(N), X8(N)
0bc5eedb
BP
4240};
4241
73fba5f4
AK
4242#undef D
4243#undef N
4244#undef G
4245#undef GD
4246#undef I
aa97bb48 4247#undef GP
01de8b09 4248#undef EXT
2276b511 4249#undef MD
2b42fce6 4250#undef ID
73fba5f4 4251
8d8f4e9f 4252#undef D2bv
f6511935 4253#undef D2bvIP
8d8f4e9f 4254#undef I2bv
d7841a4b 4255#undef I2bvIP
d67fc27a 4256#undef I6ALU
8d8f4e9f 4257
9dac77fa 4258static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
39f21ee5
AK
4259{
4260 unsigned size;
4261
9dac77fa 4262 size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
39f21ee5
AK
4263 if (size == 8)
4264 size = 4;
4265 return size;
4266}
4267
4268static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4269 unsigned size, bool sign_extension)
4270{
39f21ee5
AK
4271 int rc = X86EMUL_CONTINUE;
4272
4273 op->type = OP_IMM;
4274 op->bytes = size;
9dac77fa 4275 op->addr.mem.ea = ctxt->_eip;
39f21ee5
AK
4276 /* NB. Immediates are sign-extended as necessary. */
4277 switch (op->bytes) {
4278 case 1:
e85a1085 4279 op->val = insn_fetch(s8, ctxt);
39f21ee5
AK
4280 break;
4281 case 2:
e85a1085 4282 op->val = insn_fetch(s16, ctxt);
39f21ee5
AK
4283 break;
4284 case 4:
e85a1085 4285 op->val = insn_fetch(s32, ctxt);
39f21ee5 4286 break;
5e2c6883
NA
4287 case 8:
4288 op->val = insn_fetch(s64, ctxt);
4289 break;
39f21ee5
AK
4290 }
4291 if (!sign_extension) {
4292 switch (op->bytes) {
4293 case 1:
4294 op->val &= 0xff;
4295 break;
4296 case 2:
4297 op->val &= 0xffff;
4298 break;
4299 case 4:
4300 op->val &= 0xffffffff;
4301 break;
4302 }
4303 }
4304done:
4305 return rc;
4306}
4307
a9945549
AK
4308static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
4309 unsigned d)
4310{
4311 int rc = X86EMUL_CONTINUE;
4312
4313 switch (d) {
4314 case OpReg:
2adb5ad9 4315 decode_register_operand(ctxt, op);
a9945549
AK
4316 break;
4317 case OpImmUByte:
608aabe3 4318 rc = decode_imm(ctxt, op, 1, false);
a9945549
AK
4319 break;
4320 case OpMem:
41ddf978 4321 ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
0fe59128
AK
4322 mem_common:
4323 *op = ctxt->memop;
4324 ctxt->memopp = op;
96888977 4325 if (ctxt->d & BitOp)
a9945549
AK
4326 fetch_bit_operand(ctxt);
4327 op->orig_val = op->val;
4328 break;
41ddf978 4329 case OpMem64:
aaa05f24 4330 ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
41ddf978 4331 goto mem_common;
a9945549
AK
4332 case OpAcc:
4333 op->type = OP_REG;
4334 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
dd856efa 4335 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
a9945549
AK
4336 fetch_register_operand(op);
4337 op->orig_val = op->val;
4338 break;
820207c8
AK
4339 case OpAccLo:
4340 op->type = OP_REG;
4341 op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
4342 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4343 fetch_register_operand(op);
4344 op->orig_val = op->val;
4345 break;
4346 case OpAccHi:
4347 if (ctxt->d & ByteOp) {
4348 op->type = OP_NONE;
4349 break;
4350 }
4351 op->type = OP_REG;
4352 op->bytes = ctxt->op_bytes;
4353 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4354 fetch_register_operand(op);
4355 op->orig_val = op->val;
4356 break;
a9945549
AK
4357 case OpDI:
4358 op->type = OP_MEM;
4359 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4360 op->addr.mem.ea =
01485a22 4361 register_address(ctxt, VCPU_REGS_RDI);
a9945549
AK
4362 op->addr.mem.seg = VCPU_SREG_ES;
4363 op->val = 0;
b3356bf0 4364 op->count = 1;
a9945549
AK
4365 break;
4366 case OpDX:
4367 op->type = OP_REG;
4368 op->bytes = 2;
dd856efa 4369 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
a9945549
AK
4370 fetch_register_operand(op);
4371 break;
4dd6a57d 4372 case OpCL:
d29b9d7e 4373 op->type = OP_IMM;
4dd6a57d 4374 op->bytes = 1;
dd856efa 4375 op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4dd6a57d
AK
4376 break;
4377 case OpImmByte:
4378 rc = decode_imm(ctxt, op, 1, true);
4379 break;
4380 case OpOne:
d29b9d7e 4381 op->type = OP_IMM;
4dd6a57d
AK
4382 op->bytes = 1;
4383 op->val = 1;
4384 break;
4385 case OpImm:
4386 rc = decode_imm(ctxt, op, imm_size(ctxt), true);
4387 break;
5e2c6883
NA
4388 case OpImm64:
4389 rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
4390 break;
28867cee
AK
4391 case OpMem8:
4392 ctxt->memop.bytes = 1;
660696d1 4393 if (ctxt->memop.type == OP_REG) {
aa9ac1a6
GN
4394 ctxt->memop.addr.reg = decode_register(ctxt,
4395 ctxt->modrm_rm, true);
660696d1
GN
4396 fetch_register_operand(&ctxt->memop);
4397 }
28867cee 4398 goto mem_common;
0fe59128
AK
4399 case OpMem16:
4400 ctxt->memop.bytes = 2;
4401 goto mem_common;
4402 case OpMem32:
4403 ctxt->memop.bytes = 4;
4404 goto mem_common;
4405 case OpImmU16:
4406 rc = decode_imm(ctxt, op, 2, false);
4407 break;
4408 case OpImmU:
4409 rc = decode_imm(ctxt, op, imm_size(ctxt), false);
4410 break;
4411 case OpSI:
4412 op->type = OP_MEM;
4413 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4414 op->addr.mem.ea =
01485a22 4415 register_address(ctxt, VCPU_REGS_RSI);
573e80fe 4416 op->addr.mem.seg = ctxt->seg_override;
0fe59128 4417 op->val = 0;
b3356bf0 4418 op->count = 1;
0fe59128 4419 break;
7fa57952
PB
4420 case OpXLat:
4421 op->type = OP_MEM;
4422 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4423 op->addr.mem.ea =
01485a22 4424 address_mask(ctxt,
7fa57952
PB
4425 reg_read(ctxt, VCPU_REGS_RBX) +
4426 (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
573e80fe 4427 op->addr.mem.seg = ctxt->seg_override;
7fa57952
PB
4428 op->val = 0;
4429 break;
0fe59128
AK
4430 case OpImmFAddr:
4431 op->type = OP_IMM;
4432 op->addr.mem.ea = ctxt->_eip;
4433 op->bytes = ctxt->op_bytes + 2;
4434 insn_fetch_arr(op->valptr, op->bytes, ctxt);
4435 break;
4436 case OpMemFAddr:
4437 ctxt->memop.bytes = ctxt->op_bytes + 2;
4438 goto mem_common;
c191a7a0 4439 case OpES:
d29b9d7e 4440 op->type = OP_IMM;
c191a7a0
AK
4441 op->val = VCPU_SREG_ES;
4442 break;
4443 case OpCS:
d29b9d7e 4444 op->type = OP_IMM;
c191a7a0
AK
4445 op->val = VCPU_SREG_CS;
4446 break;
4447 case OpSS:
d29b9d7e 4448 op->type = OP_IMM;
c191a7a0
AK
4449 op->val = VCPU_SREG_SS;
4450 break;
4451 case OpDS:
d29b9d7e 4452 op->type = OP_IMM;
c191a7a0
AK
4453 op->val = VCPU_SREG_DS;
4454 break;
4455 case OpFS:
d29b9d7e 4456 op->type = OP_IMM;
c191a7a0
AK
4457 op->val = VCPU_SREG_FS;
4458 break;
4459 case OpGS:
d29b9d7e 4460 op->type = OP_IMM;
c191a7a0
AK
4461 op->val = VCPU_SREG_GS;
4462 break;
a9945549
AK
4463 case OpImplicit:
4464 /* Special instructions do their own operand decoding. */
4465 default:
4466 op->type = OP_NONE; /* Disable writeback. */
4467 break;
4468 }
4469
4470done:
4471 return rc;
4472}
4473
ef5d75cc 4474int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
dde7e6d1 4475{
dde7e6d1
AK
4476 int rc = X86EMUL_CONTINUE;
4477 int mode = ctxt->mode;
46561646 4478 int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
0d7cdee8 4479 bool op_prefix = false;
573e80fe 4480 bool has_seg_override = false;
46561646 4481 struct opcode opcode;
dde7e6d1 4482
f09ed83e
AK
4483 ctxt->memop.type = OP_NONE;
4484 ctxt->memopp = NULL;
9dac77fa 4485 ctxt->_eip = ctxt->eip;
17052f16
PB
4486 ctxt->fetch.ptr = ctxt->fetch.data;
4487 ctxt->fetch.end = ctxt->fetch.data + insn_len;
1ce19dc1 4488 ctxt->opcode_len = 1;
dc25e89e 4489 if (insn_len > 0)
9dac77fa 4490 memcpy(ctxt->fetch.data, insn, insn_len);
285ca9e9 4491 else {
9506d57d 4492 rc = __do_insn_fetch_bytes(ctxt, 1);
285ca9e9
PB
4493 if (rc != X86EMUL_CONTINUE)
4494 return rc;
4495 }
dde7e6d1
AK
4496
4497 switch (mode) {
4498 case X86EMUL_MODE_REAL:
4499 case X86EMUL_MODE_VM86:
4500 case X86EMUL_MODE_PROT16:
4501 def_op_bytes = def_ad_bytes = 2;
4502 break;
4503 case X86EMUL_MODE_PROT32:
4504 def_op_bytes = def_ad_bytes = 4;
4505 break;
4506#ifdef CONFIG_X86_64
4507 case X86EMUL_MODE_PROT64:
4508 def_op_bytes = 4;
4509 def_ad_bytes = 8;
4510 break;
4511#endif
4512 default:
1d2887e2 4513 return EMULATION_FAILED;
dde7e6d1
AK
4514 }
4515
9dac77fa
AK
4516 ctxt->op_bytes = def_op_bytes;
4517 ctxt->ad_bytes = def_ad_bytes;
dde7e6d1
AK
4518
4519 /* Legacy prefixes. */
4520 for (;;) {
e85a1085 4521 switch (ctxt->b = insn_fetch(u8, ctxt)) {
dde7e6d1 4522 case 0x66: /* operand-size override */
0d7cdee8 4523 op_prefix = true;
dde7e6d1 4524 /* switch between 2/4 bytes */
9dac77fa 4525 ctxt->op_bytes = def_op_bytes ^ 6;
dde7e6d1
AK
4526 break;
4527 case 0x67: /* address-size override */
4528 if (mode == X86EMUL_MODE_PROT64)
4529 /* switch between 4/8 bytes */
9dac77fa 4530 ctxt->ad_bytes = def_ad_bytes ^ 12;
dde7e6d1
AK
4531 else
4532 /* switch between 2/4 bytes */
9dac77fa 4533 ctxt->ad_bytes = def_ad_bytes ^ 6;
dde7e6d1
AK
4534 break;
4535 case 0x26: /* ES override */
4536 case 0x2e: /* CS override */
4537 case 0x36: /* SS override */
4538 case 0x3e: /* DS override */
573e80fe
BD
4539 has_seg_override = true;
4540 ctxt->seg_override = (ctxt->b >> 3) & 3;
dde7e6d1
AK
4541 break;
4542 case 0x64: /* FS override */
4543 case 0x65: /* GS override */
573e80fe
BD
4544 has_seg_override = true;
4545 ctxt->seg_override = ctxt->b & 7;
dde7e6d1
AK
4546 break;
4547 case 0x40 ... 0x4f: /* REX */
4548 if (mode != X86EMUL_MODE_PROT64)
4549 goto done_prefixes;
9dac77fa 4550 ctxt->rex_prefix = ctxt->b;
dde7e6d1
AK
4551 continue;
4552 case 0xf0: /* LOCK */
9dac77fa 4553 ctxt->lock_prefix = 1;
dde7e6d1
AK
4554 break;
4555 case 0xf2: /* REPNE/REPNZ */
dde7e6d1 4556 case 0xf3: /* REP/REPE/REPZ */
9dac77fa 4557 ctxt->rep_prefix = ctxt->b;
dde7e6d1
AK
4558 break;
4559 default:
4560 goto done_prefixes;
4561 }
4562
4563 /* Any legacy prefix after a REX prefix nullifies its effect. */
4564
9dac77fa 4565 ctxt->rex_prefix = 0;
dde7e6d1
AK
4566 }
4567
4568done_prefixes:
4569
4570 /* REX prefix. */
9dac77fa
AK
4571 if (ctxt->rex_prefix & 8)
4572 ctxt->op_bytes = 8; /* REX.W */
dde7e6d1
AK
4573
4574 /* Opcode byte(s). */
9dac77fa 4575 opcode = opcode_table[ctxt->b];
d3ad6243 4576 /* Two-byte opcode? */
9dac77fa 4577 if (ctxt->b == 0x0f) {
1ce19dc1 4578 ctxt->opcode_len = 2;
e85a1085 4579 ctxt->b = insn_fetch(u8, ctxt);
9dac77fa 4580 opcode = twobyte_table[ctxt->b];
0bc5eedb
BP
4581
4582 /* 0F_38 opcode map */
4583 if (ctxt->b == 0x38) {
4584 ctxt->opcode_len = 3;
4585 ctxt->b = insn_fetch(u8, ctxt);
4586 opcode = opcode_map_0f_38[ctxt->b];
4587 }
dde7e6d1 4588 }
9dac77fa 4589 ctxt->d = opcode.flags;
dde7e6d1 4590
9f4260e7
TY
4591 if (ctxt->d & ModRM)
4592 ctxt->modrm = insn_fetch(u8, ctxt);
4593
7fe864dc
NA
4594 /* vex-prefix instructions are not implemented */
4595 if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
d14cb5df 4596 (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
7fe864dc
NA
4597 ctxt->d = NotImpl;
4598 }
4599
9dac77fa
AK
4600 while (ctxt->d & GroupMask) {
4601 switch (ctxt->d & GroupMask) {
46561646 4602 case Group:
9dac77fa 4603 goffset = (ctxt->modrm >> 3) & 7;
46561646
AK
4604 opcode = opcode.u.group[goffset];
4605 break;
4606 case GroupDual:
9dac77fa
AK
4607 goffset = (ctxt->modrm >> 3) & 7;
4608 if ((ctxt->modrm >> 6) == 3)
46561646
AK
4609 opcode = opcode.u.gdual->mod3[goffset];
4610 else
4611 opcode = opcode.u.gdual->mod012[goffset];
4612 break;
4613 case RMExt:
9dac77fa 4614 goffset = ctxt->modrm & 7;
01de8b09 4615 opcode = opcode.u.group[goffset];
46561646
AK
4616 break;
4617 case Prefix:
9dac77fa 4618 if (ctxt->rep_prefix && op_prefix)
1d2887e2 4619 return EMULATION_FAILED;
9dac77fa 4620 simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
46561646
AK
4621 switch (simd_prefix) {
4622 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
4623 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
4624 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
4625 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
4626 }
4627 break;
045a282c
GN
4628 case Escape:
4629 if (ctxt->modrm > 0xbf)
4630 opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
4631 else
4632 opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
4633 break;
39f062ff
NA
4634 case InstrDual:
4635 if ((ctxt->modrm >> 6) == 3)
4636 opcode = opcode.u.idual->mod3;
4637 else
4638 opcode = opcode.u.idual->mod012;
4639 break;
2276b511
NA
4640 case ModeDual:
4641 if (ctxt->mode == X86EMUL_MODE_PROT64)
4642 opcode = opcode.u.mdual->mode64;
4643 else
4644 opcode = opcode.u.mdual->mode32;
4645 break;
46561646 4646 default:
1d2887e2 4647 return EMULATION_FAILED;
0d7cdee8 4648 }
46561646 4649
b1ea50b2 4650 ctxt->d &= ~(u64)GroupMask;
9dac77fa 4651 ctxt->d |= opcode.flags;
0d7cdee8
AK
4652 }
4653
e24186e0
PB
4654 /* Unrecognised? */
4655 if (ctxt->d == 0)
4656 return EMULATION_FAILED;
4657
9dac77fa 4658 ctxt->execute = opcode.u.execute;
dde7e6d1 4659
3a6095a0
NA
4660 if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
4661 return EMULATION_FAILED;
4662
d40a6898 4663 if (unlikely(ctxt->d &
ed9aad21
NA
4664 (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
4665 No16))) {
d40a6898
PB
4666 /*
4667 * These are copied unconditionally here, and checked unconditionally
4668 * in x86_emulate_insn.
4669 */
4670 ctxt->check_perm = opcode.check_perm;
4671 ctxt->intercept = opcode.intercept;
dde7e6d1 4672
d40a6898
PB
4673 if (ctxt->d & NotImpl)
4674 return EMULATION_FAILED;
d867162c 4675
58b7075d
NA
4676 if (mode == X86EMUL_MODE_PROT64) {
4677 if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
4678 ctxt->op_bytes = 8;
4679 else if (ctxt->d & NearBranch)
4680 ctxt->op_bytes = 8;
4681 }
7f9b4b75 4682
d40a6898
PB
4683 if (ctxt->d & Op3264) {
4684 if (mode == X86EMUL_MODE_PROT64)
4685 ctxt->op_bytes = 8;
4686 else
4687 ctxt->op_bytes = 4;
4688 }
4689
ed9aad21
NA
4690 if ((ctxt->d & No16) && ctxt->op_bytes == 2)
4691 ctxt->op_bytes = 4;
4692
d40a6898
PB
4693 if (ctxt->d & Sse)
4694 ctxt->op_bytes = 16;
4695 else if (ctxt->d & Mmx)
4696 ctxt->op_bytes = 8;
4697 }
1253791d 4698
dde7e6d1 4699 /* ModRM and SIB bytes. */
9dac77fa 4700 if (ctxt->d & ModRM) {
f09ed83e 4701 rc = decode_modrm(ctxt, &ctxt->memop);
573e80fe
BD
4702 if (!has_seg_override) {
4703 has_seg_override = true;
4704 ctxt->seg_override = ctxt->modrm_seg;
4705 }
9dac77fa 4706 } else if (ctxt->d & MemAbs)
f09ed83e 4707 rc = decode_abs(ctxt, &ctxt->memop);
dde7e6d1
AK
4708 if (rc != X86EMUL_CONTINUE)
4709 goto done;
4710
573e80fe
BD
4711 if (!has_seg_override)
4712 ctxt->seg_override = VCPU_SREG_DS;
dde7e6d1 4713
573e80fe 4714 ctxt->memop.addr.mem.seg = ctxt->seg_override;
dde7e6d1 4715
dde7e6d1
AK
4716 /*
4717 * Decode and fetch the source operand: register, memory
4718 * or immediate.
4719 */
0fe59128 4720 rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
39f21ee5
AK
4721 if (rc != X86EMUL_CONTINUE)
4722 goto done;
4723
dde7e6d1
AK
4724 /*
4725 * Decode and fetch the second source operand: register, memory
4726 * or immediate.
4727 */
4dd6a57d 4728 rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
39f21ee5
AK
4729 if (rc != X86EMUL_CONTINUE)
4730 goto done;
4731
dde7e6d1 4732 /* Decode and fetch the destination operand: register or memory. */
a9945549 4733 rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
dde7e6d1 4734
41061cdb 4735 if (ctxt->rip_relative)
1c1c35ae
NA
4736 ctxt->memopp->addr.mem.ea = address_mask(ctxt,
4737 ctxt->memopp->addr.mem.ea + ctxt->_eip);
cb16c348 4738
a430c916 4739done:
1d2887e2 4740 return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
dde7e6d1
AK
4741}
4742
1cb3f3ae
XG
4743bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
4744{
4745 return ctxt->d & PageTable;
4746}
4747
3e2f65d5
GN
4748static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
4749{
3e2f65d5
GN
4750 /* The second termination condition only applies for REPE
4751 * and REPNE. Test if the repeat string operation prefix is
4752 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
4753 * corresponding termination condition according to:
4754 * - if REPE/REPZ and ZF = 0 then done
4755 * - if REPNE/REPNZ and ZF = 1 then done
4756 */
9dac77fa
AK
4757 if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
4758 (ctxt->b == 0xae) || (ctxt->b == 0xaf))
4759 && (((ctxt->rep_prefix == REPE_PREFIX) &&
0efb0440 4760 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
9dac77fa 4761 || ((ctxt->rep_prefix == REPNE_PREFIX) &&
0efb0440 4762 ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
3e2f65d5
GN
4763 return true;
4764
4765 return false;
4766}
4767
cbe2c9d3
AK
4768static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
4769{
4770 bool fault = false;
4771
4772 ctxt->ops->get_fpu(ctxt);
4773 asm volatile("1: fwait \n\t"
4774 "2: \n\t"
4775 ".pushsection .fixup,\"ax\" \n\t"
4776 "3: \n\t"
4777 "movb $1, %[fault] \n\t"
4778 "jmp 2b \n\t"
4779 ".popsection \n\t"
4780 _ASM_EXTABLE(1b, 3b)
38e8a2dd 4781 : [fault]"+qm"(fault));
cbe2c9d3
AK
4782 ctxt->ops->put_fpu(ctxt);
4783
4784 if (unlikely(fault))
4785 return emulate_exception(ctxt, MF_VECTOR, 0, false);
4786
4787 return X86EMUL_CONTINUE;
4788}
4789
4790static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
4791 struct operand *op)
4792{
4793 if (op->type == OP_MM)
4794 read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
4795}
4796
e28bbd44
AK
4797static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
4798{
4799 ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
b9fa409b
AK
4800 if (!(ctxt->d & ByteOp))
4801 fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
e28bbd44 4802 asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
b8c0b6ae
AK
4803 : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
4804 [fastop]"+S"(fop)
4805 : "c"(ctxt->src2.val));
e28bbd44 4806 ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
b8c0b6ae
AK
4807 if (!fop) /* exception is returned in fop variable */
4808 return emulate_de(ctxt);
e28bbd44
AK
4809 return X86EMUL_CONTINUE;
4810}
dd856efa 4811
1498507a
BD
4812void init_decode_cache(struct x86_emulate_ctxt *ctxt)
4813{
573e80fe
BD
4814 memset(&ctxt->rip_relative, 0,
4815 (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
1498507a 4816
1498507a
BD
4817 ctxt->io_read.pos = 0;
4818 ctxt->io_read.end = 0;
1498507a
BD
4819 ctxt->mem_read.end = 0;
4820}
4821
7b105ca2 4822int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
8b4caf66 4823{
0225fb50 4824 const struct x86_emulate_ops *ops = ctxt->ops;
1b30eaa8 4825 int rc = X86EMUL_CONTINUE;
9dac77fa 4826 int saved_dst_type = ctxt->dst.type;
8b4caf66 4827
9dac77fa 4828 ctxt->mem_read.pos = 0;
310b5d30 4829
e24186e0
PB
4830 /* LOCK prefix is allowed only with some instructions */
4831 if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
35d3d4a1 4832 rc = emulate_ud(ctxt);
1161624f
GN
4833 goto done;
4834 }
4835
e24186e0 4836 if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
35d3d4a1 4837 rc = emulate_ud(ctxt);
d380a5e4
GN
4838 goto done;
4839 }
4840
d40a6898
PB
4841 if (unlikely(ctxt->d &
4842 (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
4843 if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
4844 (ctxt->d & Undefined)) {
4845 rc = emulate_ud(ctxt);
4846 goto done;
4847 }
1253791d 4848
d40a6898
PB
4849 if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
4850 || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
4851 rc = emulate_ud(ctxt);
cbe2c9d3 4852 goto done;
d40a6898 4853 }
cbe2c9d3 4854
d40a6898
PB
4855 if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
4856 rc = emulate_nm(ctxt);
c4f035c6 4857 goto done;
d40a6898 4858 }
c4f035c6 4859
d40a6898
PB
4860 if (ctxt->d & Mmx) {
4861 rc = flush_pending_x87_faults(ctxt);
4862 if (rc != X86EMUL_CONTINUE)
4863 goto done;
4864 /*
4865 * Now that we know the fpu is exception safe, we can fetch
4866 * operands from it.
4867 */
4868 fetch_possible_mmx_operand(ctxt, &ctxt->src);
4869 fetch_possible_mmx_operand(ctxt, &ctxt->src2);
4870 if (!(ctxt->d & Mov))
4871 fetch_possible_mmx_operand(ctxt, &ctxt->dst);
4872 }
e92805ac 4873
685bbf4a 4874 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
d40a6898
PB
4875 rc = emulator_check_intercept(ctxt, ctxt->intercept,
4876 X86_ICPT_PRE_EXCEPT);
4877 if (rc != X86EMUL_CONTINUE)
4878 goto done;
4879 }
8ea7d6ae 4880
64a38292
NA
4881 /* Instruction can only be executed in protected mode */
4882 if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4883 rc = emulate_ud(ctxt);
4884 goto done;
4885 }
4886
d40a6898
PB
4887 /* Privileged instruction can be executed only in CPL=0 */
4888 if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
68efa764
NA
4889 if (ctxt->d & PrivUD)
4890 rc = emulate_ud(ctxt);
4891 else
4892 rc = emulate_gp(ctxt, 0);
d09beabd 4893 goto done;
d40a6898 4894 }
d09beabd 4895
d40a6898 4896 /* Do instruction specific permission checks */
685bbf4a 4897 if (ctxt->d & CheckPerm) {
d40a6898
PB
4898 rc = ctxt->check_perm(ctxt);
4899 if (rc != X86EMUL_CONTINUE)
4900 goto done;
4901 }
4902
685bbf4a 4903 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
d40a6898
PB
4904 rc = emulator_check_intercept(ctxt, ctxt->intercept,
4905 X86_ICPT_POST_EXCEPT);
4906 if (rc != X86EMUL_CONTINUE)
4907 goto done;
4908 }
4909
4910 if (ctxt->rep_prefix && (ctxt->d & String)) {
4911 /* All REP prefixes have the same first termination condition */
4912 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4913 ctxt->eip = ctxt->_eip;
0efb0440 4914 ctxt->eflags &= ~X86_EFLAGS_RF;
d40a6898
PB
4915 goto done;
4916 }
b9fa9d6b 4917 }
b9fa9d6b
AK
4918 }
4919
9dac77fa
AK
4920 if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
4921 rc = segmented_read(ctxt, ctxt->src.addr.mem,
4922 ctxt->src.valptr, ctxt->src.bytes);
b60d513c 4923 if (rc != X86EMUL_CONTINUE)
8b4caf66 4924 goto done;
9dac77fa 4925 ctxt->src.orig_val64 = ctxt->src.val64;
8b4caf66
LV
4926 }
4927
9dac77fa
AK
4928 if (ctxt->src2.type == OP_MEM) {
4929 rc = segmented_read(ctxt, ctxt->src2.addr.mem,
4930 &ctxt->src2.val, ctxt->src2.bytes);
e35b7b9c
GN
4931 if (rc != X86EMUL_CONTINUE)
4932 goto done;
4933 }
4934
9dac77fa 4935 if ((ctxt->d & DstMask) == ImplicitOps)
8b4caf66
LV
4936 goto special_insn;
4937
4938
9dac77fa 4939 if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
69f55cb1 4940 /* optimisation - avoid slow emulated read if Mov */
9dac77fa
AK
4941 rc = segmented_read(ctxt, ctxt->dst.addr.mem,
4942 &ctxt->dst.val, ctxt->dst.bytes);
c205fb7d 4943 if (rc != X86EMUL_CONTINUE) {
d44e1212
PB
4944 if (!(ctxt->d & NoWrite) &&
4945 rc == X86EMUL_PROPAGATE_FAULT &&
c205fb7d
NA
4946 ctxt->exception.vector == PF_VECTOR)
4947 ctxt->exception.error_code |= PFERR_WRITE_MASK;
69f55cb1 4948 goto done;
c205fb7d 4949 }
038e51de 4950 }
4ff6f8e6
PB
4951 /* Copy full 64-bit value for CMPXCHG8B. */
4952 ctxt->dst.orig_val64 = ctxt->dst.val64;
038e51de 4953
018a98db
AK
4954special_insn:
4955
685bbf4a 4956 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
9dac77fa 4957 rc = emulator_check_intercept(ctxt, ctxt->intercept,
8a76d7f2 4958 X86_ICPT_POST_MEMACCESS);
c4f035c6
AK
4959 if (rc != X86EMUL_CONTINUE)
4960 goto done;
4961 }
4962
b9a1ecb9 4963 if (ctxt->rep_prefix && (ctxt->d & String))
0efb0440 4964 ctxt->eflags |= X86_EFLAGS_RF;
b9a1ecb9 4965 else
0efb0440 4966 ctxt->eflags &= ~X86_EFLAGS_RF;
4467c3f1 4967
9dac77fa 4968 if (ctxt->execute) {
e28bbd44
AK
4969 if (ctxt->d & Fastop) {
4970 void (*fop)(struct fastop *) = (void *)ctxt->execute;
4971 rc = fastop(ctxt, fop);
4972 if (rc != X86EMUL_CONTINUE)
4973 goto done;
4974 goto writeback;
4975 }
9dac77fa 4976 rc = ctxt->execute(ctxt);
ef65c889
AK
4977 if (rc != X86EMUL_CONTINUE)
4978 goto done;
4979 goto writeback;
4980 }
4981
1ce19dc1 4982 if (ctxt->opcode_len == 2)
6aa8b732 4983 goto twobyte_insn;
0bc5eedb
BP
4984 else if (ctxt->opcode_len == 3)
4985 goto threebyte_insn;
6aa8b732 4986
9dac77fa 4987 switch (ctxt->b) {
b2833e3c 4988 case 0x70 ... 0x7f: /* jcc (short) */
9dac77fa 4989 if (test_cc(ctxt->b, ctxt->eflags))
234f3ce4 4990 rc = jmp_rel(ctxt, ctxt->src.val);
018a98db 4991 break;
7e0b54b1 4992 case 0x8d: /* lea r16/r32, m */
9dac77fa 4993 ctxt->dst.val = ctxt->src.addr.mem.ea;
7e0b54b1 4994 break;
3d9e77df 4995 case 0x90 ... 0x97: /* nop / xchg reg, rax */
dd856efa 4996 if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
a825f5cc
NA
4997 ctxt->dst.type = OP_NONE;
4998 else
4999 rc = em_xchg(ctxt);
e4f973ae 5000 break;
e8b6fa70 5001 case 0x98: /* cbw/cwde/cdqe */
9dac77fa
AK
5002 switch (ctxt->op_bytes) {
5003 case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
5004 case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
5005 case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
e8b6fa70
WY
5006 }
5007 break;
6e154e56 5008 case 0xcc: /* int3 */
5c5df76b
TY
5009 rc = emulate_int(ctxt, 3);
5010 break;
6e154e56 5011 case 0xcd: /* int n */
9dac77fa 5012 rc = emulate_int(ctxt, ctxt->src.val);
6e154e56
MG
5013 break;
5014 case 0xce: /* into */
0efb0440 5015 if (ctxt->eflags & X86_EFLAGS_OF)
5c5df76b 5016 rc = emulate_int(ctxt, 4);
6e154e56 5017 break;
1a52e051 5018 case 0xe9: /* jmp rel */
db5b0762 5019 case 0xeb: /* jmp rel short */
234f3ce4 5020 rc = jmp_rel(ctxt, ctxt->src.val);
9dac77fa 5021 ctxt->dst.type = OP_NONE; /* Disable writeback. */
1a52e051 5022 break;
111de5d6 5023 case 0xf4: /* hlt */
6c3287f7 5024 ctxt->ops->halt(ctxt);
19fdfa0d 5025 break;
111de5d6
AK
5026 case 0xf5: /* cmc */
5027 /* complement carry flag from eflags reg */
0efb0440 5028 ctxt->eflags ^= X86_EFLAGS_CF;
111de5d6
AK
5029 break;
5030 case 0xf8: /* clc */
0efb0440 5031 ctxt->eflags &= ~X86_EFLAGS_CF;
111de5d6 5032 break;
8744aa9a 5033 case 0xf9: /* stc */
0efb0440 5034 ctxt->eflags |= X86_EFLAGS_CF;
8744aa9a 5035 break;
fb4616f4 5036 case 0xfc: /* cld */
0efb0440 5037 ctxt->eflags &= ~X86_EFLAGS_DF;
fb4616f4
MG
5038 break;
5039 case 0xfd: /* std */
0efb0440 5040 ctxt->eflags |= X86_EFLAGS_DF;
fb4616f4 5041 break;
91269b8f
AK
5042 default:
5043 goto cannot_emulate;
6aa8b732 5044 }
018a98db 5045
7d9ddaed
AK
5046 if (rc != X86EMUL_CONTINUE)
5047 goto done;
5048
018a98db 5049writeback:
fb32b1ed
AK
5050 if (ctxt->d & SrcWrite) {
5051 BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
5052 rc = writeback(ctxt, &ctxt->src);
5053 if (rc != X86EMUL_CONTINUE)
5054 goto done;
5055 }
ee212297
NA
5056 if (!(ctxt->d & NoWrite)) {
5057 rc = writeback(ctxt, &ctxt->dst);
5058 if (rc != X86EMUL_CONTINUE)
5059 goto done;
5060 }
018a98db 5061
5cd21917
GN
5062 /*
5063 * restore dst type in case the decoding will be reused
5064 * (happens for string instruction )
5065 */
9dac77fa 5066 ctxt->dst.type = saved_dst_type;
5cd21917 5067
9dac77fa 5068 if ((ctxt->d & SrcMask) == SrcSI)
f3bd64c6 5069 string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
a682e354 5070
9dac77fa 5071 if ((ctxt->d & DstMask) == DstDI)
f3bd64c6 5072 string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
d9271123 5073
9dac77fa 5074 if (ctxt->rep_prefix && (ctxt->d & String)) {
b3356bf0 5075 unsigned int count;
9dac77fa 5076 struct read_cache *r = &ctxt->io_read;
b3356bf0
GN
5077 if ((ctxt->d & SrcMask) == SrcSI)
5078 count = ctxt->src.count;
5079 else
5080 count = ctxt->dst.count;
01485a22 5081 register_address_increment(ctxt, VCPU_REGS_RCX, -count);
3e2f65d5 5082
d2ddd1c4
GN
5083 if (!string_insn_completed(ctxt)) {
5084 /*
5085 * Re-enter guest when pio read ahead buffer is empty
5086 * or, if it is not used, after each 1024 iteration.
5087 */
dd856efa 5088 if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
d2ddd1c4
GN
5089 (r->end == 0 || r->end != r->pos)) {
5090 /*
5091 * Reset read cache. Usually happens before
5092 * decode, but since instruction is restarted
5093 * we have to do it here.
5094 */
9dac77fa 5095 ctxt->mem_read.end = 0;
dd856efa 5096 writeback_registers(ctxt);
d2ddd1c4
GN
5097 return EMULATION_RESTART;
5098 }
5099 goto done; /* skip rip writeback */
0fa6ccbd 5100 }
0efb0440 5101 ctxt->eflags &= ~X86_EFLAGS_RF;
5cd21917 5102 }
d2ddd1c4 5103
9dac77fa 5104 ctxt->eip = ctxt->_eip;
018a98db
AK
5105
5106done:
e0ad0b47
PB
5107 if (rc == X86EMUL_PROPAGATE_FAULT) {
5108 WARN_ON(ctxt->exception.vector > 0x1f);
da9cb575 5109 ctxt->have_exception = true;
e0ad0b47 5110 }
775fde86
JR
5111 if (rc == X86EMUL_INTERCEPTED)
5112 return EMULATION_INTERCEPTED;
5113
dd856efa
AK
5114 if (rc == X86EMUL_CONTINUE)
5115 writeback_registers(ctxt);
5116
d2ddd1c4 5117 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
6aa8b732
AK
5118
5119twobyte_insn:
9dac77fa 5120 switch (ctxt->b) {
018a98db 5121 case 0x09: /* wbinvd */
cfb22375 5122 (ctxt->ops->wbinvd)(ctxt);
f5f48ee1
SY
5123 break;
5124 case 0x08: /* invd */
018a98db
AK
5125 case 0x0d: /* GrpP (prefetch) */
5126 case 0x18: /* Grp16 (prefetch/nop) */
103f98ea 5127 case 0x1f: /* nop */
018a98db
AK
5128 break;
5129 case 0x20: /* mov cr, reg */
9dac77fa 5130 ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
018a98db 5131 break;
6aa8b732 5132 case 0x21: /* mov from dr to reg */
9dac77fa 5133 ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
6aa8b732 5134 break;
6aa8b732 5135 case 0x40 ... 0x4f: /* cmov */
140bad89
NA
5136 if (test_cc(ctxt->b, ctxt->eflags))
5137 ctxt->dst.val = ctxt->src.val;
b91aa14d 5138 else if (ctxt->op_bytes != 4)
9dac77fa 5139 ctxt->dst.type = OP_NONE; /* no writeback */
6aa8b732 5140 break;
b2833e3c 5141 case 0x80 ... 0x8f: /* jnz rel, etc*/
9dac77fa 5142 if (test_cc(ctxt->b, ctxt->eflags))
234f3ce4 5143 rc = jmp_rel(ctxt, ctxt->src.val);
018a98db 5144 break;
ee45b58e 5145 case 0x90 ... 0x9f: /* setcc r/m8 */
9dac77fa 5146 ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
ee45b58e 5147 break;
6aa8b732 5148 case 0xb6 ... 0xb7: /* movzx */
9dac77fa 5149 ctxt->dst.bytes = ctxt->op_bytes;
361cad2b 5150 ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
9dac77fa 5151 : (u16) ctxt->src.val;
6aa8b732 5152 break;
6aa8b732 5153 case 0xbe ... 0xbf: /* movsx */
9dac77fa 5154 ctxt->dst.bytes = ctxt->op_bytes;
361cad2b 5155 ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
9dac77fa 5156 (s16) ctxt->src.val;
6aa8b732 5157 break;
91269b8f
AK
5158 default:
5159 goto cannot_emulate;
6aa8b732 5160 }
7d9ddaed 5161
0bc5eedb
BP
5162threebyte_insn:
5163
7d9ddaed
AK
5164 if (rc != X86EMUL_CONTINUE)
5165 goto done;
5166
6aa8b732
AK
5167 goto writeback;
5168
5169cannot_emulate:
a0c0ab2f 5170 return EMULATION_FAILED;
6aa8b732 5171}
dd856efa
AK
5172
5173void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5174{
5175 invalidate_registers(ctxt);
5176}
5177
5178void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5179{
5180 writeback_registers(ctxt);
5181}
This page took 1.330586 seconds and 5 git commands to generate.