KVM: emulator: fix execution close to the segment limit
[deliverable/linux.git] / arch / x86 / kvm / emulate.c
CommitLineData
6aa8b732 1/******************************************************************************
56e82318 2 * emulate.c
6aa8b732
AK
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
dcc0766b 9 * privileged instructions:
6aa8b732
AK
10 *
11 * Copyright (C) 2006 Qumranet
9611c187 12 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
13 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
edf88417 23#include <linux/kvm_host.h>
5fdbf976 24#include "kvm_cache_regs.h"
6aa8b732 25#include <linux/module.h>
56e82318 26#include <asm/kvm_emulate.h>
b7d491e7 27#include <linux/stringify.h>
6aa8b732 28
3eeb3288 29#include "x86.h"
38ba30ba 30#include "tss.h"
e99f0507 31
a9945549
AK
32/*
33 * Operand types
34 */
b1ea50b2
AK
35#define OpNone 0ull
36#define OpImplicit 1ull /* No generic decode */
37#define OpReg 2ull /* Register */
38#define OpMem 3ull /* Memory */
39#define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
40#define OpDI 5ull /* ES:DI/EDI/RDI */
41#define OpMem64 6ull /* Memory, 64-bit */
42#define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
43#define OpDX 8ull /* DX register */
4dd6a57d
AK
44#define OpCL 9ull /* CL register (for shifts) */
45#define OpImmByte 10ull /* 8-bit sign extended immediate */
46#define OpOne 11ull /* Implied 1 */
5e2c6883 47#define OpImm 12ull /* Sign extended up to 32-bit immediate */
0fe59128
AK
48#define OpMem16 13ull /* Memory operand (16-bit). */
49#define OpMem32 14ull /* Memory operand (32-bit). */
50#define OpImmU 15ull /* Immediate operand, zero extended */
51#define OpSI 16ull /* SI/ESI/RSI */
52#define OpImmFAddr 17ull /* Immediate far address */
53#define OpMemFAddr 18ull /* Far address in memory */
54#define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
c191a7a0
AK
55#define OpES 20ull /* ES */
56#define OpCS 21ull /* CS */
57#define OpSS 22ull /* SS */
58#define OpDS 23ull /* DS */
59#define OpFS 24ull /* FS */
60#define OpGS 25ull /* GS */
28867cee 61#define OpMem8 26ull /* 8-bit zero extended memory operand */
5e2c6883 62#define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
7fa57952 63#define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
820207c8
AK
64#define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
65#define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
0fe59128
AK
66
67#define OpBits 5 /* Width of operand field */
b1ea50b2 68#define OpMask ((1ull << OpBits) - 1)
a9945549 69
6aa8b732
AK
70/*
71 * Opcode effective-address decode tables.
72 * Note that we only emulate instructions that have at least one memory
73 * operand (excluding implicit stack references). We assume that stack
74 * references and instruction fetches will never occur in special memory
75 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
76 * not be handled.
77 */
78
79/* Operand sizes: 8-bit operands or specified/overridden size. */
ab85b12b 80#define ByteOp (1<<0) /* 8-bit operands. */
6aa8b732 81/* Destination operand type. */
a9945549
AK
82#define DstShift 1
83#define ImplicitOps (OpImplicit << DstShift)
84#define DstReg (OpReg << DstShift)
85#define DstMem (OpMem << DstShift)
86#define DstAcc (OpAcc << DstShift)
87#define DstDI (OpDI << DstShift)
88#define DstMem64 (OpMem64 << DstShift)
89#define DstImmUByte (OpImmUByte << DstShift)
90#define DstDX (OpDX << DstShift)
820207c8 91#define DstAccLo (OpAccLo << DstShift)
a9945549 92#define DstMask (OpMask << DstShift)
6aa8b732 93/* Source operand type. */
0fe59128
AK
94#define SrcShift 6
95#define SrcNone (OpNone << SrcShift)
96#define SrcReg (OpReg << SrcShift)
97#define SrcMem (OpMem << SrcShift)
98#define SrcMem16 (OpMem16 << SrcShift)
99#define SrcMem32 (OpMem32 << SrcShift)
100#define SrcImm (OpImm << SrcShift)
101#define SrcImmByte (OpImmByte << SrcShift)
102#define SrcOne (OpOne << SrcShift)
103#define SrcImmUByte (OpImmUByte << SrcShift)
104#define SrcImmU (OpImmU << SrcShift)
105#define SrcSI (OpSI << SrcShift)
7fa57952 106#define SrcXLat (OpXLat << SrcShift)
0fe59128
AK
107#define SrcImmFAddr (OpImmFAddr << SrcShift)
108#define SrcMemFAddr (OpMemFAddr << SrcShift)
109#define SrcAcc (OpAcc << SrcShift)
110#define SrcImmU16 (OpImmU16 << SrcShift)
5e2c6883 111#define SrcImm64 (OpImm64 << SrcShift)
0fe59128 112#define SrcDX (OpDX << SrcShift)
28867cee 113#define SrcMem8 (OpMem8 << SrcShift)
820207c8 114#define SrcAccHi (OpAccHi << SrcShift)
0fe59128 115#define SrcMask (OpMask << SrcShift)
221192bd
MT
116#define BitOp (1<<11)
117#define MemAbs (1<<12) /* Memory operand is absolute displacement */
118#define String (1<<13) /* String instruction (rep capable) */
119#define Stack (1<<14) /* Stack instruction (push/pop) */
120#define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
121#define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
122#define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
123#define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
124#define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
045a282c 125#define Escape (5<<15) /* Escape to coprocessor instruction */
221192bd 126#define Sse (1<<18) /* SSE Vector instruction */
20c29ff2
AK
127/* Generic ModRM decode. */
128#define ModRM (1<<19)
129/* Destination is only written; never read. */
130#define Mov (1<<20)
d8769fed 131/* Misc flags */
8ea7d6ae 132#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
b51e974f 133#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
5a506b12 134#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
7f9b4b75 135#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
047a4818 136#define Undefined (1<<25) /* No Such Instruction */
d380a5e4 137#define Lock (1<<26) /* lock prefix is allowed for the instruction */
e92805ac 138#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
d8769fed 139#define No64 (1<<28)
d5ae7ce8 140#define PageTable (1 << 29) /* instruction used to write page table */
0b789eee 141#define NotImpl (1 << 30) /* instruction is not implemented */
0dc8d10f 142/* Source 2 operand type */
0b789eee 143#define Src2Shift (31)
4dd6a57d 144#define Src2None (OpNone << Src2Shift)
ab2c5ce6 145#define Src2Mem (OpMem << Src2Shift)
4dd6a57d
AK
146#define Src2CL (OpCL << Src2Shift)
147#define Src2ImmByte (OpImmByte << Src2Shift)
148#define Src2One (OpOne << Src2Shift)
149#define Src2Imm (OpImm << Src2Shift)
c191a7a0
AK
150#define Src2ES (OpES << Src2Shift)
151#define Src2CS (OpCS << Src2Shift)
152#define Src2SS (OpSS << Src2Shift)
153#define Src2DS (OpDS << Src2Shift)
154#define Src2FS (OpFS << Src2Shift)
155#define Src2GS (OpGS << Src2Shift)
4dd6a57d 156#define Src2Mask (OpMask << Src2Shift)
cbe2c9d3 157#define Mmx ((u64)1 << 40) /* MMX Vector instruction */
1c11b376
AK
158#define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
159#define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
160#define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
e28bbd44 161#define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
b6744dc3 162#define NoWrite ((u64)1 << 45) /* No writeback */
fb32b1ed 163#define SrcWrite ((u64)1 << 46) /* Write back src operand */
9b88ae99 164#define NoMod ((u64)1 << 47) /* Mod field is ignored */
d40a6898
PB
165#define Intercept ((u64)1 << 48) /* Has valid intercept field */
166#define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
10e38fc7 167#define NoBigReal ((u64)1 << 50) /* No big real mode */
68efa764 168#define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
6aa8b732 169
820207c8 170#define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
6aa8b732 171
d0e53325
AK
172#define X2(x...) x, x
173#define X3(x...) X2(x), x
174#define X4(x...) X2(x), X2(x)
175#define X5(x...) X4(x), x
176#define X6(x...) X4(x), X2(x)
177#define X7(x...) X4(x), X3(x)
178#define X8(x...) X4(x), X4(x)
179#define X16(x...) X8(x), X8(x)
83babbca 180
e28bbd44
AK
181#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
182#define FASTOP_SIZE 8
183
184/*
185 * fastop functions have a special calling convention:
186 *
017da7b6
AK
187 * dst: rax (in/out)
188 * src: rdx (in/out)
e28bbd44
AK
189 * src2: rcx (in)
190 * flags: rflags (in/out)
b8c0b6ae 191 * ex: rsi (in:fastop pointer, out:zero if exception)
e28bbd44
AK
192 *
193 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
194 * different operand sizes can be reached by calculation, rather than a jump
195 * table (which would be bigger than the code).
196 *
197 * fastop functions are declared as taking a never-defined fastop parameter,
198 * so they can't be called from C directly.
199 */
200
201struct fastop;
202
d65b1dee 203struct opcode {
b1ea50b2
AK
204 u64 flags : 56;
205 u64 intercept : 8;
120df890 206 union {
ef65c889 207 int (*execute)(struct x86_emulate_ctxt *ctxt);
fd0a0d82
MK
208 const struct opcode *group;
209 const struct group_dual *gdual;
210 const struct gprefix *gprefix;
045a282c 211 const struct escape *esc;
e28bbd44 212 void (*fastop)(struct fastop *fake);
120df890 213 } u;
d09beabd 214 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
120df890
AK
215};
216
217struct group_dual {
218 struct opcode mod012[8];
219 struct opcode mod3[8];
d65b1dee
AK
220};
221
0d7cdee8
AK
222struct gprefix {
223 struct opcode pfx_no;
224 struct opcode pfx_66;
225 struct opcode pfx_f2;
226 struct opcode pfx_f3;
227};
228
045a282c
GN
229struct escape {
230 struct opcode op[8];
231 struct opcode high[64];
232};
233
6aa8b732 234/* EFLAGS bit definitions. */
d4c6a154
GN
235#define EFLG_ID (1<<21)
236#define EFLG_VIP (1<<20)
237#define EFLG_VIF (1<<19)
238#define EFLG_AC (1<<18)
b1d86143
AP
239#define EFLG_VM (1<<17)
240#define EFLG_RF (1<<16)
d4c6a154
GN
241#define EFLG_IOPL (3<<12)
242#define EFLG_NT (1<<14)
6aa8b732
AK
243#define EFLG_OF (1<<11)
244#define EFLG_DF (1<<10)
b1d86143 245#define EFLG_IF (1<<9)
d4c6a154 246#define EFLG_TF (1<<8)
6aa8b732
AK
247#define EFLG_SF (1<<7)
248#define EFLG_ZF (1<<6)
249#define EFLG_AF (1<<4)
250#define EFLG_PF (1<<2)
251#define EFLG_CF (1<<0)
252
62bd430e
MG
253#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
254#define EFLG_RESERVED_ONE_MASK 2
255
dd856efa
AK
256static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
257{
258 if (!(ctxt->regs_valid & (1 << nr))) {
259 ctxt->regs_valid |= 1 << nr;
260 ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
261 }
262 return ctxt->_regs[nr];
263}
264
265static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
266{
267 ctxt->regs_valid |= 1 << nr;
268 ctxt->regs_dirty |= 1 << nr;
269 return &ctxt->_regs[nr];
270}
271
272static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
273{
274 reg_read(ctxt, nr);
275 return reg_write(ctxt, nr);
276}
277
278static void writeback_registers(struct x86_emulate_ctxt *ctxt)
279{
280 unsigned reg;
281
282 for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
283 ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
284}
285
286static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
287{
288 ctxt->regs_dirty = 0;
289 ctxt->regs_valid = 0;
290}
291
6aa8b732
AK
292/*
293 * These EFLAGS bits are restored from saved value during emulation, and
294 * any changes are written back to the saved value after emulation.
295 */
296#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
297
dda96d8f
AK
298#ifdef CONFIG_X86_64
299#define ON64(x) x
300#else
301#define ON64(x)
302#endif
303
4d758349
AK
304static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
305
b7d491e7
AK
306#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
307#define FOP_RET "ret \n\t"
308
309#define FOP_START(op) \
310 extern void em_##op(struct fastop *fake); \
311 asm(".pushsection .text, \"ax\" \n\t" \
312 ".global em_" #op " \n\t" \
313 FOP_ALIGN \
314 "em_" #op ": \n\t"
315
316#define FOP_END \
317 ".popsection")
318
0bdea068
AK
319#define FOPNOP() FOP_ALIGN FOP_RET
320
b7d491e7 321#define FOP1E(op, dst) \
b8c0b6ae
AK
322 FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
323
324#define FOP1EEX(op, dst) \
325 FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
b7d491e7
AK
326
327#define FASTOP1(op) \
328 FOP_START(op) \
329 FOP1E(op##b, al) \
330 FOP1E(op##w, ax) \
331 FOP1E(op##l, eax) \
332 ON64(FOP1E(op##q, rax)) \
333 FOP_END
334
b9fa409b
AK
335/* 1-operand, using src2 (for MUL/DIV r/m) */
336#define FASTOP1SRC2(op, name) \
337 FOP_START(name) \
338 FOP1E(op, cl) \
339 FOP1E(op, cx) \
340 FOP1E(op, ecx) \
341 ON64(FOP1E(op, rcx)) \
342 FOP_END
343
b8c0b6ae
AK
344/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
345#define FASTOP1SRC2EX(op, name) \
346 FOP_START(name) \
347 FOP1EEX(op, cl) \
348 FOP1EEX(op, cx) \
349 FOP1EEX(op, ecx) \
350 ON64(FOP1EEX(op, rcx)) \
351 FOP_END
352
f7857f35
AK
353#define FOP2E(op, dst, src) \
354 FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
355
356#define FASTOP2(op) \
357 FOP_START(op) \
017da7b6
AK
358 FOP2E(op##b, al, dl) \
359 FOP2E(op##w, ax, dx) \
360 FOP2E(op##l, eax, edx) \
361 ON64(FOP2E(op##q, rax, rdx)) \
f7857f35
AK
362 FOP_END
363
11c363ba
AK
364/* 2 operand, word only */
365#define FASTOP2W(op) \
366 FOP_START(op) \
367 FOPNOP() \
017da7b6
AK
368 FOP2E(op##w, ax, dx) \
369 FOP2E(op##l, eax, edx) \
370 ON64(FOP2E(op##q, rax, rdx)) \
11c363ba
AK
371 FOP_END
372
007a3b54
AK
373/* 2 operand, src is CL */
374#define FASTOP2CL(op) \
375 FOP_START(op) \
376 FOP2E(op##b, al, cl) \
377 FOP2E(op##w, ax, cl) \
378 FOP2E(op##l, eax, cl) \
379 ON64(FOP2E(op##q, rax, cl)) \
380 FOP_END
381
0bdea068
AK
382#define FOP3E(op, dst, src, src2) \
383 FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
384
385/* 3-operand, word-only, src2=cl */
386#define FASTOP3WCL(op) \
387 FOP_START(op) \
388 FOPNOP() \
017da7b6
AK
389 FOP3E(op##w, ax, dx, cl) \
390 FOP3E(op##l, eax, edx, cl) \
391 ON64(FOP3E(op##q, rax, rdx, cl)) \
0bdea068
AK
392 FOP_END
393
9ae9feba
AK
394/* Special case for SETcc - 1 instruction per cc */
395#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
396
b8c0b6ae
AK
397asm(".global kvm_fastop_exception \n"
398 "kvm_fastop_exception: xor %esi, %esi; ret");
399
9ae9feba
AK
400FOP_START(setcc)
401FOP_SETCC(seto)
402FOP_SETCC(setno)
403FOP_SETCC(setc)
404FOP_SETCC(setnc)
405FOP_SETCC(setz)
406FOP_SETCC(setnz)
407FOP_SETCC(setbe)
408FOP_SETCC(setnbe)
409FOP_SETCC(sets)
410FOP_SETCC(setns)
411FOP_SETCC(setp)
412FOP_SETCC(setnp)
413FOP_SETCC(setl)
414FOP_SETCC(setnl)
415FOP_SETCC(setle)
416FOP_SETCC(setnle)
417FOP_END;
418
326f578f
PB
419FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
420FOP_END;
421
8a76d7f2
JR
422static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
423 enum x86_intercept intercept,
424 enum x86_intercept_stage stage)
425{
426 struct x86_instruction_info info = {
427 .intercept = intercept,
9dac77fa
AK
428 .rep_prefix = ctxt->rep_prefix,
429 .modrm_mod = ctxt->modrm_mod,
430 .modrm_reg = ctxt->modrm_reg,
431 .modrm_rm = ctxt->modrm_rm,
432 .src_val = ctxt->src.val64,
6cbc5f5a 433 .dst_val = ctxt->dst.val64,
9dac77fa
AK
434 .src_bytes = ctxt->src.bytes,
435 .dst_bytes = ctxt->dst.bytes,
436 .ad_bytes = ctxt->ad_bytes,
8a76d7f2
JR
437 .next_rip = ctxt->eip,
438 };
439
2953538e 440 return ctxt->ops->intercept(ctxt, &info, stage);
8a76d7f2
JR
441}
442
f47cfa31
AK
443static void assign_masked(ulong *dest, ulong src, ulong mask)
444{
445 *dest = (*dest & ~mask) | (src & mask);
446}
447
9dac77fa 448static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
ddcb2885 449{
9dac77fa 450 return (1UL << (ctxt->ad_bytes << 3)) - 1;
ddcb2885
HH
451}
452
f47cfa31
AK
453static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
454{
455 u16 sel;
456 struct desc_struct ss;
457
458 if (ctxt->mode == X86EMUL_MODE_PROT64)
459 return ~0UL;
460 ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
461 return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
462}
463
612e89f0
AK
464static int stack_size(struct x86_emulate_ctxt *ctxt)
465{
466 return (__fls(stack_mask(ctxt)) + 1) >> 3;
467}
468
6aa8b732 469/* Access/update address held in a register, based on addressing mode. */
e4706772 470static inline unsigned long
9dac77fa 471address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
e4706772 472{
9dac77fa 473 if (ctxt->ad_bytes == sizeof(unsigned long))
e4706772
HH
474 return reg;
475 else
9dac77fa 476 return reg & ad_mask(ctxt);
e4706772
HH
477}
478
479static inline unsigned long
9dac77fa 480register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
e4706772 481{
9dac77fa 482 return address_mask(ctxt, reg);
e4706772
HH
483}
484
5ad105e5
AK
485static void masked_increment(ulong *reg, ulong mask, int inc)
486{
487 assign_masked(reg, *reg + inc, mask);
488}
489
7a957275 490static inline void
9dac77fa 491register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
7a957275 492{
5ad105e5
AK
493 ulong mask;
494
9dac77fa 495 if (ctxt->ad_bytes == sizeof(unsigned long))
5ad105e5 496 mask = ~0UL;
7a957275 497 else
5ad105e5
AK
498 mask = ad_mask(ctxt);
499 masked_increment(reg, mask, inc);
500}
501
502static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
503{
dd856efa 504 masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
7a957275 505}
6aa8b732 506
56697687
AK
507static u32 desc_limit_scaled(struct desc_struct *desc)
508{
509 u32 limit = get_desc_limit(desc);
510
511 return desc->g ? (limit << 12) | 0xfff : limit;
512}
513
7b105ca2 514static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
7a5b56df
AK
515{
516 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
517 return 0;
518
7b105ca2 519 return ctxt->ops->get_cached_segment_base(ctxt, seg);
7a5b56df
AK
520}
521
35d3d4a1
AK
522static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
523 u32 error, bool valid)
54b8486f 524{
e0ad0b47 525 WARN_ON(vec > 0x1f);
da9cb575
AK
526 ctxt->exception.vector = vec;
527 ctxt->exception.error_code = error;
528 ctxt->exception.error_code_valid = valid;
35d3d4a1 529 return X86EMUL_PROPAGATE_FAULT;
54b8486f
GN
530}
531
3b88e41a
JR
532static int emulate_db(struct x86_emulate_ctxt *ctxt)
533{
534 return emulate_exception(ctxt, DB_VECTOR, 0, false);
535}
536
35d3d4a1 537static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
54b8486f 538{
35d3d4a1 539 return emulate_exception(ctxt, GP_VECTOR, err, true);
54b8486f
GN
540}
541
618ff15d
AK
542static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
543{
544 return emulate_exception(ctxt, SS_VECTOR, err, true);
545}
546
35d3d4a1 547static int emulate_ud(struct x86_emulate_ctxt *ctxt)
54b8486f 548{
35d3d4a1 549 return emulate_exception(ctxt, UD_VECTOR, 0, false);
54b8486f
GN
550}
551
35d3d4a1 552static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
54b8486f 553{
35d3d4a1 554 return emulate_exception(ctxt, TS_VECTOR, err, true);
54b8486f
GN
555}
556
34d1f490
AK
557static int emulate_de(struct x86_emulate_ctxt *ctxt)
558{
35d3d4a1 559 return emulate_exception(ctxt, DE_VECTOR, 0, false);
34d1f490
AK
560}
561
1253791d
AK
562static int emulate_nm(struct x86_emulate_ctxt *ctxt)
563{
564 return emulate_exception(ctxt, NM_VECTOR, 0, false);
565}
566
234f3ce4
NA
567static inline int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
568 int cs_l)
05c83ec9
NA
569{
570 switch (ctxt->op_bytes) {
571 case 2:
572 ctxt->_eip = (u16)dst;
573 break;
574 case 4:
575 ctxt->_eip = (u32)dst;
576 break;
577 case 8:
234f3ce4
NA
578 if ((cs_l && is_noncanonical_address(dst)) ||
579 (!cs_l && (dst & ~(u32)-1)))
580 return emulate_gp(ctxt, 0);
05c83ec9
NA
581 ctxt->_eip = dst;
582 break;
583 default:
584 WARN(1, "unsupported eip assignment size\n");
585 }
234f3ce4
NA
586 return X86EMUL_CONTINUE;
587}
588
589static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
590{
591 return assign_eip_far(ctxt, dst, ctxt->mode == X86EMUL_MODE_PROT64);
05c83ec9
NA
592}
593
234f3ce4 594static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
05c83ec9 595{
234f3ce4 596 return assign_eip_near(ctxt, ctxt->_eip + rel);
05c83ec9
NA
597}
598
1aa36616
AK
599static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
600{
601 u16 selector;
602 struct desc_struct desc;
603
604 ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
605 return selector;
606}
607
608static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
609 unsigned seg)
610{
611 u16 dummy;
612 u32 base3;
613 struct desc_struct desc;
614
615 ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
616 ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
617}
618
1c11b376
AK
619/*
620 * x86 defines three classes of vector instructions: explicitly
621 * aligned, explicitly unaligned, and the rest, which change behaviour
622 * depending on whether they're AVX encoded or not.
623 *
624 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
625 * subject to the same check.
626 */
627static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
628{
629 if (likely(size < 16))
630 return false;
631
632 if (ctxt->d & Aligned)
633 return true;
634 else if (ctxt->d & Unaligned)
635 return false;
636 else if (ctxt->d & Avx)
637 return false;
638 else
639 return true;
640}
641
3d9b938e 642static int __linearize(struct x86_emulate_ctxt *ctxt,
52fd8b44 643 struct segmented_address addr,
fd56e154
PB
644 unsigned *max_size, unsigned size,
645 bool write, bool fetch,
52fd8b44
AK
646 ulong *linear)
647{
618ff15d
AK
648 struct desc_struct desc;
649 bool usable;
52fd8b44 650 ulong la;
618ff15d 651 u32 lim;
1aa36616 652 u16 sel;
3a78a4f4 653 unsigned cpl;
52fd8b44 654
7b105ca2 655 la = seg_base(ctxt, addr.seg) + addr.ea;
fd56e154 656 *max_size = 0;
618ff15d 657 switch (ctxt->mode) {
618ff15d
AK
658 case X86EMUL_MODE_PROT64:
659 if (((signed long)la << 16) >> 16 != la)
660 return emulate_gp(ctxt, 0);
fd56e154
PB
661
662 *max_size = min_t(u64, ~0u, (1ull << 48) - la);
663 if (size > *max_size)
664 goto bad;
618ff15d
AK
665 break;
666 default:
1aa36616
AK
667 usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
668 addr.seg);
618ff15d
AK
669 if (!usable)
670 goto bad;
58b7825b
GN
671 /* code segment in protected mode or read-only data segment */
672 if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
673 || !(desc.type & 2)) && write)
618ff15d
AK
674 goto bad;
675 /* unreadable code segment */
3d9b938e 676 if (!fetch && (desc.type & 8) && !(desc.type & 2))
618ff15d
AK
677 goto bad;
678 lim = desc_limit_scaled(&desc);
10e38fc7
NA
679 if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
680 (ctxt->d & NoBigReal)) {
681 /* la is between zero and 0xffff */
fd56e154 682 if (la > 0xffff)
10e38fc7 683 goto bad;
fd56e154 684 *max_size = 0x10000 - la;
10e38fc7 685 } else if ((desc.type & 8) || !(desc.type & 4)) {
618ff15d 686 /* expand-up segment */
fd56e154 687 if (addr.ea > lim)
618ff15d 688 goto bad;
fd56e154 689 *max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
618ff15d 690 } else {
fc058680 691 /* expand-down segment */
fd56e154 692 if (addr.ea <= lim)
618ff15d
AK
693 goto bad;
694 lim = desc.d ? 0xffffffff : 0xffff;
fd56e154 695 if (addr.ea > lim)
618ff15d 696 goto bad;
fd56e154 697 *max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
618ff15d 698 }
fd56e154
PB
699 if (size > *max_size)
700 goto bad;
717746e3 701 cpl = ctxt->ops->cpl(ctxt);
618ff15d
AK
702 if (!(desc.type & 8)) {
703 /* data segment */
704 if (cpl > desc.dpl)
705 goto bad;
706 } else if ((desc.type & 8) && !(desc.type & 4)) {
707 /* nonconforming code segment */
708 if (cpl != desc.dpl)
709 goto bad;
710 } else if ((desc.type & 8) && (desc.type & 4)) {
711 /* conforming code segment */
712 if (cpl < desc.dpl)
713 goto bad;
714 }
715 break;
716 }
9dac77fa 717 if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
52fd8b44 718 la &= (u32)-1;
1c11b376
AK
719 if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
720 return emulate_gp(ctxt, 0);
52fd8b44
AK
721 *linear = la;
722 return X86EMUL_CONTINUE;
618ff15d
AK
723bad:
724 if (addr.seg == VCPU_SREG_SS)
3606189f 725 return emulate_ss(ctxt, 0);
618ff15d 726 else
3606189f 727 return emulate_gp(ctxt, 0);
52fd8b44
AK
728}
729
3d9b938e
NE
730static int linearize(struct x86_emulate_ctxt *ctxt,
731 struct segmented_address addr,
732 unsigned size, bool write,
733 ulong *linear)
734{
fd56e154
PB
735 unsigned max_size;
736 return __linearize(ctxt, addr, &max_size, size, write, false, linear);
3d9b938e
NE
737}
738
739
3ca3ac4d
AK
740static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
741 struct segmented_address addr,
742 void *data,
743 unsigned size)
744{
9fa088f4
AK
745 int rc;
746 ulong linear;
747
83b8795a 748 rc = linearize(ctxt, addr, size, false, &linear);
9fa088f4
AK
749 if (rc != X86EMUL_CONTINUE)
750 return rc;
0f65dd70 751 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
3ca3ac4d
AK
752}
753
807941b1 754/*
285ca9e9 755 * Prefetch the remaining bytes of the instruction without crossing page
807941b1
TY
756 * boundary if they are not in fetch_cache yet.
757 */
9506d57d 758static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
62266869 759{
62266869 760 int rc;
fd56e154 761 unsigned size, max_size;
285ca9e9 762 unsigned long linear;
17052f16 763 int cur_size = ctxt->fetch.end - ctxt->fetch.data;
285ca9e9 764 struct segmented_address addr = { .seg = VCPU_SREG_CS,
17052f16
PB
765 .ea = ctxt->eip + cur_size };
766
fd56e154
PB
767 /*
768 * We do not know exactly how many bytes will be needed, and
769 * __linearize is expensive, so fetch as much as possible. We
770 * just have to avoid going beyond the 15 byte limit, the end
771 * of the segment, or the end of the page.
772 *
773 * __linearize is called with size 0 so that it does not do any
774 * boundary check itself. Instead, we use max_size to check
775 * against op_size.
776 */
777 rc = __linearize(ctxt, addr, &max_size, 0, false, true, &linear);
719d5a9b
PB
778 if (unlikely(rc != X86EMUL_CONTINUE))
779 return rc;
780
fd56e154 781 size = min_t(unsigned, 15UL ^ cur_size, max_size);
719d5a9b 782 size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
5cfc7e0f
PB
783
784 /*
785 * One instruction can only straddle two pages,
786 * and one has been loaded at the beginning of
787 * x86_decode_insn. So, if not enough bytes
788 * still, we must have hit the 15-byte boundary.
789 */
790 if (unlikely(size < op_size))
fd56e154
PB
791 return emulate_gp(ctxt, 0);
792
17052f16 793 rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
285ca9e9
PB
794 size, &ctxt->exception);
795 if (unlikely(rc != X86EMUL_CONTINUE))
796 return rc;
17052f16 797 ctxt->fetch.end += size;
3e2815e9 798 return X86EMUL_CONTINUE;
62266869
AK
799}
800
9506d57d
PB
801static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
802 unsigned size)
62266869 803{
08da44ae
NA
804 unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
805
806 if (unlikely(done_size < size))
807 return __do_insn_fetch_bytes(ctxt, size - done_size);
9506d57d
PB
808 else
809 return X86EMUL_CONTINUE;
62266869
AK
810}
811
67cbc90d 812/* Fetch next part of the instruction being emulated. */
e85a1085 813#define insn_fetch(_type, _ctxt) \
9506d57d 814({ _type _x; \
9506d57d
PB
815 \
816 rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
67cbc90d
TY
817 if (rc != X86EMUL_CONTINUE) \
818 goto done; \
9506d57d 819 ctxt->_eip += sizeof(_type); \
17052f16
PB
820 _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
821 ctxt->fetch.ptr += sizeof(_type); \
9506d57d 822 _x; \
67cbc90d
TY
823})
824
807941b1 825#define insn_fetch_arr(_arr, _size, _ctxt) \
9506d57d 826({ \
9506d57d 827 rc = do_insn_fetch_bytes(_ctxt, _size); \
67cbc90d
TY
828 if (rc != X86EMUL_CONTINUE) \
829 goto done; \
9506d57d 830 ctxt->_eip += (_size); \
17052f16
PB
831 memcpy(_arr, ctxt->fetch.ptr, _size); \
832 ctxt->fetch.ptr += (_size); \
67cbc90d
TY
833})
834
1e3c5cb0
RR
835/*
836 * Given the 'reg' portion of a ModRM byte, and a register block, return a
837 * pointer into the block that addresses the relevant register.
838 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
839 */
dd856efa 840static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
aa9ac1a6 841 int byteop)
6aa8b732
AK
842{
843 void *p;
aa9ac1a6 844 int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
6aa8b732 845
6aa8b732 846 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
dd856efa
AK
847 p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
848 else
849 p = reg_rmw(ctxt, modrm_reg);
6aa8b732
AK
850 return p;
851}
852
853static int read_descriptor(struct x86_emulate_ctxt *ctxt,
90de84f5 854 struct segmented_address addr,
6aa8b732
AK
855 u16 *size, unsigned long *address, int op_bytes)
856{
857 int rc;
858
859 if (op_bytes == 2)
860 op_bytes = 3;
861 *address = 0;
3ca3ac4d 862 rc = segmented_read_std(ctxt, addr, size, 2);
1b30eaa8 863 if (rc != X86EMUL_CONTINUE)
6aa8b732 864 return rc;
30b31ab6 865 addr.ea += 2;
3ca3ac4d 866 rc = segmented_read_std(ctxt, addr, address, op_bytes);
6aa8b732
AK
867 return rc;
868}
869
34b77652
AK
870FASTOP2(add);
871FASTOP2(or);
872FASTOP2(adc);
873FASTOP2(sbb);
874FASTOP2(and);
875FASTOP2(sub);
876FASTOP2(xor);
877FASTOP2(cmp);
878FASTOP2(test);
879
b9fa409b
AK
880FASTOP1SRC2(mul, mul_ex);
881FASTOP1SRC2(imul, imul_ex);
b8c0b6ae
AK
882FASTOP1SRC2EX(div, div_ex);
883FASTOP1SRC2EX(idiv, idiv_ex);
b9fa409b 884
34b77652
AK
885FASTOP3WCL(shld);
886FASTOP3WCL(shrd);
887
888FASTOP2W(imul);
889
890FASTOP1(not);
891FASTOP1(neg);
892FASTOP1(inc);
893FASTOP1(dec);
894
895FASTOP2CL(rol);
896FASTOP2CL(ror);
897FASTOP2CL(rcl);
898FASTOP2CL(rcr);
899FASTOP2CL(shl);
900FASTOP2CL(shr);
901FASTOP2CL(sar);
902
903FASTOP2W(bsf);
904FASTOP2W(bsr);
905FASTOP2W(bt);
906FASTOP2W(bts);
907FASTOP2W(btr);
908FASTOP2W(btc);
909
e47a5f5f
AK
910FASTOP2(xadd);
911
9ae9feba 912static u8 test_cc(unsigned int condition, unsigned long flags)
bbe9abbd 913{
9ae9feba
AK
914 u8 rc;
915 void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
bbe9abbd 916
9ae9feba 917 flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
3f0c3d0b 918 asm("push %[flags]; popf; call *%[fastop]"
9ae9feba
AK
919 : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
920 return rc;
bbe9abbd
NK
921}
922
91ff3cb4
AK
923static void fetch_register_operand(struct operand *op)
924{
925 switch (op->bytes) {
926 case 1:
927 op->val = *(u8 *)op->addr.reg;
928 break;
929 case 2:
930 op->val = *(u16 *)op->addr.reg;
931 break;
932 case 4:
933 op->val = *(u32 *)op->addr.reg;
934 break;
935 case 8:
936 op->val = *(u64 *)op->addr.reg;
937 break;
938 }
939}
940
1253791d
AK
941static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
942{
943 ctxt->ops->get_fpu(ctxt);
944 switch (reg) {
89a87c67
MK
945 case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
946 case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
947 case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
948 case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
949 case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
950 case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
951 case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
952 case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
1253791d 953#ifdef CONFIG_X86_64
89a87c67
MK
954 case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
955 case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
956 case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
957 case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
958 case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
959 case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
960 case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
961 case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
1253791d
AK
962#endif
963 default: BUG();
964 }
965 ctxt->ops->put_fpu(ctxt);
966}
967
968static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
969 int reg)
970{
971 ctxt->ops->get_fpu(ctxt);
972 switch (reg) {
89a87c67
MK
973 case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
974 case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
975 case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
976 case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
977 case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
978 case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
979 case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
980 case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
1253791d 981#ifdef CONFIG_X86_64
89a87c67
MK
982 case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
983 case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
984 case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
985 case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
986 case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
987 case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
988 case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
989 case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
1253791d
AK
990#endif
991 default: BUG();
992 }
993 ctxt->ops->put_fpu(ctxt);
994}
995
cbe2c9d3
AK
996static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
997{
998 ctxt->ops->get_fpu(ctxt);
999 switch (reg) {
1000 case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
1001 case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
1002 case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
1003 case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
1004 case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
1005 case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
1006 case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
1007 case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
1008 default: BUG();
1009 }
1010 ctxt->ops->put_fpu(ctxt);
1011}
1012
1013static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1014{
1015 ctxt->ops->get_fpu(ctxt);
1016 switch (reg) {
1017 case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
1018 case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
1019 case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
1020 case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
1021 case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
1022 case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
1023 case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
1024 case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
1025 default: BUG();
1026 }
1027 ctxt->ops->put_fpu(ctxt);
1028}
1029
045a282c
GN
1030static int em_fninit(struct x86_emulate_ctxt *ctxt)
1031{
1032 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1033 return emulate_nm(ctxt);
1034
1035 ctxt->ops->get_fpu(ctxt);
1036 asm volatile("fninit");
1037 ctxt->ops->put_fpu(ctxt);
1038 return X86EMUL_CONTINUE;
1039}
1040
1041static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1042{
1043 u16 fcw;
1044
1045 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1046 return emulate_nm(ctxt);
1047
1048 ctxt->ops->get_fpu(ctxt);
1049 asm volatile("fnstcw %0": "+m"(fcw));
1050 ctxt->ops->put_fpu(ctxt);
1051
1052 /* force 2 byte destination */
1053 ctxt->dst.bytes = 2;
1054 ctxt->dst.val = fcw;
1055
1056 return X86EMUL_CONTINUE;
1057}
1058
1059static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1060{
1061 u16 fsw;
1062
1063 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1064 return emulate_nm(ctxt);
1065
1066 ctxt->ops->get_fpu(ctxt);
1067 asm volatile("fnstsw %0": "+m"(fsw));
1068 ctxt->ops->put_fpu(ctxt);
1069
1070 /* force 2 byte destination */
1071 ctxt->dst.bytes = 2;
1072 ctxt->dst.val = fsw;
1073
1074 return X86EMUL_CONTINUE;
1075}
1076
1253791d 1077static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
2adb5ad9 1078 struct operand *op)
3c118e24 1079{
9dac77fa 1080 unsigned reg = ctxt->modrm_reg;
33615aa9 1081
9dac77fa
AK
1082 if (!(ctxt->d & ModRM))
1083 reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1253791d 1084
9dac77fa 1085 if (ctxt->d & Sse) {
1253791d
AK
1086 op->type = OP_XMM;
1087 op->bytes = 16;
1088 op->addr.xmm = reg;
1089 read_sse_reg(ctxt, &op->vec_val, reg);
1090 return;
1091 }
cbe2c9d3
AK
1092 if (ctxt->d & Mmx) {
1093 reg &= 7;
1094 op->type = OP_MM;
1095 op->bytes = 8;
1096 op->addr.mm = reg;
1097 return;
1098 }
1253791d 1099
3c118e24 1100 op->type = OP_REG;
6d4d85ec
GN
1101 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1102 op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1103
91ff3cb4 1104 fetch_register_operand(op);
3c118e24
AK
1105 op->orig_val = op->val;
1106}
1107
a6e3407b
AK
1108static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1109{
1110 if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1111 ctxt->modrm_seg = VCPU_SREG_SS;
1112}
1113
1c73ef66 1114static int decode_modrm(struct x86_emulate_ctxt *ctxt,
2dbd0dd7 1115 struct operand *op)
1c73ef66 1116{
1c73ef66 1117 u8 sib;
02357bdc 1118 int index_reg, base_reg, scale;
3e2815e9 1119 int rc = X86EMUL_CONTINUE;
2dbd0dd7 1120 ulong modrm_ea = 0;
1c73ef66 1121
02357bdc
BD
1122 ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1123 index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1124 base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1c73ef66 1125
02357bdc 1126 ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
9dac77fa 1127 ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
02357bdc 1128 ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
9dac77fa 1129 ctxt->modrm_seg = VCPU_SREG_DS;
1c73ef66 1130
9b88ae99 1131 if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
2dbd0dd7 1132 op->type = OP_REG;
9dac77fa 1133 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
8acb4207 1134 op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
aa9ac1a6 1135 ctxt->d & ByteOp);
9dac77fa 1136 if (ctxt->d & Sse) {
1253791d
AK
1137 op->type = OP_XMM;
1138 op->bytes = 16;
9dac77fa
AK
1139 op->addr.xmm = ctxt->modrm_rm;
1140 read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
1253791d
AK
1141 return rc;
1142 }
cbe2c9d3
AK
1143 if (ctxt->d & Mmx) {
1144 op->type = OP_MM;
1145 op->bytes = 8;
bdc90722 1146 op->addr.mm = ctxt->modrm_rm & 7;
cbe2c9d3
AK
1147 return rc;
1148 }
2dbd0dd7 1149 fetch_register_operand(op);
1c73ef66
AK
1150 return rc;
1151 }
1152
2dbd0dd7
AK
1153 op->type = OP_MEM;
1154
9dac77fa 1155 if (ctxt->ad_bytes == 2) {
dd856efa
AK
1156 unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1157 unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1158 unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1159 unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1c73ef66
AK
1160
1161 /* 16-bit ModR/M decode. */
9dac77fa 1162 switch (ctxt->modrm_mod) {
1c73ef66 1163 case 0:
9dac77fa 1164 if (ctxt->modrm_rm == 6)
e85a1085 1165 modrm_ea += insn_fetch(u16, ctxt);
1c73ef66
AK
1166 break;
1167 case 1:
e85a1085 1168 modrm_ea += insn_fetch(s8, ctxt);
1c73ef66
AK
1169 break;
1170 case 2:
e85a1085 1171 modrm_ea += insn_fetch(u16, ctxt);
1c73ef66
AK
1172 break;
1173 }
9dac77fa 1174 switch (ctxt->modrm_rm) {
1c73ef66 1175 case 0:
2dbd0dd7 1176 modrm_ea += bx + si;
1c73ef66
AK
1177 break;
1178 case 1:
2dbd0dd7 1179 modrm_ea += bx + di;
1c73ef66
AK
1180 break;
1181 case 2:
2dbd0dd7 1182 modrm_ea += bp + si;
1c73ef66
AK
1183 break;
1184 case 3:
2dbd0dd7 1185 modrm_ea += bp + di;
1c73ef66
AK
1186 break;
1187 case 4:
2dbd0dd7 1188 modrm_ea += si;
1c73ef66
AK
1189 break;
1190 case 5:
2dbd0dd7 1191 modrm_ea += di;
1c73ef66
AK
1192 break;
1193 case 6:
9dac77fa 1194 if (ctxt->modrm_mod != 0)
2dbd0dd7 1195 modrm_ea += bp;
1c73ef66
AK
1196 break;
1197 case 7:
2dbd0dd7 1198 modrm_ea += bx;
1c73ef66
AK
1199 break;
1200 }
9dac77fa
AK
1201 if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1202 (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1203 ctxt->modrm_seg = VCPU_SREG_SS;
2dbd0dd7 1204 modrm_ea = (u16)modrm_ea;
1c73ef66
AK
1205 } else {
1206 /* 32/64-bit ModR/M decode. */
9dac77fa 1207 if ((ctxt->modrm_rm & 7) == 4) {
e85a1085 1208 sib = insn_fetch(u8, ctxt);
1c73ef66
AK
1209 index_reg |= (sib >> 3) & 7;
1210 base_reg |= sib & 7;
1211 scale = sib >> 6;
1212
9dac77fa 1213 if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
e85a1085 1214 modrm_ea += insn_fetch(s32, ctxt);
a6e3407b 1215 else {
dd856efa 1216 modrm_ea += reg_read(ctxt, base_reg);
a6e3407b
AK
1217 adjust_modrm_seg(ctxt, base_reg);
1218 }
dc71d0f1 1219 if (index_reg != 4)
dd856efa 1220 modrm_ea += reg_read(ctxt, index_reg) << scale;
9dac77fa 1221 } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
84411d85 1222 if (ctxt->mode == X86EMUL_MODE_PROT64)
9dac77fa 1223 ctxt->rip_relative = 1;
a6e3407b
AK
1224 } else {
1225 base_reg = ctxt->modrm_rm;
dd856efa 1226 modrm_ea += reg_read(ctxt, base_reg);
a6e3407b
AK
1227 adjust_modrm_seg(ctxt, base_reg);
1228 }
9dac77fa 1229 switch (ctxt->modrm_mod) {
1c73ef66 1230 case 0:
9dac77fa 1231 if (ctxt->modrm_rm == 5)
e85a1085 1232 modrm_ea += insn_fetch(s32, ctxt);
1c73ef66
AK
1233 break;
1234 case 1:
e85a1085 1235 modrm_ea += insn_fetch(s8, ctxt);
1c73ef66
AK
1236 break;
1237 case 2:
e85a1085 1238 modrm_ea += insn_fetch(s32, ctxt);
1c73ef66
AK
1239 break;
1240 }
1241 }
90de84f5 1242 op->addr.mem.ea = modrm_ea;
41061cdb
BD
1243 if (ctxt->ad_bytes != 8)
1244 ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1245
1c73ef66
AK
1246done:
1247 return rc;
1248}
1249
1250static int decode_abs(struct x86_emulate_ctxt *ctxt,
2dbd0dd7 1251 struct operand *op)
1c73ef66 1252{
3e2815e9 1253 int rc = X86EMUL_CONTINUE;
1c73ef66 1254
2dbd0dd7 1255 op->type = OP_MEM;
9dac77fa 1256 switch (ctxt->ad_bytes) {
1c73ef66 1257 case 2:
e85a1085 1258 op->addr.mem.ea = insn_fetch(u16, ctxt);
1c73ef66
AK
1259 break;
1260 case 4:
e85a1085 1261 op->addr.mem.ea = insn_fetch(u32, ctxt);
1c73ef66
AK
1262 break;
1263 case 8:
e85a1085 1264 op->addr.mem.ea = insn_fetch(u64, ctxt);
1c73ef66
AK
1265 break;
1266 }
1267done:
1268 return rc;
1269}
1270
9dac77fa 1271static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
35c843c4 1272{
7129eeca 1273 long sv = 0, mask;
35c843c4 1274
9dac77fa 1275 if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
7dec5603 1276 mask = ~((long)ctxt->dst.bytes * 8 - 1);
35c843c4 1277
9dac77fa
AK
1278 if (ctxt->src.bytes == 2)
1279 sv = (s16)ctxt->src.val & (s16)mask;
1280 else if (ctxt->src.bytes == 4)
1281 sv = (s32)ctxt->src.val & (s32)mask;
7dec5603
NA
1282 else
1283 sv = (s64)ctxt->src.val & (s64)mask;
35c843c4 1284
9dac77fa 1285 ctxt->dst.addr.mem.ea += (sv >> 3);
35c843c4 1286 }
ba7ff2b7
WY
1287
1288 /* only subword offset */
9dac77fa 1289 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
35c843c4
WY
1290}
1291
dde7e6d1 1292static int read_emulated(struct x86_emulate_ctxt *ctxt,
dde7e6d1 1293 unsigned long addr, void *dest, unsigned size)
6aa8b732 1294{
dde7e6d1 1295 int rc;
9dac77fa 1296 struct read_cache *mc = &ctxt->mem_read;
6aa8b732 1297
f23b070e
XG
1298 if (mc->pos < mc->end)
1299 goto read_cached;
6aa8b732 1300
f23b070e
XG
1301 WARN_ON((mc->end + size) >= sizeof(mc->data));
1302
1303 rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1304 &ctxt->exception);
1305 if (rc != X86EMUL_CONTINUE)
1306 return rc;
1307
1308 mc->end += size;
1309
1310read_cached:
1311 memcpy(dest, mc->data + mc->pos, size);
1312 mc->pos += size;
dde7e6d1
AK
1313 return X86EMUL_CONTINUE;
1314}
6aa8b732 1315
3ca3ac4d
AK
1316static int segmented_read(struct x86_emulate_ctxt *ctxt,
1317 struct segmented_address addr,
1318 void *data,
1319 unsigned size)
1320{
9fa088f4
AK
1321 int rc;
1322 ulong linear;
1323
83b8795a 1324 rc = linearize(ctxt, addr, size, false, &linear);
9fa088f4
AK
1325 if (rc != X86EMUL_CONTINUE)
1326 return rc;
7b105ca2 1327 return read_emulated(ctxt, linear, data, size);
3ca3ac4d
AK
1328}
1329
1330static int segmented_write(struct x86_emulate_ctxt *ctxt,
1331 struct segmented_address addr,
1332 const void *data,
1333 unsigned size)
1334{
9fa088f4
AK
1335 int rc;
1336 ulong linear;
1337
83b8795a 1338 rc = linearize(ctxt, addr, size, true, &linear);
9fa088f4
AK
1339 if (rc != X86EMUL_CONTINUE)
1340 return rc;
0f65dd70
AK
1341 return ctxt->ops->write_emulated(ctxt, linear, data, size,
1342 &ctxt->exception);
3ca3ac4d
AK
1343}
1344
1345static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1346 struct segmented_address addr,
1347 const void *orig_data, const void *data,
1348 unsigned size)
1349{
9fa088f4
AK
1350 int rc;
1351 ulong linear;
1352
83b8795a 1353 rc = linearize(ctxt, addr, size, true, &linear);
9fa088f4
AK
1354 if (rc != X86EMUL_CONTINUE)
1355 return rc;
0f65dd70
AK
1356 return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1357 size, &ctxt->exception);
3ca3ac4d
AK
1358}
1359
dde7e6d1 1360static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1361 unsigned int size, unsigned short port,
1362 void *dest)
1363{
9dac77fa 1364 struct read_cache *rc = &ctxt->io_read;
b4c6abfe 1365
dde7e6d1 1366 if (rc->pos == rc->end) { /* refill pio read ahead */
dde7e6d1 1367 unsigned int in_page, n;
9dac77fa 1368 unsigned int count = ctxt->rep_prefix ?
dd856efa 1369 address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
dde7e6d1 1370 in_page = (ctxt->eflags & EFLG_DF) ?
dd856efa
AK
1371 offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1372 PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
b55a8144 1373 n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
dde7e6d1
AK
1374 if (n == 0)
1375 n = 1;
1376 rc->pos = rc->end = 0;
7b105ca2 1377 if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
dde7e6d1
AK
1378 return 0;
1379 rc->end = n * size;
6aa8b732
AK
1380 }
1381
e6e39f04
NA
1382 if (ctxt->rep_prefix && (ctxt->d & String) &&
1383 !(ctxt->eflags & EFLG_DF)) {
b3356bf0
GN
1384 ctxt->dst.data = rc->data + rc->pos;
1385 ctxt->dst.type = OP_MEM_STR;
1386 ctxt->dst.count = (rc->end - rc->pos) / size;
1387 rc->pos = rc->end;
1388 } else {
1389 memcpy(dest, rc->data + rc->pos, size);
1390 rc->pos += size;
1391 }
dde7e6d1
AK
1392 return 1;
1393}
6aa8b732 1394
7f3d35fd
KW
1395static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1396 u16 index, struct desc_struct *desc)
1397{
1398 struct desc_ptr dt;
1399 ulong addr;
1400
1401 ctxt->ops->get_idt(ctxt, &dt);
1402
1403 if (dt.size < index * 8 + 7)
1404 return emulate_gp(ctxt, index << 3 | 0x2);
1405
1406 addr = dt.address + index * 8;
1407 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1408 &ctxt->exception);
1409}
1410
dde7e6d1 1411static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1412 u16 selector, struct desc_ptr *dt)
1413{
0225fb50 1414 const struct x86_emulate_ops *ops = ctxt->ops;
2eedcac8 1415 u32 base3 = 0;
7b105ca2 1416
dde7e6d1
AK
1417 if (selector & 1 << 2) {
1418 struct desc_struct desc;
1aa36616
AK
1419 u16 sel;
1420
dde7e6d1 1421 memset (dt, 0, sizeof *dt);
2eedcac8
NA
1422 if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1423 VCPU_SREG_LDTR))
dde7e6d1 1424 return;
e09d082c 1425
dde7e6d1 1426 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
2eedcac8 1427 dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
dde7e6d1 1428 } else
4bff1e86 1429 ops->get_gdt(ctxt, dt);
dde7e6d1 1430}
120df890 1431
dde7e6d1
AK
1432/* allowed just for 8 bytes segments */
1433static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
e919464b
AK
1434 u16 selector, struct desc_struct *desc,
1435 ulong *desc_addr_p)
dde7e6d1
AK
1436{
1437 struct desc_ptr dt;
1438 u16 index = selector >> 3;
dde7e6d1 1439 ulong addr;
120df890 1440
7b105ca2 1441 get_descriptor_table_ptr(ctxt, selector, &dt);
120df890 1442
35d3d4a1
AK
1443 if (dt.size < index * 8 + 7)
1444 return emulate_gp(ctxt, selector & 0xfffc);
e09d082c 1445
e919464b 1446 *desc_addr_p = addr = dt.address + index * 8;
7b105ca2
TY
1447 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1448 &ctxt->exception);
dde7e6d1 1449}
ef65c889 1450
dde7e6d1
AK
1451/* allowed just for 8 bytes segments */
1452static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1453 u16 selector, struct desc_struct *desc)
1454{
1455 struct desc_ptr dt;
1456 u16 index = selector >> 3;
dde7e6d1 1457 ulong addr;
6aa8b732 1458
7b105ca2 1459 get_descriptor_table_ptr(ctxt, selector, &dt);
6e3d5dfb 1460
35d3d4a1
AK
1461 if (dt.size < index * 8 + 7)
1462 return emulate_gp(ctxt, selector & 0xfffc);
6aa8b732 1463
dde7e6d1 1464 addr = dt.address + index * 8;
7b105ca2
TY
1465 return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
1466 &ctxt->exception);
dde7e6d1 1467}
c7e75a3d 1468
5601d05b 1469/* Does not support long mode */
2356aaeb 1470static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
d1442d85
NA
1471 u16 selector, int seg, u8 cpl,
1472 bool in_task_switch,
1473 struct desc_struct *desc)
dde7e6d1 1474{
869be99c 1475 struct desc_struct seg_desc, old_desc;
2356aaeb 1476 u8 dpl, rpl;
dde7e6d1
AK
1477 unsigned err_vec = GP_VECTOR;
1478 u32 err_code = 0;
1479 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
e919464b 1480 ulong desc_addr;
dde7e6d1 1481 int ret;
03ebebeb 1482 u16 dummy;
e37a75a1 1483 u32 base3 = 0;
69f55cb1 1484
dde7e6d1 1485 memset(&seg_desc, 0, sizeof seg_desc);
69f55cb1 1486
f8da94e9
KW
1487 if (ctxt->mode == X86EMUL_MODE_REAL) {
1488 /* set real mode segment descriptor (keep limit etc. for
1489 * unreal mode) */
03ebebeb 1490 ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
dde7e6d1 1491 set_desc_base(&seg_desc, selector << 4);
dde7e6d1 1492 goto load;
f8da94e9
KW
1493 } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1494 /* VM86 needs a clean new segment descriptor */
1495 set_desc_base(&seg_desc, selector << 4);
1496 set_desc_limit(&seg_desc, 0xffff);
1497 seg_desc.type = 3;
1498 seg_desc.p = 1;
1499 seg_desc.s = 1;
1500 seg_desc.dpl = 3;
1501 goto load;
dde7e6d1
AK
1502 }
1503
79d5b4c3 1504 rpl = selector & 3;
79d5b4c3
AK
1505
1506 /* NULL selector is not valid for TR, CS and SS (except for long mode) */
1507 if ((seg == VCPU_SREG_CS
1508 || (seg == VCPU_SREG_SS
1509 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
1510 || seg == VCPU_SREG_TR)
dde7e6d1
AK
1511 && null_selector)
1512 goto exception;
1513
1514 /* TR should be in GDT only */
1515 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1516 goto exception;
1517
1518 if (null_selector) /* for NULL selector skip all following checks */
1519 goto load;
1520
e919464b 1521 ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
dde7e6d1
AK
1522 if (ret != X86EMUL_CONTINUE)
1523 return ret;
1524
1525 err_code = selector & 0xfffc;
15fc0752 1526 err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
dde7e6d1 1527
fc058680 1528 /* can't load system descriptor into segment selector */
dde7e6d1
AK
1529 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1530 goto exception;
1531
1532 if (!seg_desc.p) {
1533 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1534 goto exception;
1535 }
1536
dde7e6d1 1537 dpl = seg_desc.dpl;
dde7e6d1
AK
1538
1539 switch (seg) {
1540 case VCPU_SREG_SS:
1541 /*
1542 * segment is not a writable data segment or segment
1543 * selector's RPL != CPL or segment selector's RPL != CPL
1544 */
1545 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1546 goto exception;
6aa8b732 1547 break;
dde7e6d1
AK
1548 case VCPU_SREG_CS:
1549 if (!(seg_desc.type & 8))
1550 goto exception;
1551
1552 if (seg_desc.type & 4) {
1553 /* conforming */
1554 if (dpl > cpl)
1555 goto exception;
1556 } else {
1557 /* nonconforming */
1558 if (rpl > cpl || dpl != cpl)
1559 goto exception;
1560 }
040c8dc8
NA
1561 /* in long-mode d/b must be clear if l is set */
1562 if (seg_desc.d && seg_desc.l) {
1563 u64 efer = 0;
1564
1565 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1566 if (efer & EFER_LMA)
1567 goto exception;
1568 }
1569
dde7e6d1
AK
1570 /* CS(RPL) <- CPL */
1571 selector = (selector & 0xfffc) | cpl;
6aa8b732 1572 break;
dde7e6d1
AK
1573 case VCPU_SREG_TR:
1574 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1575 goto exception;
869be99c
AK
1576 old_desc = seg_desc;
1577 seg_desc.type |= 2; /* busy */
1578 ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1579 sizeof(seg_desc), &ctxt->exception);
1580 if (ret != X86EMUL_CONTINUE)
1581 return ret;
dde7e6d1
AK
1582 break;
1583 case VCPU_SREG_LDTR:
1584 if (seg_desc.s || seg_desc.type != 2)
1585 goto exception;
1586 break;
1587 default: /* DS, ES, FS, or GS */
4e62417b 1588 /*
dde7e6d1
AK
1589 * segment is not a data or readable code segment or
1590 * ((segment is a data or nonconforming code segment)
1591 * and (both RPL and CPL > DPL))
4e62417b 1592 */
dde7e6d1
AK
1593 if ((seg_desc.type & 0xa) == 0x8 ||
1594 (((seg_desc.type & 0xc) != 0xc) &&
1595 (rpl > dpl && cpl > dpl)))
1596 goto exception;
6aa8b732 1597 break;
dde7e6d1
AK
1598 }
1599
1600 if (seg_desc.s) {
1601 /* mark segment as accessed */
1602 seg_desc.type |= 1;
7b105ca2 1603 ret = write_segment_descriptor(ctxt, selector, &seg_desc);
dde7e6d1
AK
1604 if (ret != X86EMUL_CONTINUE)
1605 return ret;
e37a75a1
NA
1606 } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1607 ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
1608 sizeof(base3), &ctxt->exception);
1609 if (ret != X86EMUL_CONTINUE)
1610 return ret;
dde7e6d1
AK
1611 }
1612load:
e37a75a1 1613 ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
d1442d85
NA
1614 if (desc)
1615 *desc = seg_desc;
dde7e6d1
AK
1616 return X86EMUL_CONTINUE;
1617exception:
592f0858 1618 return emulate_exception(ctxt, err_vec, err_code, true);
dde7e6d1
AK
1619}
1620
2356aaeb
PB
1621static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1622 u16 selector, int seg)
1623{
1624 u8 cpl = ctxt->ops->cpl(ctxt);
d1442d85 1625 return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
2356aaeb
PB
1626}
1627
31be40b3
WY
1628static void write_register_operand(struct operand *op)
1629{
1630 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1631 switch (op->bytes) {
1632 case 1:
1633 *(u8 *)op->addr.reg = (u8)op->val;
1634 break;
1635 case 2:
1636 *(u16 *)op->addr.reg = (u16)op->val;
1637 break;
1638 case 4:
1639 *op->addr.reg = (u32)op->val;
1640 break; /* 64b: zero-extend */
1641 case 8:
1642 *op->addr.reg = op->val;
1643 break;
1644 }
1645}
1646
fb32b1ed 1647static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
dde7e6d1 1648{
fb32b1ed 1649 switch (op->type) {
dde7e6d1 1650 case OP_REG:
fb32b1ed 1651 write_register_operand(op);
6aa8b732 1652 break;
dde7e6d1 1653 case OP_MEM:
9dac77fa 1654 if (ctxt->lock_prefix)
f5f87dfb
PB
1655 return segmented_cmpxchg(ctxt,
1656 op->addr.mem,
1657 &op->orig_val,
1658 &op->val,
1659 op->bytes);
1660 else
1661 return segmented_write(ctxt,
fb32b1ed 1662 op->addr.mem,
fb32b1ed
AK
1663 &op->val,
1664 op->bytes);
a682e354 1665 break;
b3356bf0 1666 case OP_MEM_STR:
f5f87dfb
PB
1667 return segmented_write(ctxt,
1668 op->addr.mem,
1669 op->data,
1670 op->bytes * op->count);
b3356bf0 1671 break;
1253791d 1672 case OP_XMM:
fb32b1ed 1673 write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
1253791d 1674 break;
cbe2c9d3 1675 case OP_MM:
fb32b1ed 1676 write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
cbe2c9d3 1677 break;
dde7e6d1
AK
1678 case OP_NONE:
1679 /* no writeback */
414e6277 1680 break;
dde7e6d1 1681 default:
414e6277 1682 break;
6aa8b732 1683 }
dde7e6d1
AK
1684 return X86EMUL_CONTINUE;
1685}
6aa8b732 1686
51ddff50 1687static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
dde7e6d1 1688{
4179bb02 1689 struct segmented_address addr;
0dc8d10f 1690
5ad105e5 1691 rsp_increment(ctxt, -bytes);
dd856efa 1692 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
4179bb02
TY
1693 addr.seg = VCPU_SREG_SS;
1694
51ddff50
AK
1695 return segmented_write(ctxt, addr, data, bytes);
1696}
1697
1698static int em_push(struct x86_emulate_ctxt *ctxt)
1699{
4179bb02 1700 /* Disable writeback. */
9dac77fa 1701 ctxt->dst.type = OP_NONE;
51ddff50 1702 return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
dde7e6d1 1703}
69f55cb1 1704
dde7e6d1 1705static int emulate_pop(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1706 void *dest, int len)
1707{
dde7e6d1 1708 int rc;
90de84f5 1709 struct segmented_address addr;
8b4caf66 1710
dd856efa 1711 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
90de84f5 1712 addr.seg = VCPU_SREG_SS;
3ca3ac4d 1713 rc = segmented_read(ctxt, addr, dest, len);
dde7e6d1
AK
1714 if (rc != X86EMUL_CONTINUE)
1715 return rc;
1716
5ad105e5 1717 rsp_increment(ctxt, len);
dde7e6d1 1718 return rc;
8b4caf66
LV
1719}
1720
c54fe504
TY
1721static int em_pop(struct x86_emulate_ctxt *ctxt)
1722{
9dac77fa 1723 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
c54fe504
TY
1724}
1725
dde7e6d1 1726static int emulate_popf(struct x86_emulate_ctxt *ctxt,
7b105ca2 1727 void *dest, int len)
9de41573
GN
1728{
1729 int rc;
dde7e6d1
AK
1730 unsigned long val, change_mask;
1731 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
7b105ca2 1732 int cpl = ctxt->ops->cpl(ctxt);
9de41573 1733
3b9be3bf 1734 rc = emulate_pop(ctxt, &val, len);
dde7e6d1
AK
1735 if (rc != X86EMUL_CONTINUE)
1736 return rc;
9de41573 1737
dde7e6d1 1738 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
163b135e 1739 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
9de41573 1740
dde7e6d1
AK
1741 switch(ctxt->mode) {
1742 case X86EMUL_MODE_PROT64:
1743 case X86EMUL_MODE_PROT32:
1744 case X86EMUL_MODE_PROT16:
1745 if (cpl == 0)
1746 change_mask |= EFLG_IOPL;
1747 if (cpl <= iopl)
1748 change_mask |= EFLG_IF;
1749 break;
1750 case X86EMUL_MODE_VM86:
35d3d4a1
AK
1751 if (iopl < 3)
1752 return emulate_gp(ctxt, 0);
dde7e6d1
AK
1753 change_mask |= EFLG_IF;
1754 break;
1755 default: /* real mode */
1756 change_mask |= (EFLG_IOPL | EFLG_IF);
1757 break;
9de41573 1758 }
dde7e6d1
AK
1759
1760 *(unsigned long *)dest =
1761 (ctxt->eflags & ~change_mask) | (val & change_mask);
1762
1763 return rc;
9de41573
GN
1764}
1765
62aaa2f0
TY
1766static int em_popf(struct x86_emulate_ctxt *ctxt)
1767{
9dac77fa
AK
1768 ctxt->dst.type = OP_REG;
1769 ctxt->dst.addr.reg = &ctxt->eflags;
1770 ctxt->dst.bytes = ctxt->op_bytes;
1771 return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
62aaa2f0
TY
1772}
1773
612e89f0
AK
1774static int em_enter(struct x86_emulate_ctxt *ctxt)
1775{
1776 int rc;
1777 unsigned frame_size = ctxt->src.val;
1778 unsigned nesting_level = ctxt->src2.val & 31;
dd856efa 1779 ulong rbp;
612e89f0
AK
1780
1781 if (nesting_level)
1782 return X86EMUL_UNHANDLEABLE;
1783
dd856efa
AK
1784 rbp = reg_read(ctxt, VCPU_REGS_RBP);
1785 rc = push(ctxt, &rbp, stack_size(ctxt));
612e89f0
AK
1786 if (rc != X86EMUL_CONTINUE)
1787 return rc;
dd856efa 1788 assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
612e89f0 1789 stack_mask(ctxt));
dd856efa
AK
1790 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
1791 reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
612e89f0
AK
1792 stack_mask(ctxt));
1793 return X86EMUL_CONTINUE;
1794}
1795
f47cfa31
AK
1796static int em_leave(struct x86_emulate_ctxt *ctxt)
1797{
dd856efa 1798 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
f47cfa31 1799 stack_mask(ctxt));
dd856efa 1800 return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
f47cfa31
AK
1801}
1802
1cd196ea 1803static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
7b262e90 1804{
1cd196ea
AK
1805 int seg = ctxt->src2.val;
1806
9dac77fa 1807 ctxt->src.val = get_segment_selector(ctxt, seg);
7b262e90 1808
4487b3b4 1809 return em_push(ctxt);
7b262e90
GN
1810}
1811
1cd196ea 1812static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
38ba30ba 1813{
1cd196ea 1814 int seg = ctxt->src2.val;
dde7e6d1
AK
1815 unsigned long selector;
1816 int rc;
38ba30ba 1817
9dac77fa 1818 rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
dde7e6d1
AK
1819 if (rc != X86EMUL_CONTINUE)
1820 return rc;
1821
a5457e7b
PB
1822 if (ctxt->modrm_reg == VCPU_SREG_SS)
1823 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1824
7b105ca2 1825 rc = load_segment_descriptor(ctxt, (u16)selector, seg);
dde7e6d1 1826 return rc;
38ba30ba
GN
1827}
1828
b96a7fad 1829static int em_pusha(struct x86_emulate_ctxt *ctxt)
38ba30ba 1830{
dd856efa 1831 unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
dde7e6d1
AK
1832 int rc = X86EMUL_CONTINUE;
1833 int reg = VCPU_REGS_RAX;
38ba30ba 1834
dde7e6d1
AK
1835 while (reg <= VCPU_REGS_RDI) {
1836 (reg == VCPU_REGS_RSP) ?
dd856efa 1837 (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
38ba30ba 1838
4487b3b4 1839 rc = em_push(ctxt);
dde7e6d1
AK
1840 if (rc != X86EMUL_CONTINUE)
1841 return rc;
38ba30ba 1842
dde7e6d1 1843 ++reg;
38ba30ba 1844 }
38ba30ba 1845
dde7e6d1 1846 return rc;
38ba30ba
GN
1847}
1848
62aaa2f0
TY
1849static int em_pushf(struct x86_emulate_ctxt *ctxt)
1850{
9dac77fa 1851 ctxt->src.val = (unsigned long)ctxt->eflags;
62aaa2f0
TY
1852 return em_push(ctxt);
1853}
1854
b96a7fad 1855static int em_popa(struct x86_emulate_ctxt *ctxt)
38ba30ba 1856{
dde7e6d1
AK
1857 int rc = X86EMUL_CONTINUE;
1858 int reg = VCPU_REGS_RDI;
38ba30ba 1859
dde7e6d1
AK
1860 while (reg >= VCPU_REGS_RAX) {
1861 if (reg == VCPU_REGS_RSP) {
5ad105e5 1862 rsp_increment(ctxt, ctxt->op_bytes);
dde7e6d1
AK
1863 --reg;
1864 }
38ba30ba 1865
dd856efa 1866 rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
dde7e6d1
AK
1867 if (rc != X86EMUL_CONTINUE)
1868 break;
1869 --reg;
38ba30ba 1870 }
dde7e6d1 1871 return rc;
38ba30ba
GN
1872}
1873
dd856efa 1874static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
6e154e56 1875{
0225fb50 1876 const struct x86_emulate_ops *ops = ctxt->ops;
5c56e1cf 1877 int rc;
6e154e56
MG
1878 struct desc_ptr dt;
1879 gva_t cs_addr;
1880 gva_t eip_addr;
1881 u16 cs, eip;
6e154e56
MG
1882
1883 /* TODO: Add limit checks */
9dac77fa 1884 ctxt->src.val = ctxt->eflags;
4487b3b4 1885 rc = em_push(ctxt);
5c56e1cf
AK
1886 if (rc != X86EMUL_CONTINUE)
1887 return rc;
6e154e56
MG
1888
1889 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1890
9dac77fa 1891 ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
4487b3b4 1892 rc = em_push(ctxt);
5c56e1cf
AK
1893 if (rc != X86EMUL_CONTINUE)
1894 return rc;
6e154e56 1895
9dac77fa 1896 ctxt->src.val = ctxt->_eip;
4487b3b4 1897 rc = em_push(ctxt);
5c56e1cf
AK
1898 if (rc != X86EMUL_CONTINUE)
1899 return rc;
1900
4bff1e86 1901 ops->get_idt(ctxt, &dt);
6e154e56
MG
1902
1903 eip_addr = dt.address + (irq << 2);
1904 cs_addr = dt.address + (irq << 2) + 2;
1905
0f65dd70 1906 rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
6e154e56
MG
1907 if (rc != X86EMUL_CONTINUE)
1908 return rc;
1909
0f65dd70 1910 rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
6e154e56
MG
1911 if (rc != X86EMUL_CONTINUE)
1912 return rc;
1913
7b105ca2 1914 rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
6e154e56
MG
1915 if (rc != X86EMUL_CONTINUE)
1916 return rc;
1917
9dac77fa 1918 ctxt->_eip = eip;
6e154e56
MG
1919
1920 return rc;
1921}
1922
dd856efa
AK
1923int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1924{
1925 int rc;
1926
1927 invalidate_registers(ctxt);
1928 rc = __emulate_int_real(ctxt, irq);
1929 if (rc == X86EMUL_CONTINUE)
1930 writeback_registers(ctxt);
1931 return rc;
1932}
1933
7b105ca2 1934static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
6e154e56
MG
1935{
1936 switch(ctxt->mode) {
1937 case X86EMUL_MODE_REAL:
dd856efa 1938 return __emulate_int_real(ctxt, irq);
6e154e56
MG
1939 case X86EMUL_MODE_VM86:
1940 case X86EMUL_MODE_PROT16:
1941 case X86EMUL_MODE_PROT32:
1942 case X86EMUL_MODE_PROT64:
1943 default:
1944 /* Protected mode interrupts unimplemented yet */
1945 return X86EMUL_UNHANDLEABLE;
1946 }
1947}
1948
7b105ca2 1949static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
38ba30ba 1950{
dde7e6d1
AK
1951 int rc = X86EMUL_CONTINUE;
1952 unsigned long temp_eip = 0;
1953 unsigned long temp_eflags = 0;
1954 unsigned long cs = 0;
1955 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1956 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1957 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1958 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
38ba30ba 1959
dde7e6d1 1960 /* TODO: Add stack limit check */
38ba30ba 1961
9dac77fa 1962 rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
38ba30ba 1963
dde7e6d1
AK
1964 if (rc != X86EMUL_CONTINUE)
1965 return rc;
38ba30ba 1966
35d3d4a1
AK
1967 if (temp_eip & ~0xffff)
1968 return emulate_gp(ctxt, 0);
38ba30ba 1969
9dac77fa 1970 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
38ba30ba 1971
dde7e6d1
AK
1972 if (rc != X86EMUL_CONTINUE)
1973 return rc;
38ba30ba 1974
9dac77fa 1975 rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
38ba30ba 1976
dde7e6d1
AK
1977 if (rc != X86EMUL_CONTINUE)
1978 return rc;
38ba30ba 1979
7b105ca2 1980 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
38ba30ba 1981
dde7e6d1
AK
1982 if (rc != X86EMUL_CONTINUE)
1983 return rc;
38ba30ba 1984
9dac77fa 1985 ctxt->_eip = temp_eip;
38ba30ba 1986
38ba30ba 1987
9dac77fa 1988 if (ctxt->op_bytes == 4)
dde7e6d1 1989 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
9dac77fa 1990 else if (ctxt->op_bytes == 2) {
dde7e6d1
AK
1991 ctxt->eflags &= ~0xffff;
1992 ctxt->eflags |= temp_eflags;
38ba30ba 1993 }
dde7e6d1
AK
1994
1995 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1996 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1997
1998 return rc;
38ba30ba
GN
1999}
2000
e01991e7 2001static int em_iret(struct x86_emulate_ctxt *ctxt)
c37eda13 2002{
dde7e6d1
AK
2003 switch(ctxt->mode) {
2004 case X86EMUL_MODE_REAL:
7b105ca2 2005 return emulate_iret_real(ctxt);
dde7e6d1
AK
2006 case X86EMUL_MODE_VM86:
2007 case X86EMUL_MODE_PROT16:
2008 case X86EMUL_MODE_PROT32:
2009 case X86EMUL_MODE_PROT64:
c37eda13 2010 default:
dde7e6d1
AK
2011 /* iret from protected mode unimplemented yet */
2012 return X86EMUL_UNHANDLEABLE;
c37eda13 2013 }
c37eda13
WY
2014}
2015
d2f62766
TY
2016static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2017{
d2f62766 2018 int rc;
d1442d85
NA
2019 unsigned short sel, old_sel;
2020 struct desc_struct old_desc, new_desc;
2021 const struct x86_emulate_ops *ops = ctxt->ops;
2022 u8 cpl = ctxt->ops->cpl(ctxt);
2023
2024 /* Assignment of RIP may only fail in 64-bit mode */
2025 if (ctxt->mode == X86EMUL_MODE_PROT64)
2026 ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
2027 VCPU_SREG_CS);
d2f62766 2028
9dac77fa 2029 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
d2f62766 2030
d1442d85
NA
2031 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
2032 &new_desc);
d2f62766
TY
2033 if (rc != X86EMUL_CONTINUE)
2034 return rc;
2035
d1442d85
NA
2036 rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
2037 if (rc != X86EMUL_CONTINUE) {
2038 WARN_ON(!ctxt->mode != X86EMUL_MODE_PROT64);
2039 /* assigning eip failed; restore the old cs */
2040 ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
2041 return rc;
2042 }
2043 return rc;
d2f62766
TY
2044}
2045
51187683 2046static int em_grp45(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 2047{
4179bb02 2048 int rc = X86EMUL_CONTINUE;
8cdbd2c9 2049
9dac77fa 2050 switch (ctxt->modrm_reg) {
d19292e4
MG
2051 case 2: /* call near abs */ {
2052 long int old_eip;
9dac77fa 2053 old_eip = ctxt->_eip;
234f3ce4
NA
2054 rc = assign_eip_near(ctxt, ctxt->src.val);
2055 if (rc != X86EMUL_CONTINUE)
2056 break;
9dac77fa 2057 ctxt->src.val = old_eip;
4487b3b4 2058 rc = em_push(ctxt);
d19292e4
MG
2059 break;
2060 }
8cdbd2c9 2061 case 4: /* jmp abs */
234f3ce4 2062 rc = assign_eip_near(ctxt, ctxt->src.val);
8cdbd2c9 2063 break;
d2f62766
TY
2064 case 5: /* jmp far */
2065 rc = em_jmp_far(ctxt);
2066 break;
8cdbd2c9 2067 case 6: /* push */
4487b3b4 2068 rc = em_push(ctxt);
8cdbd2c9 2069 break;
8cdbd2c9 2070 }
4179bb02 2071 return rc;
8cdbd2c9
LV
2072}
2073
e0dac408 2074static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 2075{
9dac77fa 2076 u64 old = ctxt->dst.orig_val64;
8cdbd2c9 2077
aaa05f24
NA
2078 if (ctxt->dst.bytes == 16)
2079 return X86EMUL_UNHANDLEABLE;
2080
dd856efa
AK
2081 if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2082 ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2083 *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2084 *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
05f086f8 2085 ctxt->eflags &= ~EFLG_ZF;
8cdbd2c9 2086 } else {
dd856efa
AK
2087 ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2088 (u32) reg_read(ctxt, VCPU_REGS_RBX);
8cdbd2c9 2089
05f086f8 2090 ctxt->eflags |= EFLG_ZF;
8cdbd2c9 2091 }
1b30eaa8 2092 return X86EMUL_CONTINUE;
8cdbd2c9
LV
2093}
2094
ebda02c2
TY
2095static int em_ret(struct x86_emulate_ctxt *ctxt)
2096{
234f3ce4
NA
2097 int rc;
2098 unsigned long eip;
2099
2100 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2101 if (rc != X86EMUL_CONTINUE)
2102 return rc;
2103
2104 return assign_eip_near(ctxt, eip);
ebda02c2
TY
2105}
2106
e01991e7 2107static int em_ret_far(struct x86_emulate_ctxt *ctxt)
a77ab5ea 2108{
a77ab5ea 2109 int rc;
d1442d85
NA
2110 unsigned long eip, cs;
2111 u16 old_cs;
9e8919ae 2112 int cpl = ctxt->ops->cpl(ctxt);
d1442d85
NA
2113 struct desc_struct old_desc, new_desc;
2114 const struct x86_emulate_ops *ops = ctxt->ops;
2115
2116 if (ctxt->mode == X86EMUL_MODE_PROT64)
2117 ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
2118 VCPU_SREG_CS);
a77ab5ea 2119
d1442d85 2120 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
1b30eaa8 2121 if (rc != X86EMUL_CONTINUE)
a77ab5ea 2122 return rc;
9dac77fa 2123 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1b30eaa8 2124 if (rc != X86EMUL_CONTINUE)
a77ab5ea 2125 return rc;
9e8919ae
NA
2126 /* Outer-privilege level return is not implemented */
2127 if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
2128 return X86EMUL_UNHANDLEABLE;
d1442d85
NA
2129 rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, 0, false,
2130 &new_desc);
2131 if (rc != X86EMUL_CONTINUE)
2132 return rc;
2133 rc = assign_eip_far(ctxt, eip, new_desc.l);
2134 if (rc != X86EMUL_CONTINUE) {
2135 WARN_ON(!ctxt->mode != X86EMUL_MODE_PROT64);
2136 ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
2137 }
a77ab5ea
AK
2138 return rc;
2139}
2140
3261107e
BR
2141static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2142{
2143 int rc;
2144
2145 rc = em_ret_far(ctxt);
2146 if (rc != X86EMUL_CONTINUE)
2147 return rc;
2148 rsp_increment(ctxt, ctxt->src.val);
2149 return X86EMUL_CONTINUE;
2150}
2151
e940b5c2
TY
2152static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2153{
2154 /* Save real source value, then compare EAX against destination. */
37c564f2
NA
2155 ctxt->dst.orig_val = ctxt->dst.val;
2156 ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
e940b5c2 2157 ctxt->src.orig_val = ctxt->src.val;
37c564f2 2158 ctxt->src.val = ctxt->dst.orig_val;
158de57f 2159 fastop(ctxt, em_cmp);
e940b5c2
TY
2160
2161 if (ctxt->eflags & EFLG_ZF) {
2162 /* Success: write back to memory. */
2163 ctxt->dst.val = ctxt->src.orig_val;
2164 } else {
2165 /* Failure: write the value we saw to EAX. */
2166 ctxt->dst.type = OP_REG;
dd856efa 2167 ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
37c564f2 2168 ctxt->dst.val = ctxt->dst.orig_val;
e940b5c2
TY
2169 }
2170 return X86EMUL_CONTINUE;
2171}
2172
d4b4325f 2173static int em_lseg(struct x86_emulate_ctxt *ctxt)
09b5f4d3 2174{
d4b4325f 2175 int seg = ctxt->src2.val;
09b5f4d3
WY
2176 unsigned short sel;
2177 int rc;
2178
9dac77fa 2179 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
09b5f4d3 2180
7b105ca2 2181 rc = load_segment_descriptor(ctxt, sel, seg);
09b5f4d3
WY
2182 if (rc != X86EMUL_CONTINUE)
2183 return rc;
2184
9dac77fa 2185 ctxt->dst.val = ctxt->src.val;
09b5f4d3
WY
2186 return rc;
2187}
2188
7b105ca2 2189static void
e66bb2cc 2190setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
7b105ca2 2191 struct desc_struct *cs, struct desc_struct *ss)
e66bb2cc 2192{
e66bb2cc 2193 cs->l = 0; /* will be adjusted later */
79168fd1 2194 set_desc_base(cs, 0); /* flat segment */
e66bb2cc 2195 cs->g = 1; /* 4kb granularity */
79168fd1 2196 set_desc_limit(cs, 0xfffff); /* 4GB limit */
e66bb2cc
AP
2197 cs->type = 0x0b; /* Read, Execute, Accessed */
2198 cs->s = 1;
2199 cs->dpl = 0; /* will be adjusted later */
79168fd1
GN
2200 cs->p = 1;
2201 cs->d = 1;
99245b50 2202 cs->avl = 0;
e66bb2cc 2203
79168fd1
GN
2204 set_desc_base(ss, 0); /* flat segment */
2205 set_desc_limit(ss, 0xfffff); /* 4GB limit */
e66bb2cc
AP
2206 ss->g = 1; /* 4kb granularity */
2207 ss->s = 1;
2208 ss->type = 0x03; /* Read/Write, Accessed */
79168fd1 2209 ss->d = 1; /* 32bit stack segment */
e66bb2cc 2210 ss->dpl = 0;
79168fd1 2211 ss->p = 1;
99245b50
GN
2212 ss->l = 0;
2213 ss->avl = 0;
e66bb2cc
AP
2214}
2215
1a18a69b
AK
2216static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
2217{
2218 u32 eax, ebx, ecx, edx;
2219
2220 eax = ecx = 0;
0017f93a
AK
2221 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
2222 return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
1a18a69b
AK
2223 && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
2224 && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2225}
2226
c2226fc9
SB
2227static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2228{
0225fb50 2229 const struct x86_emulate_ops *ops = ctxt->ops;
c2226fc9
SB
2230 u32 eax, ebx, ecx, edx;
2231
2232 /*
2233 * syscall should always be enabled in longmode - so only become
2234 * vendor specific (cpuid) if other modes are active...
2235 */
2236 if (ctxt->mode == X86EMUL_MODE_PROT64)
2237 return true;
2238
2239 eax = 0x00000000;
2240 ecx = 0x00000000;
0017f93a
AK
2241 ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
2242 /*
2243 * Intel ("GenuineIntel")
2244 * remark: Intel CPUs only support "syscall" in 64bit
2245 * longmode. Also an 64bit guest with a
2246 * 32bit compat-app running will #UD !! While this
2247 * behaviour can be fixed (by emulating) into AMD
2248 * response - CPUs of AMD can't behave like Intel.
2249 */
2250 if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2251 ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2252 edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2253 return false;
2254
2255 /* AMD ("AuthenticAMD") */
2256 if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2257 ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2258 edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2259 return true;
2260
2261 /* AMD ("AMDisbetter!") */
2262 if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2263 ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2264 edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2265 return true;
c2226fc9
SB
2266
2267 /* default: (not Intel, not AMD), apply Intel's stricter rules... */
2268 return false;
2269}
2270
e01991e7 2271static int em_syscall(struct x86_emulate_ctxt *ctxt)
e66bb2cc 2272{
0225fb50 2273 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2274 struct desc_struct cs, ss;
e66bb2cc 2275 u64 msr_data;
79168fd1 2276 u16 cs_sel, ss_sel;
c2ad2bb3 2277 u64 efer = 0;
e66bb2cc
AP
2278
2279 /* syscall is not available in real mode */
2e901c4c 2280 if (ctxt->mode == X86EMUL_MODE_REAL ||
35d3d4a1
AK
2281 ctxt->mode == X86EMUL_MODE_VM86)
2282 return emulate_ud(ctxt);
e66bb2cc 2283
c2226fc9
SB
2284 if (!(em_syscall_is_enabled(ctxt)))
2285 return emulate_ud(ctxt);
2286
c2ad2bb3 2287 ops->get_msr(ctxt, MSR_EFER, &efer);
7b105ca2 2288 setup_syscalls_segments(ctxt, &cs, &ss);
e66bb2cc 2289
c2226fc9
SB
2290 if (!(efer & EFER_SCE))
2291 return emulate_ud(ctxt);
2292
717746e3 2293 ops->get_msr(ctxt, MSR_STAR, &msr_data);
e66bb2cc 2294 msr_data >>= 32;
79168fd1
GN
2295 cs_sel = (u16)(msr_data & 0xfffc);
2296 ss_sel = (u16)(msr_data + 8);
e66bb2cc 2297
c2ad2bb3 2298 if (efer & EFER_LMA) {
79168fd1 2299 cs.d = 0;
e66bb2cc
AP
2300 cs.l = 1;
2301 }
1aa36616
AK
2302 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2303 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
e66bb2cc 2304
dd856efa 2305 *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
c2ad2bb3 2306 if (efer & EFER_LMA) {
e66bb2cc 2307#ifdef CONFIG_X86_64
6c6cb69b 2308 *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
e66bb2cc 2309
717746e3 2310 ops->get_msr(ctxt,
3fb1b5db
GN
2311 ctxt->mode == X86EMUL_MODE_PROT64 ?
2312 MSR_LSTAR : MSR_CSTAR, &msr_data);
9dac77fa 2313 ctxt->_eip = msr_data;
e66bb2cc 2314
717746e3 2315 ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
6c6cb69b 2316 ctxt->eflags &= ~msr_data;
e66bb2cc
AP
2317#endif
2318 } else {
2319 /* legacy mode */
717746e3 2320 ops->get_msr(ctxt, MSR_STAR, &msr_data);
9dac77fa 2321 ctxt->_eip = (u32)msr_data;
e66bb2cc 2322
6c6cb69b 2323 ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
e66bb2cc
AP
2324 }
2325
e54cfa97 2326 return X86EMUL_CONTINUE;
e66bb2cc
AP
2327}
2328
e01991e7 2329static int em_sysenter(struct x86_emulate_ctxt *ctxt)
8c604352 2330{
0225fb50 2331 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2332 struct desc_struct cs, ss;
8c604352 2333 u64 msr_data;
79168fd1 2334 u16 cs_sel, ss_sel;
c2ad2bb3 2335 u64 efer = 0;
8c604352 2336
7b105ca2 2337 ops->get_msr(ctxt, MSR_EFER, &efer);
a0044755 2338 /* inject #GP if in real mode */
35d3d4a1
AK
2339 if (ctxt->mode == X86EMUL_MODE_REAL)
2340 return emulate_gp(ctxt, 0);
8c604352 2341
1a18a69b
AK
2342 /*
2343 * Not recognized on AMD in compat mode (but is recognized in legacy
2344 * mode).
2345 */
2346 if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
2347 && !vendor_intel(ctxt))
2348 return emulate_ud(ctxt);
2349
8c604352
AP
2350 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2351 * Therefore, we inject an #UD.
2352 */
35d3d4a1
AK
2353 if (ctxt->mode == X86EMUL_MODE_PROT64)
2354 return emulate_ud(ctxt);
8c604352 2355
7b105ca2 2356 setup_syscalls_segments(ctxt, &cs, &ss);
8c604352 2357
717746e3 2358 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
8c604352
AP
2359 switch (ctxt->mode) {
2360 case X86EMUL_MODE_PROT32:
35d3d4a1
AK
2361 if ((msr_data & 0xfffc) == 0x0)
2362 return emulate_gp(ctxt, 0);
8c604352
AP
2363 break;
2364 case X86EMUL_MODE_PROT64:
35d3d4a1
AK
2365 if (msr_data == 0x0)
2366 return emulate_gp(ctxt, 0);
8c604352 2367 break;
9d1b39a9
GN
2368 default:
2369 break;
8c604352
AP
2370 }
2371
6c6cb69b 2372 ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
79168fd1
GN
2373 cs_sel = (u16)msr_data;
2374 cs_sel &= ~SELECTOR_RPL_MASK;
2375 ss_sel = cs_sel + 8;
2376 ss_sel &= ~SELECTOR_RPL_MASK;
c2ad2bb3 2377 if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
79168fd1 2378 cs.d = 0;
8c604352
AP
2379 cs.l = 1;
2380 }
2381
1aa36616
AK
2382 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2383 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
8c604352 2384
717746e3 2385 ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
9dac77fa 2386 ctxt->_eip = msr_data;
8c604352 2387
717746e3 2388 ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
dd856efa 2389 *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
8c604352 2390
e54cfa97 2391 return X86EMUL_CONTINUE;
8c604352
AP
2392}
2393
e01991e7 2394static int em_sysexit(struct x86_emulate_ctxt *ctxt)
4668f050 2395{
0225fb50 2396 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2397 struct desc_struct cs, ss;
234f3ce4 2398 u64 msr_data, rcx, rdx;
4668f050 2399 int usermode;
1249b96e 2400 u16 cs_sel = 0, ss_sel = 0;
4668f050 2401
a0044755
GN
2402 /* inject #GP if in real mode or Virtual 8086 mode */
2403 if (ctxt->mode == X86EMUL_MODE_REAL ||
35d3d4a1
AK
2404 ctxt->mode == X86EMUL_MODE_VM86)
2405 return emulate_gp(ctxt, 0);
4668f050 2406
7b105ca2 2407 setup_syscalls_segments(ctxt, &cs, &ss);
4668f050 2408
9dac77fa 2409 if ((ctxt->rex_prefix & 0x8) != 0x0)
4668f050
AP
2410 usermode = X86EMUL_MODE_PROT64;
2411 else
2412 usermode = X86EMUL_MODE_PROT32;
2413
234f3ce4
NA
2414 rcx = reg_read(ctxt, VCPU_REGS_RCX);
2415 rdx = reg_read(ctxt, VCPU_REGS_RDX);
2416
4668f050
AP
2417 cs.dpl = 3;
2418 ss.dpl = 3;
717746e3 2419 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
4668f050
AP
2420 switch (usermode) {
2421 case X86EMUL_MODE_PROT32:
79168fd1 2422 cs_sel = (u16)(msr_data + 16);
35d3d4a1
AK
2423 if ((msr_data & 0xfffc) == 0x0)
2424 return emulate_gp(ctxt, 0);
79168fd1 2425 ss_sel = (u16)(msr_data + 24);
4668f050
AP
2426 break;
2427 case X86EMUL_MODE_PROT64:
79168fd1 2428 cs_sel = (u16)(msr_data + 32);
35d3d4a1
AK
2429 if (msr_data == 0x0)
2430 return emulate_gp(ctxt, 0);
79168fd1
GN
2431 ss_sel = cs_sel + 8;
2432 cs.d = 0;
4668f050 2433 cs.l = 1;
234f3ce4
NA
2434 if (is_noncanonical_address(rcx) ||
2435 is_noncanonical_address(rdx))
2436 return emulate_gp(ctxt, 0);
4668f050
AP
2437 break;
2438 }
79168fd1
GN
2439 cs_sel |= SELECTOR_RPL_MASK;
2440 ss_sel |= SELECTOR_RPL_MASK;
4668f050 2441
1aa36616
AK
2442 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2443 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
4668f050 2444
234f3ce4
NA
2445 ctxt->_eip = rdx;
2446 *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
4668f050 2447
e54cfa97 2448 return X86EMUL_CONTINUE;
4668f050
AP
2449}
2450
7b105ca2 2451static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
f850e2e6
GN
2452{
2453 int iopl;
2454 if (ctxt->mode == X86EMUL_MODE_REAL)
2455 return false;
2456 if (ctxt->mode == X86EMUL_MODE_VM86)
2457 return true;
2458 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
7b105ca2 2459 return ctxt->ops->cpl(ctxt) > iopl;
f850e2e6
GN
2460}
2461
2462static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
f850e2e6
GN
2463 u16 port, u16 len)
2464{
0225fb50 2465 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2466 struct desc_struct tr_seg;
5601d05b 2467 u32 base3;
f850e2e6 2468 int r;
1aa36616 2469 u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
f850e2e6 2470 unsigned mask = (1 << len) - 1;
5601d05b 2471 unsigned long base;
f850e2e6 2472
1aa36616 2473 ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
79168fd1 2474 if (!tr_seg.p)
f850e2e6 2475 return false;
79168fd1 2476 if (desc_limit_scaled(&tr_seg) < 103)
f850e2e6 2477 return false;
5601d05b
GN
2478 base = get_desc_base(&tr_seg);
2479#ifdef CONFIG_X86_64
2480 base |= ((u64)base3) << 32;
2481#endif
0f65dd70 2482 r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
f850e2e6
GN
2483 if (r != X86EMUL_CONTINUE)
2484 return false;
79168fd1 2485 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
f850e2e6 2486 return false;
0f65dd70 2487 r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
f850e2e6
GN
2488 if (r != X86EMUL_CONTINUE)
2489 return false;
2490 if ((perm >> bit_idx) & mask)
2491 return false;
2492 return true;
2493}
2494
2495static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
f850e2e6
GN
2496 u16 port, u16 len)
2497{
4fc40f07
GN
2498 if (ctxt->perm_ok)
2499 return true;
2500
7b105ca2
TY
2501 if (emulator_bad_iopl(ctxt))
2502 if (!emulator_io_port_access_allowed(ctxt, port, len))
f850e2e6 2503 return false;
4fc40f07
GN
2504
2505 ctxt->perm_ok = true;
2506
f850e2e6
GN
2507 return true;
2508}
2509
38ba30ba 2510static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2511 struct tss_segment_16 *tss)
2512{
9dac77fa 2513 tss->ip = ctxt->_eip;
38ba30ba 2514 tss->flag = ctxt->eflags;
dd856efa
AK
2515 tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
2516 tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
2517 tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
2518 tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
2519 tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
2520 tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
2521 tss->si = reg_read(ctxt, VCPU_REGS_RSI);
2522 tss->di = reg_read(ctxt, VCPU_REGS_RDI);
38ba30ba 2523
1aa36616
AK
2524 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2525 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2526 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2527 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2528 tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
38ba30ba
GN
2529}
2530
2531static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2532 struct tss_segment_16 *tss)
2533{
38ba30ba 2534 int ret;
2356aaeb 2535 u8 cpl;
38ba30ba 2536
9dac77fa 2537 ctxt->_eip = tss->ip;
38ba30ba 2538 ctxt->eflags = tss->flag | 2;
dd856efa
AK
2539 *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
2540 *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
2541 *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
2542 *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
2543 *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
2544 *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
2545 *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
2546 *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
38ba30ba
GN
2547
2548 /*
2549 * SDM says that segment selectors are loaded before segment
2550 * descriptors
2551 */
1aa36616
AK
2552 set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2553 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2554 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2555 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2556 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
38ba30ba 2557
2356aaeb
PB
2558 cpl = tss->cs & 3;
2559
38ba30ba 2560 /*
fc058680 2561 * Now load segment descriptors. If fault happens at this stage
38ba30ba
GN
2562 * it is handled in a context of new task
2563 */
d1442d85
NA
2564 ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2565 true, NULL);
38ba30ba
GN
2566 if (ret != X86EMUL_CONTINUE)
2567 return ret;
d1442d85
NA
2568 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2569 true, NULL);
38ba30ba
GN
2570 if (ret != X86EMUL_CONTINUE)
2571 return ret;
d1442d85
NA
2572 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2573 true, NULL);
38ba30ba
GN
2574 if (ret != X86EMUL_CONTINUE)
2575 return ret;
d1442d85
NA
2576 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2577 true, NULL);
38ba30ba
GN
2578 if (ret != X86EMUL_CONTINUE)
2579 return ret;
d1442d85
NA
2580 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2581 true, NULL);
38ba30ba
GN
2582 if (ret != X86EMUL_CONTINUE)
2583 return ret;
2584
2585 return X86EMUL_CONTINUE;
2586}
2587
2588static int task_switch_16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2589 u16 tss_selector, u16 old_tss_sel,
2590 ulong old_tss_base, struct desc_struct *new_desc)
2591{
0225fb50 2592 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2593 struct tss_segment_16 tss_seg;
2594 int ret;
bcc55cba 2595 u32 new_tss_base = get_desc_base(new_desc);
38ba30ba 2596
0f65dd70 2597 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2598 &ctxt->exception);
db297e3d 2599 if (ret != X86EMUL_CONTINUE)
38ba30ba 2600 /* FIXME: need to provide precise fault address */
38ba30ba 2601 return ret;
38ba30ba 2602
7b105ca2 2603 save_state_to_tss16(ctxt, &tss_seg);
38ba30ba 2604
0f65dd70 2605 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2606 &ctxt->exception);
db297e3d 2607 if (ret != X86EMUL_CONTINUE)
38ba30ba 2608 /* FIXME: need to provide precise fault address */
38ba30ba 2609 return ret;
38ba30ba 2610
0f65dd70 2611 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2612 &ctxt->exception);
db297e3d 2613 if (ret != X86EMUL_CONTINUE)
38ba30ba 2614 /* FIXME: need to provide precise fault address */
38ba30ba 2615 return ret;
38ba30ba
GN
2616
2617 if (old_tss_sel != 0xffff) {
2618 tss_seg.prev_task_link = old_tss_sel;
2619
0f65dd70 2620 ret = ops->write_std(ctxt, new_tss_base,
38ba30ba
GN
2621 &tss_seg.prev_task_link,
2622 sizeof tss_seg.prev_task_link,
0f65dd70 2623 &ctxt->exception);
db297e3d 2624 if (ret != X86EMUL_CONTINUE)
38ba30ba 2625 /* FIXME: need to provide precise fault address */
38ba30ba 2626 return ret;
38ba30ba
GN
2627 }
2628
7b105ca2 2629 return load_state_from_tss16(ctxt, &tss_seg);
38ba30ba
GN
2630}
2631
2632static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2633 struct tss_segment_32 *tss)
2634{
5c7411e2 2635 /* CR3 and ldt selector are not saved intentionally */
9dac77fa 2636 tss->eip = ctxt->_eip;
38ba30ba 2637 tss->eflags = ctxt->eflags;
dd856efa
AK
2638 tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
2639 tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
2640 tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
2641 tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
2642 tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
2643 tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
2644 tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
2645 tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
38ba30ba 2646
1aa36616
AK
2647 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2648 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2649 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2650 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2651 tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2652 tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
38ba30ba
GN
2653}
2654
2655static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2656 struct tss_segment_32 *tss)
2657{
38ba30ba 2658 int ret;
2356aaeb 2659 u8 cpl;
38ba30ba 2660
7b105ca2 2661 if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
35d3d4a1 2662 return emulate_gp(ctxt, 0);
9dac77fa 2663 ctxt->_eip = tss->eip;
38ba30ba 2664 ctxt->eflags = tss->eflags | 2;
4cee4798
KW
2665
2666 /* General purpose registers */
dd856efa
AK
2667 *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
2668 *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
2669 *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
2670 *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
2671 *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
2672 *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
2673 *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
2674 *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
38ba30ba
GN
2675
2676 /*
2677 * SDM says that segment selectors are loaded before segment
2356aaeb
PB
2678 * descriptors. This is important because CPL checks will
2679 * use CS.RPL.
38ba30ba 2680 */
1aa36616
AK
2681 set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2682 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2683 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2684 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2685 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2686 set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2687 set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
38ba30ba 2688
4cee4798
KW
2689 /*
2690 * If we're switching between Protected Mode and VM86, we need to make
2691 * sure to update the mode before loading the segment descriptors so
2692 * that the selectors are interpreted correctly.
4cee4798 2693 */
2356aaeb 2694 if (ctxt->eflags & X86_EFLAGS_VM) {
4cee4798 2695 ctxt->mode = X86EMUL_MODE_VM86;
2356aaeb
PB
2696 cpl = 3;
2697 } else {
4cee4798 2698 ctxt->mode = X86EMUL_MODE_PROT32;
2356aaeb
PB
2699 cpl = tss->cs & 3;
2700 }
4cee4798 2701
38ba30ba
GN
2702 /*
2703 * Now load segment descriptors. If fault happenes at this stage
2704 * it is handled in a context of new task
2705 */
d1442d85
NA
2706 ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
2707 cpl, true, NULL);
38ba30ba
GN
2708 if (ret != X86EMUL_CONTINUE)
2709 return ret;
d1442d85
NA
2710 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2711 true, NULL);
38ba30ba
GN
2712 if (ret != X86EMUL_CONTINUE)
2713 return ret;
d1442d85
NA
2714 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2715 true, NULL);
38ba30ba
GN
2716 if (ret != X86EMUL_CONTINUE)
2717 return ret;
d1442d85
NA
2718 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2719 true, NULL);
38ba30ba
GN
2720 if (ret != X86EMUL_CONTINUE)
2721 return ret;
d1442d85
NA
2722 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2723 true, NULL);
38ba30ba
GN
2724 if (ret != X86EMUL_CONTINUE)
2725 return ret;
d1442d85
NA
2726 ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
2727 true, NULL);
38ba30ba
GN
2728 if (ret != X86EMUL_CONTINUE)
2729 return ret;
d1442d85
NA
2730 ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
2731 true, NULL);
38ba30ba
GN
2732 if (ret != X86EMUL_CONTINUE)
2733 return ret;
2734
2735 return X86EMUL_CONTINUE;
2736}
2737
2738static int task_switch_32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2739 u16 tss_selector, u16 old_tss_sel,
2740 ulong old_tss_base, struct desc_struct *new_desc)
2741{
0225fb50 2742 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2743 struct tss_segment_32 tss_seg;
2744 int ret;
bcc55cba 2745 u32 new_tss_base = get_desc_base(new_desc);
5c7411e2
NA
2746 u32 eip_offset = offsetof(struct tss_segment_32, eip);
2747 u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
38ba30ba 2748
0f65dd70 2749 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2750 &ctxt->exception);
db297e3d 2751 if (ret != X86EMUL_CONTINUE)
38ba30ba 2752 /* FIXME: need to provide precise fault address */
38ba30ba 2753 return ret;
38ba30ba 2754
7b105ca2 2755 save_state_to_tss32(ctxt, &tss_seg);
38ba30ba 2756
5c7411e2
NA
2757 /* Only GP registers and segment selectors are saved */
2758 ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
2759 ldt_sel_offset - eip_offset, &ctxt->exception);
db297e3d 2760 if (ret != X86EMUL_CONTINUE)
38ba30ba 2761 /* FIXME: need to provide precise fault address */
38ba30ba 2762 return ret;
38ba30ba 2763
0f65dd70 2764 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2765 &ctxt->exception);
db297e3d 2766 if (ret != X86EMUL_CONTINUE)
38ba30ba 2767 /* FIXME: need to provide precise fault address */
38ba30ba 2768 return ret;
38ba30ba
GN
2769
2770 if (old_tss_sel != 0xffff) {
2771 tss_seg.prev_task_link = old_tss_sel;
2772
0f65dd70 2773 ret = ops->write_std(ctxt, new_tss_base,
38ba30ba
GN
2774 &tss_seg.prev_task_link,
2775 sizeof tss_seg.prev_task_link,
0f65dd70 2776 &ctxt->exception);
db297e3d 2777 if (ret != X86EMUL_CONTINUE)
38ba30ba 2778 /* FIXME: need to provide precise fault address */
38ba30ba 2779 return ret;
38ba30ba
GN
2780 }
2781
7b105ca2 2782 return load_state_from_tss32(ctxt, &tss_seg);
38ba30ba
GN
2783}
2784
2785static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
7f3d35fd 2786 u16 tss_selector, int idt_index, int reason,
e269fb21 2787 bool has_error_code, u32 error_code)
38ba30ba 2788{
0225fb50 2789 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2790 struct desc_struct curr_tss_desc, next_tss_desc;
2791 int ret;
1aa36616 2792 u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
38ba30ba 2793 ulong old_tss_base =
4bff1e86 2794 ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
ceffb459 2795 u32 desc_limit;
e919464b 2796 ulong desc_addr;
38ba30ba
GN
2797
2798 /* FIXME: old_tss_base == ~0 ? */
2799
e919464b 2800 ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
38ba30ba
GN
2801 if (ret != X86EMUL_CONTINUE)
2802 return ret;
e919464b 2803 ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
38ba30ba
GN
2804 if (ret != X86EMUL_CONTINUE)
2805 return ret;
2806
2807 /* FIXME: check that next_tss_desc is tss */
2808
7f3d35fd
KW
2809 /*
2810 * Check privileges. The three cases are task switch caused by...
2811 *
2812 * 1. jmp/call/int to task gate: Check against DPL of the task gate
2813 * 2. Exception/IRQ/iret: No check is performed
fc058680 2814 * 3. jmp/call to TSS: Check against DPL of the TSS
7f3d35fd
KW
2815 */
2816 if (reason == TASK_SWITCH_GATE) {
2817 if (idt_index != -1) {
2818 /* Software interrupts */
2819 struct desc_struct task_gate_desc;
2820 int dpl;
2821
2822 ret = read_interrupt_descriptor(ctxt, idt_index,
2823 &task_gate_desc);
2824 if (ret != X86EMUL_CONTINUE)
2825 return ret;
2826
2827 dpl = task_gate_desc.dpl;
2828 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2829 return emulate_gp(ctxt, (idt_index << 3) | 0x2);
2830 }
2831 } else if (reason != TASK_SWITCH_IRET) {
2832 int dpl = next_tss_desc.dpl;
2833 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2834 return emulate_gp(ctxt, tss_selector);
38ba30ba
GN
2835 }
2836
7f3d35fd 2837
ceffb459
GN
2838 desc_limit = desc_limit_scaled(&next_tss_desc);
2839 if (!next_tss_desc.p ||
2840 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2841 desc_limit < 0x2b)) {
592f0858 2842 return emulate_ts(ctxt, tss_selector & 0xfffc);
38ba30ba
GN
2843 }
2844
2845 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2846 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
7b105ca2 2847 write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
38ba30ba
GN
2848 }
2849
2850 if (reason == TASK_SWITCH_IRET)
2851 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2852
2853 /* set back link to prev task only if NT bit is set in eflags
fc058680 2854 note that old_tss_sel is not used after this point */
38ba30ba
GN
2855 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2856 old_tss_sel = 0xffff;
2857
2858 if (next_tss_desc.type & 8)
7b105ca2 2859 ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
38ba30ba
GN
2860 old_tss_base, &next_tss_desc);
2861 else
7b105ca2 2862 ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
38ba30ba 2863 old_tss_base, &next_tss_desc);
0760d448
JK
2864 if (ret != X86EMUL_CONTINUE)
2865 return ret;
38ba30ba
GN
2866
2867 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2868 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2869
2870 if (reason != TASK_SWITCH_IRET) {
2871 next_tss_desc.type |= (1 << 1); /* set busy flag */
7b105ca2 2872 write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
38ba30ba
GN
2873 }
2874
717746e3 2875 ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
1aa36616 2876 ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
38ba30ba 2877
e269fb21 2878 if (has_error_code) {
9dac77fa
AK
2879 ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2880 ctxt->lock_prefix = 0;
2881 ctxt->src.val = (unsigned long) error_code;
4487b3b4 2882 ret = em_push(ctxt);
e269fb21
JK
2883 }
2884
38ba30ba
GN
2885 return ret;
2886}
2887
2888int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
7f3d35fd 2889 u16 tss_selector, int idt_index, int reason,
e269fb21 2890 bool has_error_code, u32 error_code)
38ba30ba 2891{
38ba30ba
GN
2892 int rc;
2893
dd856efa 2894 invalidate_registers(ctxt);
9dac77fa
AK
2895 ctxt->_eip = ctxt->eip;
2896 ctxt->dst.type = OP_NONE;
38ba30ba 2897
7f3d35fd 2898 rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
e269fb21 2899 has_error_code, error_code);
38ba30ba 2900
dd856efa 2901 if (rc == X86EMUL_CONTINUE) {
9dac77fa 2902 ctxt->eip = ctxt->_eip;
dd856efa
AK
2903 writeback_registers(ctxt);
2904 }
38ba30ba 2905
a0c0ab2f 2906 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
38ba30ba
GN
2907}
2908
f3bd64c6
GN
2909static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
2910 struct operand *op)
a682e354 2911{
b3356bf0 2912 int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
a682e354 2913
dd856efa
AK
2914 register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
2915 op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
a682e354
GN
2916}
2917
7af04fc0
AK
2918static int em_das(struct x86_emulate_ctxt *ctxt)
2919{
7af04fc0
AK
2920 u8 al, old_al;
2921 bool af, cf, old_cf;
2922
2923 cf = ctxt->eflags & X86_EFLAGS_CF;
9dac77fa 2924 al = ctxt->dst.val;
7af04fc0
AK
2925
2926 old_al = al;
2927 old_cf = cf;
2928 cf = false;
2929 af = ctxt->eflags & X86_EFLAGS_AF;
2930 if ((al & 0x0f) > 9 || af) {
2931 al -= 6;
2932 cf = old_cf | (al >= 250);
2933 af = true;
2934 } else {
2935 af = false;
2936 }
2937 if (old_al > 0x99 || old_cf) {
2938 al -= 0x60;
2939 cf = true;
2940 }
2941
9dac77fa 2942 ctxt->dst.val = al;
7af04fc0 2943 /* Set PF, ZF, SF */
9dac77fa
AK
2944 ctxt->src.type = OP_IMM;
2945 ctxt->src.val = 0;
2946 ctxt->src.bytes = 1;
158de57f 2947 fastop(ctxt, em_or);
7af04fc0
AK
2948 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2949 if (cf)
2950 ctxt->eflags |= X86_EFLAGS_CF;
2951 if (af)
2952 ctxt->eflags |= X86_EFLAGS_AF;
2953 return X86EMUL_CONTINUE;
2954}
2955
a035d5c6
PB
2956static int em_aam(struct x86_emulate_ctxt *ctxt)
2957{
2958 u8 al, ah;
2959
2960 if (ctxt->src.val == 0)
2961 return emulate_de(ctxt);
2962
2963 al = ctxt->dst.val & 0xff;
2964 ah = al / ctxt->src.val;
2965 al %= ctxt->src.val;
2966
2967 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
2968
2969 /* Set PF, ZF, SF */
2970 ctxt->src.type = OP_IMM;
2971 ctxt->src.val = 0;
2972 ctxt->src.bytes = 1;
2973 fastop(ctxt, em_or);
2974
2975 return X86EMUL_CONTINUE;
2976}
2977
7f662273
GN
2978static int em_aad(struct x86_emulate_ctxt *ctxt)
2979{
2980 u8 al = ctxt->dst.val & 0xff;
2981 u8 ah = (ctxt->dst.val >> 8) & 0xff;
2982
2983 al = (al + (ah * ctxt->src.val)) & 0xff;
2984
2985 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
2986
f583c29b
GN
2987 /* Set PF, ZF, SF */
2988 ctxt->src.type = OP_IMM;
2989 ctxt->src.val = 0;
2990 ctxt->src.bytes = 1;
2991 fastop(ctxt, em_or);
7f662273
GN
2992
2993 return X86EMUL_CONTINUE;
2994}
2995
d4ddafcd
TY
2996static int em_call(struct x86_emulate_ctxt *ctxt)
2997{
234f3ce4 2998 int rc;
d4ddafcd
TY
2999 long rel = ctxt->src.val;
3000
3001 ctxt->src.val = (unsigned long)ctxt->_eip;
234f3ce4
NA
3002 rc = jmp_rel(ctxt, rel);
3003 if (rc != X86EMUL_CONTINUE)
3004 return rc;
d4ddafcd
TY
3005 return em_push(ctxt);
3006}
3007
0ef753b8
AK
3008static int em_call_far(struct x86_emulate_ctxt *ctxt)
3009{
0ef753b8
AK
3010 u16 sel, old_cs;
3011 ulong old_eip;
3012 int rc;
d1442d85
NA
3013 struct desc_struct old_desc, new_desc;
3014 const struct x86_emulate_ops *ops = ctxt->ops;
3015 int cpl = ctxt->ops->cpl(ctxt);
0ef753b8 3016
9dac77fa 3017 old_eip = ctxt->_eip;
d1442d85 3018 ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
0ef753b8 3019
9dac77fa 3020 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
d1442d85
NA
3021 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
3022 &new_desc);
3023 if (rc != X86EMUL_CONTINUE)
0ef753b8
AK
3024 return X86EMUL_CONTINUE;
3025
d1442d85
NA
3026 rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
3027 if (rc != X86EMUL_CONTINUE)
3028 goto fail;
0ef753b8 3029
9dac77fa 3030 ctxt->src.val = old_cs;
4487b3b4 3031 rc = em_push(ctxt);
0ef753b8 3032 if (rc != X86EMUL_CONTINUE)
d1442d85 3033 goto fail;
0ef753b8 3034
9dac77fa 3035 ctxt->src.val = old_eip;
d1442d85
NA
3036 rc = em_push(ctxt);
3037 /* If we failed, we tainted the memory, but the very least we should
3038 restore cs */
3039 if (rc != X86EMUL_CONTINUE)
3040 goto fail;
3041 return rc;
3042fail:
3043 ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3044 return rc;
3045
0ef753b8
AK
3046}
3047
40ece7c7
AK
3048static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3049{
40ece7c7 3050 int rc;
234f3ce4 3051 unsigned long eip;
40ece7c7 3052
234f3ce4
NA
3053 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3054 if (rc != X86EMUL_CONTINUE)
3055 return rc;
3056 rc = assign_eip_near(ctxt, eip);
40ece7c7
AK
3057 if (rc != X86EMUL_CONTINUE)
3058 return rc;
5ad105e5 3059 rsp_increment(ctxt, ctxt->src.val);
40ece7c7
AK
3060 return X86EMUL_CONTINUE;
3061}
3062
e4f973ae
TY
3063static int em_xchg(struct x86_emulate_ctxt *ctxt)
3064{
e4f973ae 3065 /* Write back the register source. */
9dac77fa
AK
3066 ctxt->src.val = ctxt->dst.val;
3067 write_register_operand(&ctxt->src);
e4f973ae
TY
3068
3069 /* Write back the memory destination with implicit LOCK prefix. */
9dac77fa
AK
3070 ctxt->dst.val = ctxt->src.orig_val;
3071 ctxt->lock_prefix = 1;
e4f973ae
TY
3072 return X86EMUL_CONTINUE;
3073}
3074
5c82aa29
AK
3075static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3076{
9dac77fa 3077 ctxt->dst.val = ctxt->src2.val;
4d758349 3078 return fastop(ctxt, em_imul);
5c82aa29
AK
3079}
3080
61429142
AK
3081static int em_cwd(struct x86_emulate_ctxt *ctxt)
3082{
9dac77fa
AK
3083 ctxt->dst.type = OP_REG;
3084 ctxt->dst.bytes = ctxt->src.bytes;
dd856efa 3085 ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
9dac77fa 3086 ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
61429142
AK
3087
3088 return X86EMUL_CONTINUE;
3089}
3090
48bb5d3c
AK
3091static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3092{
48bb5d3c
AK
3093 u64 tsc = 0;
3094
717746e3 3095 ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
dd856efa
AK
3096 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3097 *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
48bb5d3c
AK
3098 return X86EMUL_CONTINUE;
3099}
3100
222d21aa
AK
3101static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3102{
3103 u64 pmc;
3104
dd856efa 3105 if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
222d21aa 3106 return emulate_gp(ctxt, 0);
dd856efa
AK
3107 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3108 *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
222d21aa
AK
3109 return X86EMUL_CONTINUE;
3110}
3111
b9eac5f4
AK
3112static int em_mov(struct x86_emulate_ctxt *ctxt)
3113{
54cfdb3e 3114 memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
b9eac5f4
AK
3115 return X86EMUL_CONTINUE;
3116}
3117
84cffe49
BP
3118#define FFL(x) bit(X86_FEATURE_##x)
3119
3120static int em_movbe(struct x86_emulate_ctxt *ctxt)
3121{
3122 u32 ebx, ecx, edx, eax = 1;
3123 u16 tmp;
3124
3125 /*
3126 * Check MOVBE is set in the guest-visible CPUID leaf.
3127 */
3128 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3129 if (!(ecx & FFL(MOVBE)))
3130 return emulate_ud(ctxt);
3131
3132 switch (ctxt->op_bytes) {
3133 case 2:
3134 /*
3135 * From MOVBE definition: "...When the operand size is 16 bits,
3136 * the upper word of the destination register remains unchanged
3137 * ..."
3138 *
3139 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3140 * rules so we have to do the operation almost per hand.
3141 */
3142 tmp = (u16)ctxt->src.val;
3143 ctxt->dst.val &= ~0xffffUL;
3144 ctxt->dst.val |= (unsigned long)swab16(tmp);
3145 break;
3146 case 4:
3147 ctxt->dst.val = swab32((u32)ctxt->src.val);
3148 break;
3149 case 8:
3150 ctxt->dst.val = swab64(ctxt->src.val);
3151 break;
3152 default:
592f0858 3153 BUG();
84cffe49
BP
3154 }
3155 return X86EMUL_CONTINUE;
3156}
3157
bc00f8d2
TY
3158static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3159{
3160 if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
3161 return emulate_gp(ctxt, 0);
3162
3163 /* Disable writeback. */
3164 ctxt->dst.type = OP_NONE;
3165 return X86EMUL_CONTINUE;
3166}
3167
3168static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3169{
3170 unsigned long val;
3171
3172 if (ctxt->mode == X86EMUL_MODE_PROT64)
3173 val = ctxt->src.val & ~0ULL;
3174 else
3175 val = ctxt->src.val & ~0U;
3176
3177 /* #UD condition is already handled. */
3178 if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3179 return emulate_gp(ctxt, 0);
3180
3181 /* Disable writeback. */
3182 ctxt->dst.type = OP_NONE;
3183 return X86EMUL_CONTINUE;
3184}
3185
e1e210b0
TY
3186static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3187{
3188 u64 msr_data;
3189
dd856efa
AK
3190 msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3191 | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3192 if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
e1e210b0
TY
3193 return emulate_gp(ctxt, 0);
3194
3195 return X86EMUL_CONTINUE;
3196}
3197
3198static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3199{
3200 u64 msr_data;
3201
dd856efa 3202 if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
e1e210b0
TY
3203 return emulate_gp(ctxt, 0);
3204
dd856efa
AK
3205 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3206 *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
e1e210b0
TY
3207 return X86EMUL_CONTINUE;
3208}
3209
1bd5f469
TY
3210static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3211{
9dac77fa 3212 if (ctxt->modrm_reg > VCPU_SREG_GS)
1bd5f469
TY
3213 return emulate_ud(ctxt);
3214
9dac77fa 3215 ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
1bd5f469
TY
3216 return X86EMUL_CONTINUE;
3217}
3218
3219static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3220{
9dac77fa 3221 u16 sel = ctxt->src.val;
1bd5f469 3222
9dac77fa 3223 if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
1bd5f469
TY
3224 return emulate_ud(ctxt);
3225
9dac77fa 3226 if (ctxt->modrm_reg == VCPU_SREG_SS)
1bd5f469
TY
3227 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3228
3229 /* Disable writeback. */
9dac77fa
AK
3230 ctxt->dst.type = OP_NONE;
3231 return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
1bd5f469
TY
3232}
3233
a14e579f
AK
3234static int em_lldt(struct x86_emulate_ctxt *ctxt)
3235{
3236 u16 sel = ctxt->src.val;
3237
3238 /* Disable writeback. */
3239 ctxt->dst.type = OP_NONE;
3240 return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3241}
3242
80890006
AK
3243static int em_ltr(struct x86_emulate_ctxt *ctxt)
3244{
3245 u16 sel = ctxt->src.val;
3246
3247 /* Disable writeback. */
3248 ctxt->dst.type = OP_NONE;
3249 return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3250}
3251
38503911
AK
3252static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3253{
9fa088f4
AK
3254 int rc;
3255 ulong linear;
3256
9dac77fa 3257 rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
9fa088f4 3258 if (rc == X86EMUL_CONTINUE)
3cb16fe7 3259 ctxt->ops->invlpg(ctxt, linear);
38503911 3260 /* Disable writeback. */
9dac77fa 3261 ctxt->dst.type = OP_NONE;
38503911
AK
3262 return X86EMUL_CONTINUE;
3263}
3264
2d04a05b
AK
3265static int em_clts(struct x86_emulate_ctxt *ctxt)
3266{
3267 ulong cr0;
3268
3269 cr0 = ctxt->ops->get_cr(ctxt, 0);
3270 cr0 &= ~X86_CR0_TS;
3271 ctxt->ops->set_cr(ctxt, 0, cr0);
3272 return X86EMUL_CONTINUE;
3273}
3274
26d05cc7
AK
3275static int em_vmcall(struct x86_emulate_ctxt *ctxt)
3276{
0f54a321 3277 int rc = ctxt->ops->fix_hypercall(ctxt);
26d05cc7 3278
26d05cc7
AK
3279 if (rc != X86EMUL_CONTINUE)
3280 return rc;
3281
3282 /* Let the processor re-execute the fixed hypercall */
9dac77fa 3283 ctxt->_eip = ctxt->eip;
26d05cc7 3284 /* Disable writeback. */
9dac77fa 3285 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3286 return X86EMUL_CONTINUE;
3287}
3288
96051572
AK
3289static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3290 void (*get)(struct x86_emulate_ctxt *ctxt,
3291 struct desc_ptr *ptr))
3292{
3293 struct desc_ptr desc_ptr;
3294
3295 if (ctxt->mode == X86EMUL_MODE_PROT64)
3296 ctxt->op_bytes = 8;
3297 get(ctxt, &desc_ptr);
3298 if (ctxt->op_bytes == 2) {
3299 ctxt->op_bytes = 4;
3300 desc_ptr.address &= 0x00ffffff;
3301 }
3302 /* Disable writeback. */
3303 ctxt->dst.type = OP_NONE;
3304 return segmented_write(ctxt, ctxt->dst.addr.mem,
3305 &desc_ptr, 2 + ctxt->op_bytes);
3306}
3307
3308static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3309{
3310 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3311}
3312
3313static int em_sidt(struct x86_emulate_ctxt *ctxt)
3314{
3315 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3316}
3317
26d05cc7
AK
3318static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3319{
26d05cc7
AK
3320 struct desc_ptr desc_ptr;
3321 int rc;
3322
510425ff
AK
3323 if (ctxt->mode == X86EMUL_MODE_PROT64)
3324 ctxt->op_bytes = 8;
9dac77fa 3325 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
26d05cc7 3326 &desc_ptr.size, &desc_ptr.address,
9dac77fa 3327 ctxt->op_bytes);
26d05cc7
AK
3328 if (rc != X86EMUL_CONTINUE)
3329 return rc;
3330 ctxt->ops->set_gdt(ctxt, &desc_ptr);
3331 /* Disable writeback. */
9dac77fa 3332 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3333 return X86EMUL_CONTINUE;
3334}
3335
5ef39c71 3336static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
26d05cc7 3337{
26d05cc7
AK
3338 int rc;
3339
5ef39c71
AK
3340 rc = ctxt->ops->fix_hypercall(ctxt);
3341
26d05cc7 3342 /* Disable writeback. */
9dac77fa 3343 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3344 return rc;
3345}
3346
3347static int em_lidt(struct x86_emulate_ctxt *ctxt)
3348{
26d05cc7
AK
3349 struct desc_ptr desc_ptr;
3350 int rc;
3351
510425ff
AK
3352 if (ctxt->mode == X86EMUL_MODE_PROT64)
3353 ctxt->op_bytes = 8;
9dac77fa 3354 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
509cf9fe 3355 &desc_ptr.size, &desc_ptr.address,
9dac77fa 3356 ctxt->op_bytes);
26d05cc7
AK
3357 if (rc != X86EMUL_CONTINUE)
3358 return rc;
3359 ctxt->ops->set_idt(ctxt, &desc_ptr);
3360 /* Disable writeback. */
9dac77fa 3361 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3362 return X86EMUL_CONTINUE;
3363}
3364
3365static int em_smsw(struct x86_emulate_ctxt *ctxt)
3366{
32e94d06
NA
3367 if (ctxt->dst.type == OP_MEM)
3368 ctxt->dst.bytes = 2;
9dac77fa 3369 ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
26d05cc7
AK
3370 return X86EMUL_CONTINUE;
3371}
3372
3373static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3374{
26d05cc7 3375 ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
9dac77fa
AK
3376 | (ctxt->src.val & 0x0f));
3377 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3378 return X86EMUL_CONTINUE;
3379}
3380
d06e03ad
TY
3381static int em_loop(struct x86_emulate_ctxt *ctxt)
3382{
234f3ce4
NA
3383 int rc = X86EMUL_CONTINUE;
3384
dd856efa
AK
3385 register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
3386 if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
9dac77fa 3387 (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
234f3ce4 3388 rc = jmp_rel(ctxt, ctxt->src.val);
d06e03ad 3389
234f3ce4 3390 return rc;
d06e03ad
TY
3391}
3392
3393static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3394{
234f3ce4
NA
3395 int rc = X86EMUL_CONTINUE;
3396
dd856efa 3397 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
234f3ce4 3398 rc = jmp_rel(ctxt, ctxt->src.val);
d06e03ad 3399
234f3ce4 3400 return rc;
d06e03ad
TY
3401}
3402
d7841a4b
TY
3403static int em_in(struct x86_emulate_ctxt *ctxt)
3404{
3405 if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3406 &ctxt->dst.val))
3407 return X86EMUL_IO_NEEDED;
3408
3409 return X86EMUL_CONTINUE;
3410}
3411
3412static int em_out(struct x86_emulate_ctxt *ctxt)
3413{
3414 ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3415 &ctxt->src.val, 1);
3416 /* Disable writeback. */
3417 ctxt->dst.type = OP_NONE;
3418 return X86EMUL_CONTINUE;
3419}
3420
f411e6cd
TY
3421static int em_cli(struct x86_emulate_ctxt *ctxt)
3422{
3423 if (emulator_bad_iopl(ctxt))
3424 return emulate_gp(ctxt, 0);
3425
3426 ctxt->eflags &= ~X86_EFLAGS_IF;
3427 return X86EMUL_CONTINUE;
3428}
3429
3430static int em_sti(struct x86_emulate_ctxt *ctxt)
3431{
3432 if (emulator_bad_iopl(ctxt))
3433 return emulate_gp(ctxt, 0);
3434
3435 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3436 ctxt->eflags |= X86_EFLAGS_IF;
3437 return X86EMUL_CONTINUE;
3438}
3439
6d6eede4
AK
3440static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3441{
3442 u32 eax, ebx, ecx, edx;
3443
dd856efa
AK
3444 eax = reg_read(ctxt, VCPU_REGS_RAX);
3445 ecx = reg_read(ctxt, VCPU_REGS_RCX);
6d6eede4 3446 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
dd856efa
AK
3447 *reg_write(ctxt, VCPU_REGS_RAX) = eax;
3448 *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
3449 *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
3450 *reg_write(ctxt, VCPU_REGS_RDX) = edx;
6d6eede4
AK
3451 return X86EMUL_CONTINUE;
3452}
3453
98f73630
PB
3454static int em_sahf(struct x86_emulate_ctxt *ctxt)
3455{
3456 u32 flags;
3457
3458 flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
3459 flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
3460
3461 ctxt->eflags &= ~0xffUL;
3462 ctxt->eflags |= flags | X86_EFLAGS_FIXED;
3463 return X86EMUL_CONTINUE;
3464}
3465
2dd7caa0
AK
3466static int em_lahf(struct x86_emulate_ctxt *ctxt)
3467{
dd856efa
AK
3468 *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
3469 *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
2dd7caa0
AK
3470 return X86EMUL_CONTINUE;
3471}
3472
9299836e
AK
3473static int em_bswap(struct x86_emulate_ctxt *ctxt)
3474{
3475 switch (ctxt->op_bytes) {
3476#ifdef CONFIG_X86_64
3477 case 8:
3478 asm("bswap %0" : "+r"(ctxt->dst.val));
3479 break;
3480#endif
3481 default:
3482 asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
3483 break;
3484 }
3485 return X86EMUL_CONTINUE;
3486}
3487
13e457e0
NA
3488static int em_clflush(struct x86_emulate_ctxt *ctxt)
3489{
3490 /* emulating clflush regardless of cpuid */
3491 return X86EMUL_CONTINUE;
3492}
3493
cfec82cb
JR
3494static bool valid_cr(int nr)
3495{
3496 switch (nr) {
3497 case 0:
3498 case 2 ... 4:
3499 case 8:
3500 return true;
3501 default:
3502 return false;
3503 }
3504}
3505
3506static int check_cr_read(struct x86_emulate_ctxt *ctxt)
3507{
9dac77fa 3508 if (!valid_cr(ctxt->modrm_reg))
cfec82cb
JR
3509 return emulate_ud(ctxt);
3510
3511 return X86EMUL_CONTINUE;
3512}
3513
3514static int check_cr_write(struct x86_emulate_ctxt *ctxt)
3515{
9dac77fa
AK
3516 u64 new_val = ctxt->src.val64;
3517 int cr = ctxt->modrm_reg;
c2ad2bb3 3518 u64 efer = 0;
cfec82cb
JR
3519
3520 static u64 cr_reserved_bits[] = {
3521 0xffffffff00000000ULL,
3522 0, 0, 0, /* CR3 checked later */
3523 CR4_RESERVED_BITS,
3524 0, 0, 0,
3525 CR8_RESERVED_BITS,
3526 };
3527
3528 if (!valid_cr(cr))
3529 return emulate_ud(ctxt);
3530
3531 if (new_val & cr_reserved_bits[cr])
3532 return emulate_gp(ctxt, 0);
3533
3534 switch (cr) {
3535 case 0: {
c2ad2bb3 3536 u64 cr4;
cfec82cb
JR
3537 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
3538 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
3539 return emulate_gp(ctxt, 0);
3540
717746e3
AK
3541 cr4 = ctxt->ops->get_cr(ctxt, 4);
3542 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
cfec82cb
JR
3543
3544 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
3545 !(cr4 & X86_CR4_PAE))
3546 return emulate_gp(ctxt, 0);
3547
3548 break;
3549 }
3550 case 3: {
3551 u64 rsvd = 0;
3552
c2ad2bb3
AK
3553 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3554 if (efer & EFER_LMA)
cfec82cb 3555 rsvd = CR3_L_MODE_RESERVED_BITS;
cfec82cb
JR
3556
3557 if (new_val & rsvd)
3558 return emulate_gp(ctxt, 0);
3559
3560 break;
3561 }
3562 case 4: {
717746e3 3563 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
cfec82cb
JR
3564
3565 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
3566 return emulate_gp(ctxt, 0);
3567
3568 break;
3569 }
3570 }
3571
3572 return X86EMUL_CONTINUE;
3573}
3574
3b88e41a
JR
3575static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
3576{
3577 unsigned long dr7;
3578
717746e3 3579 ctxt->ops->get_dr(ctxt, 7, &dr7);
3b88e41a
JR
3580
3581 /* Check if DR7.Global_Enable is set */
3582 return dr7 & (1 << 13);
3583}
3584
3585static int check_dr_read(struct x86_emulate_ctxt *ctxt)
3586{
9dac77fa 3587 int dr = ctxt->modrm_reg;
3b88e41a
JR
3588 u64 cr4;
3589
3590 if (dr > 7)
3591 return emulate_ud(ctxt);
3592
717746e3 3593 cr4 = ctxt->ops->get_cr(ctxt, 4);
3b88e41a
JR
3594 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
3595 return emulate_ud(ctxt);
3596
3597 if (check_dr7_gd(ctxt))
3598 return emulate_db(ctxt);
3599
3600 return X86EMUL_CONTINUE;
3601}
3602
3603static int check_dr_write(struct x86_emulate_ctxt *ctxt)
3604{
9dac77fa
AK
3605 u64 new_val = ctxt->src.val64;
3606 int dr = ctxt->modrm_reg;
3b88e41a
JR
3607
3608 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
3609 return emulate_gp(ctxt, 0);
3610
3611 return check_dr_read(ctxt);
3612}
3613
01de8b09
JR
3614static int check_svme(struct x86_emulate_ctxt *ctxt)
3615{
3616 u64 efer;
3617
717746e3 3618 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
01de8b09
JR
3619
3620 if (!(efer & EFER_SVME))
3621 return emulate_ud(ctxt);
3622
3623 return X86EMUL_CONTINUE;
3624}
3625
3626static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
3627{
dd856efa 3628 u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
01de8b09
JR
3629
3630 /* Valid physical address? */
d4224449 3631 if (rax & 0xffff000000000000ULL)
01de8b09
JR
3632 return emulate_gp(ctxt, 0);
3633
3634 return check_svme(ctxt);
3635}
3636
d7eb8203
JR
3637static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
3638{
717746e3 3639 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
d7eb8203 3640
717746e3 3641 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
d7eb8203
JR
3642 return emulate_ud(ctxt);
3643
3644 return X86EMUL_CONTINUE;
3645}
3646
8061252e
JR
3647static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
3648{
717746e3 3649 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
dd856efa 3650 u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
8061252e 3651
717746e3 3652 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
67f4d428 3653 ctxt->ops->check_pmc(ctxt, rcx))
8061252e
JR
3654 return emulate_gp(ctxt, 0);
3655
3656 return X86EMUL_CONTINUE;
3657}
3658
f6511935
JR
3659static int check_perm_in(struct x86_emulate_ctxt *ctxt)
3660{
9dac77fa
AK
3661 ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
3662 if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
f6511935
JR
3663 return emulate_gp(ctxt, 0);
3664
3665 return X86EMUL_CONTINUE;
3666}
3667
3668static int check_perm_out(struct x86_emulate_ctxt *ctxt)
3669{
9dac77fa
AK
3670 ctxt->src.bytes = min(ctxt->src.bytes, 4u);
3671 if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
f6511935
JR
3672 return emulate_gp(ctxt, 0);
3673
3674 return X86EMUL_CONTINUE;
3675}
3676
73fba5f4 3677#define D(_y) { .flags = (_y) }
d40a6898
PB
3678#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
3679#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
3680 .intercept = x86_intercept_##_i, .check_perm = (_p) }
0b789eee 3681#define N D(NotImpl)
01de8b09 3682#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
1c2545be
TY
3683#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
3684#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
045a282c 3685#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
73fba5f4 3686#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
e28bbd44 3687#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
c4f035c6 3688#define II(_f, _e, _i) \
d40a6898 3689 { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
d09beabd 3690#define IIP(_f, _e, _i, _p) \
d40a6898
PB
3691 { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
3692 .intercept = x86_intercept_##_i, .check_perm = (_p) }
aa97bb48 3693#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
73fba5f4 3694
8d8f4e9f 3695#define D2bv(_f) D((_f) | ByteOp), D(_f)
f6511935 3696#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
8d8f4e9f 3697#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
f7857f35 3698#define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
d7841a4b
TY
3699#define I2bvIP(_f, _e, _i, _p) \
3700 IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
8d8f4e9f 3701
fb864fbc
AK
3702#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
3703 F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
3704 F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
6230f7fc 3705
0f54a321
NA
3706static const struct opcode group7_rm0[] = {
3707 N,
3708 I(SrcNone | Priv | EmulateOnUD, em_vmcall),
3709 N, N, N, N, N, N,
3710};
3711
fd0a0d82 3712static const struct opcode group7_rm1[] = {
1c2545be
TY
3713 DI(SrcNone | Priv, monitor),
3714 DI(SrcNone | Priv, mwait),
d7eb8203
JR
3715 N, N, N, N, N, N,
3716};
3717
fd0a0d82 3718static const struct opcode group7_rm3[] = {
1c2545be 3719 DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
b51e974f 3720 II(SrcNone | Prot | EmulateOnUD, em_vmmcall, vmmcall),
1c2545be
TY
3721 DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
3722 DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
3723 DIP(SrcNone | Prot | Priv, stgi, check_svme),
3724 DIP(SrcNone | Prot | Priv, clgi, check_svme),
3725 DIP(SrcNone | Prot | Priv, skinit, check_svme),
3726 DIP(SrcNone | Prot | Priv, invlpga, check_svme),
01de8b09 3727};
6230f7fc 3728
fd0a0d82 3729static const struct opcode group7_rm7[] = {
d7eb8203 3730 N,
1c2545be 3731 DIP(SrcNone, rdtscp, check_rdtsc),
d7eb8203
JR
3732 N, N, N, N, N, N,
3733};
d67fc27a 3734
fd0a0d82 3735static const struct opcode group1[] = {
fb864fbc
AK
3736 F(Lock, em_add),
3737 F(Lock | PageTable, em_or),
3738 F(Lock, em_adc),
3739 F(Lock, em_sbb),
3740 F(Lock | PageTable, em_and),
3741 F(Lock, em_sub),
3742 F(Lock, em_xor),
3743 F(NoWrite, em_cmp),
73fba5f4
AK
3744};
3745
fd0a0d82 3746static const struct opcode group1A[] = {
1c2545be 3747 I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
73fba5f4
AK
3748};
3749
007a3b54
AK
3750static const struct opcode group2[] = {
3751 F(DstMem | ModRM, em_rol),
3752 F(DstMem | ModRM, em_ror),
3753 F(DstMem | ModRM, em_rcl),
3754 F(DstMem | ModRM, em_rcr),
3755 F(DstMem | ModRM, em_shl),
3756 F(DstMem | ModRM, em_shr),
3757 F(DstMem | ModRM, em_shl),
3758 F(DstMem | ModRM, em_sar),
3759};
3760
fd0a0d82 3761static const struct opcode group3[] = {
fb864fbc
AK
3762 F(DstMem | SrcImm | NoWrite, em_test),
3763 F(DstMem | SrcImm | NoWrite, em_test),
45a1467d
AK
3764 F(DstMem | SrcNone | Lock, em_not),
3765 F(DstMem | SrcNone | Lock, em_neg),
b9fa409b
AK
3766 F(DstXacc | Src2Mem, em_mul_ex),
3767 F(DstXacc | Src2Mem, em_imul_ex),
b8c0b6ae
AK
3768 F(DstXacc | Src2Mem, em_div_ex),
3769 F(DstXacc | Src2Mem, em_idiv_ex),
73fba5f4
AK
3770};
3771
fd0a0d82 3772static const struct opcode group4[] = {
95413dc4
AK
3773 F(ByteOp | DstMem | SrcNone | Lock, em_inc),
3774 F(ByteOp | DstMem | SrcNone | Lock, em_dec),
73fba5f4
AK
3775 N, N, N, N, N, N,
3776};
3777
fd0a0d82 3778static const struct opcode group5[] = {
95413dc4
AK
3779 F(DstMem | SrcNone | Lock, em_inc),
3780 F(DstMem | SrcNone | Lock, em_dec),
1c2545be
TY
3781 I(SrcMem | Stack, em_grp45),
3782 I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
3783 I(SrcMem | Stack, em_grp45),
3784 I(SrcMemFAddr | ImplicitOps, em_grp45),
188424ba 3785 I(SrcMem | Stack, em_grp45), D(Undefined),
73fba5f4
AK
3786};
3787
fd0a0d82 3788static const struct opcode group6[] = {
1c2545be
TY
3789 DI(Prot, sldt),
3790 DI(Prot, str),
a14e579f 3791 II(Prot | Priv | SrcMem16, em_lldt, lldt),
80890006 3792 II(Prot | Priv | SrcMem16, em_ltr, ltr),
dee6bb70
JR
3793 N, N, N, N,
3794};
3795
fd0a0d82 3796static const struct group_dual group7 = { {
606b1c3e
NA
3797 II(Mov | DstMem, em_sgdt, sgdt),
3798 II(Mov | DstMem, em_sidt, sidt),
1c2545be
TY
3799 II(SrcMem | Priv, em_lgdt, lgdt),
3800 II(SrcMem | Priv, em_lidt, lidt),
3801 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
3802 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
3803 II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
73fba5f4 3804}, {
0f54a321 3805 EXT(0, group7_rm0),
5ef39c71 3806 EXT(0, group7_rm1),
01de8b09 3807 N, EXT(0, group7_rm3),
1c2545be
TY
3808 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
3809 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
3810 EXT(0, group7_rm7),
73fba5f4
AK
3811} };
3812
fd0a0d82 3813static const struct opcode group8[] = {
73fba5f4 3814 N, N, N, N,
11c363ba
AK
3815 F(DstMem | SrcImmByte | NoWrite, em_bt),
3816 F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
3817 F(DstMem | SrcImmByte | Lock, em_btr),
3818 F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
73fba5f4
AK
3819};
3820
fd0a0d82 3821static const struct group_dual group9 = { {
1c2545be 3822 N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
73fba5f4
AK
3823}, {
3824 N, N, N, N, N, N, N, N,
3825} };
3826
fd0a0d82 3827static const struct opcode group11[] = {
1c2545be 3828 I(DstMem | SrcImm | Mov | PageTable, em_mov),
d5ae7ce8 3829 X7(D(Undefined)),
a4d4a7c1
AK
3830};
3831
13e457e0 3832static const struct gprefix pfx_0f_ae_7 = {
3f6f1480 3833 I(SrcMem | ByteOp, em_clflush), N, N, N,
13e457e0
NA
3834};
3835
3836static const struct group_dual group15 = { {
3837 N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
3838}, {
3839 N, N, N, N, N, N, N, N,
3840} };
3841
fd0a0d82 3842static const struct gprefix pfx_0f_6f_0f_7f = {
e5971755 3843 I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
aa97bb48
AK
3844};
3845
d5b77069
PB
3846static const struct gprefix pfx_0f_2b = {
3847 I(0, em_mov), I(0, em_mov), N, N,
3e114eb4
AK
3848};
3849
27ce8258 3850static const struct gprefix pfx_0f_28_0f_29 = {
6fec27d8 3851 I(Aligned, em_mov), I(Aligned, em_mov), N, N,
27ce8258
IM
3852};
3853
0a37027e
AW
3854static const struct gprefix pfx_0f_e7 = {
3855 N, I(Sse, em_mov), N, N,
3856};
3857
045a282c
GN
3858static const struct escape escape_d9 = { {
3859 N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
3860}, {
3861 /* 0xC0 - 0xC7 */
3862 N, N, N, N, N, N, N, N,
3863 /* 0xC8 - 0xCF */
3864 N, N, N, N, N, N, N, N,
3865 /* 0xD0 - 0xC7 */
3866 N, N, N, N, N, N, N, N,
3867 /* 0xD8 - 0xDF */
3868 N, N, N, N, N, N, N, N,
3869 /* 0xE0 - 0xE7 */
3870 N, N, N, N, N, N, N, N,
3871 /* 0xE8 - 0xEF */
3872 N, N, N, N, N, N, N, N,
3873 /* 0xF0 - 0xF7 */
3874 N, N, N, N, N, N, N, N,
3875 /* 0xF8 - 0xFF */
3876 N, N, N, N, N, N, N, N,
3877} };
3878
3879static const struct escape escape_db = { {
3880 N, N, N, N, N, N, N, N,
3881}, {
3882 /* 0xC0 - 0xC7 */
3883 N, N, N, N, N, N, N, N,
3884 /* 0xC8 - 0xCF */
3885 N, N, N, N, N, N, N, N,
3886 /* 0xD0 - 0xC7 */
3887 N, N, N, N, N, N, N, N,
3888 /* 0xD8 - 0xDF */
3889 N, N, N, N, N, N, N, N,
3890 /* 0xE0 - 0xE7 */
3891 N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
3892 /* 0xE8 - 0xEF */
3893 N, N, N, N, N, N, N, N,
3894 /* 0xF0 - 0xF7 */
3895 N, N, N, N, N, N, N, N,
3896 /* 0xF8 - 0xFF */
3897 N, N, N, N, N, N, N, N,
3898} };
3899
3900static const struct escape escape_dd = { {
3901 N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
3902}, {
3903 /* 0xC0 - 0xC7 */
3904 N, N, N, N, N, N, N, N,
3905 /* 0xC8 - 0xCF */
3906 N, N, N, N, N, N, N, N,
3907 /* 0xD0 - 0xC7 */
3908 N, N, N, N, N, N, N, N,
3909 /* 0xD8 - 0xDF */
3910 N, N, N, N, N, N, N, N,
3911 /* 0xE0 - 0xE7 */
3912 N, N, N, N, N, N, N, N,
3913 /* 0xE8 - 0xEF */
3914 N, N, N, N, N, N, N, N,
3915 /* 0xF0 - 0xF7 */
3916 N, N, N, N, N, N, N, N,
3917 /* 0xF8 - 0xFF */
3918 N, N, N, N, N, N, N, N,
3919} };
3920
fd0a0d82 3921static const struct opcode opcode_table[256] = {
73fba5f4 3922 /* 0x00 - 0x07 */
fb864fbc 3923 F6ALU(Lock, em_add),
1cd196ea
AK
3924 I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
3925 I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
73fba5f4 3926 /* 0x08 - 0x0F */
fb864fbc 3927 F6ALU(Lock | PageTable, em_or),
1cd196ea
AK
3928 I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
3929 N,
73fba5f4 3930 /* 0x10 - 0x17 */
fb864fbc 3931 F6ALU(Lock, em_adc),
1cd196ea
AK
3932 I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
3933 I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
73fba5f4 3934 /* 0x18 - 0x1F */
fb864fbc 3935 F6ALU(Lock, em_sbb),
1cd196ea
AK
3936 I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
3937 I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
73fba5f4 3938 /* 0x20 - 0x27 */
fb864fbc 3939 F6ALU(Lock | PageTable, em_and), N, N,
73fba5f4 3940 /* 0x28 - 0x2F */
fb864fbc 3941 F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
73fba5f4 3942 /* 0x30 - 0x37 */
fb864fbc 3943 F6ALU(Lock, em_xor), N, N,
73fba5f4 3944 /* 0x38 - 0x3F */
fb864fbc 3945 F6ALU(NoWrite, em_cmp), N, N,
73fba5f4 3946 /* 0x40 - 0x4F */
95413dc4 3947 X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
73fba5f4 3948 /* 0x50 - 0x57 */
63540382 3949 X8(I(SrcReg | Stack, em_push)),
73fba5f4 3950 /* 0x58 - 0x5F */
c54fe504 3951 X8(I(DstReg | Stack, em_pop)),
73fba5f4 3952 /* 0x60 - 0x67 */
b96a7fad
TY
3953 I(ImplicitOps | Stack | No64, em_pusha),
3954 I(ImplicitOps | Stack | No64, em_popa),
73fba5f4
AK
3955 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
3956 N, N, N, N,
3957 /* 0x68 - 0x6F */
d46164db
AK
3958 I(SrcImm | Mov | Stack, em_push),
3959 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
f3a1b9f4
AK
3960 I(SrcImmByte | Mov | Stack, em_push),
3961 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
b3356bf0 3962 I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
2b5e97e1 3963 I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
73fba5f4
AK
3964 /* 0x70 - 0x7F */
3965 X16(D(SrcImmByte)),
3966 /* 0x80 - 0x87 */
1c2545be
TY
3967 G(ByteOp | DstMem | SrcImm, group1),
3968 G(DstMem | SrcImm, group1),
3969 G(ByteOp | DstMem | SrcImm | No64, group1),
3970 G(DstMem | SrcImmByte, group1),
fb864fbc 3971 F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
d5ae7ce8 3972 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
73fba5f4 3973 /* 0x88 - 0x8F */
d5ae7ce8 3974 I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
b9eac5f4 3975 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
d5ae7ce8 3976 I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
1bd5f469
TY
3977 D(ModRM | SrcMem | NoAccess | DstReg),
3978 I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
3979 G(0, group1A),
73fba5f4 3980 /* 0x90 - 0x97 */
bf608f88 3981 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
73fba5f4 3982 /* 0x98 - 0x9F */
61429142 3983 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
cc4feed5 3984 I(SrcImmFAddr | No64, em_call_far), N,
62aaa2f0 3985 II(ImplicitOps | Stack, em_pushf, pushf),
98f73630
PB
3986 II(ImplicitOps | Stack, em_popf, popf),
3987 I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
73fba5f4 3988 /* 0xA0 - 0xA7 */
b9eac5f4 3989 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
d5ae7ce8 3990 I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
b9eac5f4 3991 I2bv(SrcSI | DstDI | Mov | String, em_mov),
fb864fbc 3992 F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
73fba5f4 3993 /* 0xA8 - 0xAF */
fb864fbc 3994 F2bv(DstAcc | SrcImm | NoWrite, em_test),
b9eac5f4
AK
3995 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
3996 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
fb864fbc 3997 F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
73fba5f4 3998 /* 0xB0 - 0xB7 */
b9eac5f4 3999 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
73fba5f4 4000 /* 0xB8 - 0xBF */
5e2c6883 4001 X8(I(DstReg | SrcImm64 | Mov, em_mov)),
73fba5f4 4002 /* 0xC0 - 0xC7 */
007a3b54 4003 G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
40ece7c7 4004 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
ebda02c2 4005 I(ImplicitOps | Stack, em_ret),
d4b4325f
AK
4006 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4007 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
a4d4a7c1 4008 G(ByteOp, group11), G(0, group11),
73fba5f4 4009 /* 0xC8 - 0xCF */
612e89f0 4010 I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
3261107e
BR
4011 I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
4012 I(ImplicitOps | Stack, em_ret_far),
3c6e276f 4013 D(ImplicitOps), DI(SrcImmByte, intn),
db5b0762 4014 D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
73fba5f4 4015 /* 0xD0 - 0xD7 */
007a3b54
AK
4016 G(Src2One | ByteOp, group2), G(Src2One, group2),
4017 G(Src2CL | ByteOp, group2), G(Src2CL, group2),
a035d5c6 4018 I(DstAcc | SrcImmUByte | No64, em_aam),
326f578f
PB
4019 I(DstAcc | SrcImmUByte | No64, em_aad),
4020 F(DstAcc | ByteOp | No64, em_salc),
7fa57952 4021 I(DstAcc | SrcXLat | ByteOp, em_mov),
73fba5f4 4022 /* 0xD8 - 0xDF */
045a282c 4023 N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
73fba5f4 4024 /* 0xE0 - 0xE7 */
d06e03ad
TY
4025 X3(I(SrcImmByte, em_loop)),
4026 I(SrcImmByte, em_jcxz),
d7841a4b
TY
4027 I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
4028 I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
73fba5f4 4029 /* 0xE8 - 0xEF */
d4ddafcd 4030 I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
db5b0762 4031 I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
d7841a4b
TY
4032 I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
4033 I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
73fba5f4 4034 /* 0xF0 - 0xF7 */
bf608f88 4035 N, DI(ImplicitOps, icebp), N, N,
3c6e276f
AK
4036 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4037 G(ByteOp, group3), G(0, group3),
73fba5f4 4038 /* 0xF8 - 0xFF */
f411e6cd
TY
4039 D(ImplicitOps), D(ImplicitOps),
4040 I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
73fba5f4
AK
4041 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4042};
4043
fd0a0d82 4044static const struct opcode twobyte_table[256] = {
73fba5f4 4045 /* 0x00 - 0x0F */
dee6bb70 4046 G(0, group6), GD(0, &group7), N, N,
b51e974f 4047 N, I(ImplicitOps | EmulateOnUD, em_syscall),
db5b0762 4048 II(ImplicitOps | Priv, em_clts, clts), N,
3c6e276f 4049 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3f6f1480 4050 N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
73fba5f4 4051 /* 0x10 - 0x1F */
103f98ea 4052 N, N, N, N, N, N, N, N,
3f6f1480
NA
4053 D(ImplicitOps | ModRM | SrcMem | NoAccess),
4054 N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
73fba5f4 4055 /* 0x20 - 0x2F */
9b88ae99
NA
4056 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
4057 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4058 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4059 check_cr_write),
4060 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4061 check_dr_write),
73fba5f4 4062 N, N, N, N,
27ce8258
IM
4063 GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4064 GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
d5b77069 4065 N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
3e114eb4 4066 N, N, N, N,
73fba5f4 4067 /* 0x30 - 0x3F */
e1e210b0 4068 II(ImplicitOps | Priv, em_wrmsr, wrmsr),
8061252e 4069 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
e1e210b0 4070 II(ImplicitOps | Priv, em_rdmsr, rdmsr),
222d21aa 4071 IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
b51e974f
BP
4072 I(ImplicitOps | EmulateOnUD, em_sysenter),
4073 I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
d867162c 4074 N, N,
73fba5f4
AK
4075 N, N, N, N, N, N, N, N,
4076 /* 0x40 - 0x4F */
140bad89 4077 X16(D(DstReg | SrcMem | ModRM)),
73fba5f4
AK
4078 /* 0x50 - 0x5F */
4079 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4080 /* 0x60 - 0x6F */
aa97bb48
AK
4081 N, N, N, N,
4082 N, N, N, N,
4083 N, N, N, N,
4084 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
73fba5f4 4085 /* 0x70 - 0x7F */
aa97bb48
AK
4086 N, N, N, N,
4087 N, N, N, N,
4088 N, N, N, N,
4089 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
73fba5f4
AK
4090 /* 0x80 - 0x8F */
4091 X16(D(SrcImm)),
4092 /* 0x90 - 0x9F */
ee45b58e 4093 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
73fba5f4 4094 /* 0xA0 - 0xA7 */
1cd196ea 4095 I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
11c363ba
AK
4096 II(ImplicitOps, em_cpuid, cpuid),
4097 F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
0bdea068
AK
4098 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4099 F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
73fba5f4 4100 /* 0xA8 - 0xAF */
1cd196ea 4101 I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
d5ae7ce8 4102 DI(ImplicitOps, rsm),
11c363ba 4103 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
0bdea068
AK
4104 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4105 F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
13e457e0 4106 GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
73fba5f4 4107 /* 0xB0 - 0xB7 */
e940b5c2 4108 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
d4b4325f 4109 I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
11c363ba 4110 F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
d4b4325f
AK
4111 I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4112 I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
2adb5ad9 4113 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
73fba5f4
AK
4114 /* 0xB8 - 0xBF */
4115 N, N,
ce7faab2 4116 G(BitOp, group8),
11c363ba
AK
4117 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4118 F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
2adb5ad9 4119 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
9299836e 4120 /* 0xC0 - 0xC7 */
e47a5f5f 4121 F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
92f738a5 4122 N, D(DstMem | SrcReg | ModRM | Mov),
73fba5f4 4123 N, N, N, GD(0, &group9),
9299836e
AK
4124 /* 0xC8 - 0xCF */
4125 X8(I(DstReg, em_bswap)),
73fba5f4
AK
4126 /* 0xD0 - 0xDF */
4127 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4128 /* 0xE0 - 0xEF */
0a37027e
AW
4129 N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4130 N, N, N, N, N, N, N, N,
73fba5f4
AK
4131 /* 0xF0 - 0xFF */
4132 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4133};
4134
0bc5eedb 4135static const struct gprefix three_byte_0f_38_f0 = {
84cffe49 4136 I(DstReg | SrcMem | Mov, em_movbe), N, N, N
0bc5eedb
BP
4137};
4138
4139static const struct gprefix three_byte_0f_38_f1 = {
84cffe49 4140 I(DstMem | SrcReg | Mov, em_movbe), N, N, N
0bc5eedb
BP
4141};
4142
4143/*
4144 * Insns below are selected by the prefix which indexed by the third opcode
4145 * byte.
4146 */
4147static const struct opcode opcode_map_0f_38[256] = {
4148 /* 0x00 - 0x7f */
4149 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
84cffe49
BP
4150 /* 0x80 - 0xef */
4151 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4152 /* 0xf0 - 0xf1 */
4153 GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
4154 GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
4155 /* 0xf2 - 0xff */
4156 N, N, X4(N), X8(N)
0bc5eedb
BP
4157};
4158
73fba5f4
AK
4159#undef D
4160#undef N
4161#undef G
4162#undef GD
4163#undef I
aa97bb48 4164#undef GP
01de8b09 4165#undef EXT
73fba5f4 4166
8d8f4e9f 4167#undef D2bv
f6511935 4168#undef D2bvIP
8d8f4e9f 4169#undef I2bv
d7841a4b 4170#undef I2bvIP
d67fc27a 4171#undef I6ALU
8d8f4e9f 4172
9dac77fa 4173static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
39f21ee5
AK
4174{
4175 unsigned size;
4176
9dac77fa 4177 size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
39f21ee5
AK
4178 if (size == 8)
4179 size = 4;
4180 return size;
4181}
4182
4183static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4184 unsigned size, bool sign_extension)
4185{
39f21ee5
AK
4186 int rc = X86EMUL_CONTINUE;
4187
4188 op->type = OP_IMM;
4189 op->bytes = size;
9dac77fa 4190 op->addr.mem.ea = ctxt->_eip;
39f21ee5
AK
4191 /* NB. Immediates are sign-extended as necessary. */
4192 switch (op->bytes) {
4193 case 1:
e85a1085 4194 op->val = insn_fetch(s8, ctxt);
39f21ee5
AK
4195 break;
4196 case 2:
e85a1085 4197 op->val = insn_fetch(s16, ctxt);
39f21ee5
AK
4198 break;
4199 case 4:
e85a1085 4200 op->val = insn_fetch(s32, ctxt);
39f21ee5 4201 break;
5e2c6883
NA
4202 case 8:
4203 op->val = insn_fetch(s64, ctxt);
4204 break;
39f21ee5
AK
4205 }
4206 if (!sign_extension) {
4207 switch (op->bytes) {
4208 case 1:
4209 op->val &= 0xff;
4210 break;
4211 case 2:
4212 op->val &= 0xffff;
4213 break;
4214 case 4:
4215 op->val &= 0xffffffff;
4216 break;
4217 }
4218 }
4219done:
4220 return rc;
4221}
4222
a9945549
AK
4223static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
4224 unsigned d)
4225{
4226 int rc = X86EMUL_CONTINUE;
4227
4228 switch (d) {
4229 case OpReg:
2adb5ad9 4230 decode_register_operand(ctxt, op);
a9945549
AK
4231 break;
4232 case OpImmUByte:
608aabe3 4233 rc = decode_imm(ctxt, op, 1, false);
a9945549
AK
4234 break;
4235 case OpMem:
41ddf978 4236 ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
0fe59128
AK
4237 mem_common:
4238 *op = ctxt->memop;
4239 ctxt->memopp = op;
96888977 4240 if (ctxt->d & BitOp)
a9945549
AK
4241 fetch_bit_operand(ctxt);
4242 op->orig_val = op->val;
4243 break;
41ddf978 4244 case OpMem64:
aaa05f24 4245 ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
41ddf978 4246 goto mem_common;
a9945549
AK
4247 case OpAcc:
4248 op->type = OP_REG;
4249 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
dd856efa 4250 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
a9945549
AK
4251 fetch_register_operand(op);
4252 op->orig_val = op->val;
4253 break;
820207c8
AK
4254 case OpAccLo:
4255 op->type = OP_REG;
4256 op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
4257 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4258 fetch_register_operand(op);
4259 op->orig_val = op->val;
4260 break;
4261 case OpAccHi:
4262 if (ctxt->d & ByteOp) {
4263 op->type = OP_NONE;
4264 break;
4265 }
4266 op->type = OP_REG;
4267 op->bytes = ctxt->op_bytes;
4268 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4269 fetch_register_operand(op);
4270 op->orig_val = op->val;
4271 break;
a9945549
AK
4272 case OpDI:
4273 op->type = OP_MEM;
4274 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4275 op->addr.mem.ea =
dd856efa 4276 register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
a9945549
AK
4277 op->addr.mem.seg = VCPU_SREG_ES;
4278 op->val = 0;
b3356bf0 4279 op->count = 1;
a9945549
AK
4280 break;
4281 case OpDX:
4282 op->type = OP_REG;
4283 op->bytes = 2;
dd856efa 4284 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
a9945549
AK
4285 fetch_register_operand(op);
4286 break;
4dd6a57d
AK
4287 case OpCL:
4288 op->bytes = 1;
dd856efa 4289 op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4dd6a57d
AK
4290 break;
4291 case OpImmByte:
4292 rc = decode_imm(ctxt, op, 1, true);
4293 break;
4294 case OpOne:
4295 op->bytes = 1;
4296 op->val = 1;
4297 break;
4298 case OpImm:
4299 rc = decode_imm(ctxt, op, imm_size(ctxt), true);
4300 break;
5e2c6883
NA
4301 case OpImm64:
4302 rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
4303 break;
28867cee
AK
4304 case OpMem8:
4305 ctxt->memop.bytes = 1;
660696d1 4306 if (ctxt->memop.type == OP_REG) {
aa9ac1a6
GN
4307 ctxt->memop.addr.reg = decode_register(ctxt,
4308 ctxt->modrm_rm, true);
660696d1
GN
4309 fetch_register_operand(&ctxt->memop);
4310 }
28867cee 4311 goto mem_common;
0fe59128
AK
4312 case OpMem16:
4313 ctxt->memop.bytes = 2;
4314 goto mem_common;
4315 case OpMem32:
4316 ctxt->memop.bytes = 4;
4317 goto mem_common;
4318 case OpImmU16:
4319 rc = decode_imm(ctxt, op, 2, false);
4320 break;
4321 case OpImmU:
4322 rc = decode_imm(ctxt, op, imm_size(ctxt), false);
4323 break;
4324 case OpSI:
4325 op->type = OP_MEM;
4326 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4327 op->addr.mem.ea =
dd856efa 4328 register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
573e80fe 4329 op->addr.mem.seg = ctxt->seg_override;
0fe59128 4330 op->val = 0;
b3356bf0 4331 op->count = 1;
0fe59128 4332 break;
7fa57952
PB
4333 case OpXLat:
4334 op->type = OP_MEM;
4335 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4336 op->addr.mem.ea =
4337 register_address(ctxt,
4338 reg_read(ctxt, VCPU_REGS_RBX) +
4339 (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
573e80fe 4340 op->addr.mem.seg = ctxt->seg_override;
7fa57952
PB
4341 op->val = 0;
4342 break;
0fe59128
AK
4343 case OpImmFAddr:
4344 op->type = OP_IMM;
4345 op->addr.mem.ea = ctxt->_eip;
4346 op->bytes = ctxt->op_bytes + 2;
4347 insn_fetch_arr(op->valptr, op->bytes, ctxt);
4348 break;
4349 case OpMemFAddr:
4350 ctxt->memop.bytes = ctxt->op_bytes + 2;
4351 goto mem_common;
c191a7a0
AK
4352 case OpES:
4353 op->val = VCPU_SREG_ES;
4354 break;
4355 case OpCS:
4356 op->val = VCPU_SREG_CS;
4357 break;
4358 case OpSS:
4359 op->val = VCPU_SREG_SS;
4360 break;
4361 case OpDS:
4362 op->val = VCPU_SREG_DS;
4363 break;
4364 case OpFS:
4365 op->val = VCPU_SREG_FS;
4366 break;
4367 case OpGS:
4368 op->val = VCPU_SREG_GS;
4369 break;
a9945549
AK
4370 case OpImplicit:
4371 /* Special instructions do their own operand decoding. */
4372 default:
4373 op->type = OP_NONE; /* Disable writeback. */
4374 break;
4375 }
4376
4377done:
4378 return rc;
4379}
4380
ef5d75cc 4381int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
dde7e6d1 4382{
dde7e6d1
AK
4383 int rc = X86EMUL_CONTINUE;
4384 int mode = ctxt->mode;
46561646 4385 int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
0d7cdee8 4386 bool op_prefix = false;
573e80fe 4387 bool has_seg_override = false;
46561646 4388 struct opcode opcode;
dde7e6d1 4389
f09ed83e
AK
4390 ctxt->memop.type = OP_NONE;
4391 ctxt->memopp = NULL;
9dac77fa 4392 ctxt->_eip = ctxt->eip;
17052f16
PB
4393 ctxt->fetch.ptr = ctxt->fetch.data;
4394 ctxt->fetch.end = ctxt->fetch.data + insn_len;
1ce19dc1 4395 ctxt->opcode_len = 1;
dc25e89e 4396 if (insn_len > 0)
9dac77fa 4397 memcpy(ctxt->fetch.data, insn, insn_len);
285ca9e9 4398 else {
9506d57d 4399 rc = __do_insn_fetch_bytes(ctxt, 1);
285ca9e9
PB
4400 if (rc != X86EMUL_CONTINUE)
4401 return rc;
4402 }
dde7e6d1
AK
4403
4404 switch (mode) {
4405 case X86EMUL_MODE_REAL:
4406 case X86EMUL_MODE_VM86:
4407 case X86EMUL_MODE_PROT16:
4408 def_op_bytes = def_ad_bytes = 2;
4409 break;
4410 case X86EMUL_MODE_PROT32:
4411 def_op_bytes = def_ad_bytes = 4;
4412 break;
4413#ifdef CONFIG_X86_64
4414 case X86EMUL_MODE_PROT64:
4415 def_op_bytes = 4;
4416 def_ad_bytes = 8;
4417 break;
4418#endif
4419 default:
1d2887e2 4420 return EMULATION_FAILED;
dde7e6d1
AK
4421 }
4422
9dac77fa
AK
4423 ctxt->op_bytes = def_op_bytes;
4424 ctxt->ad_bytes = def_ad_bytes;
dde7e6d1
AK
4425
4426 /* Legacy prefixes. */
4427 for (;;) {
e85a1085 4428 switch (ctxt->b = insn_fetch(u8, ctxt)) {
dde7e6d1 4429 case 0x66: /* operand-size override */
0d7cdee8 4430 op_prefix = true;
dde7e6d1 4431 /* switch between 2/4 bytes */
9dac77fa 4432 ctxt->op_bytes = def_op_bytes ^ 6;
dde7e6d1
AK
4433 break;
4434 case 0x67: /* address-size override */
4435 if (mode == X86EMUL_MODE_PROT64)
4436 /* switch between 4/8 bytes */
9dac77fa 4437 ctxt->ad_bytes = def_ad_bytes ^ 12;
dde7e6d1
AK
4438 else
4439 /* switch between 2/4 bytes */
9dac77fa 4440 ctxt->ad_bytes = def_ad_bytes ^ 6;
dde7e6d1
AK
4441 break;
4442 case 0x26: /* ES override */
4443 case 0x2e: /* CS override */
4444 case 0x36: /* SS override */
4445 case 0x3e: /* DS override */
573e80fe
BD
4446 has_seg_override = true;
4447 ctxt->seg_override = (ctxt->b >> 3) & 3;
dde7e6d1
AK
4448 break;
4449 case 0x64: /* FS override */
4450 case 0x65: /* GS override */
573e80fe
BD
4451 has_seg_override = true;
4452 ctxt->seg_override = ctxt->b & 7;
dde7e6d1
AK
4453 break;
4454 case 0x40 ... 0x4f: /* REX */
4455 if (mode != X86EMUL_MODE_PROT64)
4456 goto done_prefixes;
9dac77fa 4457 ctxt->rex_prefix = ctxt->b;
dde7e6d1
AK
4458 continue;
4459 case 0xf0: /* LOCK */
9dac77fa 4460 ctxt->lock_prefix = 1;
dde7e6d1
AK
4461 break;
4462 case 0xf2: /* REPNE/REPNZ */
dde7e6d1 4463 case 0xf3: /* REP/REPE/REPZ */
9dac77fa 4464 ctxt->rep_prefix = ctxt->b;
dde7e6d1
AK
4465 break;
4466 default:
4467 goto done_prefixes;
4468 }
4469
4470 /* Any legacy prefix after a REX prefix nullifies its effect. */
4471
9dac77fa 4472 ctxt->rex_prefix = 0;
dde7e6d1
AK
4473 }
4474
4475done_prefixes:
4476
4477 /* REX prefix. */
9dac77fa
AK
4478 if (ctxt->rex_prefix & 8)
4479 ctxt->op_bytes = 8; /* REX.W */
dde7e6d1
AK
4480
4481 /* Opcode byte(s). */
9dac77fa 4482 opcode = opcode_table[ctxt->b];
d3ad6243 4483 /* Two-byte opcode? */
9dac77fa 4484 if (ctxt->b == 0x0f) {
1ce19dc1 4485 ctxt->opcode_len = 2;
e85a1085 4486 ctxt->b = insn_fetch(u8, ctxt);
9dac77fa 4487 opcode = twobyte_table[ctxt->b];
0bc5eedb
BP
4488
4489 /* 0F_38 opcode map */
4490 if (ctxt->b == 0x38) {
4491 ctxt->opcode_len = 3;
4492 ctxt->b = insn_fetch(u8, ctxt);
4493 opcode = opcode_map_0f_38[ctxt->b];
4494 }
dde7e6d1 4495 }
9dac77fa 4496 ctxt->d = opcode.flags;
dde7e6d1 4497
9f4260e7
TY
4498 if (ctxt->d & ModRM)
4499 ctxt->modrm = insn_fetch(u8, ctxt);
4500
7fe864dc
NA
4501 /* vex-prefix instructions are not implemented */
4502 if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
4503 (mode == X86EMUL_MODE_PROT64 ||
4504 (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
4505 ctxt->d = NotImpl;
4506 }
4507
9dac77fa
AK
4508 while (ctxt->d & GroupMask) {
4509 switch (ctxt->d & GroupMask) {
46561646 4510 case Group:
9dac77fa 4511 goffset = (ctxt->modrm >> 3) & 7;
46561646
AK
4512 opcode = opcode.u.group[goffset];
4513 break;
4514 case GroupDual:
9dac77fa
AK
4515 goffset = (ctxt->modrm >> 3) & 7;
4516 if ((ctxt->modrm >> 6) == 3)
46561646
AK
4517 opcode = opcode.u.gdual->mod3[goffset];
4518 else
4519 opcode = opcode.u.gdual->mod012[goffset];
4520 break;
4521 case RMExt:
9dac77fa 4522 goffset = ctxt->modrm & 7;
01de8b09 4523 opcode = opcode.u.group[goffset];
46561646
AK
4524 break;
4525 case Prefix:
9dac77fa 4526 if (ctxt->rep_prefix && op_prefix)
1d2887e2 4527 return EMULATION_FAILED;
9dac77fa 4528 simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
46561646
AK
4529 switch (simd_prefix) {
4530 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
4531 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
4532 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
4533 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
4534 }
4535 break;
045a282c
GN
4536 case Escape:
4537 if (ctxt->modrm > 0xbf)
4538 opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
4539 else
4540 opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
4541 break;
46561646 4542 default:
1d2887e2 4543 return EMULATION_FAILED;
0d7cdee8 4544 }
46561646 4545
b1ea50b2 4546 ctxt->d &= ~(u64)GroupMask;
9dac77fa 4547 ctxt->d |= opcode.flags;
0d7cdee8
AK
4548 }
4549
e24186e0
PB
4550 /* Unrecognised? */
4551 if (ctxt->d == 0)
4552 return EMULATION_FAILED;
4553
9dac77fa 4554 ctxt->execute = opcode.u.execute;
dde7e6d1 4555
3a6095a0
NA
4556 if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
4557 return EMULATION_FAILED;
4558
d40a6898 4559 if (unlikely(ctxt->d &
3a6095a0 4560 (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm))) {
d40a6898
PB
4561 /*
4562 * These are copied unconditionally here, and checked unconditionally
4563 * in x86_emulate_insn.
4564 */
4565 ctxt->check_perm = opcode.check_perm;
4566 ctxt->intercept = opcode.intercept;
dde7e6d1 4567
d40a6898
PB
4568 if (ctxt->d & NotImpl)
4569 return EMULATION_FAILED;
d867162c 4570
d40a6898 4571 if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
9dac77fa 4572 ctxt->op_bytes = 8;
7f9b4b75 4573
d40a6898
PB
4574 if (ctxt->d & Op3264) {
4575 if (mode == X86EMUL_MODE_PROT64)
4576 ctxt->op_bytes = 8;
4577 else
4578 ctxt->op_bytes = 4;
4579 }
4580
4581 if (ctxt->d & Sse)
4582 ctxt->op_bytes = 16;
4583 else if (ctxt->d & Mmx)
4584 ctxt->op_bytes = 8;
4585 }
1253791d 4586
dde7e6d1 4587 /* ModRM and SIB bytes. */
9dac77fa 4588 if (ctxt->d & ModRM) {
f09ed83e 4589 rc = decode_modrm(ctxt, &ctxt->memop);
573e80fe
BD
4590 if (!has_seg_override) {
4591 has_seg_override = true;
4592 ctxt->seg_override = ctxt->modrm_seg;
4593 }
9dac77fa 4594 } else if (ctxt->d & MemAbs)
f09ed83e 4595 rc = decode_abs(ctxt, &ctxt->memop);
dde7e6d1
AK
4596 if (rc != X86EMUL_CONTINUE)
4597 goto done;
4598
573e80fe
BD
4599 if (!has_seg_override)
4600 ctxt->seg_override = VCPU_SREG_DS;
dde7e6d1 4601
573e80fe 4602 ctxt->memop.addr.mem.seg = ctxt->seg_override;
dde7e6d1 4603
dde7e6d1
AK
4604 /*
4605 * Decode and fetch the source operand: register, memory
4606 * or immediate.
4607 */
0fe59128 4608 rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
39f21ee5
AK
4609 if (rc != X86EMUL_CONTINUE)
4610 goto done;
4611
dde7e6d1
AK
4612 /*
4613 * Decode and fetch the second source operand: register, memory
4614 * or immediate.
4615 */
4dd6a57d 4616 rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
39f21ee5
AK
4617 if (rc != X86EMUL_CONTINUE)
4618 goto done;
4619
dde7e6d1 4620 /* Decode and fetch the destination operand: register or memory. */
a9945549 4621 rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
dde7e6d1 4622
41061cdb 4623 if (ctxt->rip_relative)
f09ed83e 4624 ctxt->memopp->addr.mem.ea += ctxt->_eip;
cb16c348 4625
a430c916 4626done:
1d2887e2 4627 return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
dde7e6d1
AK
4628}
4629
1cb3f3ae
XG
4630bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
4631{
4632 return ctxt->d & PageTable;
4633}
4634
3e2f65d5
GN
4635static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
4636{
3e2f65d5
GN
4637 /* The second termination condition only applies for REPE
4638 * and REPNE. Test if the repeat string operation prefix is
4639 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
4640 * corresponding termination condition according to:
4641 * - if REPE/REPZ and ZF = 0 then done
4642 * - if REPNE/REPNZ and ZF = 1 then done
4643 */
9dac77fa
AK
4644 if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
4645 (ctxt->b == 0xae) || (ctxt->b == 0xaf))
4646 && (((ctxt->rep_prefix == REPE_PREFIX) &&
3e2f65d5 4647 ((ctxt->eflags & EFLG_ZF) == 0))
9dac77fa 4648 || ((ctxt->rep_prefix == REPNE_PREFIX) &&
3e2f65d5
GN
4649 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
4650 return true;
4651
4652 return false;
4653}
4654
cbe2c9d3
AK
4655static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
4656{
4657 bool fault = false;
4658
4659 ctxt->ops->get_fpu(ctxt);
4660 asm volatile("1: fwait \n\t"
4661 "2: \n\t"
4662 ".pushsection .fixup,\"ax\" \n\t"
4663 "3: \n\t"
4664 "movb $1, %[fault] \n\t"
4665 "jmp 2b \n\t"
4666 ".popsection \n\t"
4667 _ASM_EXTABLE(1b, 3b)
38e8a2dd 4668 : [fault]"+qm"(fault));
cbe2c9d3
AK
4669 ctxt->ops->put_fpu(ctxt);
4670
4671 if (unlikely(fault))
4672 return emulate_exception(ctxt, MF_VECTOR, 0, false);
4673
4674 return X86EMUL_CONTINUE;
4675}
4676
4677static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
4678 struct operand *op)
4679{
4680 if (op->type == OP_MM)
4681 read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
4682}
4683
e28bbd44
AK
4684static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
4685{
4686 ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
b9fa409b
AK
4687 if (!(ctxt->d & ByteOp))
4688 fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
e28bbd44 4689 asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
b8c0b6ae
AK
4690 : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
4691 [fastop]"+S"(fop)
4692 : "c"(ctxt->src2.val));
e28bbd44 4693 ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
b8c0b6ae
AK
4694 if (!fop) /* exception is returned in fop variable */
4695 return emulate_de(ctxt);
e28bbd44
AK
4696 return X86EMUL_CONTINUE;
4697}
dd856efa 4698
1498507a
BD
4699void init_decode_cache(struct x86_emulate_ctxt *ctxt)
4700{
573e80fe
BD
4701 memset(&ctxt->rip_relative, 0,
4702 (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
1498507a 4703
1498507a
BD
4704 ctxt->io_read.pos = 0;
4705 ctxt->io_read.end = 0;
1498507a
BD
4706 ctxt->mem_read.end = 0;
4707}
4708
7b105ca2 4709int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
8b4caf66 4710{
0225fb50 4711 const struct x86_emulate_ops *ops = ctxt->ops;
1b30eaa8 4712 int rc = X86EMUL_CONTINUE;
9dac77fa 4713 int saved_dst_type = ctxt->dst.type;
8b4caf66 4714
9dac77fa 4715 ctxt->mem_read.pos = 0;
310b5d30 4716
e24186e0
PB
4717 /* LOCK prefix is allowed only with some instructions */
4718 if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
35d3d4a1 4719 rc = emulate_ud(ctxt);
1161624f
GN
4720 goto done;
4721 }
4722
e24186e0 4723 if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
35d3d4a1 4724 rc = emulate_ud(ctxt);
d380a5e4
GN
4725 goto done;
4726 }
4727
d40a6898
PB
4728 if (unlikely(ctxt->d &
4729 (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
4730 if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
4731 (ctxt->d & Undefined)) {
4732 rc = emulate_ud(ctxt);
4733 goto done;
4734 }
1253791d 4735
d40a6898
PB
4736 if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
4737 || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
4738 rc = emulate_ud(ctxt);
cbe2c9d3 4739 goto done;
d40a6898 4740 }
cbe2c9d3 4741
d40a6898
PB
4742 if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
4743 rc = emulate_nm(ctxt);
c4f035c6 4744 goto done;
d40a6898 4745 }
c4f035c6 4746
d40a6898
PB
4747 if (ctxt->d & Mmx) {
4748 rc = flush_pending_x87_faults(ctxt);
4749 if (rc != X86EMUL_CONTINUE)
4750 goto done;
4751 /*
4752 * Now that we know the fpu is exception safe, we can fetch
4753 * operands from it.
4754 */
4755 fetch_possible_mmx_operand(ctxt, &ctxt->src);
4756 fetch_possible_mmx_operand(ctxt, &ctxt->src2);
4757 if (!(ctxt->d & Mov))
4758 fetch_possible_mmx_operand(ctxt, &ctxt->dst);
4759 }
e92805ac 4760
685bbf4a 4761 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
d40a6898
PB
4762 rc = emulator_check_intercept(ctxt, ctxt->intercept,
4763 X86_ICPT_PRE_EXCEPT);
4764 if (rc != X86EMUL_CONTINUE)
4765 goto done;
4766 }
8ea7d6ae 4767
d40a6898
PB
4768 /* Privileged instruction can be executed only in CPL=0 */
4769 if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
68efa764
NA
4770 if (ctxt->d & PrivUD)
4771 rc = emulate_ud(ctxt);
4772 else
4773 rc = emulate_gp(ctxt, 0);
d09beabd 4774 goto done;
d40a6898 4775 }
d09beabd 4776
d40a6898
PB
4777 /* Instruction can only be executed in protected mode */
4778 if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4779 rc = emulate_ud(ctxt);
c4f035c6 4780 goto done;
d40a6898 4781 }
c4f035c6 4782
d40a6898 4783 /* Do instruction specific permission checks */
685bbf4a 4784 if (ctxt->d & CheckPerm) {
d40a6898
PB
4785 rc = ctxt->check_perm(ctxt);
4786 if (rc != X86EMUL_CONTINUE)
4787 goto done;
4788 }
4789
685bbf4a 4790 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
d40a6898
PB
4791 rc = emulator_check_intercept(ctxt, ctxt->intercept,
4792 X86_ICPT_POST_EXCEPT);
4793 if (rc != X86EMUL_CONTINUE)
4794 goto done;
4795 }
4796
4797 if (ctxt->rep_prefix && (ctxt->d & String)) {
4798 /* All REP prefixes have the same first termination condition */
4799 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4800 ctxt->eip = ctxt->_eip;
4467c3f1 4801 ctxt->eflags &= ~EFLG_RF;
d40a6898
PB
4802 goto done;
4803 }
b9fa9d6b 4804 }
b9fa9d6b
AK
4805 }
4806
9dac77fa
AK
4807 if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
4808 rc = segmented_read(ctxt, ctxt->src.addr.mem,
4809 ctxt->src.valptr, ctxt->src.bytes);
b60d513c 4810 if (rc != X86EMUL_CONTINUE)
8b4caf66 4811 goto done;
9dac77fa 4812 ctxt->src.orig_val64 = ctxt->src.val64;
8b4caf66
LV
4813 }
4814
9dac77fa
AK
4815 if (ctxt->src2.type == OP_MEM) {
4816 rc = segmented_read(ctxt, ctxt->src2.addr.mem,
4817 &ctxt->src2.val, ctxt->src2.bytes);
e35b7b9c
GN
4818 if (rc != X86EMUL_CONTINUE)
4819 goto done;
4820 }
4821
9dac77fa 4822 if ((ctxt->d & DstMask) == ImplicitOps)
8b4caf66
LV
4823 goto special_insn;
4824
4825
9dac77fa 4826 if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
69f55cb1 4827 /* optimisation - avoid slow emulated read if Mov */
9dac77fa
AK
4828 rc = segmented_read(ctxt, ctxt->dst.addr.mem,
4829 &ctxt->dst.val, ctxt->dst.bytes);
69f55cb1
GN
4830 if (rc != X86EMUL_CONTINUE)
4831 goto done;
038e51de 4832 }
9dac77fa 4833 ctxt->dst.orig_val = ctxt->dst.val;
038e51de 4834
018a98db
AK
4835special_insn:
4836
685bbf4a 4837 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
9dac77fa 4838 rc = emulator_check_intercept(ctxt, ctxt->intercept,
8a76d7f2 4839 X86_ICPT_POST_MEMACCESS);
c4f035c6
AK
4840 if (rc != X86EMUL_CONTINUE)
4841 goto done;
4842 }
4843
b9a1ecb9
NA
4844 if (ctxt->rep_prefix && (ctxt->d & String))
4845 ctxt->eflags |= EFLG_RF;
4846 else
4847 ctxt->eflags &= ~EFLG_RF;
4467c3f1 4848
9dac77fa 4849 if (ctxt->execute) {
e28bbd44
AK
4850 if (ctxt->d & Fastop) {
4851 void (*fop)(struct fastop *) = (void *)ctxt->execute;
4852 rc = fastop(ctxt, fop);
4853 if (rc != X86EMUL_CONTINUE)
4854 goto done;
4855 goto writeback;
4856 }
9dac77fa 4857 rc = ctxt->execute(ctxt);
ef65c889
AK
4858 if (rc != X86EMUL_CONTINUE)
4859 goto done;
4860 goto writeback;
4861 }
4862
1ce19dc1 4863 if (ctxt->opcode_len == 2)
6aa8b732 4864 goto twobyte_insn;
0bc5eedb
BP
4865 else if (ctxt->opcode_len == 3)
4866 goto threebyte_insn;
6aa8b732 4867
9dac77fa 4868 switch (ctxt->b) {
6aa8b732 4869 case 0x63: /* movsxd */
8b4caf66 4870 if (ctxt->mode != X86EMUL_MODE_PROT64)
6aa8b732 4871 goto cannot_emulate;
9dac77fa 4872 ctxt->dst.val = (s32) ctxt->src.val;
6aa8b732 4873 break;
b2833e3c 4874 case 0x70 ... 0x7f: /* jcc (short) */
9dac77fa 4875 if (test_cc(ctxt->b, ctxt->eflags))
234f3ce4 4876 rc = jmp_rel(ctxt, ctxt->src.val);
018a98db 4877 break;
7e0b54b1 4878 case 0x8d: /* lea r16/r32, m */
9dac77fa 4879 ctxt->dst.val = ctxt->src.addr.mem.ea;
7e0b54b1 4880 break;
3d9e77df 4881 case 0x90 ... 0x97: /* nop / xchg reg, rax */
dd856efa 4882 if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
a825f5cc
NA
4883 ctxt->dst.type = OP_NONE;
4884 else
4885 rc = em_xchg(ctxt);
e4f973ae 4886 break;
e8b6fa70 4887 case 0x98: /* cbw/cwde/cdqe */
9dac77fa
AK
4888 switch (ctxt->op_bytes) {
4889 case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
4890 case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
4891 case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
e8b6fa70
WY
4892 }
4893 break;
6e154e56 4894 case 0xcc: /* int3 */
5c5df76b
TY
4895 rc = emulate_int(ctxt, 3);
4896 break;
6e154e56 4897 case 0xcd: /* int n */
9dac77fa 4898 rc = emulate_int(ctxt, ctxt->src.val);
6e154e56
MG
4899 break;
4900 case 0xce: /* into */
5c5df76b
TY
4901 if (ctxt->eflags & EFLG_OF)
4902 rc = emulate_int(ctxt, 4);
6e154e56 4903 break;
1a52e051 4904 case 0xe9: /* jmp rel */
db5b0762 4905 case 0xeb: /* jmp rel short */
234f3ce4 4906 rc = jmp_rel(ctxt, ctxt->src.val);
9dac77fa 4907 ctxt->dst.type = OP_NONE; /* Disable writeback. */
1a52e051 4908 break;
111de5d6 4909 case 0xf4: /* hlt */
6c3287f7 4910 ctxt->ops->halt(ctxt);
19fdfa0d 4911 break;
111de5d6
AK
4912 case 0xf5: /* cmc */
4913 /* complement carry flag from eflags reg */
4914 ctxt->eflags ^= EFLG_CF;
111de5d6
AK
4915 break;
4916 case 0xf8: /* clc */
4917 ctxt->eflags &= ~EFLG_CF;
111de5d6 4918 break;
8744aa9a
MG
4919 case 0xf9: /* stc */
4920 ctxt->eflags |= EFLG_CF;
4921 break;
fb4616f4
MG
4922 case 0xfc: /* cld */
4923 ctxt->eflags &= ~EFLG_DF;
fb4616f4
MG
4924 break;
4925 case 0xfd: /* std */
4926 ctxt->eflags |= EFLG_DF;
fb4616f4 4927 break;
91269b8f
AK
4928 default:
4929 goto cannot_emulate;
6aa8b732 4930 }
018a98db 4931
7d9ddaed
AK
4932 if (rc != X86EMUL_CONTINUE)
4933 goto done;
4934
018a98db 4935writeback:
fb32b1ed
AK
4936 if (ctxt->d & SrcWrite) {
4937 BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
4938 rc = writeback(ctxt, &ctxt->src);
4939 if (rc != X86EMUL_CONTINUE)
4940 goto done;
4941 }
ee212297
NA
4942 if (!(ctxt->d & NoWrite)) {
4943 rc = writeback(ctxt, &ctxt->dst);
4944 if (rc != X86EMUL_CONTINUE)
4945 goto done;
4946 }
018a98db 4947
5cd21917
GN
4948 /*
4949 * restore dst type in case the decoding will be reused
4950 * (happens for string instruction )
4951 */
9dac77fa 4952 ctxt->dst.type = saved_dst_type;
5cd21917 4953
9dac77fa 4954 if ((ctxt->d & SrcMask) == SrcSI)
f3bd64c6 4955 string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
a682e354 4956
9dac77fa 4957 if ((ctxt->d & DstMask) == DstDI)
f3bd64c6 4958 string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
d9271123 4959
9dac77fa 4960 if (ctxt->rep_prefix && (ctxt->d & String)) {
b3356bf0 4961 unsigned int count;
9dac77fa 4962 struct read_cache *r = &ctxt->io_read;
b3356bf0
GN
4963 if ((ctxt->d & SrcMask) == SrcSI)
4964 count = ctxt->src.count;
4965 else
4966 count = ctxt->dst.count;
4967 register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
4968 -count);
3e2f65d5 4969
d2ddd1c4
GN
4970 if (!string_insn_completed(ctxt)) {
4971 /*
4972 * Re-enter guest when pio read ahead buffer is empty
4973 * or, if it is not used, after each 1024 iteration.
4974 */
dd856efa 4975 if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
d2ddd1c4
GN
4976 (r->end == 0 || r->end != r->pos)) {
4977 /*
4978 * Reset read cache. Usually happens before
4979 * decode, but since instruction is restarted
4980 * we have to do it here.
4981 */
9dac77fa 4982 ctxt->mem_read.end = 0;
dd856efa 4983 writeback_registers(ctxt);
d2ddd1c4
GN
4984 return EMULATION_RESTART;
4985 }
4986 goto done; /* skip rip writeback */
0fa6ccbd 4987 }
b9a1ecb9 4988 ctxt->eflags &= ~EFLG_RF;
5cd21917 4989 }
d2ddd1c4 4990
9dac77fa 4991 ctxt->eip = ctxt->_eip;
018a98db
AK
4992
4993done:
e0ad0b47
PB
4994 if (rc == X86EMUL_PROPAGATE_FAULT) {
4995 WARN_ON(ctxt->exception.vector > 0x1f);
da9cb575 4996 ctxt->have_exception = true;
e0ad0b47 4997 }
775fde86
JR
4998 if (rc == X86EMUL_INTERCEPTED)
4999 return EMULATION_INTERCEPTED;
5000
dd856efa
AK
5001 if (rc == X86EMUL_CONTINUE)
5002 writeback_registers(ctxt);
5003
d2ddd1c4 5004 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
6aa8b732
AK
5005
5006twobyte_insn:
9dac77fa 5007 switch (ctxt->b) {
018a98db 5008 case 0x09: /* wbinvd */
cfb22375 5009 (ctxt->ops->wbinvd)(ctxt);
f5f48ee1
SY
5010 break;
5011 case 0x08: /* invd */
018a98db
AK
5012 case 0x0d: /* GrpP (prefetch) */
5013 case 0x18: /* Grp16 (prefetch/nop) */
103f98ea 5014 case 0x1f: /* nop */
018a98db
AK
5015 break;
5016 case 0x20: /* mov cr, reg */
9dac77fa 5017 ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
018a98db 5018 break;
6aa8b732 5019 case 0x21: /* mov from dr to reg */
9dac77fa 5020 ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
6aa8b732 5021 break;
6aa8b732 5022 case 0x40 ... 0x4f: /* cmov */
140bad89
NA
5023 if (test_cc(ctxt->b, ctxt->eflags))
5024 ctxt->dst.val = ctxt->src.val;
5025 else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
5026 ctxt->op_bytes != 4)
9dac77fa 5027 ctxt->dst.type = OP_NONE; /* no writeback */
6aa8b732 5028 break;
b2833e3c 5029 case 0x80 ... 0x8f: /* jnz rel, etc*/
9dac77fa 5030 if (test_cc(ctxt->b, ctxt->eflags))
234f3ce4 5031 rc = jmp_rel(ctxt, ctxt->src.val);
018a98db 5032 break;
ee45b58e 5033 case 0x90 ... 0x9f: /* setcc r/m8 */
9dac77fa 5034 ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
ee45b58e 5035 break;
6aa8b732 5036 case 0xb6 ... 0xb7: /* movzx */
9dac77fa 5037 ctxt->dst.bytes = ctxt->op_bytes;
361cad2b 5038 ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
9dac77fa 5039 : (u16) ctxt->src.val;
6aa8b732 5040 break;
6aa8b732 5041 case 0xbe ... 0xbf: /* movsx */
9dac77fa 5042 ctxt->dst.bytes = ctxt->op_bytes;
361cad2b 5043 ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
9dac77fa 5044 (s16) ctxt->src.val;
6aa8b732 5045 break;
a012e65a 5046 case 0xc3: /* movnti */
9dac77fa 5047 ctxt->dst.bytes = ctxt->op_bytes;
3b32004a
NA
5048 ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
5049 (u32) ctxt->src.val;
a012e65a 5050 break;
91269b8f
AK
5051 default:
5052 goto cannot_emulate;
6aa8b732 5053 }
7d9ddaed 5054
0bc5eedb
BP
5055threebyte_insn:
5056
7d9ddaed
AK
5057 if (rc != X86EMUL_CONTINUE)
5058 goto done;
5059
6aa8b732
AK
5060 goto writeback;
5061
5062cannot_emulate:
a0c0ab2f 5063 return EMULATION_FAILED;
6aa8b732 5064}
dd856efa
AK
5065
5066void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5067{
5068 invalidate_registers(ctxt);
5069}
5070
5071void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5072{
5073 writeback_registers(ctxt);
5074}
This page took 1.076302 seconds and 5 git commands to generate.