KVM: convert bus to slots_lock
[deliverable/linux.git] / arch / x86 / kvm / i8254.c
CommitLineData
7837699f
SY
1/*
2 * 8253/8254 interval timer emulation
3 *
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2006 Intel Corporation
6 * Copyright (c) 2007 Keir Fraser, XenSource Inc
7 * Copyright (c) 2008 Intel Corporation
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * THE SOFTWARE.
26 *
27 * Authors:
28 * Sheng Yang <sheng.yang@intel.com>
29 * Based on QEMU and Xen.
30 */
31
32#include <linux/kvm_host.h>
33
34#include "irq.h"
35#include "i8254.h"
36
37#ifndef CONFIG_X86_64
6f6d6a1a 38#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
7837699f
SY
39#else
40#define mod_64(x, y) ((x) % (y))
41#endif
42
43#define RW_STATE_LSB 1
44#define RW_STATE_MSB 2
45#define RW_STATE_WORD0 3
46#define RW_STATE_WORD1 4
47
48/* Compute with 96 bit intermediate result: (a*b)/c */
49static u64 muldiv64(u64 a, u32 b, u32 c)
50{
51 union {
52 u64 ll;
53 struct {
54 u32 low, high;
55 } l;
56 } u, res;
57 u64 rl, rh;
58
59 u.ll = a;
60 rl = (u64)u.l.low * (u64)b;
61 rh = (u64)u.l.high * (u64)b;
62 rh += (rl >> 32);
6f6d6a1a
RZ
63 res.l.high = div64_u64(rh, c);
64 res.l.low = div64_u64(((mod_64(rh, c) << 32) + (rl & 0xffffffff)), c);
7837699f
SY
65 return res.ll;
66}
67
68static void pit_set_gate(struct kvm *kvm, int channel, u32 val)
69{
70 struct kvm_kpit_channel_state *c =
71 &kvm->arch.vpit->pit_state.channels[channel];
72
73 WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
74
75 switch (c->mode) {
76 default:
77 case 0:
78 case 4:
79 /* XXX: just disable/enable counting */
80 break;
81 case 1:
82 case 2:
83 case 3:
84 case 5:
85 /* Restart counting on rising edge. */
86 if (c->gate < val)
87 c->count_load_time = ktime_get();
88 break;
89 }
90
91 c->gate = val;
92}
93
8b2cf73c 94static int pit_get_gate(struct kvm *kvm, int channel)
7837699f
SY
95{
96 WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
97
98 return kvm->arch.vpit->pit_state.channels[channel].gate;
99}
100
fd668423
MT
101static s64 __kpit_elapsed(struct kvm *kvm)
102{
103 s64 elapsed;
104 ktime_t remaining;
105 struct kvm_kpit_state *ps = &kvm->arch.vpit->pit_state;
106
0ff77873
MT
107 if (!ps->pit_timer.period)
108 return 0;
109
ede2ccc5
MT
110 /*
111 * The Counter does not stop when it reaches zero. In
112 * Modes 0, 1, 4, and 5 the Counter ``wraps around'' to
113 * the highest count, either FFFF hex for binary counting
114 * or 9999 for BCD counting, and continues counting.
115 * Modes 2 and 3 are periodic; the Counter reloads
116 * itself with the initial count and continues counting
117 * from there.
118 */
fd668423 119 remaining = hrtimer_expires_remaining(&ps->pit_timer.timer);
ede2ccc5
MT
120 elapsed = ps->pit_timer.period - ktime_to_ns(remaining);
121 elapsed = mod_64(elapsed, ps->pit_timer.period);
fd668423
MT
122
123 return elapsed;
124}
125
126static s64 kpit_elapsed(struct kvm *kvm, struct kvm_kpit_channel_state *c,
127 int channel)
128{
129 if (channel == 0)
130 return __kpit_elapsed(kvm);
131
132 return ktime_to_ns(ktime_sub(ktime_get(), c->count_load_time));
133}
134
7837699f
SY
135static int pit_get_count(struct kvm *kvm, int channel)
136{
137 struct kvm_kpit_channel_state *c =
138 &kvm->arch.vpit->pit_state.channels[channel];
139 s64 d, t;
140 int counter;
141
142 WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
143
fd668423 144 t = kpit_elapsed(kvm, c, channel);
7837699f
SY
145 d = muldiv64(t, KVM_PIT_FREQ, NSEC_PER_SEC);
146
147 switch (c->mode) {
148 case 0:
149 case 1:
150 case 4:
151 case 5:
152 counter = (c->count - d) & 0xffff;
153 break;
154 case 3:
155 /* XXX: may be incorrect for odd counts */
156 counter = c->count - (mod_64((2 * d), c->count));
157 break;
158 default:
159 counter = c->count - mod_64(d, c->count);
160 break;
161 }
162 return counter;
163}
164
165static int pit_get_out(struct kvm *kvm, int channel)
166{
167 struct kvm_kpit_channel_state *c =
168 &kvm->arch.vpit->pit_state.channels[channel];
169 s64 d, t;
170 int out;
171
172 WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
173
fd668423 174 t = kpit_elapsed(kvm, c, channel);
7837699f
SY
175 d = muldiv64(t, KVM_PIT_FREQ, NSEC_PER_SEC);
176
177 switch (c->mode) {
178 default:
179 case 0:
180 out = (d >= c->count);
181 break;
182 case 1:
183 out = (d < c->count);
184 break;
185 case 2:
186 out = ((mod_64(d, c->count) == 0) && (d != 0));
187 break;
188 case 3:
189 out = (mod_64(d, c->count) < ((c->count + 1) >> 1));
190 break;
191 case 4:
192 case 5:
193 out = (d == c->count);
194 break;
195 }
196
197 return out;
198}
199
200static void pit_latch_count(struct kvm *kvm, int channel)
201{
202 struct kvm_kpit_channel_state *c =
203 &kvm->arch.vpit->pit_state.channels[channel];
204
205 WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
206
207 if (!c->count_latched) {
208 c->latched_count = pit_get_count(kvm, channel);
209 c->count_latched = c->rw_mode;
210 }
211}
212
213static void pit_latch_status(struct kvm *kvm, int channel)
214{
215 struct kvm_kpit_channel_state *c =
216 &kvm->arch.vpit->pit_state.channels[channel];
217
218 WARN_ON(!mutex_is_locked(&kvm->arch.vpit->pit_state.lock));
219
220 if (!c->status_latched) {
221 /* TODO: Return NULL COUNT (bit 6). */
222 c->status = ((pit_get_out(kvm, channel) << 7) |
223 (c->rw_mode << 4) |
224 (c->mode << 1) |
225 c->bcd);
226 c->status_latched = 1;
227 }
228}
229
3d80840d
MT
230int pit_has_pending_timer(struct kvm_vcpu *vcpu)
231{
232 struct kvm_pit *pit = vcpu->kvm->arch.vpit;
233
c5af89b6 234 if (pit && kvm_vcpu_is_bsp(vcpu) && pit->pit_state.irq_ack)
3d80840d 235 return atomic_read(&pit->pit_state.pit_timer.pending);
3d80840d
MT
236 return 0;
237}
238
ee032c99 239static void kvm_pit_ack_irq(struct kvm_irq_ack_notifier *kian)
3cf57fed
MT
240{
241 struct kvm_kpit_state *ps = container_of(kian, struct kvm_kpit_state,
242 irq_ack_notifier);
243 spin_lock(&ps->inject_lock);
244 if (atomic_dec_return(&ps->pit_timer.pending) < 0)
dc7404ce 245 atomic_inc(&ps->pit_timer.pending);
3cf57fed
MT
246 ps->irq_ack = 1;
247 spin_unlock(&ps->inject_lock);
248}
249
2f599714
MT
250void __kvm_migrate_pit_timer(struct kvm_vcpu *vcpu)
251{
252 struct kvm_pit *pit = vcpu->kvm->arch.vpit;
253 struct hrtimer *timer;
254
c5af89b6 255 if (!kvm_vcpu_is_bsp(vcpu) || !pit)
2f599714
MT
256 return;
257
258 timer = &pit->pit_state.pit_timer.timer;
259 if (hrtimer_cancel(timer))
beb20d52 260 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
2f599714
MT
261}
262
d3c7b77d 263static void destroy_pit_timer(struct kvm_timer *pt)
7837699f
SY
264{
265 pr_debug("pit: execute del timer!\n");
266 hrtimer_cancel(&pt->timer);
267}
268
d3c7b77d
MT
269static bool kpit_is_periodic(struct kvm_timer *ktimer)
270{
271 struct kvm_kpit_state *ps = container_of(ktimer, struct kvm_kpit_state,
272 pit_timer);
273 return ps->is_periodic;
274}
275
386eb6e8 276static struct kvm_timer_ops kpit_ops = {
d3c7b77d
MT
277 .is_periodic = kpit_is_periodic,
278};
279
3cf57fed 280static void create_pit_timer(struct kvm_kpit_state *ps, u32 val, int is_period)
7837699f 281{
d3c7b77d 282 struct kvm_timer *pt = &ps->pit_timer;
7837699f
SY
283 s64 interval;
284
285 interval = muldiv64(val, NSEC_PER_SEC, KVM_PIT_FREQ);
286
287 pr_debug("pit: create pit timer, interval is %llu nsec\n", interval);
288
289 /* TODO The new value only affected after the retriggered */
290 hrtimer_cancel(&pt->timer);
ede2ccc5 291 pt->period = interval;
d3c7b77d
MT
292 ps->is_periodic = is_period;
293
294 pt->timer.function = kvm_timer_fn;
295 pt->t_ops = &kpit_ops;
296 pt->kvm = ps->pit->kvm;
1ed0ce00 297 pt->vcpu = pt->kvm->bsp_vcpu;
d3c7b77d 298
7837699f 299 atomic_set(&pt->pending, 0);
3cf57fed 300 ps->irq_ack = 1;
7837699f
SY
301
302 hrtimer_start(&pt->timer, ktime_add_ns(ktime_get(), interval),
303 HRTIMER_MODE_ABS);
304}
305
306static void pit_load_count(struct kvm *kvm, int channel, u32 val)
307{
308 struct kvm_kpit_state *ps = &kvm->arch.vpit->pit_state;
309
310 WARN_ON(!mutex_is_locked(&ps->lock));
311
312 pr_debug("pit: load_count val is %d, channel is %d\n", val, channel);
313
314 /*
ede2ccc5
MT
315 * The largest possible initial count is 0; this is equivalent
316 * to 216 for binary counting and 104 for BCD counting.
7837699f
SY
317 */
318 if (val == 0)
319 val = 0x10000;
320
7837699f
SY
321 ps->channels[channel].count = val;
322
fd668423
MT
323 if (channel != 0) {
324 ps->channels[channel].count_load_time = ktime_get();
7837699f 325 return;
fd668423 326 }
7837699f
SY
327
328 /* Two types of timer
329 * mode 1 is one shot, mode 2 is period, otherwise del timer */
330 switch (ps->channels[0].mode) {
ede2ccc5 331 case 0:
7837699f 332 case 1:
ece15bab
MT
333 /* FIXME: enhance mode 4 precision */
334 case 4:
3cf57fed 335 create_pit_timer(ps, val, 0);
7837699f
SY
336 break;
337 case 2:
f6975545 338 case 3:
3cf57fed 339 create_pit_timer(ps, val, 1);
7837699f
SY
340 break;
341 default:
342 destroy_pit_timer(&ps->pit_timer);
343 }
344}
345
e0f63cb9
SY
346void kvm_pit_load_count(struct kvm *kvm, int channel, u32 val)
347{
e0f63cb9 348 pit_load_count(kvm, channel, val);
e0f63cb9
SY
349}
350
d76685c4
GH
351static inline struct kvm_pit *dev_to_pit(struct kvm_io_device *dev)
352{
353 return container_of(dev, struct kvm_pit, dev);
354}
355
356static inline struct kvm_pit *speaker_to_pit(struct kvm_io_device *dev)
357{
358 return container_of(dev, struct kvm_pit, speaker_dev);
359}
360
7837699f
SY
361static void pit_ioport_write(struct kvm_io_device *this,
362 gpa_t addr, int len, const void *data)
363{
d76685c4 364 struct kvm_pit *pit = dev_to_pit(this);
7837699f
SY
365 struct kvm_kpit_state *pit_state = &pit->pit_state;
366 struct kvm *kvm = pit->kvm;
367 int channel, access;
368 struct kvm_kpit_channel_state *s;
369 u32 val = *(u32 *) data;
370
371 val &= 0xff;
372 addr &= KVM_PIT_CHANNEL_MASK;
373
374 mutex_lock(&pit_state->lock);
375
376 if (val != 0)
377 pr_debug("pit: write addr is 0x%x, len is %d, val is 0x%x\n",
378 (unsigned int)addr, len, val);
379
380 if (addr == 3) {
381 channel = val >> 6;
382 if (channel == 3) {
383 /* Read-Back Command. */
384 for (channel = 0; channel < 3; channel++) {
385 s = &pit_state->channels[channel];
386 if (val & (2 << channel)) {
387 if (!(val & 0x20))
388 pit_latch_count(kvm, channel);
389 if (!(val & 0x10))
390 pit_latch_status(kvm, channel);
391 }
392 }
393 } else {
394 /* Select Counter <channel>. */
395 s = &pit_state->channels[channel];
396 access = (val >> 4) & KVM_PIT_CHANNEL_MASK;
397 if (access == 0) {
398 pit_latch_count(kvm, channel);
399 } else {
400 s->rw_mode = access;
401 s->read_state = access;
402 s->write_state = access;
403 s->mode = (val >> 1) & 7;
404 if (s->mode > 5)
405 s->mode -= 4;
406 s->bcd = val & 1;
407 }
408 }
409 } else {
410 /* Write Count. */
411 s = &pit_state->channels[addr];
412 switch (s->write_state) {
413 default:
414 case RW_STATE_LSB:
415 pit_load_count(kvm, addr, val);
416 break;
417 case RW_STATE_MSB:
418 pit_load_count(kvm, addr, val << 8);
419 break;
420 case RW_STATE_WORD0:
421 s->write_latch = val;
422 s->write_state = RW_STATE_WORD1;
423 break;
424 case RW_STATE_WORD1:
425 pit_load_count(kvm, addr, s->write_latch | (val << 8));
426 s->write_state = RW_STATE_WORD0;
427 break;
428 }
429 }
430
431 mutex_unlock(&pit_state->lock);
432}
433
434static void pit_ioport_read(struct kvm_io_device *this,
435 gpa_t addr, int len, void *data)
436{
d76685c4 437 struct kvm_pit *pit = dev_to_pit(this);
7837699f
SY
438 struct kvm_kpit_state *pit_state = &pit->pit_state;
439 struct kvm *kvm = pit->kvm;
440 int ret, count;
441 struct kvm_kpit_channel_state *s;
442
443 addr &= KVM_PIT_CHANNEL_MASK;
444 s = &pit_state->channels[addr];
445
446 mutex_lock(&pit_state->lock);
447
448 if (s->status_latched) {
449 s->status_latched = 0;
450 ret = s->status;
451 } else if (s->count_latched) {
452 switch (s->count_latched) {
453 default:
454 case RW_STATE_LSB:
455 ret = s->latched_count & 0xff;
456 s->count_latched = 0;
457 break;
458 case RW_STATE_MSB:
459 ret = s->latched_count >> 8;
460 s->count_latched = 0;
461 break;
462 case RW_STATE_WORD0:
463 ret = s->latched_count & 0xff;
464 s->count_latched = RW_STATE_MSB;
465 break;
466 }
467 } else {
468 switch (s->read_state) {
469 default:
470 case RW_STATE_LSB:
471 count = pit_get_count(kvm, addr);
472 ret = count & 0xff;
473 break;
474 case RW_STATE_MSB:
475 count = pit_get_count(kvm, addr);
476 ret = (count >> 8) & 0xff;
477 break;
478 case RW_STATE_WORD0:
479 count = pit_get_count(kvm, addr);
480 ret = count & 0xff;
481 s->read_state = RW_STATE_WORD1;
482 break;
483 case RW_STATE_WORD1:
484 count = pit_get_count(kvm, addr);
485 ret = (count >> 8) & 0xff;
486 s->read_state = RW_STATE_WORD0;
487 break;
488 }
489 }
490
491 if (len > sizeof(ret))
492 len = sizeof(ret);
493 memcpy(data, (char *)&ret, len);
494
495 mutex_unlock(&pit_state->lock);
496}
497
92760499
LV
498static int pit_in_range(struct kvm_io_device *this, gpa_t addr,
499 int len, int is_write)
7837699f
SY
500{
501 return ((addr >= KVM_PIT_BASE_ADDRESS) &&
502 (addr < KVM_PIT_BASE_ADDRESS + KVM_PIT_MEM_LENGTH));
503}
504
505static void speaker_ioport_write(struct kvm_io_device *this,
506 gpa_t addr, int len, const void *data)
507{
d76685c4 508 struct kvm_pit *pit = speaker_to_pit(this);
7837699f
SY
509 struct kvm_kpit_state *pit_state = &pit->pit_state;
510 struct kvm *kvm = pit->kvm;
511 u32 val = *(u32 *) data;
512
513 mutex_lock(&pit_state->lock);
514 pit_state->speaker_data_on = (val >> 1) & 1;
515 pit_set_gate(kvm, 2, val & 1);
516 mutex_unlock(&pit_state->lock);
517}
518
519static void speaker_ioport_read(struct kvm_io_device *this,
520 gpa_t addr, int len, void *data)
521{
d76685c4 522 struct kvm_pit *pit = speaker_to_pit(this);
7837699f
SY
523 struct kvm_kpit_state *pit_state = &pit->pit_state;
524 struct kvm *kvm = pit->kvm;
525 unsigned int refresh_clock;
526 int ret;
527
528 /* Refresh clock toggles at about 15us. We approximate as 2^14ns. */
529 refresh_clock = ((unsigned int)ktime_to_ns(ktime_get()) >> 14) & 1;
530
531 mutex_lock(&pit_state->lock);
532 ret = ((pit_state->speaker_data_on << 1) | pit_get_gate(kvm, 2) |
533 (pit_get_out(kvm, 2) << 5) | (refresh_clock << 4));
534 if (len > sizeof(ret))
535 len = sizeof(ret);
536 memcpy(data, (char *)&ret, len);
537 mutex_unlock(&pit_state->lock);
538}
539
92760499
LV
540static int speaker_in_range(struct kvm_io_device *this, gpa_t addr,
541 int len, int is_write)
7837699f
SY
542{
543 return (addr == KVM_SPEAKER_BASE_ADDRESS);
544}
545
308b0f23 546void kvm_pit_reset(struct kvm_pit *pit)
7837699f
SY
547{
548 int i;
308b0f23
SY
549 struct kvm_kpit_channel_state *c;
550
551 mutex_lock(&pit->pit_state.lock);
552 for (i = 0; i < 3; i++) {
553 c = &pit->pit_state.channels[i];
554 c->mode = 0xff;
555 c->gate = (i != 2);
556 pit_load_count(pit->kvm, i, 0);
557 }
558 mutex_unlock(&pit->pit_state.lock);
559
560 atomic_set(&pit->pit_state.pit_timer.pending, 0);
3cf57fed 561 pit->pit_state.irq_ack = 1;
308b0f23
SY
562}
563
4780c659
AK
564static void pit_mask_notifer(struct kvm_irq_mask_notifier *kimn, bool mask)
565{
566 struct kvm_pit *pit = container_of(kimn, struct kvm_pit, mask_notifier);
567
568 if (!mask) {
569 atomic_set(&pit->pit_state.pit_timer.pending, 0);
570 pit->pit_state.irq_ack = 1;
571 }
572}
573
d76685c4
GH
574static const struct kvm_io_device_ops pit_dev_ops = {
575 .read = pit_ioport_read,
576 .write = pit_ioport_write,
577 .in_range = pit_in_range,
578};
579
580static const struct kvm_io_device_ops speaker_dev_ops = {
581 .read = speaker_ioport_read,
582 .write = speaker_ioport_write,
583 .in_range = speaker_in_range,
584};
585
6c474694 586/* Caller must have writers lock on slots_lock */
c5ff41ce 587struct kvm_pit *kvm_create_pit(struct kvm *kvm, u32 flags)
308b0f23 588{
7837699f
SY
589 struct kvm_pit *pit;
590 struct kvm_kpit_state *pit_state;
7837699f
SY
591
592 pit = kzalloc(sizeof(struct kvm_pit), GFP_KERNEL);
593 if (!pit)
594 return NULL;
595
5550af4d 596 pit->irq_source_id = kvm_request_irq_source_id(kvm);
e17d1dc0
AK
597 if (pit->irq_source_id < 0) {
598 kfree(pit);
5550af4d 599 return NULL;
e17d1dc0 600 }
5550af4d 601
7837699f
SY
602 mutex_init(&pit->pit_state.lock);
603 mutex_lock(&pit->pit_state.lock);
3cf57fed 604 spin_lock_init(&pit->pit_state.inject_lock);
7837699f 605
7837699f
SY
606 kvm->arch.vpit = pit;
607 pit->kvm = kvm;
608
609 pit_state = &pit->pit_state;
610 pit_state->pit = pit;
611 hrtimer_init(&pit_state->pit_timer.timer,
612 CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
3cf57fed
MT
613 pit_state->irq_ack_notifier.gsi = 0;
614 pit_state->irq_ack_notifier.irq_acked = kvm_pit_ack_irq;
615 kvm_register_irq_ack_notifier(kvm, &pit_state->irq_ack_notifier);
52d939a0 616 pit_state->pit_timer.reinject = true;
7837699f
SY
617 mutex_unlock(&pit->pit_state.lock);
618
308b0f23 619 kvm_pit_reset(pit);
7837699f 620
4780c659
AK
621 pit->mask_notifier.func = pit_mask_notifer;
622 kvm_register_irq_mask_notifier(kvm, 0, &pit->mask_notifier);
623
6b66ac1a 624 kvm_iodevice_init(&pit->dev, &pit_dev_ops);
6c474694 625 __kvm_io_bus_register_dev(&kvm->pio_bus, &pit->dev);
6b66ac1a
GH
626
627 if (flags & KVM_PIT_SPEAKER_DUMMY) {
628 kvm_iodevice_init(&pit->speaker_dev, &speaker_dev_ops);
6c474694 629 __kvm_io_bus_register_dev(&kvm->pio_bus, &pit->speaker_dev);
6b66ac1a
GH
630 }
631
7837699f
SY
632 return pit;
633}
634
635void kvm_free_pit(struct kvm *kvm)
636{
637 struct hrtimer *timer;
638
639 if (kvm->arch.vpit) {
4780c659
AK
640 kvm_unregister_irq_mask_notifier(kvm, 0,
641 &kvm->arch.vpit->mask_notifier);
7837699f
SY
642 mutex_lock(&kvm->arch.vpit->pit_state.lock);
643 timer = &kvm->arch.vpit->pit_state.pit_timer.timer;
644 hrtimer_cancel(timer);
5550af4d 645 kvm_free_irq_source_id(kvm, kvm->arch.vpit->irq_source_id);
7837699f
SY
646 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
647 kfree(kvm->arch.vpit);
648 }
649}
650
8b2cf73c 651static void __inject_pit_timer_intr(struct kvm *kvm)
7837699f 652{
23930f95
JK
653 struct kvm_vcpu *vcpu;
654 int i;
655
fa40a821 656 mutex_lock(&kvm->irq_lock);
5550af4d
SY
657 kvm_set_irq(kvm, kvm->arch.vpit->irq_source_id, 0, 1);
658 kvm_set_irq(kvm, kvm->arch.vpit->irq_source_id, 0, 0);
fa40a821 659 mutex_unlock(&kvm->irq_lock);
23930f95
JK
660
661 /*
8fdb2351
JK
662 * Provides NMI watchdog support via Virtual Wire mode.
663 * The route is: PIT -> PIC -> LVT0 in NMI mode.
664 *
665 * Note: Our Virtual Wire implementation is simplified, only
666 * propagating PIT interrupts to all VCPUs when they have set
667 * LVT0 to NMI delivery. Other PIC interrupts are just sent to
668 * VCPU0, and only if its LVT0 is in EXTINT mode.
23930f95 669 */
cc6e462c 670 if (kvm->arch.vapics_in_nmi_mode > 0)
988a2cae
GN
671 kvm_for_each_vcpu(i, vcpu, kvm)
672 kvm_apic_nmi_wd_deliver(vcpu);
7837699f
SY
673}
674
675void kvm_inject_pit_timer_irqs(struct kvm_vcpu *vcpu)
676{
677 struct kvm_pit *pit = vcpu->kvm->arch.vpit;
678 struct kvm *kvm = vcpu->kvm;
679 struct kvm_kpit_state *ps;
680
681 if (vcpu && pit) {
3cf57fed 682 int inject = 0;
7837699f
SY
683 ps = &pit->pit_state;
684
3cf57fed
MT
685 /* Try to inject pending interrupts when
686 * last one has been acked.
687 */
688 spin_lock(&ps->inject_lock);
689 if (atomic_read(&ps->pit_timer.pending) && ps->irq_ack) {
690 ps->irq_ack = 0;
691 inject = 1;
7837699f 692 }
3cf57fed
MT
693 spin_unlock(&ps->inject_lock);
694 if (inject)
695 __inject_pit_timer_intr(kvm);
7837699f
SY
696 }
697}
This page took 0.162878 seconds and 5 git commands to generate.