KVM: add "new" argument to kvm_arch_commit_memory_region
[deliverable/linux.git] / arch / x86 / kvm / ioapic.c
CommitLineData
1fd4f2a5
ED
1/*
2 * Copyright (C) 2001 MandrakeSoft S.A.
221d059d 3 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
1fd4f2a5
ED
4 *
5 * MandrakeSoft S.A.
6 * 43, rue d'Aboukir
7 * 75002 Paris - France
8 * http://www.linux-mandrake.com/
9 * http://www.mandrakesoft.com/
10 *
11 * This library is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU Lesser General Public
13 * License as published by the Free Software Foundation; either
14 * version 2 of the License, or (at your option) any later version.
15 *
16 * This library is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * Lesser General Public License for more details.
20 *
21 * You should have received a copy of the GNU Lesser General Public
22 * License along with this library; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 *
25 * Yunhong Jiang <yunhong.jiang@intel.com>
26 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
27 * Based on Xen 3.1 code.
28 */
29
edf88417 30#include <linux/kvm_host.h>
1fd4f2a5
ED
31#include <linux/kvm.h>
32#include <linux/mm.h>
33#include <linux/highmem.h>
34#include <linux/smp.h>
35#include <linux/hrtimer.h>
36#include <linux/io.h>
5a0e3ad6 37#include <linux/slab.h>
c7c9c56c 38#include <linux/export.h>
1fd4f2a5 39#include <asm/processor.h>
1fd4f2a5
ED
40#include <asm/page.h>
41#include <asm/current.h>
1000ff8d 42#include <trace/events/kvm.h>
82470196
ZX
43
44#include "ioapic.h"
45#include "lapic.h"
f5244726 46#include "irq.h"
82470196 47
e25e3ed5
LV
48#if 0
49#define ioapic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg)
50#else
1fd4f2a5 51#define ioapic_debug(fmt, arg...)
e25e3ed5 52#endif
0b10a1c8 53static int ioapic_service(struct kvm_ioapic *vioapic, int irq,
aa2fbe6d 54 bool line_status);
1fd4f2a5
ED
55
56static unsigned long ioapic_read_indirect(struct kvm_ioapic *ioapic,
57 unsigned long addr,
58 unsigned long length)
59{
60 unsigned long result = 0;
61
62 switch (ioapic->ioregsel) {
63 case IOAPIC_REG_VERSION:
64 result = ((((IOAPIC_NUM_PINS - 1) & 0xff) << 16)
65 | (IOAPIC_VERSION_ID & 0xff));
66 break;
67
68 case IOAPIC_REG_APIC_ID:
69 case IOAPIC_REG_ARB_ID:
70 result = ((ioapic->id & 0xf) << 24);
71 break;
72
73 default:
74 {
75 u32 redir_index = (ioapic->ioregsel - 0x10) >> 1;
76 u64 redir_content;
77
a2c118bf
AH
78 if (redir_index < IOAPIC_NUM_PINS)
79 redir_content =
80 ioapic->redirtbl[redir_index].bits;
81 else
82 redir_content = ~0ULL;
1fd4f2a5 83
1fd4f2a5
ED
84 result = (ioapic->ioregsel & 0x1) ?
85 (redir_content >> 32) & 0xffffffff :
86 redir_content & 0xffffffff;
87 break;
88 }
89 }
90
91 return result;
92}
93
10606919
YZ
94static void rtc_irq_eoi_tracking_reset(struct kvm_ioapic *ioapic)
95{
96 ioapic->rtc_status.pending_eoi = 0;
97 bitmap_zero(ioapic->rtc_status.dest_map, KVM_MAX_VCPUS);
98}
99
4009b249
PB
100static void kvm_rtc_eoi_tracking_restore_all(struct kvm_ioapic *ioapic);
101
102static void rtc_status_pending_eoi_check_valid(struct kvm_ioapic *ioapic)
103{
104 if (WARN_ON(ioapic->rtc_status.pending_eoi < 0))
105 kvm_rtc_eoi_tracking_restore_all(ioapic);
106}
107
10606919
YZ
108static void __rtc_irq_eoi_tracking_restore_one(struct kvm_vcpu *vcpu)
109{
110 bool new_val, old_val;
111 struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
112 union kvm_ioapic_redirect_entry *e;
113
114 e = &ioapic->redirtbl[RTC_GSI];
115 if (!kvm_apic_match_dest(vcpu, NULL, 0, e->fields.dest_id,
116 e->fields.dest_mode))
117 return;
118
119 new_val = kvm_apic_pending_eoi(vcpu, e->fields.vector);
120 old_val = test_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map);
121
122 if (new_val == old_val)
123 return;
124
125 if (new_val) {
126 __set_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map);
127 ioapic->rtc_status.pending_eoi++;
128 } else {
129 __clear_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map);
130 ioapic->rtc_status.pending_eoi--;
4009b249 131 rtc_status_pending_eoi_check_valid(ioapic);
10606919 132 }
10606919
YZ
133}
134
135void kvm_rtc_eoi_tracking_restore_one(struct kvm_vcpu *vcpu)
136{
137 struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
138
139 spin_lock(&ioapic->lock);
140 __rtc_irq_eoi_tracking_restore_one(vcpu);
141 spin_unlock(&ioapic->lock);
142}
143
144static void kvm_rtc_eoi_tracking_restore_all(struct kvm_ioapic *ioapic)
145{
146 struct kvm_vcpu *vcpu;
147 int i;
148
149 if (RTC_GSI >= IOAPIC_NUM_PINS)
150 return;
151
152 rtc_irq_eoi_tracking_reset(ioapic);
153 kvm_for_each_vcpu(i, vcpu, ioapic->kvm)
154 __rtc_irq_eoi_tracking_restore_one(vcpu);
155}
156
2c2bf011
YZ
157static void rtc_irq_eoi(struct kvm_ioapic *ioapic, struct kvm_vcpu *vcpu)
158{
4009b249 159 if (test_and_clear_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map)) {
2c2bf011 160 --ioapic->rtc_status.pending_eoi;
4009b249
PB
161 rtc_status_pending_eoi_check_valid(ioapic);
162 }
2c2bf011
YZ
163}
164
165static bool rtc_irq_check_coalesced(struct kvm_ioapic *ioapic)
166{
167 if (ioapic->rtc_status.pending_eoi > 0)
168 return true; /* coalesced */
169
170 return false;
171}
172
44847dea
PB
173static int ioapic_set_irq(struct kvm_ioapic *ioapic, unsigned int irq,
174 int irq_level, bool line_status)
175{
176 union kvm_ioapic_redirect_entry entry;
177 u32 mask = 1 << irq;
178 u32 old_irr;
179 int edge, ret;
180
181 entry = ioapic->redirtbl[irq];
182 edge = (entry.fields.trig_mode == IOAPIC_EDGE_TRIG);
183
184 if (!irq_level) {
185 ioapic->irr &= ~mask;
186 ret = 1;
187 goto out;
188 }
189
190 /*
191 * Return 0 for coalesced interrupts; for edge-triggered interrupts,
192 * this only happens if a previous edge has not been delivered due
193 * do masking. For level interrupts, the remote_irr field tells
194 * us if the interrupt is waiting for an EOI.
195 *
196 * RTC is special: it is edge-triggered, but userspace likes to know
197 * if it has been already ack-ed via EOI because coalesced RTC
198 * interrupts lead to time drift in Windows guests. So we track
199 * EOI manually for the RTC interrupt.
200 */
201 if (irq == RTC_GSI && line_status &&
202 rtc_irq_check_coalesced(ioapic)) {
203 ret = 0;
204 goto out;
205 }
206
207 old_irr = ioapic->irr;
208 ioapic->irr |= mask;
5bda6eed
WV
209 if (edge)
210 ioapic->irr_delivered &= ~mask;
44847dea
PB
211 if ((edge && old_irr == ioapic->irr) ||
212 (!edge && entry.fields.remote_irr)) {
213 ret = 0;
214 goto out;
215 }
216
217 ret = ioapic_service(ioapic, irq, line_status);
218
219out:
220 trace_kvm_ioapic_set_irq(entry.bits, irq, ret == 0);
221 return ret;
222}
223
673f7b42
PB
224static void kvm_ioapic_inject_all(struct kvm_ioapic *ioapic, unsigned long irr)
225{
226 u32 idx;
227
228 rtc_irq_eoi_tracking_reset(ioapic);
229 for_each_set_bit(idx, &irr, IOAPIC_NUM_PINS)
230 ioapic_set_irq(ioapic, idx, 1, true);
231
232 kvm_rtc_eoi_tracking_restore_all(ioapic);
233}
234
235
46a929bc
AK
236static void update_handled_vectors(struct kvm_ioapic *ioapic)
237{
238 DECLARE_BITMAP(handled_vectors, 256);
239 int i;
240
241 memset(handled_vectors, 0, sizeof(handled_vectors));
242 for (i = 0; i < IOAPIC_NUM_PINS; ++i)
243 __set_bit(ioapic->redirtbl[i].fields.vector, handled_vectors);
244 memcpy(ioapic->handled_vectors, handled_vectors,
245 sizeof(handled_vectors));
246 smp_wmb();
247}
248
cf9e65b7
YZ
249void kvm_ioapic_scan_entry(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap,
250 u32 *tmr)
c7c9c56c
YZ
251{
252 struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
253 union kvm_ioapic_redirect_entry *e;
c7c9c56c
YZ
254 int index;
255
256 spin_lock(&ioapic->lock);
c7c9c56c
YZ
257 for (index = 0; index < IOAPIC_NUM_PINS; index++) {
258 e = &ioapic->redirtbl[index];
0f6c0a74
PB
259 if (e->fields.trig_mode == IOAPIC_LEVEL_TRIG ||
260 kvm_irq_has_notifier(ioapic->kvm, KVM_IRQCHIP_IOAPIC, index) ||
261 index == RTC_GSI) {
44944d4d 262 if (kvm_apic_match_dest(vcpu, NULL, 0,
cf9e65b7
YZ
263 e->fields.dest_id, e->fields.dest_mode)) {
264 __set_bit(e->fields.vector,
265 (unsigned long *)eoi_exit_bitmap);
266 if (e->fields.trig_mode == IOAPIC_LEVEL_TRIG)
267 __set_bit(e->fields.vector,
268 (unsigned long *)tmr);
269 }
c7c9c56c
YZ
270 }
271 }
272 spin_unlock(&ioapic->lock);
273}
c7c9c56c 274
3d81bc7e 275void kvm_vcpu_request_scan_ioapic(struct kvm *kvm)
c7c9c56c
YZ
276{
277 struct kvm_ioapic *ioapic = kvm->arch.vioapic;
278
3d81bc7e 279 if (!ioapic)
c7c9c56c 280 return;
3d81bc7e 281 kvm_make_scan_ioapic_request(kvm);
c7c9c56c
YZ
282}
283
1fd4f2a5
ED
284static void ioapic_write_indirect(struct kvm_ioapic *ioapic, u32 val)
285{
286 unsigned index;
75858a84 287 bool mask_before, mask_after;
70f93dae 288 union kvm_ioapic_redirect_entry *e;
1fd4f2a5
ED
289
290 switch (ioapic->ioregsel) {
291 case IOAPIC_REG_VERSION:
292 /* Writes are ignored. */
293 break;
294
295 case IOAPIC_REG_APIC_ID:
296 ioapic->id = (val >> 24) & 0xf;
297 break;
298
299 case IOAPIC_REG_ARB_ID:
300 break;
301
302 default:
303 index = (ioapic->ioregsel - 0x10) >> 1;
304
e25e3ed5 305 ioapic_debug("change redir index %x val %x\n", index, val);
1fd4f2a5
ED
306 if (index >= IOAPIC_NUM_PINS)
307 return;
70f93dae
GN
308 e = &ioapic->redirtbl[index];
309 mask_before = e->fields.mask;
1fd4f2a5 310 if (ioapic->ioregsel & 1) {
70f93dae
GN
311 e->bits &= 0xffffffff;
312 e->bits |= (u64) val << 32;
1fd4f2a5 313 } else {
70f93dae
GN
314 e->bits &= ~0xffffffffULL;
315 e->bits |= (u32) val;
316 e->fields.remote_irr = 0;
1fd4f2a5 317 }
46a929bc 318 update_handled_vectors(ioapic);
70f93dae 319 mask_after = e->fields.mask;
75858a84 320 if (mask_before != mask_after)
4a994358 321 kvm_fire_mask_notifiers(ioapic->kvm, KVM_IRQCHIP_IOAPIC, index, mask_after);
70f93dae 322 if (e->fields.trig_mode == IOAPIC_LEVEL_TRIG
b4a2f5e7 323 && ioapic->irr & (1 << index))
aa2fbe6d 324 ioapic_service(ioapic, index, false);
3d81bc7e 325 kvm_vcpu_request_scan_ioapic(ioapic->kvm);
1fd4f2a5
ED
326 break;
327 }
328}
329
0b10a1c8 330static int ioapic_service(struct kvm_ioapic *ioapic, int irq, bool line_status)
a53c17d2 331{
58c2dde1
GN
332 union kvm_ioapic_redirect_entry *entry = &ioapic->redirtbl[irq];
333 struct kvm_lapic_irq irqe;
2c2bf011 334 int ret;
a53c17d2 335
0b10a1c8
PB
336 if (entry->fields.mask)
337 return -1;
338
a53c17d2
GN
339 ioapic_debug("dest=%x dest_mode=%x delivery_mode=%x "
340 "vector=%x trig_mode=%x\n",
a38f84ca 341 entry->fields.dest_id, entry->fields.dest_mode,
58c2dde1
GN
342 entry->fields.delivery_mode, entry->fields.vector,
343 entry->fields.trig_mode);
344
345 irqe.dest_id = entry->fields.dest_id;
346 irqe.vector = entry->fields.vector;
347 irqe.dest_mode = entry->fields.dest_mode;
348 irqe.trig_mode = entry->fields.trig_mode;
349 irqe.delivery_mode = entry->fields.delivery_mode << 8;
350 irqe.level = 1;
351 irqe.shorthand = 0;
93bbf0b8 352 irqe.msi_redir_hint = false;
a53c17d2 353
0bc830b0 354 if (irqe.trig_mode == IOAPIC_EDGE_TRIG)
5bda6eed 355 ioapic->irr_delivered |= 1 << irq;
0bc830b0 356
2c2bf011 357 if (irq == RTC_GSI && line_status) {
4009b249
PB
358 /*
359 * pending_eoi cannot ever become negative (see
360 * rtc_status_pending_eoi_check_valid) and the caller
361 * ensures that it is only called if it is >= zero, namely
362 * if rtc_irq_check_coalesced returns false).
363 */
2c2bf011
YZ
364 BUG_ON(ioapic->rtc_status.pending_eoi != 0);
365 ret = kvm_irq_delivery_to_apic(ioapic->kvm, NULL, &irqe,
366 ioapic->rtc_status.dest_map);
5678de3f 367 ioapic->rtc_status.pending_eoi = (ret < 0 ? 0 : ret);
2c2bf011
YZ
368 } else
369 ret = kvm_irq_delivery_to_apic(ioapic->kvm, NULL, &irqe, NULL);
370
0b10a1c8
PB
371 if (ret && irqe.trig_mode == IOAPIC_LEVEL_TRIG)
372 entry->fields.remote_irr = 1;
373
2c2bf011 374 return ret;
a53c17d2
GN
375}
376
1a577b72 377int kvm_ioapic_set_irq(struct kvm_ioapic *ioapic, int irq, int irq_source_id,
aa2fbe6d 378 int level, bool line_status)
1fd4f2a5 379{
28a6fdab
MT
380 int ret, irq_level;
381
382 BUG_ON(irq < 0 || irq >= IOAPIC_NUM_PINS);
1fd4f2a5 383
46a47b1e 384 spin_lock(&ioapic->lock);
28a6fdab
MT
385 irq_level = __kvm_irq_line_state(&ioapic->irq_states[irq],
386 irq_source_id, level);
44847dea 387 ret = ioapic_set_irq(ioapic, irq, irq_level, line_status);
2c2bf011 388
46a47b1e 389 spin_unlock(&ioapic->lock);
eba0226b 390
4925663a 391 return ret;
1fd4f2a5
ED
392}
393
1a577b72
MT
394void kvm_ioapic_clear_all(struct kvm_ioapic *ioapic, int irq_source_id)
395{
396 int i;
397
398 spin_lock(&ioapic->lock);
399 for (i = 0; i < KVM_IOAPIC_NUM_PINS; i++)
400 __clear_bit(irq_source_id, &ioapic->irq_states[i]);
401 spin_unlock(&ioapic->lock);
402}
403
184564ef
ZH
404static void kvm_ioapic_eoi_inject_work(struct work_struct *work)
405{
406 int i;
407 struct kvm_ioapic *ioapic = container_of(work, struct kvm_ioapic,
408 eoi_inject.work);
409 spin_lock(&ioapic->lock);
410 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
411 union kvm_ioapic_redirect_entry *ent = &ioapic->redirtbl[i];
412
413 if (ent->fields.trig_mode != IOAPIC_LEVEL_TRIG)
414 continue;
415
416 if (ioapic->irr & (1 << i) && !ent->fields.remote_irr)
417 ioapic_service(ioapic, i, false);
418 }
419 spin_unlock(&ioapic->lock);
420}
421
422#define IOAPIC_SUCCESSIVE_IRQ_MAX_COUNT 10000
423
1fcc7890
YZ
424static void __kvm_ioapic_update_eoi(struct kvm_vcpu *vcpu,
425 struct kvm_ioapic *ioapic, int vector, int trigger_mode)
1fd4f2a5 426{
eba0226b 427 int i;
c806a6ad 428 struct kvm_lapic *apic = vcpu->arch.apic;
eba0226b
GN
429
430 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
431 union kvm_ioapic_redirect_entry *ent = &ioapic->redirtbl[i];
1fd4f2a5 432
eba0226b
GN
433 if (ent->fields.vector != vector)
434 continue;
1fd4f2a5 435
2c2bf011
YZ
436 if (i == RTC_GSI)
437 rtc_irq_eoi(ioapic, vcpu);
eba0226b
GN
438 /*
439 * We are dropping lock while calling ack notifiers because ack
440 * notifier callbacks for assigned devices call into IOAPIC
441 * recursively. Since remote_irr is cleared only after call
442 * to notifiers if the same vector will be delivered while lock
443 * is dropped it will be put into irr and will be delivered
444 * after ack notifier returns.
445 */
46a47b1e 446 spin_unlock(&ioapic->lock);
eba0226b 447 kvm_notify_acked_irq(ioapic->kvm, KVM_IRQCHIP_IOAPIC, i);
46a47b1e 448 spin_lock(&ioapic->lock);
eba0226b 449
c806a6ad
RK
450 if (trigger_mode != IOAPIC_LEVEL_TRIG ||
451 kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI)
eba0226b 452 continue;
f5244726 453
f5244726
MT
454 ASSERT(ent->fields.trig_mode == IOAPIC_LEVEL_TRIG);
455 ent->fields.remote_irr = 0;
184564ef
ZH
456 if (!ent->fields.mask && (ioapic->irr & (1 << i))) {
457 ++ioapic->irq_eoi[i];
458 if (ioapic->irq_eoi[i] == IOAPIC_SUCCESSIVE_IRQ_MAX_COUNT) {
459 /*
460 * Real hardware does not deliver the interrupt
461 * immediately during eoi broadcast, and this
462 * lets a buggy guest make slow progress
463 * even if it does not correctly handle a
464 * level-triggered interrupt. Emulate this
465 * behavior if we detect an interrupt storm.
466 */
467 schedule_delayed_work(&ioapic->eoi_inject, HZ / 100);
468 ioapic->irq_eoi[i] = 0;
469 trace_kvm_ioapic_delayed_eoi_inj(ent->bits);
470 } else {
471 ioapic_service(ioapic, i, false);
472 }
473 } else {
474 ioapic->irq_eoi[i] = 0;
475 }
f5244726 476 }
1fd4f2a5
ED
477}
478
1fcc7890 479void kvm_ioapic_update_eoi(struct kvm_vcpu *vcpu, int vector, int trigger_mode)
4fa6b9c5 480{
1fcc7890 481 struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
4fa6b9c5 482
46a47b1e 483 spin_lock(&ioapic->lock);
1fcc7890 484 __kvm_ioapic_update_eoi(vcpu, ioapic, vector, trigger_mode);
46a47b1e 485 spin_unlock(&ioapic->lock);
4fa6b9c5
AK
486}
487
d76685c4
GH
488static inline struct kvm_ioapic *to_ioapic(struct kvm_io_device *dev)
489{
490 return container_of(dev, struct kvm_ioapic, dev);
491}
492
bda9020e 493static inline int ioapic_in_range(struct kvm_ioapic *ioapic, gpa_t addr)
1fd4f2a5 494{
1fd4f2a5
ED
495 return ((addr >= ioapic->base_address &&
496 (addr < ioapic->base_address + IOAPIC_MEM_LENGTH)));
497}
498
e32edf4f
NN
499static int ioapic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
500 gpa_t addr, int len, void *val)
1fd4f2a5 501{
d76685c4 502 struct kvm_ioapic *ioapic = to_ioapic(this);
1fd4f2a5 503 u32 result;
bda9020e
MT
504 if (!ioapic_in_range(ioapic, addr))
505 return -EOPNOTSUPP;
1fd4f2a5 506
e25e3ed5 507 ioapic_debug("addr %lx\n", (unsigned long)addr);
1fd4f2a5
ED
508 ASSERT(!(addr & 0xf)); /* check alignment */
509
510 addr &= 0xff;
46a47b1e 511 spin_lock(&ioapic->lock);
1fd4f2a5
ED
512 switch (addr) {
513 case IOAPIC_REG_SELECT:
514 result = ioapic->ioregsel;
515 break;
516
517 case IOAPIC_REG_WINDOW:
518 result = ioapic_read_indirect(ioapic, addr, len);
519 break;
520
521 default:
522 result = 0;
523 break;
524 }
46a47b1e 525 spin_unlock(&ioapic->lock);
eba0226b 526
1fd4f2a5
ED
527 switch (len) {
528 case 8:
529 *(u64 *) val = result;
530 break;
531 case 1:
532 case 2:
533 case 4:
534 memcpy(val, (char *)&result, len);
535 break;
536 default:
537 printk(KERN_WARNING "ioapic: wrong length %d\n", len);
538 }
bda9020e 539 return 0;
1fd4f2a5
ED
540}
541
e32edf4f
NN
542static int ioapic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
543 gpa_t addr, int len, const void *val)
1fd4f2a5 544{
d76685c4 545 struct kvm_ioapic *ioapic = to_ioapic(this);
1fd4f2a5 546 u32 data;
bda9020e
MT
547 if (!ioapic_in_range(ioapic, addr))
548 return -EOPNOTSUPP;
1fd4f2a5 549
e25e3ed5
LV
550 ioapic_debug("ioapic_mmio_write addr=%p len=%d val=%p\n",
551 (void*)addr, len, val);
1fd4f2a5 552 ASSERT(!(addr & 0xf)); /* check alignment */
60eead79 553
d77fe635
JS
554 switch (len) {
555 case 8:
556 case 4:
1fd4f2a5 557 data = *(u32 *) val;
d77fe635
JS
558 break;
559 case 2:
560 data = *(u16 *) val;
561 break;
562 case 1:
563 data = *(u8 *) val;
564 break;
565 default:
1fd4f2a5 566 printk(KERN_WARNING "ioapic: Unsupported size %d\n", len);
eba0226b 567 return 0;
1fd4f2a5
ED
568 }
569
570 addr &= 0xff;
46a47b1e 571 spin_lock(&ioapic->lock);
1fd4f2a5
ED
572 switch (addr) {
573 case IOAPIC_REG_SELECT:
d77fe635 574 ioapic->ioregsel = data & 0xFF; /* 8-bit register */
1fd4f2a5
ED
575 break;
576
577 case IOAPIC_REG_WINDOW:
578 ioapic_write_indirect(ioapic, data);
579 break;
580
581 default:
582 break;
583 }
46a47b1e 584 spin_unlock(&ioapic->lock);
bda9020e 585 return 0;
1fd4f2a5
ED
586}
587
7940876e 588static void kvm_ioapic_reset(struct kvm_ioapic *ioapic)
8c392696
ED
589{
590 int i;
591
184564ef 592 cancel_delayed_work_sync(&ioapic->eoi_inject);
8c392696
ED
593 for (i = 0; i < IOAPIC_NUM_PINS; i++)
594 ioapic->redirtbl[i].fields.mask = 1;
595 ioapic->base_address = IOAPIC_DEFAULT_BASE_ADDRESS;
596 ioapic->ioregsel = 0;
597 ioapic->irr = 0;
5bda6eed 598 ioapic->irr_delivered = 0;
8c392696 599 ioapic->id = 0;
184564ef 600 memset(ioapic->irq_eoi, 0x00, IOAPIC_NUM_PINS);
10606919 601 rtc_irq_eoi_tracking_reset(ioapic);
46a929bc 602 update_handled_vectors(ioapic);
8c392696
ED
603}
604
d76685c4
GH
605static const struct kvm_io_device_ops ioapic_mmio_ops = {
606 .read = ioapic_mmio_read,
607 .write = ioapic_mmio_write,
d76685c4
GH
608};
609
1fd4f2a5
ED
610int kvm_ioapic_init(struct kvm *kvm)
611{
612 struct kvm_ioapic *ioapic;
090b7aff 613 int ret;
1fd4f2a5
ED
614
615 ioapic = kzalloc(sizeof(struct kvm_ioapic), GFP_KERNEL);
616 if (!ioapic)
617 return -ENOMEM;
46a47b1e 618 spin_lock_init(&ioapic->lock);
184564ef 619 INIT_DELAYED_WORK(&ioapic->eoi_inject, kvm_ioapic_eoi_inject_work);
d7deeeb0 620 kvm->arch.vioapic = ioapic;
8c392696 621 kvm_ioapic_reset(ioapic);
d76685c4 622 kvm_iodevice_init(&ioapic->dev, &ioapic_mmio_ops);
1fd4f2a5 623 ioapic->kvm = kvm;
79fac95e 624 mutex_lock(&kvm->slots_lock);
743eeb0b
SL
625 ret = kvm_io_bus_register_dev(kvm, KVM_MMIO_BUS, ioapic->base_address,
626 IOAPIC_MEM_LENGTH, &ioapic->dev);
79fac95e 627 mutex_unlock(&kvm->slots_lock);
1ae77bad
WY
628 if (ret < 0) {
629 kvm->arch.vioapic = NULL;
090b7aff 630 kfree(ioapic);
1ae77bad 631 }
090b7aff
GH
632
633 return ret;
1fd4f2a5 634}
75858a84 635
72bb2fcd
WY
636void kvm_ioapic_destroy(struct kvm *kvm)
637{
638 struct kvm_ioapic *ioapic = kvm->arch.vioapic;
639
184564ef 640 cancel_delayed_work_sync(&ioapic->eoi_inject);
d90e3a35
JL
641 kvm_io_bus_unregister_dev(kvm, KVM_MMIO_BUS, &ioapic->dev);
642 kvm->arch.vioapic = NULL;
643 kfree(ioapic);
72bb2fcd
WY
644}
645
eba0226b
GN
646int kvm_get_ioapic(struct kvm *kvm, struct kvm_ioapic_state *state)
647{
648 struct kvm_ioapic *ioapic = ioapic_irqchip(kvm);
649 if (!ioapic)
650 return -EINVAL;
651
46a47b1e 652 spin_lock(&ioapic->lock);
eba0226b 653 memcpy(state, ioapic, sizeof(struct kvm_ioapic_state));
5bda6eed 654 state->irr &= ~ioapic->irr_delivered;
46a47b1e 655 spin_unlock(&ioapic->lock);
eba0226b
GN
656 return 0;
657}
658
659int kvm_set_ioapic(struct kvm *kvm, struct kvm_ioapic_state *state)
660{
661 struct kvm_ioapic *ioapic = ioapic_irqchip(kvm);
662 if (!ioapic)
663 return -EINVAL;
664
46a47b1e 665 spin_lock(&ioapic->lock);
eba0226b 666 memcpy(ioapic, state, sizeof(struct kvm_ioapic_state));
673f7b42 667 ioapic->irr = 0;
5bda6eed 668 ioapic->irr_delivered = 0;
46a929bc 669 update_handled_vectors(ioapic);
3d81bc7e 670 kvm_vcpu_request_scan_ioapic(kvm);
673f7b42 671 kvm_ioapic_inject_all(ioapic, state->irr);
46a47b1e 672 spin_unlock(&ioapic->lock);
eba0226b
GN
673 return 0;
674}
This page took 0.437139 seconds and 5 git commands to generate.