KVM: MMU: fix broken page accessed tracking with ept enabled
[deliverable/linux.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
221d059d 10 * Copyright 2010 Red Hat, Inc. and/or its affilates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
1d737c8a 21#include "mmu.h"
836a1b3c 22#include "x86.h"
6de4f3ad 23#include "kvm_cache_regs.h"
e495606d 24
edf88417 25#include <linux/kvm_host.h>
6aa8b732
AK
26#include <linux/types.h>
27#include <linux/string.h>
6aa8b732
AK
28#include <linux/mm.h>
29#include <linux/highmem.h>
30#include <linux/module.h>
448353ca 31#include <linux/swap.h>
05da4558 32#include <linux/hugetlb.h>
2f333bcb 33#include <linux/compiler.h>
bc6678a3 34#include <linux/srcu.h>
5a0e3ad6 35#include <linux/slab.h>
bf998156 36#include <linux/uaccess.h>
6aa8b732 37
e495606d
AK
38#include <asm/page.h>
39#include <asm/cmpxchg.h>
4e542370 40#include <asm/io.h>
13673a90 41#include <asm/vmx.h>
6aa8b732 42
18552672
JR
43/*
44 * When setting this variable to true it enables Two-Dimensional-Paging
45 * where the hardware walks 2 page tables:
46 * 1. the guest-virtual to guest-physical
47 * 2. while doing 1. it walks guest-physical to host-physical
48 * If the hardware supports that we don't need to do shadow paging.
49 */
2f333bcb 50bool tdp_enabled = false;
18552672 51
37a7d8b0
AK
52#undef MMU_DEBUG
53
54#undef AUDIT
55
56#ifdef AUDIT
57static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
58#else
59static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
60#endif
61
62#ifdef MMU_DEBUG
63
64#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
65#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
66
67#else
68
69#define pgprintk(x...) do { } while (0)
70#define rmap_printk(x...) do { } while (0)
71
72#endif
73
74#if defined(MMU_DEBUG) || defined(AUDIT)
6ada8cca
AK
75static int dbg = 0;
76module_param(dbg, bool, 0644);
37a7d8b0 77#endif
6aa8b732 78
582801a9
MT
79static int oos_shadow = 1;
80module_param(oos_shadow, bool, 0644);
81
d6c69ee9
YD
82#ifndef MMU_DEBUG
83#define ASSERT(x) do { } while (0)
84#else
6aa8b732
AK
85#define ASSERT(x) \
86 if (!(x)) { \
87 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
88 __FILE__, __LINE__, #x); \
89 }
d6c69ee9 90#endif
6aa8b732 91
6aa8b732
AK
92#define PT_FIRST_AVAIL_BITS_SHIFT 9
93#define PT64_SECOND_AVAIL_BITS_SHIFT 52
94
6aa8b732
AK
95#define PT64_LEVEL_BITS 9
96
97#define PT64_LEVEL_SHIFT(level) \
d77c26fc 98 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732
AK
99
100#define PT64_LEVEL_MASK(level) \
101 (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
102
103#define PT64_INDEX(address, level)\
104 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
105
106
107#define PT32_LEVEL_BITS 10
108
109#define PT32_LEVEL_SHIFT(level) \
d77c26fc 110 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732
AK
111
112#define PT32_LEVEL_MASK(level) \
113 (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
e04da980
JR
114#define PT32_LVL_OFFSET_MASK(level) \
115 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
116 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
117
118#define PT32_INDEX(address, level)\
119 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
120
121
27aba766 122#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
123#define PT64_DIR_BASE_ADDR_MASK \
124 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
125#define PT64_LVL_ADDR_MASK(level) \
126 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
127 * PT64_LEVEL_BITS))) - 1))
128#define PT64_LVL_OFFSET_MASK(level) \
129 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
130 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
131
132#define PT32_BASE_ADDR_MASK PAGE_MASK
133#define PT32_DIR_BASE_ADDR_MASK \
134 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
135#define PT32_LVL_ADDR_MASK(level) \
136 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
137 * PT32_LEVEL_BITS))) - 1))
6aa8b732 138
79539cec
AK
139#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
140 | PT64_NX_MASK)
6aa8b732 141
cd4a4e53
AK
142#define RMAP_EXT 4
143
fe135d2c
AK
144#define ACC_EXEC_MASK 1
145#define ACC_WRITE_MASK PT_WRITABLE_MASK
146#define ACC_USER_MASK PT_USER_MASK
147#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
148
90bb6fc5
AK
149#include <trace/events/kvm.h>
150
07420171
AK
151#define CREATE_TRACE_POINTS
152#include "mmutrace.h"
153
1403283a
IE
154#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
155
135f8c2b
AK
156#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
157
cd4a4e53 158struct kvm_rmap_desc {
d555c333 159 u64 *sptes[RMAP_EXT];
cd4a4e53
AK
160 struct kvm_rmap_desc *more;
161};
162
2d11123a
AK
163struct kvm_shadow_walk_iterator {
164 u64 addr;
165 hpa_t shadow_addr;
166 int level;
167 u64 *sptep;
168 unsigned index;
169};
170
171#define for_each_shadow_entry(_vcpu, _addr, _walker) \
172 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
173 shadow_walk_okay(&(_walker)); \
174 shadow_walk_next(&(_walker)))
175
1047df1f 176typedef void (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp, u64 *spte);
ad8cfbe3 177
b5a33a75
AK
178static struct kmem_cache *pte_chain_cache;
179static struct kmem_cache *rmap_desc_cache;
d3d25b04 180static struct kmem_cache *mmu_page_header_cache;
b5a33a75 181
c7addb90
AK
182static u64 __read_mostly shadow_trap_nonpresent_pte;
183static u64 __read_mostly shadow_notrap_nonpresent_pte;
7b52345e
SY
184static u64 __read_mostly shadow_base_present_pte;
185static u64 __read_mostly shadow_nx_mask;
186static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
187static u64 __read_mostly shadow_user_mask;
188static u64 __read_mostly shadow_accessed_mask;
189static u64 __read_mostly shadow_dirty_mask;
c7addb90 190
82725b20
DE
191static inline u64 rsvd_bits(int s, int e)
192{
193 return ((1ULL << (e - s + 1)) - 1) << s;
194}
195
c7addb90
AK
196void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
197{
198 shadow_trap_nonpresent_pte = trap_pte;
199 shadow_notrap_nonpresent_pte = notrap_pte;
200}
201EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
202
7b52345e
SY
203void kvm_mmu_set_base_ptes(u64 base_pte)
204{
205 shadow_base_present_pte = base_pte;
206}
207EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
208
209void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 210 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
211{
212 shadow_user_mask = user_mask;
213 shadow_accessed_mask = accessed_mask;
214 shadow_dirty_mask = dirty_mask;
215 shadow_nx_mask = nx_mask;
216 shadow_x_mask = x_mask;
217}
218EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
219
3dbe1415 220static bool is_write_protection(struct kvm_vcpu *vcpu)
6aa8b732 221{
4d4ec087 222 return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
6aa8b732
AK
223}
224
225static int is_cpuid_PSE36(void)
226{
227 return 1;
228}
229
73b1087e
AK
230static int is_nx(struct kvm_vcpu *vcpu)
231{
f6801dff 232 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
233}
234
c7addb90
AK
235static int is_shadow_present_pte(u64 pte)
236{
c7addb90
AK
237 return pte != shadow_trap_nonpresent_pte
238 && pte != shadow_notrap_nonpresent_pte;
239}
240
05da4558
MT
241static int is_large_pte(u64 pte)
242{
243 return pte & PT_PAGE_SIZE_MASK;
244}
245
8dae4445 246static int is_writable_pte(unsigned long pte)
6aa8b732
AK
247{
248 return pte & PT_WRITABLE_MASK;
249}
250
43a3795a 251static int is_dirty_gpte(unsigned long pte)
e3c5e7ec 252{
439e218a 253 return pte & PT_DIRTY_MASK;
e3c5e7ec
AK
254}
255
43a3795a 256static int is_rmap_spte(u64 pte)
cd4a4e53 257{
4b1a80fa 258 return is_shadow_present_pte(pte);
cd4a4e53
AK
259}
260
776e6633
MT
261static int is_last_spte(u64 pte, int level)
262{
263 if (level == PT_PAGE_TABLE_LEVEL)
264 return 1;
852e3c19 265 if (is_large_pte(pte))
776e6633
MT
266 return 1;
267 return 0;
268}
269
35149e21 270static pfn_t spte_to_pfn(u64 pte)
0b49ea86 271{
35149e21 272 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
273}
274
da928521
AK
275static gfn_t pse36_gfn_delta(u32 gpte)
276{
277 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
278
279 return (gpte & PT32_DIR_PSE36_MASK) << shift;
280}
281
d555c333 282static void __set_spte(u64 *sptep, u64 spte)
e663ee64
AK
283{
284#ifdef CONFIG_X86_64
285 set_64bit((unsigned long *)sptep, spte);
286#else
287 set_64bit((unsigned long long *)sptep, spte);
288#endif
289}
290
a9221dd5
AK
291static u64 __xchg_spte(u64 *sptep, u64 new_spte)
292{
293#ifdef CONFIG_X86_64
294 return xchg(sptep, new_spte);
295#else
296 u64 old_spte;
297
298 do {
299 old_spte = *sptep;
300 } while (cmpxchg64(sptep, old_spte, new_spte) != old_spte);
301
302 return old_spte;
303#endif
304}
305
b79b93f9
AK
306static void update_spte(u64 *sptep, u64 new_spte)
307{
308 u64 old_spte;
309
310 if (!shadow_accessed_mask || (new_spte & shadow_accessed_mask)) {
311 __set_spte(sptep, new_spte);
312 } else {
313 old_spte = __xchg_spte(sptep, new_spte);
314 if (old_spte & shadow_accessed_mask)
315 mark_page_accessed(pfn_to_page(spte_to_pfn(old_spte)));
316 }
317}
318
e2dec939 319static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 320 struct kmem_cache *base_cache, int min)
714b93da
AK
321{
322 void *obj;
323
324 if (cache->nobjs >= min)
e2dec939 325 return 0;
714b93da 326 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 327 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 328 if (!obj)
e2dec939 329 return -ENOMEM;
714b93da
AK
330 cache->objects[cache->nobjs++] = obj;
331 }
e2dec939 332 return 0;
714b93da
AK
333}
334
e8ad9a70
XG
335static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
336 struct kmem_cache *cache)
714b93da
AK
337{
338 while (mc->nobjs)
e8ad9a70 339 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
340}
341
c1158e63 342static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 343 int min)
c1158e63
AK
344{
345 struct page *page;
346
347 if (cache->nobjs >= min)
348 return 0;
349 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 350 page = alloc_page(GFP_KERNEL);
c1158e63
AK
351 if (!page)
352 return -ENOMEM;
c1158e63
AK
353 cache->objects[cache->nobjs++] = page_address(page);
354 }
355 return 0;
356}
357
358static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
359{
360 while (mc->nobjs)
c4d198d5 361 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
362}
363
2e3e5882 364static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 365{
e2dec939
AK
366 int r;
367
ad312c7c 368 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
2e3e5882 369 pte_chain_cache, 4);
e2dec939
AK
370 if (r)
371 goto out;
ad312c7c 372 r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
c41ef344 373 rmap_desc_cache, 4);
d3d25b04
AK
374 if (r)
375 goto out;
ad312c7c 376 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
377 if (r)
378 goto out;
ad312c7c 379 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 380 mmu_page_header_cache, 4);
e2dec939
AK
381out:
382 return r;
714b93da
AK
383}
384
385static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
386{
e8ad9a70
XG
387 mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache, pte_chain_cache);
388 mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache, rmap_desc_cache);
ad312c7c 389 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
390 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
391 mmu_page_header_cache);
714b93da
AK
392}
393
394static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
395 size_t size)
396{
397 void *p;
398
399 BUG_ON(!mc->nobjs);
400 p = mc->objects[--mc->nobjs];
714b93da
AK
401 return p;
402}
403
714b93da
AK
404static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
405{
ad312c7c 406 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
714b93da
AK
407 sizeof(struct kvm_pte_chain));
408}
409
90cb0529 410static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
714b93da 411{
e8ad9a70 412 kmem_cache_free(pte_chain_cache, pc);
714b93da
AK
413}
414
415static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
416{
ad312c7c 417 return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
714b93da
AK
418 sizeof(struct kvm_rmap_desc));
419}
420
90cb0529 421static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
714b93da 422{
e8ad9a70 423 kmem_cache_free(rmap_desc_cache, rd);
714b93da
AK
424}
425
2032a93d
LJ
426static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
427{
428 if (!sp->role.direct)
429 return sp->gfns[index];
430
431 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
432}
433
434static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
435{
436 if (sp->role.direct)
437 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
438 else
439 sp->gfns[index] = gfn;
440}
441
05da4558
MT
442/*
443 * Return the pointer to the largepage write count for a given
444 * gfn, handling slots that are not large page aligned.
445 */
d25797b2
JR
446static int *slot_largepage_idx(gfn_t gfn,
447 struct kvm_memory_slot *slot,
448 int level)
05da4558
MT
449{
450 unsigned long idx;
451
82855413
JR
452 idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
453 (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
d25797b2 454 return &slot->lpage_info[level - 2][idx].write_count;
05da4558
MT
455}
456
457static void account_shadowed(struct kvm *kvm, gfn_t gfn)
458{
d25797b2 459 struct kvm_memory_slot *slot;
05da4558 460 int *write_count;
d25797b2 461 int i;
05da4558 462
a1f4d395 463 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
464 for (i = PT_DIRECTORY_LEVEL;
465 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
466 write_count = slot_largepage_idx(gfn, slot, i);
467 *write_count += 1;
468 }
05da4558
MT
469}
470
471static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
472{
d25797b2 473 struct kvm_memory_slot *slot;
05da4558 474 int *write_count;
d25797b2 475 int i;
05da4558 476
a1f4d395 477 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
478 for (i = PT_DIRECTORY_LEVEL;
479 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d25797b2
JR
480 write_count = slot_largepage_idx(gfn, slot, i);
481 *write_count -= 1;
482 WARN_ON(*write_count < 0);
483 }
05da4558
MT
484}
485
d25797b2
JR
486static int has_wrprotected_page(struct kvm *kvm,
487 gfn_t gfn,
488 int level)
05da4558 489{
2843099f 490 struct kvm_memory_slot *slot;
05da4558
MT
491 int *largepage_idx;
492
a1f4d395 493 slot = gfn_to_memslot(kvm, gfn);
05da4558 494 if (slot) {
d25797b2 495 largepage_idx = slot_largepage_idx(gfn, slot, level);
05da4558
MT
496 return *largepage_idx;
497 }
498
499 return 1;
500}
501
d25797b2 502static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 503{
8f0b1ab6 504 unsigned long page_size;
d25797b2 505 int i, ret = 0;
05da4558 506
8f0b1ab6 507 page_size = kvm_host_page_size(kvm, gfn);
05da4558 508
d25797b2
JR
509 for (i = PT_PAGE_TABLE_LEVEL;
510 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
511 if (page_size >= KVM_HPAGE_SIZE(i))
512 ret = i;
513 else
514 break;
515 }
516
4c2155ce 517 return ret;
05da4558
MT
518}
519
d25797b2 520static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
05da4558
MT
521{
522 struct kvm_memory_slot *slot;
878403b7 523 int host_level, level, max_level;
05da4558
MT
524
525 slot = gfn_to_memslot(vcpu->kvm, large_gfn);
526 if (slot && slot->dirty_bitmap)
d25797b2 527 return PT_PAGE_TABLE_LEVEL;
05da4558 528
d25797b2
JR
529 host_level = host_mapping_level(vcpu->kvm, large_gfn);
530
531 if (host_level == PT_PAGE_TABLE_LEVEL)
532 return host_level;
533
878403b7
SY
534 max_level = kvm_x86_ops->get_lpage_level() < host_level ?
535 kvm_x86_ops->get_lpage_level() : host_level;
536
537 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
d25797b2
JR
538 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
539 break;
d25797b2
JR
540
541 return level - 1;
05da4558
MT
542}
543
290fc38d
IE
544/*
545 * Take gfn and return the reverse mapping to it.
290fc38d
IE
546 */
547
44ad9944 548static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
290fc38d
IE
549{
550 struct kvm_memory_slot *slot;
05da4558 551 unsigned long idx;
290fc38d
IE
552
553 slot = gfn_to_memslot(kvm, gfn);
44ad9944 554 if (likely(level == PT_PAGE_TABLE_LEVEL))
05da4558
MT
555 return &slot->rmap[gfn - slot->base_gfn];
556
82855413
JR
557 idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
558 (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
05da4558 559
44ad9944 560 return &slot->lpage_info[level - 2][idx].rmap_pde;
290fc38d
IE
561}
562
cd4a4e53
AK
563/*
564 * Reverse mapping data structures:
565 *
290fc38d
IE
566 * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
567 * that points to page_address(page).
cd4a4e53 568 *
290fc38d
IE
569 * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
570 * containing more mappings.
53a27b39
MT
571 *
572 * Returns the number of rmap entries before the spte was added or zero if
573 * the spte was not added.
574 *
cd4a4e53 575 */
44ad9944 576static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
cd4a4e53 577{
4db35314 578 struct kvm_mmu_page *sp;
cd4a4e53 579 struct kvm_rmap_desc *desc;
290fc38d 580 unsigned long *rmapp;
53a27b39 581 int i, count = 0;
cd4a4e53 582
43a3795a 583 if (!is_rmap_spte(*spte))
53a27b39 584 return count;
4db35314 585 sp = page_header(__pa(spte));
2032a93d 586 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
44ad9944 587 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
290fc38d 588 if (!*rmapp) {
cd4a4e53 589 rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
290fc38d
IE
590 *rmapp = (unsigned long)spte;
591 } else if (!(*rmapp & 1)) {
cd4a4e53 592 rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
714b93da 593 desc = mmu_alloc_rmap_desc(vcpu);
d555c333
AK
594 desc->sptes[0] = (u64 *)*rmapp;
595 desc->sptes[1] = spte;
290fc38d 596 *rmapp = (unsigned long)desc | 1;
cd4a4e53
AK
597 } else {
598 rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
290fc38d 599 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
d555c333 600 while (desc->sptes[RMAP_EXT-1] && desc->more) {
cd4a4e53 601 desc = desc->more;
53a27b39
MT
602 count += RMAP_EXT;
603 }
d555c333 604 if (desc->sptes[RMAP_EXT-1]) {
714b93da 605 desc->more = mmu_alloc_rmap_desc(vcpu);
cd4a4e53
AK
606 desc = desc->more;
607 }
d555c333 608 for (i = 0; desc->sptes[i]; ++i)
cd4a4e53 609 ;
d555c333 610 desc->sptes[i] = spte;
cd4a4e53 611 }
53a27b39 612 return count;
cd4a4e53
AK
613}
614
290fc38d 615static void rmap_desc_remove_entry(unsigned long *rmapp,
cd4a4e53
AK
616 struct kvm_rmap_desc *desc,
617 int i,
618 struct kvm_rmap_desc *prev_desc)
619{
620 int j;
621
d555c333 622 for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 623 ;
d555c333
AK
624 desc->sptes[i] = desc->sptes[j];
625 desc->sptes[j] = NULL;
cd4a4e53
AK
626 if (j != 0)
627 return;
628 if (!prev_desc && !desc->more)
d555c333 629 *rmapp = (unsigned long)desc->sptes[0];
cd4a4e53
AK
630 else
631 if (prev_desc)
632 prev_desc->more = desc->more;
633 else
290fc38d 634 *rmapp = (unsigned long)desc->more | 1;
90cb0529 635 mmu_free_rmap_desc(desc);
cd4a4e53
AK
636}
637
290fc38d 638static void rmap_remove(struct kvm *kvm, u64 *spte)
cd4a4e53 639{
cd4a4e53
AK
640 struct kvm_rmap_desc *desc;
641 struct kvm_rmap_desc *prev_desc;
4db35314 642 struct kvm_mmu_page *sp;
2032a93d 643 gfn_t gfn;
290fc38d 644 unsigned long *rmapp;
cd4a4e53
AK
645 int i;
646
4db35314 647 sp = page_header(__pa(spte));
2032a93d
LJ
648 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
649 rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
290fc38d 650 if (!*rmapp) {
cd4a4e53
AK
651 printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
652 BUG();
290fc38d 653 } else if (!(*rmapp & 1)) {
cd4a4e53 654 rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
290fc38d 655 if ((u64 *)*rmapp != spte) {
cd4a4e53
AK
656 printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
657 spte, *spte);
658 BUG();
659 }
290fc38d 660 *rmapp = 0;
cd4a4e53
AK
661 } else {
662 rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
290fc38d 663 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
cd4a4e53
AK
664 prev_desc = NULL;
665 while (desc) {
d555c333
AK
666 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
667 if (desc->sptes[i] == spte) {
290fc38d 668 rmap_desc_remove_entry(rmapp,
714b93da 669 desc, i,
cd4a4e53
AK
670 prev_desc);
671 return;
672 }
673 prev_desc = desc;
674 desc = desc->more;
675 }
186a3e52 676 pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
cd4a4e53
AK
677 BUG();
678 }
679}
680
be38d276
AK
681static void drop_spte(struct kvm *kvm, u64 *sptep, u64 new_spte)
682{
ce061867 683 pfn_t pfn;
a9221dd5 684 u64 old_spte;
ce061867 685
a9221dd5
AK
686 old_spte = __xchg_spte(sptep, new_spte);
687 if (!is_rmap_spte(old_spte))
ce061867 688 return;
a9221dd5 689 pfn = spte_to_pfn(old_spte);
daa3db69 690 if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
ce061867 691 kvm_set_pfn_accessed(pfn);
a9221dd5 692 if (is_writable_pte(old_spte))
ce061867 693 kvm_set_pfn_dirty(pfn);
be38d276 694 rmap_remove(kvm, sptep);
be38d276
AK
695}
696
98348e95 697static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
374cbac0 698{
374cbac0 699 struct kvm_rmap_desc *desc;
98348e95
IE
700 u64 *prev_spte;
701 int i;
702
703 if (!*rmapp)
704 return NULL;
705 else if (!(*rmapp & 1)) {
706 if (!spte)
707 return (u64 *)*rmapp;
708 return NULL;
709 }
710 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
98348e95
IE
711 prev_spte = NULL;
712 while (desc) {
d555c333 713 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
98348e95 714 if (prev_spte == spte)
d555c333
AK
715 return desc->sptes[i];
716 prev_spte = desc->sptes[i];
98348e95
IE
717 }
718 desc = desc->more;
719 }
720 return NULL;
721}
722
b1a36821 723static int rmap_write_protect(struct kvm *kvm, u64 gfn)
98348e95 724{
290fc38d 725 unsigned long *rmapp;
374cbac0 726 u64 *spte;
44ad9944 727 int i, write_protected = 0;
374cbac0 728
44ad9944 729 rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
374cbac0 730
98348e95
IE
731 spte = rmap_next(kvm, rmapp, NULL);
732 while (spte) {
374cbac0 733 BUG_ON(!spte);
374cbac0 734 BUG_ON(!(*spte & PT_PRESENT_MASK));
374cbac0 735 rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
8dae4445 736 if (is_writable_pte(*spte)) {
b79b93f9 737 update_spte(spte, *spte & ~PT_WRITABLE_MASK);
caa5b8a5
ED
738 write_protected = 1;
739 }
9647c14c 740 spte = rmap_next(kvm, rmapp, spte);
374cbac0 741 }
855149aa 742 if (write_protected) {
35149e21 743 pfn_t pfn;
855149aa
IE
744
745 spte = rmap_next(kvm, rmapp, NULL);
35149e21
AL
746 pfn = spte_to_pfn(*spte);
747 kvm_set_pfn_dirty(pfn);
855149aa
IE
748 }
749
05da4558 750 /* check for huge page mappings */
44ad9944
JR
751 for (i = PT_DIRECTORY_LEVEL;
752 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
753 rmapp = gfn_to_rmap(kvm, gfn, i);
754 spte = rmap_next(kvm, rmapp, NULL);
755 while (spte) {
756 BUG_ON(!spte);
757 BUG_ON(!(*spte & PT_PRESENT_MASK));
758 BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
759 pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
8dae4445 760 if (is_writable_pte(*spte)) {
be38d276
AK
761 drop_spte(kvm, spte,
762 shadow_trap_nonpresent_pte);
44ad9944 763 --kvm->stat.lpages;
44ad9944
JR
764 spte = NULL;
765 write_protected = 1;
766 }
767 spte = rmap_next(kvm, rmapp, spte);
05da4558 768 }
05da4558
MT
769 }
770
b1a36821 771 return write_protected;
374cbac0
AK
772}
773
8a8365c5
FD
774static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
775 unsigned long data)
e930bffe
AA
776{
777 u64 *spte;
778 int need_tlb_flush = 0;
779
780 while ((spte = rmap_next(kvm, rmapp, NULL))) {
781 BUG_ON(!(*spte & PT_PRESENT_MASK));
782 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
be38d276 783 drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
e930bffe
AA
784 need_tlb_flush = 1;
785 }
786 return need_tlb_flush;
787}
788
8a8365c5
FD
789static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
790 unsigned long data)
3da0dd43
IE
791{
792 int need_flush = 0;
b79b93f9 793 u64 *spte, new_spte, old_spte;
3da0dd43
IE
794 pte_t *ptep = (pte_t *)data;
795 pfn_t new_pfn;
796
797 WARN_ON(pte_huge(*ptep));
798 new_pfn = pte_pfn(*ptep);
799 spte = rmap_next(kvm, rmapp, NULL);
800 while (spte) {
801 BUG_ON(!is_shadow_present_pte(*spte));
802 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
803 need_flush = 1;
804 if (pte_write(*ptep)) {
be38d276 805 drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
3da0dd43
IE
806 spte = rmap_next(kvm, rmapp, NULL);
807 } else {
808 new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
809 new_spte |= (u64)new_pfn << PAGE_SHIFT;
810
811 new_spte &= ~PT_WRITABLE_MASK;
812 new_spte &= ~SPTE_HOST_WRITEABLE;
b79b93f9 813 new_spte &= ~shadow_accessed_mask;
8dae4445 814 if (is_writable_pte(*spte))
3da0dd43 815 kvm_set_pfn_dirty(spte_to_pfn(*spte));
b79b93f9
AK
816 old_spte = __xchg_spte(spte, new_spte);
817 if (is_shadow_present_pte(old_spte)
daa3db69
XG
818 && (!shadow_accessed_mask ||
819 old_spte & shadow_accessed_mask))
b79b93f9 820 mark_page_accessed(pfn_to_page(spte_to_pfn(old_spte)));
3da0dd43
IE
821 spte = rmap_next(kvm, rmapp, spte);
822 }
823 }
824 if (need_flush)
825 kvm_flush_remote_tlbs(kvm);
826
827 return 0;
828}
829
8a8365c5
FD
830static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
831 unsigned long data,
3da0dd43 832 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
8a8365c5 833 unsigned long data))
e930bffe 834{
852e3c19 835 int i, j;
90bb6fc5 836 int ret;
e930bffe 837 int retval = 0;
bc6678a3
MT
838 struct kvm_memslots *slots;
839
90d83dc3 840 slots = kvm_memslots(kvm);
e930bffe 841
46a26bf5
MT
842 for (i = 0; i < slots->nmemslots; i++) {
843 struct kvm_memory_slot *memslot = &slots->memslots[i];
e930bffe
AA
844 unsigned long start = memslot->userspace_addr;
845 unsigned long end;
846
e930bffe
AA
847 end = start + (memslot->npages << PAGE_SHIFT);
848 if (hva >= start && hva < end) {
849 gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
852e3c19 850
90bb6fc5 851 ret = handler(kvm, &memslot->rmap[gfn_offset], data);
852e3c19
JR
852
853 for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
6e3e243c
AA
854 unsigned long idx;
855 int sh;
856
857 sh = KVM_HPAGE_GFN_SHIFT(PT_DIRECTORY_LEVEL+j);
858 idx = ((memslot->base_gfn+gfn_offset) >> sh) -
859 (memslot->base_gfn >> sh);
90bb6fc5 860 ret |= handler(kvm,
3da0dd43
IE
861 &memslot->lpage_info[j][idx].rmap_pde,
862 data);
852e3c19 863 }
90bb6fc5
AK
864 trace_kvm_age_page(hva, memslot, ret);
865 retval |= ret;
e930bffe
AA
866 }
867 }
868
869 return retval;
870}
871
872int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
873{
3da0dd43
IE
874 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
875}
876
877void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
878{
8a8365c5 879 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
880}
881
8a8365c5
FD
882static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
883 unsigned long data)
e930bffe
AA
884{
885 u64 *spte;
886 int young = 0;
887
6316e1c8
RR
888 /*
889 * Emulate the accessed bit for EPT, by checking if this page has
890 * an EPT mapping, and clearing it if it does. On the next access,
891 * a new EPT mapping will be established.
892 * This has some overhead, but not as much as the cost of swapping
893 * out actively used pages or breaking up actively used hugepages.
894 */
534e38b4 895 if (!shadow_accessed_mask)
6316e1c8 896 return kvm_unmap_rmapp(kvm, rmapp, data);
534e38b4 897
e930bffe
AA
898 spte = rmap_next(kvm, rmapp, NULL);
899 while (spte) {
900 int _young;
901 u64 _spte = *spte;
902 BUG_ON(!(_spte & PT_PRESENT_MASK));
903 _young = _spte & PT_ACCESSED_MASK;
904 if (_young) {
905 young = 1;
906 clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
907 }
908 spte = rmap_next(kvm, rmapp, spte);
909 }
910 return young;
911}
912
53a27b39
MT
913#define RMAP_RECYCLE_THRESHOLD 1000
914
852e3c19 915static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
916{
917 unsigned long *rmapp;
852e3c19
JR
918 struct kvm_mmu_page *sp;
919
920 sp = page_header(__pa(spte));
53a27b39 921
852e3c19 922 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 923
3da0dd43 924 kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
53a27b39
MT
925 kvm_flush_remote_tlbs(vcpu->kvm);
926}
927
e930bffe
AA
928int kvm_age_hva(struct kvm *kvm, unsigned long hva)
929{
3da0dd43 930 return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
e930bffe
AA
931}
932
d6c69ee9 933#ifdef MMU_DEBUG
47ad8e68 934static int is_empty_shadow_page(u64 *spt)
6aa8b732 935{
139bdb2d
AK
936 u64 *pos;
937 u64 *end;
938
47ad8e68 939 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 940 if (is_shadow_present_pte(*pos)) {
b8688d51 941 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 942 pos, *pos);
6aa8b732 943 return 0;
139bdb2d 944 }
6aa8b732
AK
945 return 1;
946}
d6c69ee9 947#endif
6aa8b732 948
4db35314 949static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
260746c0 950{
4db35314 951 ASSERT(is_empty_shadow_page(sp->spt));
7775834a 952 hlist_del(&sp->hash_link);
4db35314
AK
953 list_del(&sp->link);
954 __free_page(virt_to_page(sp->spt));
2032a93d
LJ
955 if (!sp->role.direct)
956 __free_page(virt_to_page(sp->gfns));
e8ad9a70 957 kmem_cache_free(mmu_page_header_cache, sp);
f05e70ac 958 ++kvm->arch.n_free_mmu_pages;
260746c0
AK
959}
960
cea0f0e7
AK
961static unsigned kvm_page_table_hashfn(gfn_t gfn)
962{
1ae0a13d 963 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
964}
965
25c0de2c 966static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
2032a93d 967 u64 *parent_pte, int direct)
6aa8b732 968{
4db35314 969 struct kvm_mmu_page *sp;
6aa8b732 970
ad312c7c
ZX
971 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
972 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
2032a93d
LJ
973 if (!direct)
974 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
975 PAGE_SIZE);
4db35314 976 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
f05e70ac 977 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
291f26bc 978 bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
4db35314
AK
979 sp->multimapped = 0;
980 sp->parent_pte = parent_pte;
f05e70ac 981 --vcpu->kvm->arch.n_free_mmu_pages;
4db35314 982 return sp;
6aa8b732
AK
983}
984
714b93da 985static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 986 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7
AK
987{
988 struct kvm_pte_chain *pte_chain;
989 struct hlist_node *node;
990 int i;
991
992 if (!parent_pte)
993 return;
4db35314
AK
994 if (!sp->multimapped) {
995 u64 *old = sp->parent_pte;
cea0f0e7
AK
996
997 if (!old) {
4db35314 998 sp->parent_pte = parent_pte;
cea0f0e7
AK
999 return;
1000 }
4db35314 1001 sp->multimapped = 1;
714b93da 1002 pte_chain = mmu_alloc_pte_chain(vcpu);
4db35314
AK
1003 INIT_HLIST_HEAD(&sp->parent_ptes);
1004 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
1005 pte_chain->parent_ptes[0] = old;
1006 }
4db35314 1007 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
cea0f0e7
AK
1008 if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
1009 continue;
1010 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
1011 if (!pte_chain->parent_ptes[i]) {
1012 pte_chain->parent_ptes[i] = parent_pte;
1013 return;
1014 }
1015 }
714b93da 1016 pte_chain = mmu_alloc_pte_chain(vcpu);
cea0f0e7 1017 BUG_ON(!pte_chain);
4db35314 1018 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
1019 pte_chain->parent_ptes[0] = parent_pte;
1020}
1021
4db35314 1022static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
1023 u64 *parent_pte)
1024{
1025 struct kvm_pte_chain *pte_chain;
1026 struct hlist_node *node;
1027 int i;
1028
4db35314
AK
1029 if (!sp->multimapped) {
1030 BUG_ON(sp->parent_pte != parent_pte);
1031 sp->parent_pte = NULL;
cea0f0e7
AK
1032 return;
1033 }
4db35314 1034 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
cea0f0e7
AK
1035 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1036 if (!pte_chain->parent_ptes[i])
1037 break;
1038 if (pte_chain->parent_ptes[i] != parent_pte)
1039 continue;
697fe2e2
AK
1040 while (i + 1 < NR_PTE_CHAIN_ENTRIES
1041 && pte_chain->parent_ptes[i + 1]) {
cea0f0e7
AK
1042 pte_chain->parent_ptes[i]
1043 = pte_chain->parent_ptes[i + 1];
1044 ++i;
1045 }
1046 pte_chain->parent_ptes[i] = NULL;
697fe2e2
AK
1047 if (i == 0) {
1048 hlist_del(&pte_chain->link);
90cb0529 1049 mmu_free_pte_chain(pte_chain);
4db35314
AK
1050 if (hlist_empty(&sp->parent_ptes)) {
1051 sp->multimapped = 0;
1052 sp->parent_pte = NULL;
697fe2e2
AK
1053 }
1054 }
cea0f0e7
AK
1055 return;
1056 }
1057 BUG();
1058}
1059
6b18493d 1060static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
ad8cfbe3
MT
1061{
1062 struct kvm_pte_chain *pte_chain;
1063 struct hlist_node *node;
1064 struct kvm_mmu_page *parent_sp;
1065 int i;
1066
1067 if (!sp->multimapped && sp->parent_pte) {
1068 parent_sp = page_header(__pa(sp->parent_pte));
1047df1f 1069 fn(parent_sp, sp->parent_pte);
ad8cfbe3
MT
1070 return;
1071 }
1047df1f 1072
ad8cfbe3
MT
1073 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
1074 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1047df1f
XG
1075 u64 *spte = pte_chain->parent_ptes[i];
1076
1077 if (!spte)
ad8cfbe3 1078 break;
1047df1f
XG
1079 parent_sp = page_header(__pa(spte));
1080 fn(parent_sp, spte);
ad8cfbe3
MT
1081 }
1082}
1083
1047df1f
XG
1084static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte);
1085static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1086{
1047df1f 1087 mmu_parent_walk(sp, mark_unsync);
0074ff63
MT
1088}
1089
1047df1f 1090static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte)
0074ff63 1091{
1047df1f 1092 unsigned int index;
0074ff63 1093
1047df1f
XG
1094 index = spte - sp->spt;
1095 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1096 return;
1047df1f 1097 if (sp->unsync_children++)
0074ff63 1098 return;
1047df1f 1099 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1100}
1101
d761a501
AK
1102static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
1103 struct kvm_mmu_page *sp)
1104{
1105 int i;
1106
1107 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1108 sp->spt[i] = shadow_trap_nonpresent_pte;
1109}
1110
e8bc217a 1111static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
be71e061 1112 struct kvm_mmu_page *sp, bool clear_unsync)
e8bc217a
MT
1113{
1114 return 1;
1115}
1116
a7052897
MT
1117static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1118{
1119}
1120
60c8aec6
MT
1121#define KVM_PAGE_ARRAY_NR 16
1122
1123struct kvm_mmu_pages {
1124 struct mmu_page_and_offset {
1125 struct kvm_mmu_page *sp;
1126 unsigned int idx;
1127 } page[KVM_PAGE_ARRAY_NR];
1128 unsigned int nr;
1129};
1130
0074ff63
MT
1131#define for_each_unsync_children(bitmap, idx) \
1132 for (idx = find_first_bit(bitmap, 512); \
1133 idx < 512; \
1134 idx = find_next_bit(bitmap, 512, idx+1))
1135
cded19f3
HE
1136static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1137 int idx)
4731d4c7 1138{
60c8aec6 1139 int i;
4731d4c7 1140
60c8aec6
MT
1141 if (sp->unsync)
1142 for (i=0; i < pvec->nr; i++)
1143 if (pvec->page[i].sp == sp)
1144 return 0;
1145
1146 pvec->page[pvec->nr].sp = sp;
1147 pvec->page[pvec->nr].idx = idx;
1148 pvec->nr++;
1149 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1150}
1151
1152static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1153 struct kvm_mmu_pages *pvec)
1154{
1155 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1156
0074ff63 1157 for_each_unsync_children(sp->unsync_child_bitmap, i) {
7a8f1a74 1158 struct kvm_mmu_page *child;
4731d4c7
MT
1159 u64 ent = sp->spt[i];
1160
7a8f1a74
XG
1161 if (!is_shadow_present_pte(ent) || is_large_pte(ent))
1162 goto clear_child_bitmap;
1163
1164 child = page_header(ent & PT64_BASE_ADDR_MASK);
1165
1166 if (child->unsync_children) {
1167 if (mmu_pages_add(pvec, child, i))
1168 return -ENOSPC;
1169
1170 ret = __mmu_unsync_walk(child, pvec);
1171 if (!ret)
1172 goto clear_child_bitmap;
1173 else if (ret > 0)
1174 nr_unsync_leaf += ret;
1175 else
1176 return ret;
1177 } else if (child->unsync) {
1178 nr_unsync_leaf++;
1179 if (mmu_pages_add(pvec, child, i))
1180 return -ENOSPC;
1181 } else
1182 goto clear_child_bitmap;
1183
1184 continue;
1185
1186clear_child_bitmap:
1187 __clear_bit(i, sp->unsync_child_bitmap);
1188 sp->unsync_children--;
1189 WARN_ON((int)sp->unsync_children < 0);
4731d4c7
MT
1190 }
1191
4731d4c7 1192
60c8aec6
MT
1193 return nr_unsync_leaf;
1194}
1195
1196static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1197 struct kvm_mmu_pages *pvec)
1198{
1199 if (!sp->unsync_children)
1200 return 0;
1201
1202 mmu_pages_add(pvec, sp, 0);
1203 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1204}
1205
4731d4c7
MT
1206static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1207{
1208 WARN_ON(!sp->unsync);
5e1b3ddb 1209 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1210 sp->unsync = 0;
1211 --kvm->stat.mmu_unsync;
1212}
1213
7775834a
XG
1214static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1215 struct list_head *invalid_list);
1216static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1217 struct list_head *invalid_list);
4731d4c7 1218
f41d335a
XG
1219#define for_each_gfn_sp(kvm, sp, gfn, pos) \
1220 hlist_for_each_entry(sp, pos, \
7ae680eb
XG
1221 &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
1222 if ((sp)->gfn != (gfn)) {} else
1223
f41d335a
XG
1224#define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
1225 hlist_for_each_entry(sp, pos, \
7ae680eb
XG
1226 &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
1227 if ((sp)->gfn != (gfn) || (sp)->role.direct || \
1228 (sp)->role.invalid) {} else
1229
f918b443 1230/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1231static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1232 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1233{
5b7e0102 1234 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1235 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1236 return 1;
1237 }
1238
f918b443 1239 if (clear_unsync)
1d9dc7e0 1240 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1241
be71e061 1242 if (vcpu->arch.mmu.sync_page(vcpu, sp, clear_unsync)) {
d98ba053 1243 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1244 return 1;
1245 }
1246
1247 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1248 return 0;
1249}
1250
1d9dc7e0
XG
1251static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1252 struct kvm_mmu_page *sp)
1253{
d98ba053 1254 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1255 int ret;
1256
d98ba053 1257 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1258 if (ret)
d98ba053
XG
1259 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1260
1d9dc7e0
XG
1261 return ret;
1262}
1263
d98ba053
XG
1264static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1265 struct list_head *invalid_list)
1d9dc7e0 1266{
d98ba053 1267 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1268}
1269
9f1a122f
XG
1270/* @gfn should be write-protected at the call site */
1271static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1272{
9f1a122f 1273 struct kvm_mmu_page *s;
f41d335a 1274 struct hlist_node *node;
d98ba053 1275 LIST_HEAD(invalid_list);
9f1a122f
XG
1276 bool flush = false;
1277
f41d335a 1278 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
7ae680eb 1279 if (!s->unsync)
9f1a122f
XG
1280 continue;
1281
1282 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
1283 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
be71e061 1284 (vcpu->arch.mmu.sync_page(vcpu, s, true))) {
d98ba053 1285 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1286 continue;
1287 }
1288 kvm_unlink_unsync_page(vcpu->kvm, s);
1289 flush = true;
1290 }
1291
d98ba053 1292 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f
XG
1293 if (flush)
1294 kvm_mmu_flush_tlb(vcpu);
1295}
1296
60c8aec6
MT
1297struct mmu_page_path {
1298 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1299 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1300};
1301
60c8aec6
MT
1302#define for_each_sp(pvec, sp, parents, i) \
1303 for (i = mmu_pages_next(&pvec, &parents, -1), \
1304 sp = pvec.page[i].sp; \
1305 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1306 i = mmu_pages_next(&pvec, &parents, i))
1307
cded19f3
HE
1308static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1309 struct mmu_page_path *parents,
1310 int i)
60c8aec6
MT
1311{
1312 int n;
1313
1314 for (n = i+1; n < pvec->nr; n++) {
1315 struct kvm_mmu_page *sp = pvec->page[n].sp;
1316
1317 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1318 parents->idx[0] = pvec->page[n].idx;
1319 return n;
1320 }
1321
1322 parents->parent[sp->role.level-2] = sp;
1323 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1324 }
1325
1326 return n;
1327}
1328
cded19f3 1329static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1330{
60c8aec6
MT
1331 struct kvm_mmu_page *sp;
1332 unsigned int level = 0;
1333
1334 do {
1335 unsigned int idx = parents->idx[level];
4731d4c7 1336
60c8aec6
MT
1337 sp = parents->parent[level];
1338 if (!sp)
1339 return;
1340
1341 --sp->unsync_children;
1342 WARN_ON((int)sp->unsync_children < 0);
1343 __clear_bit(idx, sp->unsync_child_bitmap);
1344 level++;
1345 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1346}
1347
60c8aec6
MT
1348static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1349 struct mmu_page_path *parents,
1350 struct kvm_mmu_pages *pvec)
4731d4c7 1351{
60c8aec6
MT
1352 parents->parent[parent->role.level-1] = NULL;
1353 pvec->nr = 0;
1354}
4731d4c7 1355
60c8aec6
MT
1356static void mmu_sync_children(struct kvm_vcpu *vcpu,
1357 struct kvm_mmu_page *parent)
1358{
1359 int i;
1360 struct kvm_mmu_page *sp;
1361 struct mmu_page_path parents;
1362 struct kvm_mmu_pages pages;
d98ba053 1363 LIST_HEAD(invalid_list);
60c8aec6
MT
1364
1365 kvm_mmu_pages_init(parent, &parents, &pages);
1366 while (mmu_unsync_walk(parent, &pages)) {
b1a36821
MT
1367 int protected = 0;
1368
1369 for_each_sp(pages, sp, parents, i)
1370 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1371
1372 if (protected)
1373 kvm_flush_remote_tlbs(vcpu->kvm);
1374
60c8aec6 1375 for_each_sp(pages, sp, parents, i) {
d98ba053 1376 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
1377 mmu_pages_clear_parents(&parents);
1378 }
d98ba053 1379 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 1380 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1381 kvm_mmu_pages_init(parent, &parents, &pages);
1382 }
4731d4c7
MT
1383}
1384
cea0f0e7
AK
1385static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1386 gfn_t gfn,
1387 gva_t gaddr,
1388 unsigned level,
f6e2c02b 1389 int direct,
41074d07 1390 unsigned access,
f7d9c7b7 1391 u64 *parent_pte)
cea0f0e7
AK
1392{
1393 union kvm_mmu_page_role role;
cea0f0e7 1394 unsigned quadrant;
9f1a122f 1395 struct kvm_mmu_page *sp;
f41d335a 1396 struct hlist_node *node;
9f1a122f 1397 bool need_sync = false;
cea0f0e7 1398
a770f6f2 1399 role = vcpu->arch.mmu.base_role;
cea0f0e7 1400 role.level = level;
f6e2c02b 1401 role.direct = direct;
84b0c8c6 1402 if (role.direct)
5b7e0102 1403 role.cr4_pae = 0;
41074d07 1404 role.access = access;
b66d8000 1405 if (!tdp_enabled && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1406 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1407 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1408 role.quadrant = quadrant;
1409 }
f41d335a 1410 for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
7ae680eb
XG
1411 if (!need_sync && sp->unsync)
1412 need_sync = true;
4731d4c7 1413
7ae680eb
XG
1414 if (sp->role.word != role.word)
1415 continue;
4731d4c7 1416
7ae680eb
XG
1417 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
1418 break;
e02aa901 1419
7ae680eb
XG
1420 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1421 if (sp->unsync_children) {
a8eeb04a 1422 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
7ae680eb
XG
1423 kvm_mmu_mark_parents_unsync(sp);
1424 } else if (sp->unsync)
1425 kvm_mmu_mark_parents_unsync(sp);
e02aa901 1426
7ae680eb
XG
1427 trace_kvm_mmu_get_page(sp, false);
1428 return sp;
1429 }
dfc5aa00 1430 ++vcpu->kvm->stat.mmu_cache_miss;
2032a93d 1431 sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
4db35314
AK
1432 if (!sp)
1433 return sp;
4db35314
AK
1434 sp->gfn = gfn;
1435 sp->role = role;
7ae680eb
XG
1436 hlist_add_head(&sp->hash_link,
1437 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 1438 if (!direct) {
b1a36821
MT
1439 if (rmap_write_protect(vcpu->kvm, gfn))
1440 kvm_flush_remote_tlbs(vcpu->kvm);
9f1a122f
XG
1441 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
1442 kvm_sync_pages(vcpu, gfn);
1443
4731d4c7
MT
1444 account_shadowed(vcpu->kvm, gfn);
1445 }
131d8279
AK
1446 if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
1447 vcpu->arch.mmu.prefetch_page(vcpu, sp);
1448 else
1449 nonpaging_prefetch_page(vcpu, sp);
f691fe1d 1450 trace_kvm_mmu_get_page(sp, true);
4db35314 1451 return sp;
cea0f0e7
AK
1452}
1453
2d11123a
AK
1454static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1455 struct kvm_vcpu *vcpu, u64 addr)
1456{
1457 iterator->addr = addr;
1458 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1459 iterator->level = vcpu->arch.mmu.shadow_root_level;
1460 if (iterator->level == PT32E_ROOT_LEVEL) {
1461 iterator->shadow_addr
1462 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
1463 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
1464 --iterator->level;
1465 if (!iterator->shadow_addr)
1466 iterator->level = 0;
1467 }
1468}
1469
1470static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
1471{
1472 if (iterator->level < PT_PAGE_TABLE_LEVEL)
1473 return false;
4d88954d
MT
1474
1475 if (iterator->level == PT_PAGE_TABLE_LEVEL)
1476 if (is_large_pte(*iterator->sptep))
1477 return false;
1478
2d11123a
AK
1479 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
1480 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
1481 return true;
1482}
1483
1484static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
1485{
1486 iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
1487 --iterator->level;
1488}
1489
32ef26a3
AK
1490static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
1491{
1492 u64 spte;
1493
1494 spte = __pa(sp->spt)
1495 | PT_PRESENT_MASK | PT_ACCESSED_MASK
1496 | PT_WRITABLE_MASK | PT_USER_MASK;
121eee97 1497 __set_spte(sptep, spte);
32ef26a3
AK
1498}
1499
a3aa51cf
AK
1500static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1501{
1502 if (is_large_pte(*sptep)) {
1503 drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
1504 kvm_flush_remote_tlbs(vcpu->kvm);
1505 }
1506}
1507
a357bd22
AK
1508static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1509 unsigned direct_access)
1510{
1511 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
1512 struct kvm_mmu_page *child;
1513
1514 /*
1515 * For the direct sp, if the guest pte's dirty bit
1516 * changed form clean to dirty, it will corrupt the
1517 * sp's access: allow writable in the read-only sp,
1518 * so we should update the spte at this point to get
1519 * a new sp with the correct access.
1520 */
1521 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
1522 if (child->role.access == direct_access)
1523 return;
1524
1525 mmu_page_remove_parent_pte(child, sptep);
1526 __set_spte(sptep, shadow_trap_nonpresent_pte);
1527 kvm_flush_remote_tlbs(vcpu->kvm);
1528 }
1529}
1530
90cb0529 1531static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 1532 struct kvm_mmu_page *sp)
a436036b 1533{
697fe2e2
AK
1534 unsigned i;
1535 u64 *pt;
1536 u64 ent;
1537
4db35314 1538 pt = sp->spt;
697fe2e2 1539
697fe2e2
AK
1540 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1541 ent = pt[i];
1542
05da4558 1543 if (is_shadow_present_pte(ent)) {
776e6633 1544 if (!is_last_spte(ent, sp->role.level)) {
05da4558
MT
1545 ent &= PT64_BASE_ADDR_MASK;
1546 mmu_page_remove_parent_pte(page_header(ent),
1547 &pt[i]);
1548 } else {
776e6633
MT
1549 if (is_large_pte(ent))
1550 --kvm->stat.lpages;
be38d276
AK
1551 drop_spte(kvm, &pt[i],
1552 shadow_trap_nonpresent_pte);
05da4558
MT
1553 }
1554 }
c7addb90 1555 pt[i] = shadow_trap_nonpresent_pte;
697fe2e2 1556 }
a436036b
AK
1557}
1558
4db35314 1559static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1560{
4db35314 1561 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
1562}
1563
12b7d28f
AK
1564static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
1565{
1566 int i;
988a2cae 1567 struct kvm_vcpu *vcpu;
12b7d28f 1568
988a2cae
GN
1569 kvm_for_each_vcpu(i, vcpu, kvm)
1570 vcpu->arch.last_pte_updated = NULL;
12b7d28f
AK
1571}
1572
31aa2b44 1573static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b
AK
1574{
1575 u64 *parent_pte;
1576
4db35314
AK
1577 while (sp->multimapped || sp->parent_pte) {
1578 if (!sp->multimapped)
1579 parent_pte = sp->parent_pte;
a436036b
AK
1580 else {
1581 struct kvm_pte_chain *chain;
1582
4db35314 1583 chain = container_of(sp->parent_ptes.first,
a436036b
AK
1584 struct kvm_pte_chain, link);
1585 parent_pte = chain->parent_ptes[0];
1586 }
697fe2e2 1587 BUG_ON(!parent_pte);
4db35314 1588 kvm_mmu_put_page(sp, parent_pte);
d555c333 1589 __set_spte(parent_pte, shadow_trap_nonpresent_pte);
a436036b 1590 }
31aa2b44
AK
1591}
1592
60c8aec6 1593static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
1594 struct kvm_mmu_page *parent,
1595 struct list_head *invalid_list)
4731d4c7 1596{
60c8aec6
MT
1597 int i, zapped = 0;
1598 struct mmu_page_path parents;
1599 struct kvm_mmu_pages pages;
4731d4c7 1600
60c8aec6 1601 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 1602 return 0;
60c8aec6
MT
1603
1604 kvm_mmu_pages_init(parent, &parents, &pages);
1605 while (mmu_unsync_walk(parent, &pages)) {
1606 struct kvm_mmu_page *sp;
1607
1608 for_each_sp(pages, sp, parents, i) {
7775834a 1609 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 1610 mmu_pages_clear_parents(&parents);
77662e00 1611 zapped++;
60c8aec6 1612 }
60c8aec6
MT
1613 kvm_mmu_pages_init(parent, &parents, &pages);
1614 }
1615
1616 return zapped;
4731d4c7
MT
1617}
1618
7775834a
XG
1619static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1620 struct list_head *invalid_list)
31aa2b44 1621{
4731d4c7 1622 int ret;
f691fe1d 1623
7775834a 1624 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 1625 ++kvm->stat.mmu_shadow_zapped;
7775834a 1626 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 1627 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 1628 kvm_mmu_unlink_parents(kvm, sp);
f6e2c02b 1629 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 1630 unaccount_shadowed(kvm, sp->gfn);
4731d4c7
MT
1631 if (sp->unsync)
1632 kvm_unlink_unsync_page(kvm, sp);
4db35314 1633 if (!sp->root_count) {
54a4f023
GJ
1634 /* Count self */
1635 ret++;
7775834a 1636 list_move(&sp->link, invalid_list);
2e53d63a 1637 } else {
5b5c6a5a 1638 list_move(&sp->link, &kvm->arch.active_mmu_pages);
2e53d63a
MT
1639 kvm_reload_remote_mmus(kvm);
1640 }
7775834a
XG
1641
1642 sp->role.invalid = 1;
12b7d28f 1643 kvm_mmu_reset_last_pte_updated(kvm);
4731d4c7 1644 return ret;
a436036b
AK
1645}
1646
7775834a
XG
1647static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1648 struct list_head *invalid_list)
1649{
1650 struct kvm_mmu_page *sp;
1651
1652 if (list_empty(invalid_list))
1653 return;
1654
1655 kvm_flush_remote_tlbs(kvm);
1656
1657 do {
1658 sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
1659 WARN_ON(!sp->role.invalid || sp->root_count);
1660 kvm_mmu_free_page(kvm, sp);
1661 } while (!list_empty(invalid_list));
1662
1663}
1664
82ce2c96
IE
1665/*
1666 * Changing the number of mmu pages allocated to the vm
1667 * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
1668 */
1669void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
1670{
025dbbf3 1671 int used_pages;
d98ba053 1672 LIST_HEAD(invalid_list);
025dbbf3
MT
1673
1674 used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
1675 used_pages = max(0, used_pages);
1676
82ce2c96
IE
1677 /*
1678 * If we set the number of mmu pages to be smaller be than the
1679 * number of actived pages , we must to free some mmu pages before we
1680 * change the value
1681 */
1682
025dbbf3 1683 if (used_pages > kvm_nr_mmu_pages) {
77662e00
XG
1684 while (used_pages > kvm_nr_mmu_pages &&
1685 !list_empty(&kvm->arch.active_mmu_pages)) {
82ce2c96
IE
1686 struct kvm_mmu_page *page;
1687
f05e70ac 1688 page = container_of(kvm->arch.active_mmu_pages.prev,
82ce2c96 1689 struct kvm_mmu_page, link);
d98ba053
XG
1690 used_pages -= kvm_mmu_prepare_zap_page(kvm, page,
1691 &invalid_list);
82ce2c96 1692 }
d98ba053 1693 kvm_mmu_commit_zap_page(kvm, &invalid_list);
77662e00 1694 kvm_nr_mmu_pages = used_pages;
f05e70ac 1695 kvm->arch.n_free_mmu_pages = 0;
82ce2c96
IE
1696 }
1697 else
f05e70ac
ZX
1698 kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
1699 - kvm->arch.n_alloc_mmu_pages;
82ce2c96 1700
f05e70ac 1701 kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
82ce2c96
IE
1702}
1703
f67a46f4 1704static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 1705{
4db35314 1706 struct kvm_mmu_page *sp;
f41d335a 1707 struct hlist_node *node;
d98ba053 1708 LIST_HEAD(invalid_list);
a436036b
AK
1709 int r;
1710
b8688d51 1711 pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
a436036b 1712 r = 0;
f41d335a
XG
1713
1714 for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
7ae680eb
XG
1715 pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
1716 sp->role.word);
1717 r = 1;
f41d335a 1718 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 1719 }
d98ba053 1720 kvm_mmu_commit_zap_page(kvm, &invalid_list);
a436036b 1721 return r;
cea0f0e7
AK
1722}
1723
f67a46f4 1724static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
97a0a01e 1725{
4db35314 1726 struct kvm_mmu_page *sp;
f41d335a 1727 struct hlist_node *node;
d98ba053 1728 LIST_HEAD(invalid_list);
97a0a01e 1729
f41d335a 1730 for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
7ae680eb
XG
1731 pgprintk("%s: zap %lx %x\n",
1732 __func__, gfn, sp->role.word);
f41d335a 1733 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
97a0a01e 1734 }
d98ba053 1735 kvm_mmu_commit_zap_page(kvm, &invalid_list);
97a0a01e
AK
1736}
1737
38c335f1 1738static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
6aa8b732 1739{
bc6678a3 1740 int slot = memslot_id(kvm, gfn);
4db35314 1741 struct kvm_mmu_page *sp = page_header(__pa(pte));
6aa8b732 1742
291f26bc 1743 __set_bit(slot, sp->slot_bitmap);
6aa8b732
AK
1744}
1745
6844dec6
MT
1746static void mmu_convert_notrap(struct kvm_mmu_page *sp)
1747{
1748 int i;
1749 u64 *pt = sp->spt;
1750
1751 if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
1752 return;
1753
1754 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1755 if (pt[i] == shadow_notrap_nonpresent_pte)
d555c333 1756 __set_spte(&pt[i], shadow_trap_nonpresent_pte);
6844dec6
MT
1757 }
1758}
1759
74be52e3
SY
1760/*
1761 * The function is based on mtrr_type_lookup() in
1762 * arch/x86/kernel/cpu/mtrr/generic.c
1763 */
1764static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
1765 u64 start, u64 end)
1766{
1767 int i;
1768 u64 base, mask;
1769 u8 prev_match, curr_match;
1770 int num_var_ranges = KVM_NR_VAR_MTRR;
1771
1772 if (!mtrr_state->enabled)
1773 return 0xFF;
1774
1775 /* Make end inclusive end, instead of exclusive */
1776 end--;
1777
1778 /* Look in fixed ranges. Just return the type as per start */
1779 if (mtrr_state->have_fixed && (start < 0x100000)) {
1780 int idx;
1781
1782 if (start < 0x80000) {
1783 idx = 0;
1784 idx += (start >> 16);
1785 return mtrr_state->fixed_ranges[idx];
1786 } else if (start < 0xC0000) {
1787 idx = 1 * 8;
1788 idx += ((start - 0x80000) >> 14);
1789 return mtrr_state->fixed_ranges[idx];
1790 } else if (start < 0x1000000) {
1791 idx = 3 * 8;
1792 idx += ((start - 0xC0000) >> 12);
1793 return mtrr_state->fixed_ranges[idx];
1794 }
1795 }
1796
1797 /*
1798 * Look in variable ranges
1799 * Look of multiple ranges matching this address and pick type
1800 * as per MTRR precedence
1801 */
1802 if (!(mtrr_state->enabled & 2))
1803 return mtrr_state->def_type;
1804
1805 prev_match = 0xFF;
1806 for (i = 0; i < num_var_ranges; ++i) {
1807 unsigned short start_state, end_state;
1808
1809 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
1810 continue;
1811
1812 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
1813 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
1814 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
1815 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
1816
1817 start_state = ((start & mask) == (base & mask));
1818 end_state = ((end & mask) == (base & mask));
1819 if (start_state != end_state)
1820 return 0xFE;
1821
1822 if ((start & mask) != (base & mask))
1823 continue;
1824
1825 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
1826 if (prev_match == 0xFF) {
1827 prev_match = curr_match;
1828 continue;
1829 }
1830
1831 if (prev_match == MTRR_TYPE_UNCACHABLE ||
1832 curr_match == MTRR_TYPE_UNCACHABLE)
1833 return MTRR_TYPE_UNCACHABLE;
1834
1835 if ((prev_match == MTRR_TYPE_WRBACK &&
1836 curr_match == MTRR_TYPE_WRTHROUGH) ||
1837 (prev_match == MTRR_TYPE_WRTHROUGH &&
1838 curr_match == MTRR_TYPE_WRBACK)) {
1839 prev_match = MTRR_TYPE_WRTHROUGH;
1840 curr_match = MTRR_TYPE_WRTHROUGH;
1841 }
1842
1843 if (prev_match != curr_match)
1844 return MTRR_TYPE_UNCACHABLE;
1845 }
1846
1847 if (prev_match != 0xFF)
1848 return prev_match;
1849
1850 return mtrr_state->def_type;
1851}
1852
4b12f0de 1853u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
1854{
1855 u8 mtrr;
1856
1857 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
1858 (gfn << PAGE_SHIFT) + PAGE_SIZE);
1859 if (mtrr == 0xfe || mtrr == 0xff)
1860 mtrr = MTRR_TYPE_WRBACK;
1861 return mtrr;
1862}
4b12f0de 1863EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 1864
9cf5cf5a
XG
1865static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1866{
1867 trace_kvm_mmu_unsync_page(sp);
1868 ++vcpu->kvm->stat.mmu_unsync;
1869 sp->unsync = 1;
1870
1871 kvm_mmu_mark_parents_unsync(sp);
1872 mmu_convert_notrap(sp);
1873}
1874
1875static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
4731d4c7 1876{
4731d4c7 1877 struct kvm_mmu_page *s;
f41d335a 1878 struct hlist_node *node;
9cf5cf5a 1879
f41d335a 1880 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
7ae680eb 1881 if (s->unsync)
4731d4c7 1882 continue;
9cf5cf5a
XG
1883 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
1884 __kvm_unsync_page(vcpu, s);
4731d4c7 1885 }
4731d4c7
MT
1886}
1887
1888static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
1889 bool can_unsync)
1890{
9cf5cf5a 1891 struct kvm_mmu_page *s;
f41d335a 1892 struct hlist_node *node;
9cf5cf5a
XG
1893 bool need_unsync = false;
1894
f41d335a 1895 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
36a2e677
XG
1896 if (!can_unsync)
1897 return 1;
1898
9cf5cf5a 1899 if (s->role.level != PT_PAGE_TABLE_LEVEL)
4731d4c7 1900 return 1;
9cf5cf5a
XG
1901
1902 if (!need_unsync && !s->unsync) {
36a2e677 1903 if (!oos_shadow)
9cf5cf5a
XG
1904 return 1;
1905 need_unsync = true;
1906 }
4731d4c7 1907 }
9cf5cf5a
XG
1908 if (need_unsync)
1909 kvm_unsync_pages(vcpu, gfn);
4731d4c7
MT
1910 return 0;
1911}
1912
d555c333 1913static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd 1914 unsigned pte_access, int user_fault,
852e3c19 1915 int write_fault, int dirty, int level,
c2d0ee46 1916 gfn_t gfn, pfn_t pfn, bool speculative,
1403283a 1917 bool can_unsync, bool reset_host_protection)
1c4f1fd6
AK
1918{
1919 u64 spte;
1e73f9dd 1920 int ret = 0;
64d4d521 1921
1c4f1fd6
AK
1922 /*
1923 * We don't set the accessed bit, since we sometimes want to see
1924 * whether the guest actually used the pte (in order to detect
1925 * demand paging).
1926 */
7b52345e 1927 spte = shadow_base_present_pte | shadow_dirty_mask;
947da538 1928 if (!speculative)
3201b5d9 1929 spte |= shadow_accessed_mask;
1c4f1fd6
AK
1930 if (!dirty)
1931 pte_access &= ~ACC_WRITE_MASK;
7b52345e
SY
1932 if (pte_access & ACC_EXEC_MASK)
1933 spte |= shadow_x_mask;
1934 else
1935 spte |= shadow_nx_mask;
1c4f1fd6 1936 if (pte_access & ACC_USER_MASK)
7b52345e 1937 spte |= shadow_user_mask;
852e3c19 1938 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 1939 spte |= PT_PAGE_SIZE_MASK;
4b12f0de
SY
1940 if (tdp_enabled)
1941 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
1942 kvm_is_mmio_pfn(pfn));
1c4f1fd6 1943
1403283a
IE
1944 if (reset_host_protection)
1945 spte |= SPTE_HOST_WRITEABLE;
1946
35149e21 1947 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6
AK
1948
1949 if ((pte_access & ACC_WRITE_MASK)
8184dd38
AK
1950 || (!tdp_enabled && write_fault && !is_write_protection(vcpu)
1951 && !user_fault)) {
1c4f1fd6 1952
852e3c19
JR
1953 if (level > PT_PAGE_TABLE_LEVEL &&
1954 has_wrprotected_page(vcpu->kvm, gfn, level)) {
38187c83 1955 ret = 1;
be38d276
AK
1956 drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
1957 goto done;
38187c83
MT
1958 }
1959
1c4f1fd6 1960 spte |= PT_WRITABLE_MASK;
1c4f1fd6 1961
69325a12
AK
1962 if (!tdp_enabled && !(pte_access & ACC_WRITE_MASK))
1963 spte &= ~PT_USER_MASK;
1964
ecc5589f
MT
1965 /*
1966 * Optimization: for pte sync, if spte was writable the hash
1967 * lookup is unnecessary (and expensive). Write protection
1968 * is responsibility of mmu_get_page / kvm_sync_page.
1969 * Same reasoning can be applied to dirty page accounting.
1970 */
8dae4445 1971 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
1972 goto set_pte;
1973
4731d4c7 1974 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
1c4f1fd6 1975 pgprintk("%s: found shadow page for %lx, marking ro\n",
b8688d51 1976 __func__, gfn);
1e73f9dd 1977 ret = 1;
1c4f1fd6 1978 pte_access &= ~ACC_WRITE_MASK;
8dae4445 1979 if (is_writable_pte(spte))
1c4f1fd6 1980 spte &= ~PT_WRITABLE_MASK;
1c4f1fd6
AK
1981 }
1982 }
1983
1c4f1fd6
AK
1984 if (pte_access & ACC_WRITE_MASK)
1985 mark_page_dirty(vcpu->kvm, gfn);
1986
38187c83 1987set_pte:
b79b93f9 1988 update_spte(sptep, spte);
be38d276 1989done:
1e73f9dd
MT
1990 return ret;
1991}
1992
d555c333 1993static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd
MT
1994 unsigned pt_access, unsigned pte_access,
1995 int user_fault, int write_fault, int dirty,
852e3c19 1996 int *ptwrite, int level, gfn_t gfn,
1403283a
IE
1997 pfn_t pfn, bool speculative,
1998 bool reset_host_protection)
1e73f9dd
MT
1999{
2000 int was_rmapped = 0;
8dae4445 2001 int was_writable = is_writable_pte(*sptep);
53a27b39 2002 int rmap_count;
1e73f9dd
MT
2003
2004 pgprintk("%s: spte %llx access %x write_fault %d"
2005 " user_fault %d gfn %lx\n",
d555c333 2006 __func__, *sptep, pt_access,
1e73f9dd
MT
2007 write_fault, user_fault, gfn);
2008
d555c333 2009 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
2010 /*
2011 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2012 * the parent of the now unreachable PTE.
2013 */
852e3c19
JR
2014 if (level > PT_PAGE_TABLE_LEVEL &&
2015 !is_large_pte(*sptep)) {
1e73f9dd 2016 struct kvm_mmu_page *child;
d555c333 2017 u64 pte = *sptep;
1e73f9dd
MT
2018
2019 child = page_header(pte & PT64_BASE_ADDR_MASK);
d555c333 2020 mmu_page_remove_parent_pte(child, sptep);
3be2264b
MT
2021 __set_spte(sptep, shadow_trap_nonpresent_pte);
2022 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 2023 } else if (pfn != spte_to_pfn(*sptep)) {
1e73f9dd 2024 pgprintk("hfn old %lx new %lx\n",
d555c333 2025 spte_to_pfn(*sptep), pfn);
be38d276 2026 drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
91546356 2027 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
2028 } else
2029 was_rmapped = 1;
1e73f9dd 2030 }
852e3c19 2031
d555c333 2032 if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
1403283a
IE
2033 dirty, level, gfn, pfn, speculative, true,
2034 reset_host_protection)) {
1e73f9dd
MT
2035 if (write_fault)
2036 *ptwrite = 1;
5304efde 2037 kvm_mmu_flush_tlb(vcpu);
a378b4e6 2038 }
1e73f9dd 2039
d555c333 2040 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
1e73f9dd 2041 pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
d555c333 2042 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
2043 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
2044 *sptep, sptep);
d555c333 2045 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
2046 ++vcpu->kvm->stat.lpages;
2047
d555c333 2048 page_header_update_slot(vcpu->kvm, sptep, gfn);
1c4f1fd6 2049 if (!was_rmapped) {
44ad9944 2050 rmap_count = rmap_add(vcpu, sptep, gfn);
acb66dd0 2051 kvm_release_pfn_clean(pfn);
53a27b39 2052 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
852e3c19 2053 rmap_recycle(vcpu, sptep, gfn);
75e68e60 2054 } else {
8dae4445 2055 if (was_writable)
35149e21 2056 kvm_release_pfn_dirty(pfn);
75e68e60 2057 else
35149e21 2058 kvm_release_pfn_clean(pfn);
1c4f1fd6 2059 }
1b7fcd32 2060 if (speculative) {
d555c333 2061 vcpu->arch.last_pte_updated = sptep;
1b7fcd32
AK
2062 vcpu->arch.last_pte_gfn = gfn;
2063 }
1c4f1fd6
AK
2064}
2065
6aa8b732
AK
2066static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
2067{
2068}
2069
9f652d21 2070static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
852e3c19 2071 int level, gfn_t gfn, pfn_t pfn)
140754bc 2072{
9f652d21 2073 struct kvm_shadow_walk_iterator iterator;
140754bc 2074 struct kvm_mmu_page *sp;
9f652d21 2075 int pt_write = 0;
140754bc 2076 gfn_t pseudo_gfn;
6aa8b732 2077
9f652d21 2078 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2079 if (iterator.level == level) {
9f652d21
AK
2080 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
2081 0, write, 1, &pt_write,
1403283a 2082 level, gfn, pfn, false, true);
9f652d21
AK
2083 ++vcpu->stat.pf_fixed;
2084 break;
6aa8b732
AK
2085 }
2086
9f652d21 2087 if (*iterator.sptep == shadow_trap_nonpresent_pte) {
c9fa0b3b
LJ
2088 u64 base_addr = iterator.addr;
2089
2090 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2091 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21
AK
2092 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
2093 iterator.level - 1,
2094 1, ACC_ALL, iterator.sptep);
2095 if (!sp) {
2096 pgprintk("nonpaging_map: ENOMEM\n");
2097 kvm_release_pfn_clean(pfn);
2098 return -ENOMEM;
2099 }
140754bc 2100
d555c333
AK
2101 __set_spte(iterator.sptep,
2102 __pa(sp->spt)
2103 | PT_PRESENT_MASK | PT_WRITABLE_MASK
2104 | shadow_user_mask | shadow_x_mask);
9f652d21
AK
2105 }
2106 }
2107 return pt_write;
6aa8b732
AK
2108}
2109
bf998156
HY
2110static void kvm_send_hwpoison_signal(struct kvm *kvm, gfn_t gfn)
2111{
2112 char buf[1];
2113 void __user *hva;
2114 int r;
2115
2116 /* Touch the page, so send SIGBUS */
2117 hva = (void __user *)gfn_to_hva(kvm, gfn);
2118 r = copy_from_user(buf, hva, 1);
2119}
2120
2121static int kvm_handle_bad_page(struct kvm *kvm, gfn_t gfn, pfn_t pfn)
2122{
2123 kvm_release_pfn_clean(pfn);
2124 if (is_hwpoison_pfn(pfn)) {
2125 kvm_send_hwpoison_signal(kvm, gfn);
2126 return 0;
edba23e5
GN
2127 } else if (is_fault_pfn(pfn))
2128 return -EFAULT;
2129
bf998156
HY
2130 return 1;
2131}
2132
10589a46
MT
2133static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
2134{
2135 int r;
852e3c19 2136 int level;
35149e21 2137 pfn_t pfn;
e930bffe 2138 unsigned long mmu_seq;
aaee2c94 2139
852e3c19
JR
2140 level = mapping_level(vcpu, gfn);
2141
2142 /*
2143 * This path builds a PAE pagetable - so we can map 2mb pages at
2144 * maximum. Therefore check if the level is larger than that.
2145 */
2146 if (level > PT_DIRECTORY_LEVEL)
2147 level = PT_DIRECTORY_LEVEL;
2148
2149 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
05da4558 2150
e930bffe 2151 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2152 smp_rmb();
35149e21 2153 pfn = gfn_to_pfn(vcpu->kvm, gfn);
aaee2c94 2154
d196e343 2155 /* mmio */
bf998156
HY
2156 if (is_error_pfn(pfn))
2157 return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
d196e343 2158
aaee2c94 2159 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2160 if (mmu_notifier_retry(vcpu, mmu_seq))
2161 goto out_unlock;
eb787d10 2162 kvm_mmu_free_some_pages(vcpu);
852e3c19 2163 r = __direct_map(vcpu, v, write, level, gfn, pfn);
aaee2c94
MT
2164 spin_unlock(&vcpu->kvm->mmu_lock);
2165
aaee2c94 2166
10589a46 2167 return r;
e930bffe
AA
2168
2169out_unlock:
2170 spin_unlock(&vcpu->kvm->mmu_lock);
2171 kvm_release_pfn_clean(pfn);
2172 return 0;
10589a46
MT
2173}
2174
2175
17ac10ad
AK
2176static void mmu_free_roots(struct kvm_vcpu *vcpu)
2177{
2178 int i;
4db35314 2179 struct kvm_mmu_page *sp;
d98ba053 2180 LIST_HEAD(invalid_list);
17ac10ad 2181
ad312c7c 2182 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2183 return;
aaee2c94 2184 spin_lock(&vcpu->kvm->mmu_lock);
ad312c7c
ZX
2185 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2186 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2187
4db35314
AK
2188 sp = page_header(root);
2189 --sp->root_count;
d98ba053
XG
2190 if (!sp->root_count && sp->role.invalid) {
2191 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
2192 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
2193 }
ad312c7c 2194 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
aaee2c94 2195 spin_unlock(&vcpu->kvm->mmu_lock);
17ac10ad
AK
2196 return;
2197 }
17ac10ad 2198 for (i = 0; i < 4; ++i) {
ad312c7c 2199 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2200
417726a3 2201 if (root) {
417726a3 2202 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
2203 sp = page_header(root);
2204 --sp->root_count;
2e53d63a 2205 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
2206 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
2207 &invalid_list);
417726a3 2208 }
ad312c7c 2209 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2210 }
d98ba053 2211 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 2212 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2213 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2214}
2215
8986ecc0
MT
2216static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
2217{
2218 int ret = 0;
2219
2220 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
a8eeb04a 2221 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
8986ecc0
MT
2222 ret = 1;
2223 }
2224
2225 return ret;
2226}
2227
2228static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
17ac10ad
AK
2229{
2230 int i;
cea0f0e7 2231 gfn_t root_gfn;
4db35314 2232 struct kvm_mmu_page *sp;
f6e2c02b 2233 int direct = 0;
6de4f3ad 2234 u64 pdptr;
3bb65a22 2235
ad312c7c 2236 root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
17ac10ad 2237
ad312c7c
ZX
2238 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2239 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
2240
2241 ASSERT(!VALID_PAGE(root));
8986ecc0
MT
2242 if (mmu_check_root(vcpu, root_gfn))
2243 return 1;
5a7388c2
EN
2244 if (tdp_enabled) {
2245 direct = 1;
2246 root_gfn = 0;
2247 }
8facbbff 2248 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2249 kvm_mmu_free_some_pages(vcpu);
4db35314 2250 sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
f6e2c02b 2251 PT64_ROOT_LEVEL, direct,
fb72d167 2252 ACC_ALL, NULL);
4db35314
AK
2253 root = __pa(sp->spt);
2254 ++sp->root_count;
8facbbff 2255 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2256 vcpu->arch.mmu.root_hpa = root;
8986ecc0 2257 return 0;
17ac10ad 2258 }
f6e2c02b 2259 direct = !is_paging(vcpu);
17ac10ad 2260 for (i = 0; i < 4; ++i) {
ad312c7c 2261 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
2262
2263 ASSERT(!VALID_PAGE(root));
ad312c7c 2264 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
6de4f3ad 2265 pdptr = kvm_pdptr_read(vcpu, i);
43a3795a 2266 if (!is_present_gpte(pdptr)) {
ad312c7c 2267 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
2268 continue;
2269 }
6de4f3ad 2270 root_gfn = pdptr >> PAGE_SHIFT;
ad312c7c 2271 } else if (vcpu->arch.mmu.root_level == 0)
cea0f0e7 2272 root_gfn = 0;
8986ecc0
MT
2273 if (mmu_check_root(vcpu, root_gfn))
2274 return 1;
5a7388c2
EN
2275 if (tdp_enabled) {
2276 direct = 1;
2277 root_gfn = i << 30;
2278 }
8facbbff 2279 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2280 kvm_mmu_free_some_pages(vcpu);
4db35314 2281 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
f6e2c02b 2282 PT32_ROOT_LEVEL, direct,
f7d9c7b7 2283 ACC_ALL, NULL);
4db35314
AK
2284 root = __pa(sp->spt);
2285 ++sp->root_count;
8facbbff
AK
2286 spin_unlock(&vcpu->kvm->mmu_lock);
2287
ad312c7c 2288 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
17ac10ad 2289 }
ad312c7c 2290 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
8986ecc0 2291 return 0;
17ac10ad
AK
2292}
2293
0ba73cda
MT
2294static void mmu_sync_roots(struct kvm_vcpu *vcpu)
2295{
2296 int i;
2297 struct kvm_mmu_page *sp;
2298
2299 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2300 return;
2301 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2302 hpa_t root = vcpu->arch.mmu.root_hpa;
2303 sp = page_header(root);
2304 mmu_sync_children(vcpu, sp);
2305 return;
2306 }
2307 for (i = 0; i < 4; ++i) {
2308 hpa_t root = vcpu->arch.mmu.pae_root[i];
2309
8986ecc0 2310 if (root && VALID_PAGE(root)) {
0ba73cda
MT
2311 root &= PT64_BASE_ADDR_MASK;
2312 sp = page_header(root);
2313 mmu_sync_children(vcpu, sp);
2314 }
2315 }
2316}
2317
2318void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
2319{
2320 spin_lock(&vcpu->kvm->mmu_lock);
2321 mmu_sync_roots(vcpu);
6cffe8ca 2322 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda
MT
2323}
2324
1871c602
GN
2325static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
2326 u32 access, u32 *error)
6aa8b732 2327{
1871c602
GN
2328 if (error)
2329 *error = 0;
6aa8b732
AK
2330 return vaddr;
2331}
2332
2333static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
3f3e7124 2334 u32 error_code)
6aa8b732 2335{
e833240f 2336 gfn_t gfn;
e2dec939 2337 int r;
6aa8b732 2338
b8688d51 2339 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
e2dec939
AK
2340 r = mmu_topup_memory_caches(vcpu);
2341 if (r)
2342 return r;
714b93da 2343
6aa8b732 2344 ASSERT(vcpu);
ad312c7c 2345 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 2346
e833240f 2347 gfn = gva >> PAGE_SHIFT;
6aa8b732 2348
e833240f
AK
2349 return nonpaging_map(vcpu, gva & PAGE_MASK,
2350 error_code & PFERR_WRITE_MASK, gfn);
6aa8b732
AK
2351}
2352
fb72d167
JR
2353static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
2354 u32 error_code)
2355{
35149e21 2356 pfn_t pfn;
fb72d167 2357 int r;
852e3c19 2358 int level;
05da4558 2359 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 2360 unsigned long mmu_seq;
fb72d167
JR
2361
2362 ASSERT(vcpu);
2363 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
2364
2365 r = mmu_topup_memory_caches(vcpu);
2366 if (r)
2367 return r;
2368
852e3c19
JR
2369 level = mapping_level(vcpu, gfn);
2370
2371 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2372
e930bffe 2373 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2374 smp_rmb();
35149e21 2375 pfn = gfn_to_pfn(vcpu->kvm, gfn);
bf998156
HY
2376 if (is_error_pfn(pfn))
2377 return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
fb72d167 2378 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2379 if (mmu_notifier_retry(vcpu, mmu_seq))
2380 goto out_unlock;
fb72d167
JR
2381 kvm_mmu_free_some_pages(vcpu);
2382 r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
852e3c19 2383 level, gfn, pfn);
fb72d167 2384 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
2385
2386 return r;
e930bffe
AA
2387
2388out_unlock:
2389 spin_unlock(&vcpu->kvm->mmu_lock);
2390 kvm_release_pfn_clean(pfn);
2391 return 0;
fb72d167
JR
2392}
2393
6aa8b732
AK
2394static void nonpaging_free(struct kvm_vcpu *vcpu)
2395{
17ac10ad 2396 mmu_free_roots(vcpu);
6aa8b732
AK
2397}
2398
2399static int nonpaging_init_context(struct kvm_vcpu *vcpu)
2400{
ad312c7c 2401 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
2402
2403 context->new_cr3 = nonpaging_new_cr3;
2404 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
2405 context->gva_to_gpa = nonpaging_gva_to_gpa;
2406 context->free = nonpaging_free;
c7addb90 2407 context->prefetch_page = nonpaging_prefetch_page;
e8bc217a 2408 context->sync_page = nonpaging_sync_page;
a7052897 2409 context->invlpg = nonpaging_invlpg;
cea0f0e7 2410 context->root_level = 0;
6aa8b732 2411 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 2412 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2413 return 0;
2414}
2415
d835dfec 2416void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 2417{
1165f5fe 2418 ++vcpu->stat.tlb_flush;
a8eeb04a 2419 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
6aa8b732
AK
2420}
2421
2422static void paging_new_cr3(struct kvm_vcpu *vcpu)
2423{
b8688d51 2424 pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
cea0f0e7 2425 mmu_free_roots(vcpu);
6aa8b732
AK
2426}
2427
6aa8b732
AK
2428static void inject_page_fault(struct kvm_vcpu *vcpu,
2429 u64 addr,
2430 u32 err_code)
2431{
c3c91fee 2432 kvm_inject_page_fault(vcpu, addr, err_code);
6aa8b732
AK
2433}
2434
6aa8b732
AK
2435static void paging_free(struct kvm_vcpu *vcpu)
2436{
2437 nonpaging_free(vcpu);
2438}
2439
82725b20
DE
2440static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
2441{
2442 int bit7;
2443
2444 bit7 = (gpte >> 7) & 1;
2445 return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
2446}
2447
6aa8b732
AK
2448#define PTTYPE 64
2449#include "paging_tmpl.h"
2450#undef PTTYPE
2451
2452#define PTTYPE 32
2453#include "paging_tmpl.h"
2454#undef PTTYPE
2455
82725b20
DE
2456static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
2457{
2458 struct kvm_mmu *context = &vcpu->arch.mmu;
2459 int maxphyaddr = cpuid_maxphyaddr(vcpu);
2460 u64 exb_bit_rsvd = 0;
2461
2462 if (!is_nx(vcpu))
2463 exb_bit_rsvd = rsvd_bits(63, 63);
2464 switch (level) {
2465 case PT32_ROOT_LEVEL:
2466 /* no rsvd bits for 2 level 4K page table entries */
2467 context->rsvd_bits_mask[0][1] = 0;
2468 context->rsvd_bits_mask[0][0] = 0;
f815bce8
XG
2469 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
2470
2471 if (!is_pse(vcpu)) {
2472 context->rsvd_bits_mask[1][1] = 0;
2473 break;
2474 }
2475
82725b20
DE
2476 if (is_cpuid_PSE36())
2477 /* 36bits PSE 4MB page */
2478 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
2479 else
2480 /* 32 bits PSE 4MB page */
2481 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
2482 break;
2483 case PT32E_ROOT_LEVEL:
20c466b5
DE
2484 context->rsvd_bits_mask[0][2] =
2485 rsvd_bits(maxphyaddr, 63) |
2486 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 2487 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 2488 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
2489 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2490 rsvd_bits(maxphyaddr, 62); /* PTE */
2491 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
2492 rsvd_bits(maxphyaddr, 62) |
2493 rsvd_bits(13, 20); /* large page */
f815bce8 2494 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
2495 break;
2496 case PT64_ROOT_LEVEL:
2497 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
2498 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2499 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
2500 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2501 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 2502 rsvd_bits(maxphyaddr, 51);
82725b20
DE
2503 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2504 rsvd_bits(maxphyaddr, 51);
2505 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
2506 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
2507 rsvd_bits(maxphyaddr, 51) |
2508 rsvd_bits(13, 29);
82725b20 2509 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
2510 rsvd_bits(maxphyaddr, 51) |
2511 rsvd_bits(13, 20); /* large page */
f815bce8 2512 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
2513 break;
2514 }
2515}
2516
17ac10ad 2517static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
6aa8b732 2518{
ad312c7c 2519 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
2520
2521 ASSERT(is_pae(vcpu));
2522 context->new_cr3 = paging_new_cr3;
2523 context->page_fault = paging64_page_fault;
6aa8b732 2524 context->gva_to_gpa = paging64_gva_to_gpa;
c7addb90 2525 context->prefetch_page = paging64_prefetch_page;
e8bc217a 2526 context->sync_page = paging64_sync_page;
a7052897 2527 context->invlpg = paging64_invlpg;
6aa8b732 2528 context->free = paging_free;
17ac10ad
AK
2529 context->root_level = level;
2530 context->shadow_root_level = level;
17c3ba9d 2531 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2532 return 0;
2533}
2534
17ac10ad
AK
2535static int paging64_init_context(struct kvm_vcpu *vcpu)
2536{
82725b20 2537 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
17ac10ad
AK
2538 return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
2539}
2540
6aa8b732
AK
2541static int paging32_init_context(struct kvm_vcpu *vcpu)
2542{
ad312c7c 2543 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732 2544
82725b20 2545 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
6aa8b732
AK
2546 context->new_cr3 = paging_new_cr3;
2547 context->page_fault = paging32_page_fault;
6aa8b732
AK
2548 context->gva_to_gpa = paging32_gva_to_gpa;
2549 context->free = paging_free;
c7addb90 2550 context->prefetch_page = paging32_prefetch_page;
e8bc217a 2551 context->sync_page = paging32_sync_page;
a7052897 2552 context->invlpg = paging32_invlpg;
6aa8b732
AK
2553 context->root_level = PT32_ROOT_LEVEL;
2554 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 2555 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2556 return 0;
2557}
2558
2559static int paging32E_init_context(struct kvm_vcpu *vcpu)
2560{
82725b20 2561 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
17ac10ad 2562 return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
6aa8b732
AK
2563}
2564
fb72d167
JR
2565static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
2566{
2567 struct kvm_mmu *context = &vcpu->arch.mmu;
2568
2569 context->new_cr3 = nonpaging_new_cr3;
2570 context->page_fault = tdp_page_fault;
2571 context->free = nonpaging_free;
2572 context->prefetch_page = nonpaging_prefetch_page;
e8bc217a 2573 context->sync_page = nonpaging_sync_page;
a7052897 2574 context->invlpg = nonpaging_invlpg;
67253af5 2575 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167
JR
2576 context->root_hpa = INVALID_PAGE;
2577
2578 if (!is_paging(vcpu)) {
2579 context->gva_to_gpa = nonpaging_gva_to_gpa;
2580 context->root_level = 0;
2581 } else if (is_long_mode(vcpu)) {
82725b20 2582 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
fb72d167
JR
2583 context->gva_to_gpa = paging64_gva_to_gpa;
2584 context->root_level = PT64_ROOT_LEVEL;
2585 } else if (is_pae(vcpu)) {
82725b20 2586 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
fb72d167
JR
2587 context->gva_to_gpa = paging64_gva_to_gpa;
2588 context->root_level = PT32E_ROOT_LEVEL;
2589 } else {
82725b20 2590 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
fb72d167
JR
2591 context->gva_to_gpa = paging32_gva_to_gpa;
2592 context->root_level = PT32_ROOT_LEVEL;
2593 }
2594
2595 return 0;
2596}
2597
2598static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
6aa8b732 2599{
a770f6f2
AK
2600 int r;
2601
6aa8b732 2602 ASSERT(vcpu);
ad312c7c 2603 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
2604
2605 if (!is_paging(vcpu))
a770f6f2 2606 r = nonpaging_init_context(vcpu);
a9058ecd 2607 else if (is_long_mode(vcpu))
a770f6f2 2608 r = paging64_init_context(vcpu);
6aa8b732 2609 else if (is_pae(vcpu))
a770f6f2 2610 r = paging32E_init_context(vcpu);
6aa8b732 2611 else
a770f6f2
AK
2612 r = paging32_init_context(vcpu);
2613
5b7e0102 2614 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
3dbe1415 2615 vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
a770f6f2
AK
2616
2617 return r;
6aa8b732
AK
2618}
2619
fb72d167
JR
2620static int init_kvm_mmu(struct kvm_vcpu *vcpu)
2621{
35149e21
AL
2622 vcpu->arch.update_pte.pfn = bad_pfn;
2623
fb72d167
JR
2624 if (tdp_enabled)
2625 return init_kvm_tdp_mmu(vcpu);
2626 else
2627 return init_kvm_softmmu(vcpu);
2628}
2629
6aa8b732
AK
2630static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
2631{
2632 ASSERT(vcpu);
62ad0755
SY
2633 if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
2634 /* mmu.free() should set root_hpa = INVALID_PAGE */
ad312c7c 2635 vcpu->arch.mmu.free(vcpu);
6aa8b732
AK
2636}
2637
2638int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
2639{
2640 destroy_kvm_mmu(vcpu);
2641 return init_kvm_mmu(vcpu);
2642}
8668a3c4 2643EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
2644
2645int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 2646{
714b93da
AK
2647 int r;
2648
e2dec939 2649 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
2650 if (r)
2651 goto out;
8986ecc0 2652 r = mmu_alloc_roots(vcpu);
8facbbff 2653 spin_lock(&vcpu->kvm->mmu_lock);
0ba73cda 2654 mmu_sync_roots(vcpu);
aaee2c94 2655 spin_unlock(&vcpu->kvm->mmu_lock);
8986ecc0
MT
2656 if (r)
2657 goto out;
3662cb1c 2658 /* set_cr3() should ensure TLB has been flushed */
ad312c7c 2659 kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
2660out:
2661 return r;
6aa8b732 2662}
17c3ba9d
AK
2663EXPORT_SYMBOL_GPL(kvm_mmu_load);
2664
2665void kvm_mmu_unload(struct kvm_vcpu *vcpu)
2666{
2667 mmu_free_roots(vcpu);
2668}
6aa8b732 2669
09072daf 2670static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
4db35314 2671 struct kvm_mmu_page *sp,
ac1b714e
AK
2672 u64 *spte)
2673{
2674 u64 pte;
2675 struct kvm_mmu_page *child;
2676
2677 pte = *spte;
c7addb90 2678 if (is_shadow_present_pte(pte)) {
776e6633 2679 if (is_last_spte(pte, sp->role.level))
be38d276 2680 drop_spte(vcpu->kvm, spte, shadow_trap_nonpresent_pte);
ac1b714e
AK
2681 else {
2682 child = page_header(pte & PT64_BASE_ADDR_MASK);
90cb0529 2683 mmu_page_remove_parent_pte(child, spte);
ac1b714e
AK
2684 }
2685 }
d555c333 2686 __set_spte(spte, shadow_trap_nonpresent_pte);
05da4558
MT
2687 if (is_large_pte(pte))
2688 --vcpu->kvm->stat.lpages;
ac1b714e
AK
2689}
2690
0028425f 2691static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
4db35314 2692 struct kvm_mmu_page *sp,
0028425f 2693 u64 *spte,
489f1d65 2694 const void *new)
0028425f 2695{
30945387 2696 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
2697 ++vcpu->kvm->stat.mmu_pde_zapped;
2698 return;
30945387 2699 }
0028425f 2700
fa1de2bf
XG
2701 if (is_rsvd_bits_set(vcpu, *(u64 *)new, PT_PAGE_TABLE_LEVEL))
2702 return;
2703
4cee5764 2704 ++vcpu->kvm->stat.mmu_pte_updated;
5b7e0102 2705 if (!sp->role.cr4_pae)
489f1d65 2706 paging32_update_pte(vcpu, sp, spte, new);
0028425f 2707 else
489f1d65 2708 paging64_update_pte(vcpu, sp, spte, new);
0028425f
AK
2709}
2710
79539cec
AK
2711static bool need_remote_flush(u64 old, u64 new)
2712{
2713 if (!is_shadow_present_pte(old))
2714 return false;
2715 if (!is_shadow_present_pte(new))
2716 return true;
2717 if ((old ^ new) & PT64_BASE_ADDR_MASK)
2718 return true;
2719 old ^= PT64_NX_MASK;
2720 new ^= PT64_NX_MASK;
2721 return (old & ~new & PT64_PERM_MASK) != 0;
2722}
2723
0671a8e7
XG
2724static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
2725 bool remote_flush, bool local_flush)
79539cec 2726{
0671a8e7
XG
2727 if (zap_page)
2728 return;
2729
2730 if (remote_flush)
79539cec 2731 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 2732 else if (local_flush)
79539cec
AK
2733 kvm_mmu_flush_tlb(vcpu);
2734}
2735
12b7d28f
AK
2736static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
2737{
ad312c7c 2738 u64 *spte = vcpu->arch.last_pte_updated;
12b7d28f 2739
7b52345e 2740 return !!(spte && (*spte & shadow_accessed_mask));
12b7d28f
AK
2741}
2742
d7824fff 2743static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
72016f3a 2744 u64 gpte)
d7824fff
AK
2745{
2746 gfn_t gfn;
35149e21 2747 pfn_t pfn;
d7824fff 2748
43a3795a 2749 if (!is_present_gpte(gpte))
d7824fff
AK
2750 return;
2751 gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
72dc67a6 2752
e930bffe 2753 vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2754 smp_rmb();
35149e21 2755 pfn = gfn_to_pfn(vcpu->kvm, gfn);
72dc67a6 2756
35149e21
AL
2757 if (is_error_pfn(pfn)) {
2758 kvm_release_pfn_clean(pfn);
d196e343
AK
2759 return;
2760 }
d7824fff 2761 vcpu->arch.update_pte.gfn = gfn;
35149e21 2762 vcpu->arch.update_pte.pfn = pfn;
d7824fff
AK
2763}
2764
1b7fcd32
AK
2765static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
2766{
2767 u64 *spte = vcpu->arch.last_pte_updated;
2768
2769 if (spte
2770 && vcpu->arch.last_pte_gfn == gfn
2771 && shadow_accessed_mask
2772 && !(*spte & shadow_accessed_mask)
2773 && is_shadow_present_pte(*spte))
2774 set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
2775}
2776
09072daf 2777void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
ad218f85
MT
2778 const u8 *new, int bytes,
2779 bool guest_initiated)
da4a00f0 2780{
9b7a0325 2781 gfn_t gfn = gpa >> PAGE_SHIFT;
fa1de2bf 2782 union kvm_mmu_page_role mask = { .word = 0 };
4db35314 2783 struct kvm_mmu_page *sp;
f41d335a 2784 struct hlist_node *node;
d98ba053 2785 LIST_HEAD(invalid_list);
489f1d65 2786 u64 entry, gentry;
9b7a0325 2787 u64 *spte;
9b7a0325 2788 unsigned offset = offset_in_page(gpa);
0e7bc4b9 2789 unsigned pte_size;
9b7a0325 2790 unsigned page_offset;
0e7bc4b9 2791 unsigned misaligned;
fce0657f 2792 unsigned quadrant;
9b7a0325 2793 int level;
86a5ba02 2794 int flooded = 0;
ac1b714e 2795 int npte;
489f1d65 2796 int r;
08e850c6 2797 int invlpg_counter;
0671a8e7
XG
2798 bool remote_flush, local_flush, zap_page;
2799
2800 zap_page = remote_flush = local_flush = false;
9b7a0325 2801
b8688d51 2802 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
72016f3a 2803
08e850c6 2804 invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
72016f3a
AK
2805
2806 /*
2807 * Assume that the pte write on a page table of the same type
2808 * as the current vcpu paging mode. This is nearly always true
2809 * (might be false while changing modes). Note it is verified later
2810 * by update_pte().
2811 */
08e850c6 2812 if ((is_pae(vcpu) && bytes == 4) || !new) {
72016f3a 2813 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
08e850c6
AK
2814 if (is_pae(vcpu)) {
2815 gpa &= ~(gpa_t)7;
2816 bytes = 8;
2817 }
2818 r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
72016f3a
AK
2819 if (r)
2820 gentry = 0;
08e850c6
AK
2821 new = (const u8 *)&gentry;
2822 }
2823
2824 switch (bytes) {
2825 case 4:
2826 gentry = *(const u32 *)new;
2827 break;
2828 case 8:
2829 gentry = *(const u64 *)new;
2830 break;
2831 default:
2832 gentry = 0;
2833 break;
72016f3a
AK
2834 }
2835
2836 mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
aaee2c94 2837 spin_lock(&vcpu->kvm->mmu_lock);
08e850c6
AK
2838 if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
2839 gentry = 0;
1b7fcd32 2840 kvm_mmu_access_page(vcpu, gfn);
eb787d10 2841 kvm_mmu_free_some_pages(vcpu);
4cee5764 2842 ++vcpu->kvm->stat.mmu_pte_write;
c7addb90 2843 kvm_mmu_audit(vcpu, "pre pte write");
ad218f85
MT
2844 if (guest_initiated) {
2845 if (gfn == vcpu->arch.last_pt_write_gfn
2846 && !last_updated_pte_accessed(vcpu)) {
2847 ++vcpu->arch.last_pt_write_count;
2848 if (vcpu->arch.last_pt_write_count >= 3)
2849 flooded = 1;
2850 } else {
2851 vcpu->arch.last_pt_write_gfn = gfn;
2852 vcpu->arch.last_pt_write_count = 1;
2853 vcpu->arch.last_pte_updated = NULL;
2854 }
86a5ba02 2855 }
3246af0e 2856
fa1de2bf 2857 mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
f41d335a 2858 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
5b7e0102 2859 pte_size = sp->role.cr4_pae ? 8 : 4;
0e7bc4b9 2860 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
e925c5ba 2861 misaligned |= bytes < 4;
86a5ba02 2862 if (misaligned || flooded) {
0e7bc4b9
AK
2863 /*
2864 * Misaligned accesses are too much trouble to fix
2865 * up; also, they usually indicate a page is not used
2866 * as a page table.
86a5ba02
AK
2867 *
2868 * If we're seeing too many writes to a page,
2869 * it may no longer be a page table, or we may be
2870 * forking, in which case it is better to unmap the
2871 * page.
0e7bc4b9
AK
2872 */
2873 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4db35314 2874 gpa, bytes, sp->role.word);
0671a8e7 2875 zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
f41d335a 2876 &invalid_list);
4cee5764 2877 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
2878 continue;
2879 }
9b7a0325 2880 page_offset = offset;
4db35314 2881 level = sp->role.level;
ac1b714e 2882 npte = 1;
5b7e0102 2883 if (!sp->role.cr4_pae) {
ac1b714e
AK
2884 page_offset <<= 1; /* 32->64 */
2885 /*
2886 * A 32-bit pde maps 4MB while the shadow pdes map
2887 * only 2MB. So we need to double the offset again
2888 * and zap two pdes instead of one.
2889 */
2890 if (level == PT32_ROOT_LEVEL) {
6b8d0f9b 2891 page_offset &= ~7; /* kill rounding error */
ac1b714e
AK
2892 page_offset <<= 1;
2893 npte = 2;
2894 }
fce0657f 2895 quadrant = page_offset >> PAGE_SHIFT;
9b7a0325 2896 page_offset &= ~PAGE_MASK;
4db35314 2897 if (quadrant != sp->role.quadrant)
fce0657f 2898 continue;
9b7a0325 2899 }
0671a8e7 2900 local_flush = true;
4db35314 2901 spte = &sp->spt[page_offset / sizeof(*spte)];
ac1b714e 2902 while (npte--) {
79539cec 2903 entry = *spte;
4db35314 2904 mmu_pte_write_zap_pte(vcpu, sp, spte);
fa1de2bf
XG
2905 if (gentry &&
2906 !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
2907 & mask.word))
72016f3a 2908 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
0671a8e7
XG
2909 if (!remote_flush && need_remote_flush(entry, *spte))
2910 remote_flush = true;
ac1b714e 2911 ++spte;
9b7a0325 2912 }
9b7a0325 2913 }
0671a8e7 2914 mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
d98ba053 2915 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
c7addb90 2916 kvm_mmu_audit(vcpu, "post pte write");
aaee2c94 2917 spin_unlock(&vcpu->kvm->mmu_lock);
35149e21
AL
2918 if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
2919 kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
2920 vcpu->arch.update_pte.pfn = bad_pfn;
d7824fff 2921 }
da4a00f0
AK
2922}
2923
a436036b
AK
2924int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
2925{
10589a46
MT
2926 gpa_t gpa;
2927 int r;
a436036b 2928
60f24784
AK
2929 if (tdp_enabled)
2930 return 0;
2931
1871c602 2932 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 2933
aaee2c94 2934 spin_lock(&vcpu->kvm->mmu_lock);
10589a46 2935 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
aaee2c94 2936 spin_unlock(&vcpu->kvm->mmu_lock);
10589a46 2937 return r;
a436036b 2938}
577bdc49 2939EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 2940
22d95b12 2941void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
ebeace86 2942{
103ad25a 2943 int free_pages;
d98ba053 2944 LIST_HEAD(invalid_list);
103ad25a
XG
2945
2946 free_pages = vcpu->kvm->arch.n_free_mmu_pages;
2947 while (free_pages < KVM_REFILL_PAGES &&
3b80fffe 2948 !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
4db35314 2949 struct kvm_mmu_page *sp;
ebeace86 2950
f05e70ac 2951 sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
4db35314 2952 struct kvm_mmu_page, link);
d98ba053
XG
2953 free_pages += kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
2954 &invalid_list);
4cee5764 2955 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 2956 }
d98ba053 2957 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 2958}
ebeace86 2959
3067714c
AK
2960int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
2961{
2962 int r;
2963 enum emulation_result er;
2964
ad312c7c 2965 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
3067714c
AK
2966 if (r < 0)
2967 goto out;
2968
2969 if (!r) {
2970 r = 1;
2971 goto out;
2972 }
2973
b733bfb5
AK
2974 r = mmu_topup_memory_caches(vcpu);
2975 if (r)
2976 goto out;
2977
851ba692 2978 er = emulate_instruction(vcpu, cr2, error_code, 0);
3067714c
AK
2979
2980 switch (er) {
2981 case EMULATE_DONE:
2982 return 1;
2983 case EMULATE_DO_MMIO:
2984 ++vcpu->stat.mmio_exits;
6d77dbfc 2985 /* fall through */
3067714c 2986 case EMULATE_FAIL:
3f5d18a9 2987 return 0;
3067714c
AK
2988 default:
2989 BUG();
2990 }
2991out:
3067714c
AK
2992 return r;
2993}
2994EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
2995
a7052897
MT
2996void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
2997{
a7052897 2998 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
2999 kvm_mmu_flush_tlb(vcpu);
3000 ++vcpu->stat.invlpg;
3001}
3002EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
3003
18552672
JR
3004void kvm_enable_tdp(void)
3005{
3006 tdp_enabled = true;
3007}
3008EXPORT_SYMBOL_GPL(kvm_enable_tdp);
3009
5f4cb662
JR
3010void kvm_disable_tdp(void)
3011{
3012 tdp_enabled = false;
3013}
3014EXPORT_SYMBOL_GPL(kvm_disable_tdp);
3015
6aa8b732
AK
3016static void free_mmu_pages(struct kvm_vcpu *vcpu)
3017{
ad312c7c 3018 free_page((unsigned long)vcpu->arch.mmu.pae_root);
6aa8b732
AK
3019}
3020
3021static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
3022{
17ac10ad 3023 struct page *page;
6aa8b732
AK
3024 int i;
3025
3026 ASSERT(vcpu);
3027
17ac10ad
AK
3028 /*
3029 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
3030 * Therefore we need to allocate shadow page tables in the first
3031 * 4GB of memory, which happens to fit the DMA32 zone.
3032 */
3033 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
3034 if (!page)
d7fa6ab2
WY
3035 return -ENOMEM;
3036
ad312c7c 3037 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 3038 for (i = 0; i < 4; ++i)
ad312c7c 3039 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 3040
6aa8b732 3041 return 0;
6aa8b732
AK
3042}
3043
8018c27b 3044int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 3045{
6aa8b732 3046 ASSERT(vcpu);
ad312c7c 3047 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 3048
8018c27b
IM
3049 return alloc_mmu_pages(vcpu);
3050}
6aa8b732 3051
8018c27b
IM
3052int kvm_mmu_setup(struct kvm_vcpu *vcpu)
3053{
3054 ASSERT(vcpu);
ad312c7c 3055 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 3056
8018c27b 3057 return init_kvm_mmu(vcpu);
6aa8b732
AK
3058}
3059
3060void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
3061{
3062 ASSERT(vcpu);
3063
3064 destroy_kvm_mmu(vcpu);
3065 free_mmu_pages(vcpu);
714b93da 3066 mmu_free_memory_caches(vcpu);
6aa8b732
AK
3067}
3068
90cb0529 3069void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 3070{
4db35314 3071 struct kvm_mmu_page *sp;
6aa8b732 3072
f05e70ac 3073 list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
6aa8b732
AK
3074 int i;
3075 u64 *pt;
3076
291f26bc 3077 if (!test_bit(slot, sp->slot_bitmap))
6aa8b732
AK
3078 continue;
3079
4db35314 3080 pt = sp->spt;
6aa8b732
AK
3081 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
3082 /* avoid RMW */
01c168ac 3083 if (is_writable_pte(pt[i]))
6aa8b732 3084 pt[i] &= ~PT_WRITABLE_MASK;
6aa8b732 3085 }
171d595d 3086 kvm_flush_remote_tlbs(kvm);
6aa8b732 3087}
37a7d8b0 3088
90cb0529 3089void kvm_mmu_zap_all(struct kvm *kvm)
e0fa826f 3090{
4db35314 3091 struct kvm_mmu_page *sp, *node;
d98ba053 3092 LIST_HEAD(invalid_list);
e0fa826f 3093
aaee2c94 3094 spin_lock(&kvm->mmu_lock);
3246af0e 3095restart:
f05e70ac 3096 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
d98ba053 3097 if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
3246af0e
XG
3098 goto restart;
3099
d98ba053 3100 kvm_mmu_commit_zap_page(kvm, &invalid_list);
aaee2c94 3101 spin_unlock(&kvm->mmu_lock);
e0fa826f
DL
3102}
3103
d98ba053
XG
3104static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
3105 struct list_head *invalid_list)
3ee16c81
IE
3106{
3107 struct kvm_mmu_page *page;
3108
3109 page = container_of(kvm->arch.active_mmu_pages.prev,
3110 struct kvm_mmu_page, link);
d98ba053 3111 return kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
3ee16c81
IE
3112}
3113
7f8275d0 3114static int mmu_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
3ee16c81
IE
3115{
3116 struct kvm *kvm;
3117 struct kvm *kvm_freed = NULL;
3118 int cache_count = 0;
3119
3120 spin_lock(&kvm_lock);
3121
3122 list_for_each_entry(kvm, &vm_list, vm_list) {
d35b8dd9 3123 int npages, idx, freed_pages;
d98ba053 3124 LIST_HEAD(invalid_list);
3ee16c81 3125
f656ce01 3126 idx = srcu_read_lock(&kvm->srcu);
3ee16c81
IE
3127 spin_lock(&kvm->mmu_lock);
3128 npages = kvm->arch.n_alloc_mmu_pages -
3129 kvm->arch.n_free_mmu_pages;
3130 cache_count += npages;
3131 if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
d98ba053
XG
3132 freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm,
3133 &invalid_list);
d35b8dd9 3134 cache_count -= freed_pages;
3ee16c81
IE
3135 kvm_freed = kvm;
3136 }
3137 nr_to_scan--;
3138
d98ba053 3139 kvm_mmu_commit_zap_page(kvm, &invalid_list);
3ee16c81 3140 spin_unlock(&kvm->mmu_lock);
f656ce01 3141 srcu_read_unlock(&kvm->srcu, idx);
3ee16c81
IE
3142 }
3143 if (kvm_freed)
3144 list_move_tail(&kvm_freed->vm_list, &vm_list);
3145
3146 spin_unlock(&kvm_lock);
3147
3148 return cache_count;
3149}
3150
3151static struct shrinker mmu_shrinker = {
3152 .shrink = mmu_shrink,
3153 .seeks = DEFAULT_SEEKS * 10,
3154};
3155
2ddfd20e 3156static void mmu_destroy_caches(void)
b5a33a75
AK
3157{
3158 if (pte_chain_cache)
3159 kmem_cache_destroy(pte_chain_cache);
3160 if (rmap_desc_cache)
3161 kmem_cache_destroy(rmap_desc_cache);
d3d25b04
AK
3162 if (mmu_page_header_cache)
3163 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
3164}
3165
3ee16c81
IE
3166void kvm_mmu_module_exit(void)
3167{
3168 mmu_destroy_caches();
3169 unregister_shrinker(&mmu_shrinker);
3170}
3171
b5a33a75
AK
3172int kvm_mmu_module_init(void)
3173{
3174 pte_chain_cache = kmem_cache_create("kvm_pte_chain",
3175 sizeof(struct kvm_pte_chain),
20c2df83 3176 0, 0, NULL);
b5a33a75
AK
3177 if (!pte_chain_cache)
3178 goto nomem;
3179 rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
3180 sizeof(struct kvm_rmap_desc),
20c2df83 3181 0, 0, NULL);
b5a33a75
AK
3182 if (!rmap_desc_cache)
3183 goto nomem;
3184
d3d25b04
AK
3185 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
3186 sizeof(struct kvm_mmu_page),
20c2df83 3187 0, 0, NULL);
d3d25b04
AK
3188 if (!mmu_page_header_cache)
3189 goto nomem;
3190
3ee16c81
IE
3191 register_shrinker(&mmu_shrinker);
3192
b5a33a75
AK
3193 return 0;
3194
3195nomem:
3ee16c81 3196 mmu_destroy_caches();
b5a33a75
AK
3197 return -ENOMEM;
3198}
3199
3ad82a7e
ZX
3200/*
3201 * Caculate mmu pages needed for kvm.
3202 */
3203unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
3204{
3205 int i;
3206 unsigned int nr_mmu_pages;
3207 unsigned int nr_pages = 0;
bc6678a3 3208 struct kvm_memslots *slots;
3ad82a7e 3209
90d83dc3
LJ
3210 slots = kvm_memslots(kvm);
3211
bc6678a3
MT
3212 for (i = 0; i < slots->nmemslots; i++)
3213 nr_pages += slots->memslots[i].npages;
3ad82a7e
ZX
3214
3215 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
3216 nr_mmu_pages = max(nr_mmu_pages,
3217 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
3218
3219 return nr_mmu_pages;
3220}
3221
2f333bcb
MT
3222static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3223 unsigned len)
3224{
3225 if (len > buffer->len)
3226 return NULL;
3227 return buffer->ptr;
3228}
3229
3230static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3231 unsigned len)
3232{
3233 void *ret;
3234
3235 ret = pv_mmu_peek_buffer(buffer, len);
3236 if (!ret)
3237 return ret;
3238 buffer->ptr += len;
3239 buffer->len -= len;
3240 buffer->processed += len;
3241 return ret;
3242}
3243
3244static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
3245 gpa_t addr, gpa_t value)
3246{
3247 int bytes = 8;
3248 int r;
3249
3250 if (!is_long_mode(vcpu) && !is_pae(vcpu))
3251 bytes = 4;
3252
3253 r = mmu_topup_memory_caches(vcpu);
3254 if (r)
3255 return r;
3256
3200f405 3257 if (!emulator_write_phys(vcpu, addr, &value, bytes))
2f333bcb
MT
3258 return -EFAULT;
3259
3260 return 1;
3261}
3262
3263static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
3264{
2390218b 3265 (void)kvm_set_cr3(vcpu, vcpu->arch.cr3);
2f333bcb
MT
3266 return 1;
3267}
3268
3269static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
3270{
3271 spin_lock(&vcpu->kvm->mmu_lock);
3272 mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
3273 spin_unlock(&vcpu->kvm->mmu_lock);
3274 return 1;
3275}
3276
3277static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
3278 struct kvm_pv_mmu_op_buffer *buffer)
3279{
3280 struct kvm_mmu_op_header *header;
3281
3282 header = pv_mmu_peek_buffer(buffer, sizeof *header);
3283 if (!header)
3284 return 0;
3285 switch (header->op) {
3286 case KVM_MMU_OP_WRITE_PTE: {
3287 struct kvm_mmu_op_write_pte *wpte;
3288
3289 wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
3290 if (!wpte)
3291 return 0;
3292 return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
3293 wpte->pte_val);
3294 }
3295 case KVM_MMU_OP_FLUSH_TLB: {
3296 struct kvm_mmu_op_flush_tlb *ftlb;
3297
3298 ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
3299 if (!ftlb)
3300 return 0;
3301 return kvm_pv_mmu_flush_tlb(vcpu);
3302 }
3303 case KVM_MMU_OP_RELEASE_PT: {
3304 struct kvm_mmu_op_release_pt *rpt;
3305
3306 rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
3307 if (!rpt)
3308 return 0;
3309 return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
3310 }
3311 default: return 0;
3312 }
3313}
3314
3315int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
3316 gpa_t addr, unsigned long *ret)
3317{
3318 int r;
6ad18fba 3319 struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
2f333bcb 3320
6ad18fba
DH
3321 buffer->ptr = buffer->buf;
3322 buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
3323 buffer->processed = 0;
2f333bcb 3324
6ad18fba 3325 r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
2f333bcb
MT
3326 if (r)
3327 goto out;
3328
6ad18fba
DH
3329 while (buffer->len) {
3330 r = kvm_pv_mmu_op_one(vcpu, buffer);
2f333bcb
MT
3331 if (r < 0)
3332 goto out;
3333 if (r == 0)
3334 break;
3335 }
3336
3337 r = 1;
3338out:
6ad18fba 3339 *ret = buffer->processed;
2f333bcb
MT
3340 return r;
3341}
3342
94d8b056
MT
3343int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
3344{
3345 struct kvm_shadow_walk_iterator iterator;
3346 int nr_sptes = 0;
3347
3348 spin_lock(&vcpu->kvm->mmu_lock);
3349 for_each_shadow_entry(vcpu, addr, iterator) {
3350 sptes[iterator.level-1] = *iterator.sptep;
3351 nr_sptes++;
3352 if (!is_shadow_present_pte(*iterator.sptep))
3353 break;
3354 }
3355 spin_unlock(&vcpu->kvm->mmu_lock);
3356
3357 return nr_sptes;
3358}
3359EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
3360
37a7d8b0
AK
3361#ifdef AUDIT
3362
3363static const char *audit_msg;
3364
3365static gva_t canonicalize(gva_t gva)
3366{
3367#ifdef CONFIG_X86_64
3368 gva = (long long)(gva << 16) >> 16;
3369#endif
3370 return gva;
3371}
3372
08a3732b 3373
805d32de 3374typedef void (*inspect_spte_fn) (struct kvm *kvm, u64 *sptep);
08a3732b
MT
3375
3376static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
3377 inspect_spte_fn fn)
3378{
3379 int i;
3380
3381 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3382 u64 ent = sp->spt[i];
3383
3384 if (is_shadow_present_pte(ent)) {
2920d728 3385 if (!is_last_spte(ent, sp->role.level)) {
08a3732b
MT
3386 struct kvm_mmu_page *child;
3387 child = page_header(ent & PT64_BASE_ADDR_MASK);
3388 __mmu_spte_walk(kvm, child, fn);
2920d728 3389 } else
805d32de 3390 fn(kvm, &sp->spt[i]);
08a3732b
MT
3391 }
3392 }
3393}
3394
3395static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
3396{
3397 int i;
3398 struct kvm_mmu_page *sp;
3399
3400 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3401 return;
3402 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3403 hpa_t root = vcpu->arch.mmu.root_hpa;
3404 sp = page_header(root);
3405 __mmu_spte_walk(vcpu->kvm, sp, fn);
3406 return;
3407 }
3408 for (i = 0; i < 4; ++i) {
3409 hpa_t root = vcpu->arch.mmu.pae_root[i];
3410
3411 if (root && VALID_PAGE(root)) {
3412 root &= PT64_BASE_ADDR_MASK;
3413 sp = page_header(root);
3414 __mmu_spte_walk(vcpu->kvm, sp, fn);
3415 }
3416 }
3417 return;
3418}
3419
37a7d8b0
AK
3420static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
3421 gva_t va, int level)
3422{
3423 u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
3424 int i;
3425 gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
3426
3427 for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
3428 u64 ent = pt[i];
3429
c7addb90 3430 if (ent == shadow_trap_nonpresent_pte)
37a7d8b0
AK
3431 continue;
3432
3433 va = canonicalize(va);
2920d728
MT
3434 if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
3435 audit_mappings_page(vcpu, ent, va, level - 1);
3436 else {
1871c602 3437 gpa_t gpa = kvm_mmu_gva_to_gpa_read(vcpu, va, NULL);
34382539
JK
3438 gfn_t gfn = gpa >> PAGE_SHIFT;
3439 pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
3440 hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
37a7d8b0 3441
2aaf65e8
MT
3442 if (is_error_pfn(pfn)) {
3443 kvm_release_pfn_clean(pfn);
3444 continue;
3445 }
3446
c7addb90 3447 if (is_shadow_present_pte(ent)
37a7d8b0 3448 && (ent & PT64_BASE_ADDR_MASK) != hpa)
c7addb90
AK
3449 printk(KERN_ERR "xx audit error: (%s) levels %d"
3450 " gva %lx gpa %llx hpa %llx ent %llx %d\n",
ad312c7c 3451 audit_msg, vcpu->arch.mmu.root_level,
d77c26fc
MD
3452 va, gpa, hpa, ent,
3453 is_shadow_present_pte(ent));
c7addb90
AK
3454 else if (ent == shadow_notrap_nonpresent_pte
3455 && !is_error_hpa(hpa))
3456 printk(KERN_ERR "audit: (%s) notrap shadow,"
3457 " valid guest gva %lx\n", audit_msg, va);
35149e21 3458 kvm_release_pfn_clean(pfn);
c7addb90 3459
37a7d8b0
AK
3460 }
3461 }
3462}
3463
3464static void audit_mappings(struct kvm_vcpu *vcpu)
3465{
1ea252af 3466 unsigned i;
37a7d8b0 3467
ad312c7c
ZX
3468 if (vcpu->arch.mmu.root_level == 4)
3469 audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
37a7d8b0
AK
3470 else
3471 for (i = 0; i < 4; ++i)
ad312c7c 3472 if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
37a7d8b0 3473 audit_mappings_page(vcpu,
ad312c7c 3474 vcpu->arch.mmu.pae_root[i],
37a7d8b0
AK
3475 i << 30,
3476 2);
3477}
3478
3479static int count_rmaps(struct kvm_vcpu *vcpu)
3480{
805d32de
XG
3481 struct kvm *kvm = vcpu->kvm;
3482 struct kvm_memslots *slots;
37a7d8b0 3483 int nmaps = 0;
bc6678a3 3484 int i, j, k, idx;
37a7d8b0 3485
bc6678a3 3486 idx = srcu_read_lock(&kvm->srcu);
90d83dc3 3487 slots = kvm_memslots(kvm);
37a7d8b0 3488 for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
bc6678a3 3489 struct kvm_memory_slot *m = &slots->memslots[i];
37a7d8b0
AK
3490 struct kvm_rmap_desc *d;
3491
3492 for (j = 0; j < m->npages; ++j) {
290fc38d 3493 unsigned long *rmapp = &m->rmap[j];
37a7d8b0 3494
290fc38d 3495 if (!*rmapp)
37a7d8b0 3496 continue;
290fc38d 3497 if (!(*rmapp & 1)) {
37a7d8b0
AK
3498 ++nmaps;
3499 continue;
3500 }
290fc38d 3501 d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
37a7d8b0
AK
3502 while (d) {
3503 for (k = 0; k < RMAP_EXT; ++k)
d555c333 3504 if (d->sptes[k])
37a7d8b0
AK
3505 ++nmaps;
3506 else
3507 break;
3508 d = d->more;
3509 }
3510 }
3511 }
bc6678a3 3512 srcu_read_unlock(&kvm->srcu, idx);
37a7d8b0
AK
3513 return nmaps;
3514}
3515
805d32de 3516void inspect_spte_has_rmap(struct kvm *kvm, u64 *sptep)
08a3732b
MT
3517{
3518 unsigned long *rmapp;
3519 struct kvm_mmu_page *rev_sp;
3520 gfn_t gfn;
3521
01c168ac 3522 if (is_writable_pte(*sptep)) {
08a3732b 3523 rev_sp = page_header(__pa(sptep));
2032a93d 3524 gfn = kvm_mmu_page_get_gfn(rev_sp, sptep - rev_sp->spt);
08a3732b
MT
3525
3526 if (!gfn_to_memslot(kvm, gfn)) {
3527 if (!printk_ratelimit())
3528 return;
3529 printk(KERN_ERR "%s: no memslot for gfn %ld\n",
3530 audit_msg, gfn);
3531 printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
805d32de 3532 audit_msg, (long int)(sptep - rev_sp->spt),
08a3732b
MT
3533 rev_sp->gfn);
3534 dump_stack();
3535 return;
3536 }
3537
2032a93d 3538 rmapp = gfn_to_rmap(kvm, gfn, rev_sp->role.level);
08a3732b
MT
3539 if (!*rmapp) {
3540 if (!printk_ratelimit())
3541 return;
3542 printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
3543 audit_msg, *sptep);
3544 dump_stack();
3545 }
3546 }
3547
3548}
3549
3550void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
3551{
3552 mmu_spte_walk(vcpu, inspect_spte_has_rmap);
3553}
3554
3555static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
37a7d8b0 3556{
4db35314 3557 struct kvm_mmu_page *sp;
37a7d8b0
AK
3558 int i;
3559
f05e70ac 3560 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
4db35314 3561 u64 *pt = sp->spt;
37a7d8b0 3562
4db35314 3563 if (sp->role.level != PT_PAGE_TABLE_LEVEL)
37a7d8b0
AK
3564 continue;
3565
3566 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3567 u64 ent = pt[i];
3568
3569 if (!(ent & PT_PRESENT_MASK))
3570 continue;
01c168ac 3571 if (!is_writable_pte(ent))
37a7d8b0 3572 continue;
805d32de 3573 inspect_spte_has_rmap(vcpu->kvm, &pt[i]);
37a7d8b0
AK
3574 }
3575 }
08a3732b 3576 return;
37a7d8b0
AK
3577}
3578
3579static void audit_rmap(struct kvm_vcpu *vcpu)
3580{
08a3732b
MT
3581 check_writable_mappings_rmap(vcpu);
3582 count_rmaps(vcpu);
37a7d8b0
AK
3583}
3584
3585static void audit_write_protection(struct kvm_vcpu *vcpu)
3586{
4db35314 3587 struct kvm_mmu_page *sp;
290fc38d
IE
3588 struct kvm_memory_slot *slot;
3589 unsigned long *rmapp;
e58b0f9e 3590 u64 *spte;
290fc38d 3591 gfn_t gfn;
37a7d8b0 3592
f05e70ac 3593 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
f6e2c02b 3594 if (sp->role.direct)
37a7d8b0 3595 continue;
e58b0f9e
MT
3596 if (sp->unsync)
3597 continue;
37a7d8b0 3598
a1f4d395 3599 slot = gfn_to_memslot(vcpu->kvm, sp->gfn);
290fc38d 3600 rmapp = &slot->rmap[gfn - slot->base_gfn];
e58b0f9e
MT
3601
3602 spte = rmap_next(vcpu->kvm, rmapp, NULL);
3603 while (spte) {
01c168ac 3604 if (is_writable_pte(*spte))
e58b0f9e
MT
3605 printk(KERN_ERR "%s: (%s) shadow page has "
3606 "writable mappings: gfn %lx role %x\n",
b8688d51 3607 __func__, audit_msg, sp->gfn,
4db35314 3608 sp->role.word);
e58b0f9e
MT
3609 spte = rmap_next(vcpu->kvm, rmapp, spte);
3610 }
37a7d8b0
AK
3611 }
3612}
3613
3614static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
3615{
3616 int olddbg = dbg;
3617
3618 dbg = 0;
3619 audit_msg = msg;
3620 audit_rmap(vcpu);
3621 audit_write_protection(vcpu);
2aaf65e8
MT
3622 if (strcmp("pre pte write", audit_msg) != 0)
3623 audit_mappings(vcpu);
08a3732b 3624 audit_writable_sptes_have_rmaps(vcpu);
37a7d8b0
AK
3625 dbg = olddbg;
3626}
3627
3628#endif
This page took 0.855155 seconds and 5 git commands to generate.