KVM: MMU: ignore zapped root pagetables
[deliverable/linux.git] / arch / x86 / kvm / paging_tmpl.h
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
10 *
11 * Authors:
12 * Yaniv Kamay <yaniv@qumranet.com>
13 * Avi Kivity <avi@qumranet.com>
14 *
15 * This work is licensed under the terms of the GNU GPL, version 2. See
16 * the COPYING file in the top-level directory.
17 *
18 */
19
20/*
21 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
22 * so the code in this file is compiled twice, once per pte size.
23 */
24
25#if PTTYPE == 64
26 #define pt_element_t u64
27 #define guest_walker guest_walker64
28 #define FNAME(name) paging##64_##name
29 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
30 #define PT_DIR_BASE_ADDR_MASK PT64_DIR_BASE_ADDR_MASK
31 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
32 #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
33 #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
c7addb90 34 #define PT_LEVEL_BITS PT64_LEVEL_BITS
cea0f0e7
AK
35 #ifdef CONFIG_X86_64
36 #define PT_MAX_FULL_LEVELS 4
b3e4e63f 37 #define CMPXCHG cmpxchg
cea0f0e7 38 #else
b3e4e63f 39 #define CMPXCHG cmpxchg64
cea0f0e7
AK
40 #define PT_MAX_FULL_LEVELS 2
41 #endif
6aa8b732
AK
42#elif PTTYPE == 32
43 #define pt_element_t u32
44 #define guest_walker guest_walker32
45 #define FNAME(name) paging##32_##name
46 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
47 #define PT_DIR_BASE_ADDR_MASK PT32_DIR_BASE_ADDR_MASK
48 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
49 #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
50 #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
c7addb90 51 #define PT_LEVEL_BITS PT32_LEVEL_BITS
cea0f0e7 52 #define PT_MAX_FULL_LEVELS 2
b3e4e63f 53 #define CMPXCHG cmpxchg
6aa8b732
AK
54#else
55 #error Invalid PTTYPE value
56#endif
57
5fb07ddb
AK
58#define gpte_to_gfn FNAME(gpte_to_gfn)
59#define gpte_to_gfn_pde FNAME(gpte_to_gfn_pde)
60
6aa8b732
AK
61/*
62 * The guest_walker structure emulates the behavior of the hardware page
63 * table walker.
64 */
65struct guest_walker {
66 int level;
cea0f0e7 67 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
7819026e
MT
68 pt_element_t ptes[PT_MAX_FULL_LEVELS];
69 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
fe135d2c
AK
70 unsigned pt_access;
71 unsigned pte_access;
815af8d4 72 gfn_t gfn;
7993ba43 73 u32 error_code;
6aa8b732
AK
74};
75
5fb07ddb
AK
76static gfn_t gpte_to_gfn(pt_element_t gpte)
77{
78 return (gpte & PT_BASE_ADDR_MASK) >> PAGE_SHIFT;
79}
80
81static gfn_t gpte_to_gfn_pde(pt_element_t gpte)
82{
83 return (gpte & PT_DIR_BASE_ADDR_MASK) >> PAGE_SHIFT;
84}
85
b3e4e63f
MT
86static bool FNAME(cmpxchg_gpte)(struct kvm *kvm,
87 gfn_t table_gfn, unsigned index,
88 pt_element_t orig_pte, pt_element_t new_pte)
89{
90 pt_element_t ret;
91 pt_element_t *table;
92 struct page *page;
93
72dc67a6 94 down_read(&current->mm->mmap_sem);
b3e4e63f 95 page = gfn_to_page(kvm, table_gfn);
72dc67a6
IE
96 up_read(&current->mm->mmap_sem);
97
b3e4e63f
MT
98 table = kmap_atomic(page, KM_USER0);
99
100 ret = CMPXCHG(&table[index], orig_pte, new_pte);
101
102 kunmap_atomic(table, KM_USER0);
103
104 kvm_release_page_dirty(page);
105
106 return (ret != orig_pte);
107}
108
bedbe4ee
AK
109static unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, pt_element_t gpte)
110{
111 unsigned access;
112
113 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
114#if PTTYPE == 64
115 if (is_nx(vcpu))
116 access &= ~(gpte >> PT64_NX_SHIFT);
117#endif
118 return access;
119}
120
ac79c978
AK
121/*
122 * Fetch a guest pte for a guest virtual address
123 */
7993ba43
AK
124static int FNAME(walk_addr)(struct guest_walker *walker,
125 struct kvm_vcpu *vcpu, gva_t addr,
73b1087e 126 int write_fault, int user_fault, int fetch_fault)
6aa8b732 127{
42bf3f0a 128 pt_element_t pte;
cea0f0e7 129 gfn_t table_gfn;
fe135d2c 130 unsigned index, pt_access, pte_access;
42bf3f0a 131 gpa_t pte_gpa;
6aa8b732 132
cea0f0e7 133 pgprintk("%s: addr %lx\n", __FUNCTION__, addr);
b3e4e63f 134walk:
ad312c7c
ZX
135 walker->level = vcpu->arch.mmu.root_level;
136 pte = vcpu->arch.cr3;
1b0973bd
AK
137#if PTTYPE == 64
138 if (!is_long_mode(vcpu)) {
ad312c7c 139 pte = vcpu->arch.pdptrs[(addr >> 30) & 3];
42bf3f0a 140 if (!is_present_pte(pte))
7993ba43 141 goto not_present;
1b0973bd
AK
142 --walker->level;
143 }
144#endif
a9058ecd 145 ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
24993d53 146 (vcpu->arch.cr3 & CR3_NONPAE_RESERVED_BITS) == 0);
6aa8b732 147
fe135d2c 148 pt_access = ACC_ALL;
ac79c978
AK
149
150 for (;;) {
42bf3f0a 151 index = PT_INDEX(addr, walker->level);
ac79c978 152
5fb07ddb 153 table_gfn = gpte_to_gfn(pte);
1755fbcc 154 pte_gpa = gfn_to_gpa(table_gfn);
ec8d4eae 155 pte_gpa += index * sizeof(pt_element_t);
42bf3f0a 156 walker->table_gfn[walker->level - 1] = table_gfn;
7819026e 157 walker->pte_gpa[walker->level - 1] = pte_gpa;
42bf3f0a
AK
158 pgprintk("%s: table_gfn[%d] %lx\n", __FUNCTION__,
159 walker->level - 1, table_gfn);
160
ec8d4eae 161 kvm_read_guest(vcpu->kvm, pte_gpa, &pte, sizeof(pte));
42bf3f0a
AK
162
163 if (!is_present_pte(pte))
7993ba43
AK
164 goto not_present;
165
42bf3f0a 166 if (write_fault && !is_writeble_pte(pte))
7993ba43
AK
167 if (user_fault || is_write_protection(vcpu))
168 goto access_error;
169
42bf3f0a 170 if (user_fault && !(pte & PT_USER_MASK))
7993ba43
AK
171 goto access_error;
172
73b1087e 173#if PTTYPE == 64
42bf3f0a 174 if (fetch_fault && is_nx(vcpu) && (pte & PT64_NX_MASK))
73b1087e
AK
175 goto access_error;
176#endif
177
42bf3f0a 178 if (!(pte & PT_ACCESSED_MASK)) {
bf3f8e86 179 mark_page_dirty(vcpu->kvm, table_gfn);
b3e4e63f
MT
180 if (FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn,
181 index, pte, pte|PT_ACCESSED_MASK))
182 goto walk;
42bf3f0a 183 pte |= PT_ACCESSED_MASK;
bf3f8e86 184 }
815af8d4 185
bedbe4ee 186 pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
fe135d2c 187
7819026e
MT
188 walker->ptes[walker->level - 1] = pte;
189
815af8d4 190 if (walker->level == PT_PAGE_TABLE_LEVEL) {
5fb07ddb 191 walker->gfn = gpte_to_gfn(pte);
815af8d4
AK
192 break;
193 }
194
195 if (walker->level == PT_DIRECTORY_LEVEL
42bf3f0a 196 && (pte & PT_PAGE_SIZE_MASK)
815af8d4 197 && (PTTYPE == 64 || is_pse(vcpu))) {
5fb07ddb 198 walker->gfn = gpte_to_gfn_pde(pte);
815af8d4 199 walker->gfn += PT_INDEX(addr, PT_PAGE_TABLE_LEVEL);
da928521
AK
200 if (PTTYPE == 32 && is_cpuid_PSE36())
201 walker->gfn += pse36_gfn_delta(pte);
ac79c978 202 break;
815af8d4 203 }
ac79c978 204
fe135d2c 205 pt_access = pte_access;
ac79c978
AK
206 --walker->level;
207 }
42bf3f0a
AK
208
209 if (write_fault && !is_dirty_pte(pte)) {
b3e4e63f
MT
210 bool ret;
211
42bf3f0a 212 mark_page_dirty(vcpu->kvm, table_gfn);
b3e4e63f
MT
213 ret = FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn, index, pte,
214 pte|PT_DIRTY_MASK);
215 if (ret)
216 goto walk;
42bf3f0a 217 pte |= PT_DIRTY_MASK;
42bf3f0a 218 kvm_mmu_pte_write(vcpu, pte_gpa, (u8 *)&pte, sizeof(pte));
7819026e 219 walker->ptes[walker->level - 1] = pte;
42bf3f0a
AK
220 }
221
fe135d2c
AK
222 walker->pt_access = pt_access;
223 walker->pte_access = pte_access;
224 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
225 __FUNCTION__, (u64)pte, pt_access, pte_access);
7993ba43
AK
226 return 1;
227
228not_present:
229 walker->error_code = 0;
230 goto err;
231
232access_error:
233 walker->error_code = PFERR_PRESENT_MASK;
234
235err:
236 if (write_fault)
237 walker->error_code |= PFERR_WRITE_MASK;
238 if (user_fault)
239 walker->error_code |= PFERR_USER_MASK;
73b1087e
AK
240 if (fetch_fault)
241 walker->error_code |= PFERR_FETCH_MASK;
fe551881 242 return 0;
6aa8b732
AK
243}
244
0028425f 245static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *page,
489f1d65 246 u64 *spte, const void *pte)
0028425f
AK
247{
248 pt_element_t gpte;
41074d07 249 unsigned pte_access;
d7824fff 250 struct page *npage;
0028425f 251
0028425f 252 gpte = *(const pt_element_t *)pte;
c7addb90 253 if (~gpte & (PT_PRESENT_MASK | PT_ACCESSED_MASK)) {
489f1d65 254 if (!is_present_pte(gpte))
c7addb90
AK
255 set_shadow_pte(spte, shadow_notrap_nonpresent_pte);
256 return;
257 }
0028425f 258 pgprintk("%s: gpte %llx spte %p\n", __FUNCTION__, (u64)gpte, spte);
41074d07 259 pte_access = page->role.access & FNAME(gpte_access)(vcpu, gpte);
d7824fff
AK
260 if (gpte_to_gfn(gpte) != vcpu->arch.update_pte.gfn)
261 return;
262 npage = vcpu->arch.update_pte.page;
263 if (!npage)
264 return;
265 get_page(npage);
1c4f1fd6 266 mmu_set_spte(vcpu, spte, page->role.access, pte_access, 0, 0,
d7824fff 267 gpte & PT_DIRTY_MASK, NULL, gpte_to_gfn(gpte), npage);
0028425f
AK
268}
269
6aa8b732
AK
270/*
271 * Fetch a shadow pte for a specific level in the paging hierarchy.
272 */
273static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
97a0a01e 274 struct guest_walker *walker,
d7824fff
AK
275 int user_fault, int write_fault, int *ptwrite,
276 struct page *page)
6aa8b732
AK
277{
278 hpa_t shadow_addr;
279 int level;
ef0197e8 280 u64 *shadow_ent;
fe135d2c 281 unsigned access = walker->pt_access;
ac79c978 282
7819026e 283 if (!is_present_pte(walker->ptes[walker->level - 1]))
ac79c978 284 return NULL;
6aa8b732 285
ad312c7c
ZX
286 shadow_addr = vcpu->arch.mmu.root_hpa;
287 level = vcpu->arch.mmu.shadow_root_level;
aef3d3fe 288 if (level == PT32E_ROOT_LEVEL) {
ad312c7c 289 shadow_addr = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
aef3d3fe
AK
290 shadow_addr &= PT64_BASE_ADDR_MASK;
291 --level;
292 }
6aa8b732
AK
293
294 for (; ; level--) {
295 u32 index = SHADOW_PT_INDEX(addr, level);
25c0de2c 296 struct kvm_mmu_page *shadow_page;
8c7bb723 297 u64 shadow_pte;
cea0f0e7
AK
298 int metaphysical;
299 gfn_t table_gfn;
6aa8b732 300
ef0197e8 301 shadow_ent = ((u64 *)__va(shadow_addr)) + index;
5882842f
DE
302 if (level == PT_PAGE_TABLE_LEVEL)
303 break;
c7addb90 304 if (is_shadow_present_pte(*shadow_ent)) {
6aa8b732 305 shadow_addr = *shadow_ent & PT64_BASE_ADDR_MASK;
6aa8b732
AK
306 continue;
307 }
308
cea0f0e7
AK
309 if (level - 1 == PT_PAGE_TABLE_LEVEL
310 && walker->level == PT_DIRECTORY_LEVEL) {
311 metaphysical = 1;
7819026e 312 if (!is_dirty_pte(walker->ptes[level - 1]))
fe135d2c 313 access &= ~ACC_WRITE_MASK;
7819026e 314 table_gfn = gpte_to_gfn(walker->ptes[level - 1]);
cea0f0e7
AK
315 } else {
316 metaphysical = 0;
317 table_gfn = walker->table_gfn[level - 2];
318 }
319 shadow_page = kvm_mmu_get_page(vcpu, table_gfn, addr, level-1,
fe135d2c 320 metaphysical, access,
f7d9c7b7
AK
321 shadow_ent);
322 if (!metaphysical) {
7ec54588 323 int r;
7819026e 324 pt_element_t curr_pte;
7ec54588
MT
325 r = kvm_read_guest_atomic(vcpu->kvm,
326 walker->pte_gpa[level - 2],
327 &curr_pte, sizeof(curr_pte));
d7824fff
AK
328 if (r || curr_pte != walker->ptes[level - 2]) {
329 kvm_release_page_clean(page);
7819026e 330 return NULL;
d7824fff 331 }
7819026e 332 }
47ad8e68 333 shadow_addr = __pa(shadow_page->spt);
aef3d3fe
AK
334 shadow_pte = shadow_addr | PT_PRESENT_MASK | PT_ACCESSED_MASK
335 | PT_WRITABLE_MASK | PT_USER_MASK;
8c7bb723 336 *shadow_ent = shadow_pte;
6aa8b732 337 }
ef0197e8 338
1c4f1fd6 339 mmu_set_spte(vcpu, shadow_ent, access, walker->pte_access & access,
7819026e
MT
340 user_fault, write_fault,
341 walker->ptes[walker->level-1] & PT_DIRTY_MASK,
d7824fff 342 ptwrite, walker->gfn, page);
050e6499 343
ef0197e8 344 return shadow_ent;
6aa8b732
AK
345}
346
6aa8b732
AK
347/*
348 * Page fault handler. There are several causes for a page fault:
349 * - there is no shadow pte for the guest pte
350 * - write access through a shadow pte marked read only so that we can set
351 * the dirty bit
352 * - write access to a shadow pte marked read only so we can update the page
353 * dirty bitmap, when userspace requests it
354 * - mmio access; in this case we will never install a present shadow pte
355 * - normal guest page fault due to the guest pte marked not present, not
356 * writable, or not executable
357 *
e2dec939
AK
358 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
359 * a negative value on error.
6aa8b732
AK
360 */
361static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr,
362 u32 error_code)
363{
364 int write_fault = error_code & PFERR_WRITE_MASK;
6aa8b732 365 int user_fault = error_code & PFERR_USER_MASK;
73b1087e 366 int fetch_fault = error_code & PFERR_FETCH_MASK;
6aa8b732
AK
367 struct guest_walker walker;
368 u64 *shadow_pte;
cea0f0e7 369 int write_pt = 0;
e2dec939 370 int r;
d7824fff 371 struct page *page;
6aa8b732 372
cea0f0e7 373 pgprintk("%s: addr %lx err %x\n", __FUNCTION__, addr, error_code);
37a7d8b0 374 kvm_mmu_audit(vcpu, "pre page fault");
714b93da 375
e2dec939
AK
376 r = mmu_topup_memory_caches(vcpu);
377 if (r)
378 return r;
714b93da 379
72dc67a6 380 down_read(&vcpu->kvm->slots_lock);
6aa8b732
AK
381 /*
382 * Look up the shadow pte for the faulting address.
383 */
73b1087e
AK
384 r = FNAME(walk_addr)(&walker, vcpu, addr, write_fault, user_fault,
385 fetch_fault);
6aa8b732
AK
386
387 /*
388 * The page is not mapped by the guest. Let the guest handle it.
389 */
7993ba43
AK
390 if (!r) {
391 pgprintk("%s: guest page fault\n", __FUNCTION__);
392 inject_page_fault(vcpu, addr, walker.error_code);
ad312c7c 393 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
72dc67a6 394 up_read(&vcpu->kvm->slots_lock);
6aa8b732
AK
395 return 0;
396 }
397
72dc67a6 398 down_read(&current->mm->mmap_sem);
d7824fff 399 page = gfn_to_page(vcpu->kvm, walker.gfn);
72dc67a6 400 up_read(&current->mm->mmap_sem);
d7824fff 401
d196e343
AK
402 /* mmio */
403 if (is_error_page(page)) {
404 pgprintk("gfn %x is mmio\n", walker.gfn);
405 kvm_release_page_clean(page);
406 up_read(&vcpu->kvm->slots_lock);
407 return 1;
408 }
409
aaee2c94 410 spin_lock(&vcpu->kvm->mmu_lock);
eb787d10 411 kvm_mmu_free_some_pages(vcpu);
97a0a01e 412 shadow_pte = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
d7824fff 413 &write_pt, page);
97a0a01e
AK
414 pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __FUNCTION__,
415 shadow_pte, *shadow_pte, write_pt);
cea0f0e7 416
a25f7e1f 417 if (!write_pt)
ad312c7c 418 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
a25f7e1f 419
1165f5fe 420 ++vcpu->stat.pf_fixed;
37a7d8b0 421 kvm_mmu_audit(vcpu, "post page fault (fixed)");
aaee2c94 422 spin_unlock(&vcpu->kvm->mmu_lock);
72dc67a6 423 up_read(&vcpu->kvm->slots_lock);
6aa8b732 424
cea0f0e7 425 return write_pt;
6aa8b732
AK
426}
427
428static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr)
429{
430 struct guest_walker walker;
e119d117
AK
431 gpa_t gpa = UNMAPPED_GVA;
432 int r;
6aa8b732 433
e119d117 434 r = FNAME(walk_addr)(&walker, vcpu, vaddr, 0, 0, 0);
6aa8b732 435
e119d117 436 if (r) {
1755fbcc 437 gpa = gfn_to_gpa(walker.gfn);
e119d117 438 gpa |= vaddr & ~PAGE_MASK;
6aa8b732
AK
439 }
440
441 return gpa;
442}
443
c7addb90
AK
444static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
445 struct kvm_mmu_page *sp)
446{
7ec54588
MT
447 int i, offset = 0, r = 0;
448 pt_element_t pt;
c7addb90 449
e5a4c8ca
AK
450 if (sp->role.metaphysical
451 || (PTTYPE == 32 && sp->role.level > PT_PAGE_TABLE_LEVEL)) {
c7addb90
AK
452 nonpaging_prefetch_page(vcpu, sp);
453 return;
454 }
455
e5a4c8ca
AK
456 if (PTTYPE == 32)
457 offset = sp->role.quadrant << PT64_LEVEL_BITS;
7ec54588
MT
458
459 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
460 gpa_t pte_gpa = gfn_to_gpa(sp->gfn);
461 pte_gpa += (i+offset) * sizeof(pt_element_t);
462
463 r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &pt,
464 sizeof(pt_element_t));
465 if (r || is_present_pte(pt))
c7addb90
AK
466 sp->spt[i] = shadow_trap_nonpresent_pte;
467 else
468 sp->spt[i] = shadow_notrap_nonpresent_pte;
7ec54588 469 }
c7addb90
AK
470}
471
6aa8b732
AK
472#undef pt_element_t
473#undef guest_walker
474#undef FNAME
475#undef PT_BASE_ADDR_MASK
476#undef PT_INDEX
477#undef SHADOW_PT_INDEX
478#undef PT_LEVEL_MASK
6aa8b732 479#undef PT_DIR_BASE_ADDR_MASK
c7addb90 480#undef PT_LEVEL_BITS
cea0f0e7 481#undef PT_MAX_FULL_LEVELS
5fb07ddb
AK
482#undef gpte_to_gfn
483#undef gpte_to_gfn_pde
b3e4e63f 484#undef CMPXCHG
This page took 0.305089 seconds and 5 git commands to generate.