KVM: Simplify kvm->tlbs_dirty handling
[deliverable/linux.git] / arch / x86 / kvm / paging_tmpl.h
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
21/*
22 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
23 * so the code in this file is compiled twice, once per pte size.
24 */
25
37406aaa
NHE
26/*
27 * This is used to catch non optimized PT_GUEST_(DIRTY|ACCESS)_SHIFT macro
28 * uses for EPT without A/D paging type.
29 */
30extern u64 __pure __using_nonexistent_pte_bit(void)
31 __compiletime_error("wrong use of PT_GUEST_(DIRTY|ACCESS)_SHIFT");
32
6aa8b732
AK
33#if PTTYPE == 64
34 #define pt_element_t u64
35 #define guest_walker guest_walker64
36 #define FNAME(name) paging##64_##name
37 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
e04da980
JR
38 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
39 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
6aa8b732 40 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
c7addb90 41 #define PT_LEVEL_BITS PT64_LEVEL_BITS
d8089bac
GN
42 #define PT_GUEST_ACCESSED_MASK PT_ACCESSED_MASK
43 #define PT_GUEST_DIRTY_MASK PT_DIRTY_MASK
44 #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
45 #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
cea0f0e7
AK
46 #ifdef CONFIG_X86_64
47 #define PT_MAX_FULL_LEVELS 4
b3e4e63f 48 #define CMPXCHG cmpxchg
cea0f0e7 49 #else
b3e4e63f 50 #define CMPXCHG cmpxchg64
cea0f0e7
AK
51 #define PT_MAX_FULL_LEVELS 2
52 #endif
6aa8b732
AK
53#elif PTTYPE == 32
54 #define pt_element_t u32
55 #define guest_walker guest_walker32
56 #define FNAME(name) paging##32_##name
57 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
e04da980
JR
58 #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
59 #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
6aa8b732 60 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
c7addb90 61 #define PT_LEVEL_BITS PT32_LEVEL_BITS
cea0f0e7 62 #define PT_MAX_FULL_LEVELS 2
d8089bac
GN
63 #define PT_GUEST_ACCESSED_MASK PT_ACCESSED_MASK
64 #define PT_GUEST_DIRTY_MASK PT_DIRTY_MASK
65 #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
66 #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
b3e4e63f 67 #define CMPXCHG cmpxchg
37406aaa
NHE
68#elif PTTYPE == PTTYPE_EPT
69 #define pt_element_t u64
70 #define guest_walker guest_walkerEPT
71 #define FNAME(name) ept_##name
72 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
73 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
74 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
75 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
76 #define PT_LEVEL_BITS PT64_LEVEL_BITS
77 #define PT_GUEST_ACCESSED_MASK 0
78 #define PT_GUEST_DIRTY_MASK 0
79 #define PT_GUEST_DIRTY_SHIFT __using_nonexistent_pte_bit()
80 #define PT_GUEST_ACCESSED_SHIFT __using_nonexistent_pte_bit()
81 #define CMPXCHG cmpxchg64
82 #define PT_MAX_FULL_LEVELS 4
6aa8b732
AK
83#else
84 #error Invalid PTTYPE value
85#endif
86
e04da980
JR
87#define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
88#define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
5fb07ddb 89
6aa8b732
AK
90/*
91 * The guest_walker structure emulates the behavior of the hardware page
92 * table walker.
93 */
94struct guest_walker {
95 int level;
8cbc7069 96 unsigned max_level;
cea0f0e7 97 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
7819026e 98 pt_element_t ptes[PT_MAX_FULL_LEVELS];
189be38d 99 pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
7819026e 100 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
8cbc7069 101 pt_element_t __user *ptep_user[PT_MAX_FULL_LEVELS];
ba6a3541 102 bool pte_writable[PT_MAX_FULL_LEVELS];
fe135d2c
AK
103 unsigned pt_access;
104 unsigned pte_access;
815af8d4 105 gfn_t gfn;
8c28d031 106 struct x86_exception fault;
6aa8b732
AK
107};
108
e04da980 109static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
5fb07ddb 110{
e04da980 111 return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
5fb07ddb
AK
112}
113
0ad805a0
NHE
114static inline void FNAME(protect_clean_gpte)(unsigned *access, unsigned gpte)
115{
116 unsigned mask;
117
61719a8f
GN
118 /* dirty bit is not supported, so no need to track it */
119 if (!PT_GUEST_DIRTY_MASK)
120 return;
121
0ad805a0
NHE
122 BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
123
124 mask = (unsigned)~ACC_WRITE_MASK;
125 /* Allow write access to dirty gptes */
d8089bac
GN
126 mask |= (gpte >> (PT_GUEST_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) &
127 PT_WRITABLE_MASK;
0ad805a0
NHE
128 *access &= mask;
129}
130
131static bool FNAME(is_rsvd_bits_set)(struct kvm_mmu *mmu, u64 gpte, int level)
132{
25d92081 133 int bit7 = (gpte >> 7) & 1, low6 = gpte & 0x3f;
0ad805a0 134
25d92081
YZ
135 return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) |
136 ((mmu->bad_mt_xwr & (1ull << low6)) != 0);
0ad805a0
NHE
137}
138
139static inline int FNAME(is_present_gpte)(unsigned long pte)
140{
37406aaa 141#if PTTYPE != PTTYPE_EPT
0ad805a0 142 return is_present_gpte(pte);
37406aaa
NHE
143#else
144 return pte & 7;
145#endif
0ad805a0
NHE
146}
147
a78484c6 148static int FNAME(cmpxchg_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
c8cfbb55
TY
149 pt_element_t __user *ptep_user, unsigned index,
150 pt_element_t orig_pte, pt_element_t new_pte)
b3e4e63f 151{
c8cfbb55 152 int npages;
b3e4e63f
MT
153 pt_element_t ret;
154 pt_element_t *table;
155 struct page *page;
156
c8cfbb55
TY
157 npages = get_user_pages_fast((unsigned long)ptep_user, 1, 1, &page);
158 /* Check if the user is doing something meaningless. */
159 if (unlikely(npages != 1))
a78484c6
RJ
160 return -EFAULT;
161
8fd75e12 162 table = kmap_atomic(page);
b3e4e63f 163 ret = CMPXCHG(&table[index], orig_pte, new_pte);
8fd75e12 164 kunmap_atomic(table);
b3e4e63f
MT
165
166 kvm_release_page_dirty(page);
167
168 return (ret != orig_pte);
169}
170
0ad805a0
NHE
171static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
172 struct kvm_mmu_page *sp, u64 *spte,
173 u64 gpte)
174{
175 if (FNAME(is_rsvd_bits_set)(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
176 goto no_present;
177
178 if (!FNAME(is_present_gpte)(gpte))
179 goto no_present;
180
61719a8f
GN
181 /* if accessed bit is not supported prefetch non accessed gpte */
182 if (PT_GUEST_ACCESSED_MASK && !(gpte & PT_GUEST_ACCESSED_MASK))
0ad805a0
NHE
183 goto no_present;
184
185 return false;
186
187no_present:
188 drop_spte(vcpu->kvm, spte);
189 return true;
190}
191
192static inline unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, u64 gpte)
193{
194 unsigned access;
37406aaa
NHE
195#if PTTYPE == PTTYPE_EPT
196 access = ((gpte & VMX_EPT_WRITABLE_MASK) ? ACC_WRITE_MASK : 0) |
197 ((gpte & VMX_EPT_EXECUTABLE_MASK) ? ACC_EXEC_MASK : 0) |
198 ACC_USER_MASK;
199#else
0ad805a0
NHE
200 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
201 access &= ~(gpte >> PT64_NX_SHIFT);
37406aaa 202#endif
0ad805a0
NHE
203
204 return access;
205}
206
8cbc7069
AK
207static int FNAME(update_accessed_dirty_bits)(struct kvm_vcpu *vcpu,
208 struct kvm_mmu *mmu,
209 struct guest_walker *walker,
210 int write_fault)
211{
212 unsigned level, index;
213 pt_element_t pte, orig_pte;
214 pt_element_t __user *ptep_user;
215 gfn_t table_gfn;
216 int ret;
217
61719a8f
GN
218 /* dirty/accessed bits are not supported, so no need to update them */
219 if (!PT_GUEST_DIRTY_MASK)
220 return 0;
221
8cbc7069
AK
222 for (level = walker->max_level; level >= walker->level; --level) {
223 pte = orig_pte = walker->ptes[level - 1];
224 table_gfn = walker->table_gfn[level - 1];
225 ptep_user = walker->ptep_user[level - 1];
226 index = offset_in_page(ptep_user) / sizeof(pt_element_t);
d8089bac 227 if (!(pte & PT_GUEST_ACCESSED_MASK)) {
8cbc7069 228 trace_kvm_mmu_set_accessed_bit(table_gfn, index, sizeof(pte));
d8089bac 229 pte |= PT_GUEST_ACCESSED_MASK;
8cbc7069 230 }
0ad805a0 231 if (level == walker->level && write_fault &&
d8089bac 232 !(pte & PT_GUEST_DIRTY_MASK)) {
8cbc7069 233 trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
d8089bac 234 pte |= PT_GUEST_DIRTY_MASK;
8cbc7069
AK
235 }
236 if (pte == orig_pte)
237 continue;
238
ba6a3541
PB
239 /*
240 * If the slot is read-only, simply do not process the accessed
241 * and dirty bits. This is the correct thing to do if the slot
242 * is ROM, and page tables in read-as-ROM/write-as-MMIO slots
243 * are only supported if the accessed and dirty bits are already
244 * set in the ROM (so that MMIO writes are never needed).
245 *
246 * Note that NPT does not allow this at all and faults, since
247 * it always wants nested page table entries for the guest
248 * page tables to be writable. And EPT works but will simply
249 * overwrite the read-only memory to set the accessed and dirty
250 * bits.
251 */
252 if (unlikely(!walker->pte_writable[level - 1]))
253 continue;
254
8cbc7069
AK
255 ret = FNAME(cmpxchg_gpte)(vcpu, mmu, ptep_user, index, orig_pte, pte);
256 if (ret)
257 return ret;
258
259 mark_page_dirty(vcpu->kvm, table_gfn);
260 walker->ptes[level] = pte;
261 }
262 return 0;
263}
264
ac79c978
AK
265/*
266 * Fetch a guest pte for a guest virtual address
267 */
1e301feb
JR
268static int FNAME(walk_addr_generic)(struct guest_walker *walker,
269 struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
33770780 270 gva_t addr, u32 access)
6aa8b732 271{
8cbc7069 272 int ret;
42bf3f0a 273 pt_element_t pte;
b7233635 274 pt_element_t __user *uninitialized_var(ptep_user);
cea0f0e7 275 gfn_t table_gfn;
b0cfeb5d 276 unsigned index, pt_access, pte_access, accessed_dirty;
42bf3f0a 277 gpa_t pte_gpa;
134291bf
TY
278 int offset;
279 const int write_fault = access & PFERR_WRITE_MASK;
280 const int user_fault = access & PFERR_USER_MASK;
281 const int fetch_fault = access & PFERR_FETCH_MASK;
282 u16 errcode = 0;
13d22b6a
AK
283 gpa_t real_gpa;
284 gfn_t gfn;
6aa8b732 285
6fbc2770 286 trace_kvm_mmu_pagetable_walk(addr, access);
92c1c1e8 287retry_walk:
1e301feb
JR
288 walker->level = mmu->root_level;
289 pte = mmu->get_cr3(vcpu);
290
1b0973bd 291#if PTTYPE == 64
1e301feb 292 if (walker->level == PT32E_ROOT_LEVEL) {
e4e517b4 293 pte = mmu->get_pdptr(vcpu, (addr >> 30) & 3);
07420171 294 trace_kvm_mmu_paging_element(pte, walker->level);
0ad805a0 295 if (!FNAME(is_present_gpte)(pte))
f59c1d2d 296 goto error;
1b0973bd
AK
297 --walker->level;
298 }
299#endif
8cbc7069 300 walker->max_level = walker->level;
a9058ecd 301 ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
1e301feb 302 (mmu->get_cr3(vcpu) & CR3_NONPAE_RESERVED_BITS) == 0);
6aa8b732 303
d8089bac 304 accessed_dirty = PT_GUEST_ACCESSED_MASK;
13d22b6a
AK
305 pt_access = pte_access = ACC_ALL;
306 ++walker->level;
ac79c978 307
13d22b6a 308 do {
6e2ca7d1
TY
309 gfn_t real_gfn;
310 unsigned long host_addr;
311
13d22b6a
AK
312 pt_access &= pte_access;
313 --walker->level;
314
42bf3f0a 315 index = PT_INDEX(addr, walker->level);
ac79c978 316
5fb07ddb 317 table_gfn = gpte_to_gfn(pte);
2329d46d
JR
318 offset = index * sizeof(pt_element_t);
319 pte_gpa = gfn_to_gpa(table_gfn) + offset;
42bf3f0a 320 walker->table_gfn[walker->level - 1] = table_gfn;
7819026e 321 walker->pte_gpa[walker->level - 1] = pte_gpa;
42bf3f0a 322
6e2ca7d1
TY
323 real_gfn = mmu->translate_gpa(vcpu, gfn_to_gpa(table_gfn),
324 PFERR_USER_MASK|PFERR_WRITE_MASK);
134291bf
TY
325 if (unlikely(real_gfn == UNMAPPED_GVA))
326 goto error;
6e2ca7d1
TY
327 real_gfn = gpa_to_gfn(real_gfn);
328
ba6a3541
PB
329 host_addr = gfn_to_hva_prot(vcpu->kvm, real_gfn,
330 &walker->pte_writable[walker->level - 1]);
134291bf
TY
331 if (unlikely(kvm_is_error_hva(host_addr)))
332 goto error;
6e2ca7d1
TY
333
334 ptep_user = (pt_element_t __user *)((void *)host_addr + offset);
134291bf
TY
335 if (unlikely(__copy_from_user(&pte, ptep_user, sizeof(pte))))
336 goto error;
8cbc7069 337 walker->ptep_user[walker->level - 1] = ptep_user;
a6085fba 338
07420171 339 trace_kvm_mmu_paging_element(pte, walker->level);
42bf3f0a 340
0ad805a0 341 if (unlikely(!FNAME(is_present_gpte)(pte)))
134291bf 342 goto error;
7993ba43 343
0ad805a0
NHE
344 if (unlikely(FNAME(is_rsvd_bits_set)(mmu, pte,
345 walker->level))) {
134291bf
TY
346 errcode |= PFERR_RSVD_MASK | PFERR_PRESENT_MASK;
347 goto error;
f59c1d2d 348 }
82725b20 349
b514c30f 350 accessed_dirty &= pte;
0ad805a0 351 pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
73b1087e 352
7819026e 353 walker->ptes[walker->level - 1] = pte;
6fd01b71 354 } while (!is_last_gpte(mmu, walker->level, pte));
42bf3f0a 355
71331a1d 356 if (unlikely(permission_fault(mmu, pte_access, access))) {
134291bf 357 errcode |= PFERR_PRESENT_MASK;
f59c1d2d 358 goto error;
134291bf 359 }
f59c1d2d 360
13d22b6a
AK
361 gfn = gpte_to_gfn_lvl(pte, walker->level);
362 gfn += (addr & PT_LVL_OFFSET_MASK(walker->level)) >> PAGE_SHIFT;
363
364 if (PTTYPE == 32 && walker->level == PT_DIRECTORY_LEVEL && is_cpuid_PSE36())
365 gfn += pse36_gfn_delta(pte);
366
c5421519 367 real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn), access);
13d22b6a
AK
368 if (real_gpa == UNMAPPED_GVA)
369 return 0;
370
371 walker->gfn = real_gpa >> PAGE_SHIFT;
372
8ea667f2 373 if (!write_fault)
0ad805a0 374 FNAME(protect_clean_gpte)(&pte_access, pte);
908e7d79
GN
375 else
376 /*
61719a8f
GN
377 * On a write fault, fold the dirty bit into accessed_dirty.
378 * For modes without A/D bits support accessed_dirty will be
379 * always clear.
908e7d79 380 */
d8089bac
GN
381 accessed_dirty &= pte >>
382 (PT_GUEST_DIRTY_SHIFT - PT_GUEST_ACCESSED_SHIFT);
b514c30f
AK
383
384 if (unlikely(!accessed_dirty)) {
385 ret = FNAME(update_accessed_dirty_bits)(vcpu, mmu, walker, write_fault);
386 if (unlikely(ret < 0))
387 goto error;
388 else if (ret)
389 goto retry_walk;
390 }
42bf3f0a 391
fe135d2c
AK
392 walker->pt_access = pt_access;
393 walker->pte_access = pte_access;
394 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
518c5a05 395 __func__, (u64)pte, pte_access, pt_access);
7993ba43
AK
396 return 1;
397
f59c1d2d 398error:
134291bf 399 errcode |= write_fault | user_fault;
e57d4a35
YW
400 if (fetch_fault && (mmu->nx ||
401 kvm_read_cr4_bits(vcpu, X86_CR4_SMEP)))
134291bf 402 errcode |= PFERR_FETCH_MASK;
8df25a32 403
134291bf
TY
404 walker->fault.vector = PF_VECTOR;
405 walker->fault.error_code_valid = true;
406 walker->fault.error_code = errcode;
25d92081
YZ
407
408#if PTTYPE == PTTYPE_EPT
409 /*
410 * Use PFERR_RSVD_MASK in error_code to to tell if EPT
411 * misconfiguration requires to be injected. The detection is
412 * done by is_rsvd_bits_set() above.
413 *
414 * We set up the value of exit_qualification to inject:
415 * [2:0] - Derive from [2:0] of real exit_qualification at EPT violation
416 * [5:3] - Calculated by the page walk of the guest EPT page tables
417 * [7:8] - Derived from [7:8] of real exit_qualification
418 *
419 * The other bits are set to 0.
420 */
421 if (!(errcode & PFERR_RSVD_MASK)) {
422 vcpu->arch.exit_qualification &= 0x187;
423 vcpu->arch.exit_qualification |= ((pt_access & pte) & 0x7) << 3;
424 }
425#endif
6389ee94
AK
426 walker->fault.address = addr;
427 walker->fault.nested_page_fault = mmu != vcpu->arch.walk_mmu;
8df25a32 428
8c28d031 429 trace_kvm_mmu_walker_error(walker->fault.error_code);
fe551881 430 return 0;
6aa8b732
AK
431}
432
1e301feb 433static int FNAME(walk_addr)(struct guest_walker *walker,
33770780 434 struct kvm_vcpu *vcpu, gva_t addr, u32 access)
1e301feb
JR
435{
436 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
33770780 437 access);
1e301feb
JR
438}
439
37406aaa 440#if PTTYPE != PTTYPE_EPT
6539e738
JR
441static int FNAME(walk_addr_nested)(struct guest_walker *walker,
442 struct kvm_vcpu *vcpu, gva_t addr,
33770780 443 u32 access)
6539e738
JR
444{
445 return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
33770780 446 addr, access);
6539e738 447}
37406aaa 448#endif
6539e738 449
bd6360cc
XG
450static bool
451FNAME(prefetch_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
452 u64 *spte, pt_element_t gpte, bool no_dirty_log)
0028425f 453{
41074d07 454 unsigned pte_access;
bd6360cc 455 gfn_t gfn;
35149e21 456 pfn_t pfn;
0028425f 457
0ad805a0 458 if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
bd6360cc 459 return false;
407c61c6 460
b8688d51 461 pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
bd6360cc
XG
462
463 gfn = gpte_to_gfn(gpte);
0ad805a0
NHE
464 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
465 FNAME(protect_clean_gpte)(&pte_access, gpte);
bd6360cc
XG
466 pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
467 no_dirty_log && (pte_access & ACC_WRITE_MASK));
81c52c56 468 if (is_error_pfn(pfn))
bd6360cc 469 return false;
0f53b5b1 470
1403283a 471 /*
bd6360cc
XG
472 * we call mmu_set_spte() with host_writable = true because
473 * pte_prefetch_gfn_to_pfn always gets a writable pfn.
1403283a 474 */
f7616203
XG
475 mmu_set_spte(vcpu, spte, pte_access, 0, NULL, PT_PAGE_TABLE_LEVEL,
476 gfn, pfn, true, true);
bd6360cc
XG
477
478 return true;
479}
480
481static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
482 u64 *spte, const void *pte)
483{
484 pt_element_t gpte = *(const pt_element_t *)pte;
485
486 FNAME(prefetch_gpte)(vcpu, sp, spte, gpte, false);
0028425f
AK
487}
488
39c8c672
AK
489static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
490 struct guest_walker *gw, int level)
491{
39c8c672 492 pt_element_t curr_pte;
189be38d
XG
493 gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
494 u64 mask;
495 int r, index;
496
497 if (level == PT_PAGE_TABLE_LEVEL) {
498 mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
499 base_gpa = pte_gpa & ~mask;
500 index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
501
502 r = kvm_read_guest_atomic(vcpu->kvm, base_gpa,
503 gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
504 curr_pte = gw->prefetch_ptes[index];
505 } else
506 r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa,
39c8c672 507 &curr_pte, sizeof(curr_pte));
189be38d 508
39c8c672
AK
509 return r || curr_pte != gw->ptes[level - 1];
510}
511
189be38d
XG
512static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
513 u64 *sptep)
957ed9ef
XG
514{
515 struct kvm_mmu_page *sp;
189be38d 516 pt_element_t *gptep = gw->prefetch_ptes;
957ed9ef 517 u64 *spte;
189be38d 518 int i;
957ed9ef
XG
519
520 sp = page_header(__pa(sptep));
521
522 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
523 return;
524
525 if (sp->role.direct)
526 return __direct_pte_prefetch(vcpu, sp, sptep);
527
528 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
957ed9ef
XG
529 spte = sp->spt + i;
530
531 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
957ed9ef
XG
532 if (spte == sptep)
533 continue;
534
c3707958 535 if (is_shadow_present_pte(*spte))
957ed9ef
XG
536 continue;
537
bd6360cc 538 if (!FNAME(prefetch_gpte)(vcpu, sp, spte, gptep[i], true))
957ed9ef 539 break;
957ed9ef
XG
540 }
541}
542
6aa8b732
AK
543/*
544 * Fetch a shadow pte for a specific level in the paging hierarchy.
d4878f24
XG
545 * If the guest tries to write a write-protected page, we need to
546 * emulate this operation, return 1 to indicate this case.
6aa8b732 547 */
d4878f24 548static int FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
e7a04c99 549 struct guest_walker *gw,
c2288505 550 int write_fault, int hlevel,
d4878f24 551 pfn_t pfn, bool map_writable, bool prefault)
6aa8b732 552{
5991b332 553 struct kvm_mmu_page *sp = NULL;
24157aaf 554 struct kvm_shadow_walk_iterator it;
d4878f24
XG
555 unsigned direct_access, access = gw->pt_access;
556 int top_level, emulate = 0;
abb9e0b8 557
b36c7a7c 558 direct_access = gw->pte_access;
84754cd8 559
5991b332
AK
560 top_level = vcpu->arch.mmu.root_level;
561 if (top_level == PT32E_ROOT_LEVEL)
562 top_level = PT32_ROOT_LEVEL;
563 /*
564 * Verify that the top-level gpte is still there. Since the page
565 * is a root page, it is either write protected (and cannot be
566 * changed from now on) or it is invalid (in which case, we don't
567 * really care if it changes underneath us after this point).
568 */
569 if (FNAME(gpte_changed)(vcpu, gw, top_level))
570 goto out_gpte_changed;
571
37f6a4e2
MT
572 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
573 goto out_gpte_changed;
574
24157aaf
AK
575 for (shadow_walk_init(&it, vcpu, addr);
576 shadow_walk_okay(&it) && it.level > gw->level;
577 shadow_walk_next(&it)) {
0b3c9333
AK
578 gfn_t table_gfn;
579
a30f47cb 580 clear_sp_write_flooding_count(it.sptep);
24157aaf 581 drop_large_spte(vcpu, it.sptep);
ef0197e8 582
5991b332 583 sp = NULL;
24157aaf
AK
584 if (!is_shadow_present_pte(*it.sptep)) {
585 table_gfn = gw->table_gfn[it.level - 2];
586 sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
587 false, access, it.sptep);
5991b332 588 }
0b3c9333
AK
589
590 /*
591 * Verify that the gpte in the page we've just write
592 * protected is still there.
593 */
24157aaf 594 if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
0b3c9333 595 goto out_gpte_changed;
abb9e0b8 596
5991b332 597 if (sp)
7a1638ce 598 link_shadow_page(it.sptep, sp, PT_GUEST_ACCESSED_MASK);
e7a04c99 599 }
050e6499 600
0b3c9333 601 for (;
24157aaf
AK
602 shadow_walk_okay(&it) && it.level > hlevel;
603 shadow_walk_next(&it)) {
0b3c9333
AK
604 gfn_t direct_gfn;
605
a30f47cb 606 clear_sp_write_flooding_count(it.sptep);
24157aaf 607 validate_direct_spte(vcpu, it.sptep, direct_access);
0b3c9333 608
24157aaf 609 drop_large_spte(vcpu, it.sptep);
0b3c9333 610
24157aaf 611 if (is_shadow_present_pte(*it.sptep))
0b3c9333
AK
612 continue;
613
24157aaf 614 direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
0b3c9333 615
24157aaf
AK
616 sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
617 true, direct_access, it.sptep);
7a1638ce 618 link_shadow_page(it.sptep, sp, PT_GUEST_ACCESSED_MASK);
0b3c9333
AK
619 }
620
a30f47cb 621 clear_sp_write_flooding_count(it.sptep);
f7616203
XG
622 mmu_set_spte(vcpu, it.sptep, gw->pte_access, write_fault, &emulate,
623 it.level, gw->gfn, pfn, prefault, map_writable);
189be38d 624 FNAME(pte_prefetch)(vcpu, gw, it.sptep);
0b3c9333 625
d4878f24 626 return emulate;
0b3c9333
AK
627
628out_gpte_changed:
5991b332 629 if (sp)
24157aaf 630 kvm_mmu_put_page(sp, it.sptep);
0b3c9333 631 kvm_release_pfn_clean(pfn);
d4878f24 632 return 0;
6aa8b732
AK
633}
634
7751babd
XG
635 /*
636 * To see whether the mapped gfn can write its page table in the current
637 * mapping.
638 *
639 * It is the helper function of FNAME(page_fault). When guest uses large page
640 * size to map the writable gfn which is used as current page table, we should
641 * force kvm to use small page size to map it because new shadow page will be
642 * created when kvm establishes shadow page table that stop kvm using large
643 * page size. Do it early can avoid unnecessary #PF and emulation.
644 *
93c05d3e
XG
645 * @write_fault_to_shadow_pgtable will return true if the fault gfn is
646 * currently used as its page table.
647 *
7751babd
XG
648 * Note: the PDPT page table is not checked for PAE-32 bit guest. It is ok
649 * since the PDPT is always shadowed, that means, we can not use large page
650 * size to map the gfn which is used as PDPT.
651 */
652static bool
653FNAME(is_self_change_mapping)(struct kvm_vcpu *vcpu,
93c05d3e
XG
654 struct guest_walker *walker, int user_fault,
655 bool *write_fault_to_shadow_pgtable)
7751babd
XG
656{
657 int level;
658 gfn_t mask = ~(KVM_PAGES_PER_HPAGE(walker->level) - 1);
93c05d3e 659 bool self_changed = false;
7751babd
XG
660
661 if (!(walker->pte_access & ACC_WRITE_MASK ||
662 (!is_write_protection(vcpu) && !user_fault)))
663 return false;
664
93c05d3e
XG
665 for (level = walker->level; level <= walker->max_level; level++) {
666 gfn_t gfn = walker->gfn ^ walker->table_gfn[level - 1];
667
668 self_changed |= !(gfn & mask);
669 *write_fault_to_shadow_pgtable |= !gfn;
670 }
7751babd 671
93c05d3e 672 return self_changed;
7751babd
XG
673}
674
6aa8b732
AK
675/*
676 * Page fault handler. There are several causes for a page fault:
677 * - there is no shadow pte for the guest pte
678 * - write access through a shadow pte marked read only so that we can set
679 * the dirty bit
680 * - write access to a shadow pte marked read only so we can update the page
681 * dirty bitmap, when userspace requests it
682 * - mmio access; in this case we will never install a present shadow pte
683 * - normal guest page fault due to the guest pte marked not present, not
684 * writable, or not executable
685 *
e2dec939
AK
686 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
687 * a negative value on error.
6aa8b732 688 */
56028d08 689static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
78b2c54a 690 bool prefault)
6aa8b732
AK
691{
692 int write_fault = error_code & PFERR_WRITE_MASK;
6aa8b732
AK
693 int user_fault = error_code & PFERR_USER_MASK;
694 struct guest_walker walker;
e2dec939 695 int r;
35149e21 696 pfn_t pfn;
7e4e4056 697 int level = PT_PAGE_TABLE_LEVEL;
936a5fe6 698 int force_pt_level;
e930bffe 699 unsigned long mmu_seq;
93c05d3e 700 bool map_writable, is_self_change_mapping;
6aa8b732 701
b8688d51 702 pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
714b93da 703
f8f55942
XG
704 if (unlikely(error_code & PFERR_RSVD_MASK)) {
705 r = handle_mmio_page_fault(vcpu, addr, error_code,
ce88decf 706 mmu_is_nested(vcpu));
f8f55942
XG
707 if (likely(r != RET_MMIO_PF_INVALID))
708 return r;
709 };
ce88decf 710
e2dec939
AK
711 r = mmu_topup_memory_caches(vcpu);
712 if (r)
713 return r;
714b93da 714
6aa8b732 715 /*
a8b876b1 716 * Look up the guest pte for the faulting address.
6aa8b732 717 */
33770780 718 r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
6aa8b732
AK
719
720 /*
721 * The page is not mapped by the guest. Let the guest handle it.
722 */
7993ba43 723 if (!r) {
b8688d51 724 pgprintk("%s: guest page fault\n", __func__);
a30f47cb 725 if (!prefault)
fb67e14f 726 inject_page_fault(vcpu, &walker.fault);
a30f47cb 727
6aa8b732
AK
728 return 0;
729 }
730
93c05d3e
XG
731 vcpu->arch.write_fault_to_shadow_pgtable = false;
732
733 is_self_change_mapping = FNAME(is_self_change_mapping)(vcpu,
734 &walker, user_fault, &vcpu->arch.write_fault_to_shadow_pgtable);
735
936a5fe6 736 if (walker.level >= PT_DIRECTORY_LEVEL)
7751babd 737 force_pt_level = mapping_level_dirty_bitmap(vcpu, walker.gfn)
93c05d3e 738 || is_self_change_mapping;
936a5fe6
AA
739 else
740 force_pt_level = 1;
741 if (!force_pt_level) {
7e4e4056
JR
742 level = min(walker.level, mapping_level(vcpu, walker.gfn));
743 walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
05da4558 744 }
7e4e4056 745
e930bffe 746 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 747 smp_rmb();
af585b92 748
78b2c54a 749 if (try_async_pf(vcpu, prefault, walker.gfn, addr, &pfn, write_fault,
612819c3 750 &map_writable))
af585b92 751 return 0;
d7824fff 752
d7c55201
XG
753 if (handle_abnormal_pfn(vcpu, mmu_is_nested(vcpu) ? 0 : addr,
754 walker.gfn, pfn, walker.pte_access, &r))
755 return r;
756
c2288505
XG
757 /*
758 * Do not change pte_access if the pfn is a mmio page, otherwise
759 * we will cache the incorrect access into mmio spte.
760 */
761 if (write_fault && !(walker.pte_access & ACC_WRITE_MASK) &&
762 !is_write_protection(vcpu) && !user_fault &&
763 !is_noslot_pfn(pfn)) {
764 walker.pte_access |= ACC_WRITE_MASK;
765 walker.pte_access &= ~ACC_USER_MASK;
766
767 /*
768 * If we converted a user page to a kernel page,
769 * so that the kernel can write to it when cr0.wp=0,
770 * then we should prevent the kernel from executing it
771 * if SMEP is enabled.
772 */
773 if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
774 walker.pte_access &= ~ACC_EXEC_MASK;
775 }
776
aaee2c94 777 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 778 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 779 goto out_unlock;
bc32ce21 780
0375f7fa 781 kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
450e0b41 782 make_mmu_pages_available(vcpu);
936a5fe6
AA
783 if (!force_pt_level)
784 transparent_hugepage_adjust(vcpu, &walker.gfn, &pfn, &level);
c2288505 785 r = FNAME(fetch)(vcpu, addr, &walker, write_fault,
d4878f24 786 level, pfn, map_writable, prefault);
1165f5fe 787 ++vcpu->stat.pf_fixed;
0375f7fa 788 kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
aaee2c94 789 spin_unlock(&vcpu->kvm->mmu_lock);
6aa8b732 790
d4878f24 791 return r;
e930bffe
AA
792
793out_unlock:
794 spin_unlock(&vcpu->kvm->mmu_lock);
795 kvm_release_pfn_clean(pfn);
796 return 0;
6aa8b732
AK
797}
798
505aef8f
XG
799static gpa_t FNAME(get_level1_sp_gpa)(struct kvm_mmu_page *sp)
800{
801 int offset = 0;
802
f71fa31f 803 WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
505aef8f
XG
804
805 if (PTTYPE == 32)
806 offset = sp->role.quadrant << PT64_LEVEL_BITS;
807
808 return gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
809}
810
a461930b 811static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
a7052897 812{
a461930b 813 struct kvm_shadow_walk_iterator iterator;
f78978aa 814 struct kvm_mmu_page *sp;
a461930b
AK
815 int level;
816 u64 *sptep;
817
bebb106a
XG
818 vcpu_clear_mmio_info(vcpu, gva);
819
f57f2ef5
XG
820 /*
821 * No need to check return value here, rmap_can_add() can
822 * help us to skip pte prefetch later.
823 */
824 mmu_topup_memory_caches(vcpu);
a7052897 825
37f6a4e2
MT
826 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
827 WARN_ON(1);
828 return;
829 }
830
f57f2ef5 831 spin_lock(&vcpu->kvm->mmu_lock);
a461930b
AK
832 for_each_shadow_entry(vcpu, gva, iterator) {
833 level = iterator.level;
834 sptep = iterator.sptep;
ad218f85 835
f78978aa 836 sp = page_header(__pa(sptep));
884a0ff0 837 if (is_last_spte(*sptep, level)) {
f57f2ef5
XG
838 pt_element_t gpte;
839 gpa_t pte_gpa;
840
f78978aa
XG
841 if (!sp->unsync)
842 break;
843
505aef8f 844 pte_gpa = FNAME(get_level1_sp_gpa)(sp);
08e850c6 845 pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
a461930b 846
505aef8f
XG
847 if (mmu_page_zap_pte(vcpu->kvm, sp, sptep))
848 kvm_flush_remote_tlbs(vcpu->kvm);
f57f2ef5
XG
849
850 if (!rmap_can_add(vcpu))
851 break;
852
853 if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
854 sizeof(pt_element_t)))
855 break;
856
857 FNAME(update_pte)(vcpu, sp, sptep, &gpte);
87917239 858 }
a7052897 859
f78978aa 860 if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
a461930b
AK
861 break;
862 }
ad218f85 863 spin_unlock(&vcpu->kvm->mmu_lock);
a7052897
MT
864}
865
1871c602 866static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
ab9ae313 867 struct x86_exception *exception)
6aa8b732
AK
868{
869 struct guest_walker walker;
e119d117
AK
870 gpa_t gpa = UNMAPPED_GVA;
871 int r;
6aa8b732 872
33770780 873 r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
6aa8b732 874
e119d117 875 if (r) {
1755fbcc 876 gpa = gfn_to_gpa(walker.gfn);
e119d117 877 gpa |= vaddr & ~PAGE_MASK;
8c28d031
AK
878 } else if (exception)
879 *exception = walker.fault;
6aa8b732
AK
880
881 return gpa;
882}
883
37406aaa 884#if PTTYPE != PTTYPE_EPT
6539e738 885static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
886 u32 access,
887 struct x86_exception *exception)
6539e738
JR
888{
889 struct guest_walker walker;
890 gpa_t gpa = UNMAPPED_GVA;
891 int r;
892
33770780 893 r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
6539e738
JR
894
895 if (r) {
896 gpa = gfn_to_gpa(walker.gfn);
897 gpa |= vaddr & ~PAGE_MASK;
8c28d031
AK
898 } else if (exception)
899 *exception = walker.fault;
6539e738
JR
900
901 return gpa;
902}
37406aaa 903#endif
6539e738 904
e8bc217a
MT
905/*
906 * Using the cached information from sp->gfns is safe because:
907 * - The spte has a reference to the struct page, so the pfn for a given gfn
908 * can't change unless all sptes pointing to it are nuked first.
a4ee1ca4
XG
909 *
910 * Note:
911 * We should flush all tlbs if spte is dropped even though guest is
912 * responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
913 * and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
914 * used by guest then tlbs are not flushed, so guest is allowed to access the
915 * freed pages.
5befdc38
TY
916 * We set tlbs_dirty to let the notifier know this change and delay the flush
917 * until such a case actually happens.
e8bc217a 918 */
a4a8e6f7 919static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
e8bc217a 920{
505aef8f 921 int i, nr_present = 0;
9bdbba13 922 bool host_writable;
51fb60d8 923 gpa_t first_pte_gpa;
e8bc217a 924
2032a93d
LJ
925 /* direct kvm_mmu_page can not be unsync. */
926 BUG_ON(sp->role.direct);
927
505aef8f 928 first_pte_gpa = FNAME(get_level1_sp_gpa)(sp);
51fb60d8 929
e8bc217a
MT
930 for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
931 unsigned pte_access;
932 pt_element_t gpte;
933 gpa_t pte_gpa;
f55c3f41 934 gfn_t gfn;
e8bc217a 935
ce88decf 936 if (!sp->spt[i])
e8bc217a
MT
937 continue;
938
51fb60d8 939 pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
e8bc217a
MT
940
941 if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
942 sizeof(pt_element_t)))
943 return -EINVAL;
944
0ad805a0 945 if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
5befdc38 946 vcpu->kvm->tlbs_dirty = true;
407c61c6
XG
947 continue;
948 }
949
ce88decf
XG
950 gfn = gpte_to_gfn(gpte);
951 pte_access = sp->role.access;
0ad805a0
NHE
952 pte_access &= FNAME(gpte_access)(vcpu, gpte);
953 FNAME(protect_clean_gpte)(&pte_access, gpte);
ce88decf 954
f2fd125d
XG
955 if (sync_mmio_spte(vcpu->kvm, &sp->spt[i], gfn, pte_access,
956 &nr_present))
ce88decf
XG
957 continue;
958
407c61c6 959 if (gfn != sp->gfns[i]) {
c3707958 960 drop_spte(vcpu->kvm, &sp->spt[i]);
5befdc38 961 vcpu->kvm->tlbs_dirty = true;
e8bc217a
MT
962 continue;
963 }
964
965 nr_present++;
ce88decf 966
f8e453b0
XG
967 host_writable = sp->spt[i] & SPTE_HOST_WRITEABLE;
968
c2288505 969 set_spte(vcpu, &sp->spt[i], pte_access,
640d9b0d 970 PT_PAGE_TABLE_LEVEL, gfn,
1403283a 971 spte_to_pfn(sp->spt[i]), true, false,
9bdbba13 972 host_writable);
e8bc217a
MT
973 }
974
975 return !nr_present;
976}
977
6aa8b732
AK
978#undef pt_element_t
979#undef guest_walker
980#undef FNAME
981#undef PT_BASE_ADDR_MASK
982#undef PT_INDEX
e04da980
JR
983#undef PT_LVL_ADDR_MASK
984#undef PT_LVL_OFFSET_MASK
c7addb90 985#undef PT_LEVEL_BITS
cea0f0e7 986#undef PT_MAX_FULL_LEVELS
5fb07ddb 987#undef gpte_to_gfn
e04da980 988#undef gpte_to_gfn_lvl
b3e4e63f 989#undef CMPXCHG
d8089bac
GN
990#undef PT_GUEST_ACCESSED_MASK
991#undef PT_GUEST_DIRTY_MASK
992#undef PT_GUEST_DIRTY_SHIFT
993#undef PT_GUEST_ACCESSED_SHIFT
This page took 0.632298 seconds and 5 git commands to generate.