KVM: MMU: Only indicate a fetch fault in page fault error code if nx is enabled
[deliverable/linux.git] / arch / x86 / kvm / paging_tmpl.h
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
221d059d 10 * Copyright 2010 Red Hat, Inc. and/or its affilates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
21/*
22 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
23 * so the code in this file is compiled twice, once per pte size.
24 */
25
26#if PTTYPE == 64
27 #define pt_element_t u64
28 #define guest_walker guest_walker64
29 #define FNAME(name) paging##64_##name
30 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
e04da980
JR
31 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
32 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
6aa8b732 33 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
6aa8b732 34 #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
c7addb90 35 #define PT_LEVEL_BITS PT64_LEVEL_BITS
cea0f0e7
AK
36 #ifdef CONFIG_X86_64
37 #define PT_MAX_FULL_LEVELS 4
b3e4e63f 38 #define CMPXCHG cmpxchg
cea0f0e7 39 #else
b3e4e63f 40 #define CMPXCHG cmpxchg64
cea0f0e7
AK
41 #define PT_MAX_FULL_LEVELS 2
42 #endif
6aa8b732
AK
43#elif PTTYPE == 32
44 #define pt_element_t u32
45 #define guest_walker guest_walker32
46 #define FNAME(name) paging##32_##name
47 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
e04da980
JR
48 #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
49 #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
6aa8b732 50 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
6aa8b732 51 #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
c7addb90 52 #define PT_LEVEL_BITS PT32_LEVEL_BITS
cea0f0e7 53 #define PT_MAX_FULL_LEVELS 2
b3e4e63f 54 #define CMPXCHG cmpxchg
6aa8b732
AK
55#else
56 #error Invalid PTTYPE value
57#endif
58
e04da980
JR
59#define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
60#define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
5fb07ddb 61
6aa8b732
AK
62/*
63 * The guest_walker structure emulates the behavior of the hardware page
64 * table walker.
65 */
66struct guest_walker {
67 int level;
cea0f0e7 68 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
7819026e
MT
69 pt_element_t ptes[PT_MAX_FULL_LEVELS];
70 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
fe135d2c
AK
71 unsigned pt_access;
72 unsigned pte_access;
815af8d4 73 gfn_t gfn;
7993ba43 74 u32 error_code;
6aa8b732
AK
75};
76
e04da980 77static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
5fb07ddb 78{
e04da980 79 return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
5fb07ddb
AK
80}
81
b3e4e63f
MT
82static bool FNAME(cmpxchg_gpte)(struct kvm *kvm,
83 gfn_t table_gfn, unsigned index,
84 pt_element_t orig_pte, pt_element_t new_pte)
85{
86 pt_element_t ret;
87 pt_element_t *table;
88 struct page *page;
89
90 page = gfn_to_page(kvm, table_gfn);
72dc67a6 91
b3e4e63f 92 table = kmap_atomic(page, KM_USER0);
b3e4e63f 93 ret = CMPXCHG(&table[index], orig_pte, new_pte);
b3e4e63f
MT
94 kunmap_atomic(table, KM_USER0);
95
96 kvm_release_page_dirty(page);
97
98 return (ret != orig_pte);
99}
100
bedbe4ee
AK
101static unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, pt_element_t gpte)
102{
103 unsigned access;
104
105 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
106#if PTTYPE == 64
107 if (is_nx(vcpu))
108 access &= ~(gpte >> PT64_NX_SHIFT);
109#endif
110 return access;
111}
112
ac79c978
AK
113/*
114 * Fetch a guest pte for a guest virtual address
115 */
7993ba43
AK
116static int FNAME(walk_addr)(struct guest_walker *walker,
117 struct kvm_vcpu *vcpu, gva_t addr,
73b1087e 118 int write_fault, int user_fault, int fetch_fault)
6aa8b732 119{
42bf3f0a 120 pt_element_t pte;
cea0f0e7 121 gfn_t table_gfn;
fe135d2c 122 unsigned index, pt_access, pte_access;
42bf3f0a 123 gpa_t pte_gpa;
82725b20 124 int rsvd_fault = 0;
6aa8b732 125
07420171
AK
126 trace_kvm_mmu_pagetable_walk(addr, write_fault, user_fault,
127 fetch_fault);
b3e4e63f 128walk:
ad312c7c
ZX
129 walker->level = vcpu->arch.mmu.root_level;
130 pte = vcpu->arch.cr3;
1b0973bd
AK
131#if PTTYPE == 64
132 if (!is_long_mode(vcpu)) {
6de4f3ad 133 pte = kvm_pdptr_read(vcpu, (addr >> 30) & 3);
07420171 134 trace_kvm_mmu_paging_element(pte, walker->level);
43a3795a 135 if (!is_present_gpte(pte))
7993ba43 136 goto not_present;
1b0973bd
AK
137 --walker->level;
138 }
139#endif
a9058ecd 140 ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
24993d53 141 (vcpu->arch.cr3 & CR3_NONPAE_RESERVED_BITS) == 0);
6aa8b732 142
fe135d2c 143 pt_access = ACC_ALL;
ac79c978
AK
144
145 for (;;) {
42bf3f0a 146 index = PT_INDEX(addr, walker->level);
ac79c978 147
5fb07ddb 148 table_gfn = gpte_to_gfn(pte);
1755fbcc 149 pte_gpa = gfn_to_gpa(table_gfn);
ec8d4eae 150 pte_gpa += index * sizeof(pt_element_t);
42bf3f0a 151 walker->table_gfn[walker->level - 1] = table_gfn;
7819026e 152 walker->pte_gpa[walker->level - 1] = pte_gpa;
42bf3f0a 153
a6085fba
MT
154 if (kvm_read_guest(vcpu->kvm, pte_gpa, &pte, sizeof(pte)))
155 goto not_present;
156
07420171 157 trace_kvm_mmu_paging_element(pte, walker->level);
42bf3f0a 158
43a3795a 159 if (!is_present_gpte(pte))
7993ba43
AK
160 goto not_present;
161
82725b20
DE
162 rsvd_fault = is_rsvd_bits_set(vcpu, pte, walker->level);
163 if (rsvd_fault)
164 goto access_error;
165
8dae4445 166 if (write_fault && !is_writable_pte(pte))
7993ba43
AK
167 if (user_fault || is_write_protection(vcpu))
168 goto access_error;
169
42bf3f0a 170 if (user_fault && !(pte & PT_USER_MASK))
7993ba43
AK
171 goto access_error;
172
73b1087e 173#if PTTYPE == 64
24222c2f 174 if (fetch_fault && (pte & PT64_NX_MASK))
73b1087e
AK
175 goto access_error;
176#endif
177
42bf3f0a 178 if (!(pte & PT_ACCESSED_MASK)) {
07420171
AK
179 trace_kvm_mmu_set_accessed_bit(table_gfn, index,
180 sizeof(pte));
b3e4e63f
MT
181 if (FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn,
182 index, pte, pte|PT_ACCESSED_MASK))
183 goto walk;
f3b8c964 184 mark_page_dirty(vcpu->kvm, table_gfn);
42bf3f0a 185 pte |= PT_ACCESSED_MASK;
bf3f8e86 186 }
815af8d4 187
bedbe4ee 188 pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
fe135d2c 189
7819026e
MT
190 walker->ptes[walker->level - 1] = pte;
191
e04da980
JR
192 if ((walker->level == PT_PAGE_TABLE_LEVEL) ||
193 ((walker->level == PT_DIRECTORY_LEVEL) &&
814a59d2 194 is_large_pte(pte) &&
e04da980
JR
195 (PTTYPE == 64 || is_pse(vcpu))) ||
196 ((walker->level == PT_PDPE_LEVEL) &&
814a59d2 197 is_large_pte(pte) &&
e04da980
JR
198 is_long_mode(vcpu))) {
199 int lvl = walker->level;
200
201 walker->gfn = gpte_to_gfn_lvl(pte, lvl);
202 walker->gfn += (addr & PT_LVL_OFFSET_MASK(lvl))
203 >> PAGE_SHIFT;
204
205 if (PTTYPE == 32 &&
206 walker->level == PT_DIRECTORY_LEVEL &&
207 is_cpuid_PSE36())
da928521 208 walker->gfn += pse36_gfn_delta(pte);
e04da980 209
ac79c978 210 break;
815af8d4 211 }
ac79c978 212
fe135d2c 213 pt_access = pte_access;
ac79c978
AK
214 --walker->level;
215 }
42bf3f0a 216
43a3795a 217 if (write_fault && !is_dirty_gpte(pte)) {
b3e4e63f
MT
218 bool ret;
219
07420171 220 trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
b3e4e63f
MT
221 ret = FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn, index, pte,
222 pte|PT_DIRTY_MASK);
223 if (ret)
224 goto walk;
f3b8c964 225 mark_page_dirty(vcpu->kvm, table_gfn);
42bf3f0a 226 pte |= PT_DIRTY_MASK;
7819026e 227 walker->ptes[walker->level - 1] = pte;
42bf3f0a
AK
228 }
229
fe135d2c
AK
230 walker->pt_access = pt_access;
231 walker->pte_access = pte_access;
232 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
518c5a05 233 __func__, (u64)pte, pte_access, pt_access);
7993ba43
AK
234 return 1;
235
236not_present:
237 walker->error_code = 0;
238 goto err;
239
240access_error:
241 walker->error_code = PFERR_PRESENT_MASK;
242
243err:
244 if (write_fault)
245 walker->error_code |= PFERR_WRITE_MASK;
246 if (user_fault)
247 walker->error_code |= PFERR_USER_MASK;
b0eeec29 248 if (fetch_fault && is_nx(vcpu))
73b1087e 249 walker->error_code |= PFERR_FETCH_MASK;
82725b20
DE
250 if (rsvd_fault)
251 walker->error_code |= PFERR_RSVD_MASK;
07420171 252 trace_kvm_mmu_walker_error(walker->error_code);
fe551881 253 return 0;
6aa8b732
AK
254}
255
ac3cd03c 256static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
489f1d65 257 u64 *spte, const void *pte)
0028425f
AK
258{
259 pt_element_t gpte;
41074d07 260 unsigned pte_access;
35149e21 261 pfn_t pfn;
fbc5d139 262 u64 new_spte;
0028425f 263
0028425f 264 gpte = *(const pt_element_t *)pte;
c7addb90 265 if (~gpte & (PT_PRESENT_MASK | PT_ACCESSED_MASK)) {
fbc5d139 266 if (!is_present_gpte(gpte)) {
ac3cd03c 267 if (sp->unsync)
fbc5d139
AK
268 new_spte = shadow_trap_nonpresent_pte;
269 else
270 new_spte = shadow_notrap_nonpresent_pte;
271 __set_spte(spte, new_spte);
272 }
c7addb90
AK
273 return;
274 }
b8688d51 275 pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
ac3cd03c 276 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
d7824fff
AK
277 if (gpte_to_gfn(gpte) != vcpu->arch.update_pte.gfn)
278 return;
35149e21
AL
279 pfn = vcpu->arch.update_pte.pfn;
280 if (is_error_pfn(pfn))
d7824fff 281 return;
e930bffe
AA
282 if (mmu_notifier_retry(vcpu, vcpu->arch.update_pte.mmu_seq))
283 return;
35149e21 284 kvm_get_pfn(pfn);
1403283a
IE
285 /*
286 * we call mmu_set_spte() with reset_host_protection = true beacuse that
287 * vcpu->arch.update_pte.pfn was fetched from get_user_pages(write = 1).
288 */
ac3cd03c 289 mmu_set_spte(vcpu, spte, sp->role.access, pte_access, 0, 0,
cb83cad2 290 is_dirty_gpte(gpte), NULL, PT_PAGE_TABLE_LEVEL,
1403283a 291 gpte_to_gfn(gpte), pfn, true, true);
0028425f
AK
292}
293
6aa8b732
AK
294/*
295 * Fetch a shadow pte for a specific level in the paging hierarchy.
296 */
e7a04c99
AK
297static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
298 struct guest_walker *gw,
7e4e4056 299 int user_fault, int write_fault, int hlevel,
e7a04c99 300 int *ptwrite, pfn_t pfn)
6aa8b732 301{
abb9e0b8 302 unsigned access = gw->pt_access;
ac3cd03c 303 struct kvm_mmu_page *sp;
bde89223 304 u64 spte, *sptep = NULL;
f6e2c02b 305 int direct;
abb9e0b8
AK
306 gfn_t table_gfn;
307 int r;
e7a04c99 308 int level;
84754cd8
XG
309 bool dirty = is_dirty_gpte(gw->ptes[gw->level - 1]);
310 unsigned direct_access;
abb9e0b8 311 pt_element_t curr_pte;
e7a04c99 312 struct kvm_shadow_walk_iterator iterator;
abb9e0b8 313
43a3795a 314 if (!is_present_gpte(gw->ptes[gw->level - 1]))
e7a04c99 315 return NULL;
6aa8b732 316
84754cd8
XG
317 direct_access = gw->pt_access & gw->pte_access;
318 if (!dirty)
319 direct_access &= ~ACC_WRITE_MASK;
320
e7a04c99
AK
321 for_each_shadow_entry(vcpu, addr, iterator) {
322 level = iterator.level;
323 sptep = iterator.sptep;
7e4e4056 324 if (iterator.level == hlevel) {
e7a04c99
AK
325 mmu_set_spte(vcpu, sptep, access,
326 gw->pte_access & access,
327 user_fault, write_fault,
84754cd8 328 dirty, ptwrite, level,
1403283a 329 gw->gfn, pfn, false, true);
e7a04c99
AK
330 break;
331 }
6aa8b732 332
9e7b0e7f
XG
333 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
334 struct kvm_mmu_page *child;
9e7b0e7f
XG
335
336 if (level != gw->level)
337 continue;
338
339 /*
340 * For the direct sp, if the guest pte's dirty bit
341 * changed form clean to dirty, it will corrupt the
342 * sp's access: allow writable in the read-only sp,
343 * so we should update the spte at this point to get
344 * a new sp with the correct access.
345 */
9e7b0e7f
XG
346 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
347 if (child->role.access == direct_access)
348 continue;
349
350 mmu_page_remove_parent_pte(child, sptep);
351 __set_spte(sptep, shadow_trap_nonpresent_pte);
352 kvm_flush_remote_tlbs(vcpu->kvm);
353 }
abb9e0b8 354
e7a04c99 355 if (is_large_pte(*sptep)) {
be38d276 356 drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
e7a04c99 357 kvm_flush_remote_tlbs(vcpu->kvm);
7819026e 358 }
ef0197e8 359
7e4e4056 360 if (level <= gw->level) {
f6e2c02b 361 direct = 1;
84754cd8 362 access = direct_access;
5fd5387c 363
3af1817a
LJ
364 /*
365 * It is a large guest pages backed by small host pages,
ac3cd03c
XG
366 * So we set @direct(@sp->role.direct)=1, and set
367 * @table_gfn(@sp->gfn)=the base page frame for linear
368 * translations.
3af1817a
LJ
369 */
370 table_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
6aa0b9de 371 access &= gw->pte_access;
e7a04c99 372 } else {
f6e2c02b 373 direct = 0;
e7a04c99
AK
374 table_gfn = gw->table_gfn[level - 2];
375 }
ac3cd03c 376 sp = kvm_mmu_get_page(vcpu, table_gfn, addr, level-1,
f6e2c02b
AK
377 direct, access, sptep);
378 if (!direct) {
e7a04c99
AK
379 r = kvm_read_guest_atomic(vcpu->kvm,
380 gw->pte_gpa[level - 2],
381 &curr_pte, sizeof(curr_pte));
382 if (r || curr_pte != gw->ptes[level - 2]) {
ac3cd03c 383 kvm_mmu_put_page(sp, sptep);
e7a04c99
AK
384 kvm_release_pfn_clean(pfn);
385 sptep = NULL;
386 break;
387 }
388 }
abb9e0b8 389
ac3cd03c 390 spte = __pa(sp->spt)
e7a04c99
AK
391 | PT_PRESENT_MASK | PT_ACCESSED_MASK
392 | PT_WRITABLE_MASK | PT_USER_MASK;
393 *sptep = spte;
394 }
050e6499 395
e7a04c99 396 return sptep;
6aa8b732
AK
397}
398
6aa8b732
AK
399/*
400 * Page fault handler. There are several causes for a page fault:
401 * - there is no shadow pte for the guest pte
402 * - write access through a shadow pte marked read only so that we can set
403 * the dirty bit
404 * - write access to a shadow pte marked read only so we can update the page
405 * dirty bitmap, when userspace requests it
406 * - mmio access; in this case we will never install a present shadow pte
407 * - normal guest page fault due to the guest pte marked not present, not
408 * writable, or not executable
409 *
e2dec939
AK
410 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
411 * a negative value on error.
6aa8b732
AK
412 */
413static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr,
414 u32 error_code)
415{
416 int write_fault = error_code & PFERR_WRITE_MASK;
6aa8b732 417 int user_fault = error_code & PFERR_USER_MASK;
73b1087e 418 int fetch_fault = error_code & PFERR_FETCH_MASK;
6aa8b732 419 struct guest_walker walker;
d555c333 420 u64 *sptep;
cea0f0e7 421 int write_pt = 0;
e2dec939 422 int r;
35149e21 423 pfn_t pfn;
7e4e4056 424 int level = PT_PAGE_TABLE_LEVEL;
e930bffe 425 unsigned long mmu_seq;
6aa8b732 426
b8688d51 427 pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
37a7d8b0 428 kvm_mmu_audit(vcpu, "pre page fault");
714b93da 429
e2dec939
AK
430 r = mmu_topup_memory_caches(vcpu);
431 if (r)
432 return r;
714b93da 433
6aa8b732 434 /*
a8b876b1 435 * Look up the guest pte for the faulting address.
6aa8b732 436 */
73b1087e
AK
437 r = FNAME(walk_addr)(&walker, vcpu, addr, write_fault, user_fault,
438 fetch_fault);
6aa8b732
AK
439
440 /*
441 * The page is not mapped by the guest. Let the guest handle it.
442 */
7993ba43 443 if (!r) {
b8688d51 444 pgprintk("%s: guest page fault\n", __func__);
7993ba43 445 inject_page_fault(vcpu, addr, walker.error_code);
ad312c7c 446 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
6aa8b732
AK
447 return 0;
448 }
449
7e4e4056
JR
450 if (walker.level >= PT_DIRECTORY_LEVEL) {
451 level = min(walker.level, mapping_level(vcpu, walker.gfn));
452 walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
05da4558 453 }
7e4e4056 454
e930bffe 455 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 456 smp_rmb();
35149e21 457 pfn = gfn_to_pfn(vcpu->kvm, walker.gfn);
d7824fff 458
d196e343 459 /* mmio */
bf998156
HY
460 if (is_error_pfn(pfn))
461 return kvm_handle_bad_page(vcpu->kvm, walker.gfn, pfn);
d196e343 462
aaee2c94 463 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
464 if (mmu_notifier_retry(vcpu, mmu_seq))
465 goto out_unlock;
eb787d10 466 kvm_mmu_free_some_pages(vcpu);
d555c333 467 sptep = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
7e4e4056 468 level, &write_pt, pfn);
a24e8099 469 (void)sptep;
b8688d51 470 pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __func__,
d555c333 471 sptep, *sptep, write_pt);
cea0f0e7 472
a25f7e1f 473 if (!write_pt)
ad312c7c 474 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
a25f7e1f 475
1165f5fe 476 ++vcpu->stat.pf_fixed;
37a7d8b0 477 kvm_mmu_audit(vcpu, "post page fault (fixed)");
aaee2c94 478 spin_unlock(&vcpu->kvm->mmu_lock);
6aa8b732 479
cea0f0e7 480 return write_pt;
e930bffe
AA
481
482out_unlock:
483 spin_unlock(&vcpu->kvm->mmu_lock);
484 kvm_release_pfn_clean(pfn);
485 return 0;
6aa8b732
AK
486}
487
a461930b 488static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
a7052897 489{
a461930b 490 struct kvm_shadow_walk_iterator iterator;
f78978aa 491 struct kvm_mmu_page *sp;
08e850c6 492 gpa_t pte_gpa = -1;
a461930b
AK
493 int level;
494 u64 *sptep;
4539b358 495 int need_flush = 0;
a461930b
AK
496
497 spin_lock(&vcpu->kvm->mmu_lock);
a7052897 498
a461930b
AK
499 for_each_shadow_entry(vcpu, gva, iterator) {
500 level = iterator.level;
501 sptep = iterator.sptep;
ad218f85 502
f78978aa 503 sp = page_header(__pa(sptep));
884a0ff0 504 if (is_last_spte(*sptep, level)) {
22c9b2d1 505 int offset, shift;
08e850c6 506
f78978aa
XG
507 if (!sp->unsync)
508 break;
509
22c9b2d1
XG
510 shift = PAGE_SHIFT -
511 (PT_LEVEL_BITS - PT64_LEVEL_BITS) * level;
512 offset = sp->role.quadrant << shift;
513
514 pte_gpa = (sp->gfn << PAGE_SHIFT) + offset;
08e850c6 515 pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
a461930b
AK
516
517 if (is_shadow_present_pte(*sptep)) {
a461930b
AK
518 if (is_large_pte(*sptep))
519 --vcpu->kvm->stat.lpages;
be38d276
AK
520 drop_spte(vcpu->kvm, sptep,
521 shadow_trap_nonpresent_pte);
4539b358 522 need_flush = 1;
be38d276
AK
523 } else
524 __set_spte(sptep, shadow_trap_nonpresent_pte);
a461930b 525 break;
87917239 526 }
a7052897 527
f78978aa 528 if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
a461930b
AK
529 break;
530 }
a7052897 531
4539b358
AA
532 if (need_flush)
533 kvm_flush_remote_tlbs(vcpu->kvm);
08e850c6
AK
534
535 atomic_inc(&vcpu->kvm->arch.invlpg_counter);
536
ad218f85 537 spin_unlock(&vcpu->kvm->mmu_lock);
08e850c6
AK
538
539 if (pte_gpa == -1)
540 return;
541
542 if (mmu_topup_memory_caches(vcpu))
543 return;
544 kvm_mmu_pte_write(vcpu, pte_gpa, NULL, sizeof(pt_element_t), 0);
a7052897
MT
545}
546
1871c602
GN
547static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
548 u32 *error)
6aa8b732
AK
549{
550 struct guest_walker walker;
e119d117
AK
551 gpa_t gpa = UNMAPPED_GVA;
552 int r;
6aa8b732 553
1871c602
GN
554 r = FNAME(walk_addr)(&walker, vcpu, vaddr,
555 !!(access & PFERR_WRITE_MASK),
556 !!(access & PFERR_USER_MASK),
557 !!(access & PFERR_FETCH_MASK));
6aa8b732 558
e119d117 559 if (r) {
1755fbcc 560 gpa = gfn_to_gpa(walker.gfn);
e119d117 561 gpa |= vaddr & ~PAGE_MASK;
1871c602
GN
562 } else if (error)
563 *error = walker.error_code;
6aa8b732
AK
564
565 return gpa;
566}
567
c7addb90
AK
568static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
569 struct kvm_mmu_page *sp)
570{
eab9f71f
AK
571 int i, j, offset, r;
572 pt_element_t pt[256 / sizeof(pt_element_t)];
573 gpa_t pte_gpa;
c7addb90 574
f6e2c02b 575 if (sp->role.direct
e5a4c8ca 576 || (PTTYPE == 32 && sp->role.level > PT_PAGE_TABLE_LEVEL)) {
c7addb90
AK
577 nonpaging_prefetch_page(vcpu, sp);
578 return;
579 }
580
eab9f71f
AK
581 pte_gpa = gfn_to_gpa(sp->gfn);
582 if (PTTYPE == 32) {
e5a4c8ca 583 offset = sp->role.quadrant << PT64_LEVEL_BITS;
eab9f71f
AK
584 pte_gpa += offset * sizeof(pt_element_t);
585 }
7ec54588 586
eab9f71f
AK
587 for (i = 0; i < PT64_ENT_PER_PAGE; i += ARRAY_SIZE(pt)) {
588 r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa, pt, sizeof pt);
589 pte_gpa += ARRAY_SIZE(pt) * sizeof(pt_element_t);
590 for (j = 0; j < ARRAY_SIZE(pt); ++j)
43a3795a 591 if (r || is_present_gpte(pt[j]))
eab9f71f
AK
592 sp->spt[i+j] = shadow_trap_nonpresent_pte;
593 else
594 sp->spt[i+j] = shadow_notrap_nonpresent_pte;
7ec54588 595 }
c7addb90
AK
596}
597
e8bc217a
MT
598/*
599 * Using the cached information from sp->gfns is safe because:
600 * - The spte has a reference to the struct page, so the pfn for a given gfn
601 * can't change unless all sptes pointing to it are nuked first.
e8bc217a 602 */
be71e061
XG
603static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
604 bool clear_unsync)
e8bc217a
MT
605{
606 int i, offset, nr_present;
1403283a 607 bool reset_host_protection;
51fb60d8 608 gpa_t first_pte_gpa;
e8bc217a
MT
609
610 offset = nr_present = 0;
611
2032a93d
LJ
612 /* direct kvm_mmu_page can not be unsync. */
613 BUG_ON(sp->role.direct);
614
e8bc217a
MT
615 if (PTTYPE == 32)
616 offset = sp->role.quadrant << PT64_LEVEL_BITS;
617
51fb60d8
GJ
618 first_pte_gpa = gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
619
e8bc217a
MT
620 for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
621 unsigned pte_access;
622 pt_element_t gpte;
623 gpa_t pte_gpa;
f55c3f41 624 gfn_t gfn;
e8bc217a
MT
625
626 if (!is_shadow_present_pte(sp->spt[i]))
627 continue;
628
51fb60d8 629 pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
e8bc217a
MT
630
631 if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
632 sizeof(pt_element_t)))
633 return -EINVAL;
634
f55c3f41 635 gfn = gpte_to_gfn(gpte);
a1f4d395 636 if (gfn != sp->gfns[i] ||
f55c3f41 637 !is_present_gpte(gpte) || !(gpte & PT_ACCESSED_MASK)) {
e8bc217a
MT
638 u64 nonpresent;
639
be71e061 640 if (is_present_gpte(gpte) || !clear_unsync)
e8bc217a
MT
641 nonpresent = shadow_trap_nonpresent_pte;
642 else
643 nonpresent = shadow_notrap_nonpresent_pte;
be38d276 644 drop_spte(vcpu->kvm, &sp->spt[i], nonpresent);
e8bc217a
MT
645 continue;
646 }
647
648 nr_present++;
649 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
1403283a
IE
650 if (!(sp->spt[i] & SPTE_HOST_WRITEABLE)) {
651 pte_access &= ~ACC_WRITE_MASK;
652 reset_host_protection = 0;
653 } else {
654 reset_host_protection = 1;
655 }
e8bc217a 656 set_spte(vcpu, &sp->spt[i], pte_access, 0, 0,
7e4e4056 657 is_dirty_gpte(gpte), PT_PAGE_TABLE_LEVEL, gfn,
1403283a
IE
658 spte_to_pfn(sp->spt[i]), true, false,
659 reset_host_protection);
e8bc217a
MT
660 }
661
662 return !nr_present;
663}
664
6aa8b732
AK
665#undef pt_element_t
666#undef guest_walker
667#undef FNAME
668#undef PT_BASE_ADDR_MASK
669#undef PT_INDEX
6aa8b732 670#undef PT_LEVEL_MASK
e04da980
JR
671#undef PT_LVL_ADDR_MASK
672#undef PT_LVL_OFFSET_MASK
c7addb90 673#undef PT_LEVEL_BITS
cea0f0e7 674#undef PT_MAX_FULL_LEVELS
5fb07ddb 675#undef gpte_to_gfn
e04da980 676#undef gpte_to_gfn_lvl
b3e4e63f 677#undef CMPXCHG
This page took 0.390627 seconds and 5 git commands to generate.