KVM: MMU: Keep going on permission error
[deliverable/linux.git] / arch / x86 / kvm / paging_tmpl.h
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
221d059d 10 * Copyright 2010 Red Hat, Inc. and/or its affilates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
21/*
22 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
23 * so the code in this file is compiled twice, once per pte size.
24 */
25
26#if PTTYPE == 64
27 #define pt_element_t u64
28 #define guest_walker guest_walker64
29 #define FNAME(name) paging##64_##name
30 #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
e04da980
JR
31 #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
32 #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
6aa8b732 33 #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
6aa8b732 34 #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
c7addb90 35 #define PT_LEVEL_BITS PT64_LEVEL_BITS
cea0f0e7
AK
36 #ifdef CONFIG_X86_64
37 #define PT_MAX_FULL_LEVELS 4
b3e4e63f 38 #define CMPXCHG cmpxchg
cea0f0e7 39 #else
b3e4e63f 40 #define CMPXCHG cmpxchg64
cea0f0e7
AK
41 #define PT_MAX_FULL_LEVELS 2
42 #endif
6aa8b732
AK
43#elif PTTYPE == 32
44 #define pt_element_t u32
45 #define guest_walker guest_walker32
46 #define FNAME(name) paging##32_##name
47 #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
e04da980
JR
48 #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
49 #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
6aa8b732 50 #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
6aa8b732 51 #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
c7addb90 52 #define PT_LEVEL_BITS PT32_LEVEL_BITS
cea0f0e7 53 #define PT_MAX_FULL_LEVELS 2
b3e4e63f 54 #define CMPXCHG cmpxchg
6aa8b732
AK
55#else
56 #error Invalid PTTYPE value
57#endif
58
e04da980
JR
59#define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
60#define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
5fb07ddb 61
6aa8b732
AK
62/*
63 * The guest_walker structure emulates the behavior of the hardware page
64 * table walker.
65 */
66struct guest_walker {
67 int level;
cea0f0e7 68 gfn_t table_gfn[PT_MAX_FULL_LEVELS];
7819026e
MT
69 pt_element_t ptes[PT_MAX_FULL_LEVELS];
70 gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
fe135d2c
AK
71 unsigned pt_access;
72 unsigned pte_access;
815af8d4 73 gfn_t gfn;
7993ba43 74 u32 error_code;
6aa8b732
AK
75};
76
e04da980 77static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
5fb07ddb 78{
e04da980 79 return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
5fb07ddb
AK
80}
81
b3e4e63f
MT
82static bool FNAME(cmpxchg_gpte)(struct kvm *kvm,
83 gfn_t table_gfn, unsigned index,
84 pt_element_t orig_pte, pt_element_t new_pte)
85{
86 pt_element_t ret;
87 pt_element_t *table;
88 struct page *page;
89
90 page = gfn_to_page(kvm, table_gfn);
72dc67a6 91
b3e4e63f 92 table = kmap_atomic(page, KM_USER0);
b3e4e63f 93 ret = CMPXCHG(&table[index], orig_pte, new_pte);
b3e4e63f
MT
94 kunmap_atomic(table, KM_USER0);
95
96 kvm_release_page_dirty(page);
97
98 return (ret != orig_pte);
99}
100
bedbe4ee
AK
101static unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, pt_element_t gpte)
102{
103 unsigned access;
104
105 access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
106#if PTTYPE == 64
107 if (is_nx(vcpu))
108 access &= ~(gpte >> PT64_NX_SHIFT);
109#endif
110 return access;
111}
112
ac79c978
AK
113/*
114 * Fetch a guest pte for a guest virtual address
115 */
7993ba43
AK
116static int FNAME(walk_addr)(struct guest_walker *walker,
117 struct kvm_vcpu *vcpu, gva_t addr,
73b1087e 118 int write_fault, int user_fault, int fetch_fault)
6aa8b732 119{
42bf3f0a 120 pt_element_t pte;
cea0f0e7 121 gfn_t table_gfn;
f59c1d2d 122 unsigned index, pt_access, uninitialized_var(pte_access);
42bf3f0a 123 gpa_t pte_gpa;
f59c1d2d 124 bool eperm, present, rsvd_fault;
6aa8b732 125
07420171
AK
126 trace_kvm_mmu_pagetable_walk(addr, write_fault, user_fault,
127 fetch_fault);
b3e4e63f 128walk:
f59c1d2d
AK
129 present = true;
130 eperm = rsvd_fault = false;
ad312c7c
ZX
131 walker->level = vcpu->arch.mmu.root_level;
132 pte = vcpu->arch.cr3;
1b0973bd
AK
133#if PTTYPE == 64
134 if (!is_long_mode(vcpu)) {
6de4f3ad 135 pte = kvm_pdptr_read(vcpu, (addr >> 30) & 3);
07420171 136 trace_kvm_mmu_paging_element(pte, walker->level);
f59c1d2d
AK
137 if (!is_present_gpte(pte)) {
138 present = false;
139 goto error;
140 }
1b0973bd
AK
141 --walker->level;
142 }
143#endif
a9058ecd 144 ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
24993d53 145 (vcpu->arch.cr3 & CR3_NONPAE_RESERVED_BITS) == 0);
6aa8b732 146
fe135d2c 147 pt_access = ACC_ALL;
ac79c978
AK
148
149 for (;;) {
42bf3f0a 150 index = PT_INDEX(addr, walker->level);
ac79c978 151
5fb07ddb 152 table_gfn = gpte_to_gfn(pte);
1755fbcc 153 pte_gpa = gfn_to_gpa(table_gfn);
ec8d4eae 154 pte_gpa += index * sizeof(pt_element_t);
42bf3f0a 155 walker->table_gfn[walker->level - 1] = table_gfn;
7819026e 156 walker->pte_gpa[walker->level - 1] = pte_gpa;
42bf3f0a 157
f59c1d2d
AK
158 if (kvm_read_guest(vcpu->kvm, pte_gpa, &pte, sizeof(pte))) {
159 present = false;
160 break;
161 }
a6085fba 162
07420171 163 trace_kvm_mmu_paging_element(pte, walker->level);
42bf3f0a 164
f59c1d2d
AK
165 if (!is_present_gpte(pte)) {
166 present = false;
167 break;
168 }
7993ba43 169
f59c1d2d
AK
170 if (is_rsvd_bits_set(vcpu, pte, walker->level)) {
171 rsvd_fault = true;
172 break;
173 }
82725b20 174
8dae4445 175 if (write_fault && !is_writable_pte(pte))
7993ba43 176 if (user_fault || is_write_protection(vcpu))
f59c1d2d 177 eperm = true;
7993ba43 178
42bf3f0a 179 if (user_fault && !(pte & PT_USER_MASK))
f59c1d2d 180 eperm = true;
7993ba43 181
73b1087e 182#if PTTYPE == 64
24222c2f 183 if (fetch_fault && (pte & PT64_NX_MASK))
f59c1d2d 184 eperm = true;
73b1087e
AK
185#endif
186
f59c1d2d 187 if (!eperm && !rsvd_fault && !(pte & PT_ACCESSED_MASK)) {
07420171
AK
188 trace_kvm_mmu_set_accessed_bit(table_gfn, index,
189 sizeof(pte));
b3e4e63f
MT
190 if (FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn,
191 index, pte, pte|PT_ACCESSED_MASK))
192 goto walk;
f3b8c964 193 mark_page_dirty(vcpu->kvm, table_gfn);
42bf3f0a 194 pte |= PT_ACCESSED_MASK;
bf3f8e86 195 }
815af8d4 196
bedbe4ee 197 pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
fe135d2c 198
7819026e
MT
199 walker->ptes[walker->level - 1] = pte;
200
e04da980
JR
201 if ((walker->level == PT_PAGE_TABLE_LEVEL) ||
202 ((walker->level == PT_DIRECTORY_LEVEL) &&
814a59d2 203 is_large_pte(pte) &&
e04da980
JR
204 (PTTYPE == 64 || is_pse(vcpu))) ||
205 ((walker->level == PT_PDPE_LEVEL) &&
814a59d2 206 is_large_pte(pte) &&
e04da980
JR
207 is_long_mode(vcpu))) {
208 int lvl = walker->level;
209
210 walker->gfn = gpte_to_gfn_lvl(pte, lvl);
211 walker->gfn += (addr & PT_LVL_OFFSET_MASK(lvl))
212 >> PAGE_SHIFT;
213
214 if (PTTYPE == 32 &&
215 walker->level == PT_DIRECTORY_LEVEL &&
216 is_cpuid_PSE36())
da928521 217 walker->gfn += pse36_gfn_delta(pte);
e04da980 218
ac79c978 219 break;
815af8d4 220 }
ac79c978 221
fe135d2c 222 pt_access = pte_access;
ac79c978
AK
223 --walker->level;
224 }
42bf3f0a 225
f59c1d2d
AK
226 if (!present || eperm || rsvd_fault)
227 goto error;
228
43a3795a 229 if (write_fault && !is_dirty_gpte(pte)) {
b3e4e63f
MT
230 bool ret;
231
07420171 232 trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
b3e4e63f
MT
233 ret = FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn, index, pte,
234 pte|PT_DIRTY_MASK);
235 if (ret)
236 goto walk;
f3b8c964 237 mark_page_dirty(vcpu->kvm, table_gfn);
42bf3f0a 238 pte |= PT_DIRTY_MASK;
7819026e 239 walker->ptes[walker->level - 1] = pte;
42bf3f0a
AK
240 }
241
fe135d2c
AK
242 walker->pt_access = pt_access;
243 walker->pte_access = pte_access;
244 pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
518c5a05 245 __func__, (u64)pte, pte_access, pt_access);
7993ba43
AK
246 return 1;
247
f59c1d2d 248error:
7993ba43 249 walker->error_code = 0;
f59c1d2d
AK
250 if (present)
251 walker->error_code |= PFERR_PRESENT_MASK;
7993ba43
AK
252 if (write_fault)
253 walker->error_code |= PFERR_WRITE_MASK;
254 if (user_fault)
255 walker->error_code |= PFERR_USER_MASK;
b0eeec29 256 if (fetch_fault && is_nx(vcpu))
73b1087e 257 walker->error_code |= PFERR_FETCH_MASK;
82725b20
DE
258 if (rsvd_fault)
259 walker->error_code |= PFERR_RSVD_MASK;
07420171 260 trace_kvm_mmu_walker_error(walker->error_code);
fe551881 261 return 0;
6aa8b732
AK
262}
263
ac3cd03c 264static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
489f1d65 265 u64 *spte, const void *pte)
0028425f
AK
266{
267 pt_element_t gpte;
41074d07 268 unsigned pte_access;
35149e21 269 pfn_t pfn;
fbc5d139 270 u64 new_spte;
0028425f 271
0028425f 272 gpte = *(const pt_element_t *)pte;
c7addb90 273 if (~gpte & (PT_PRESENT_MASK | PT_ACCESSED_MASK)) {
fbc5d139 274 if (!is_present_gpte(gpte)) {
ac3cd03c 275 if (sp->unsync)
fbc5d139
AK
276 new_spte = shadow_trap_nonpresent_pte;
277 else
278 new_spte = shadow_notrap_nonpresent_pte;
279 __set_spte(spte, new_spte);
280 }
c7addb90
AK
281 return;
282 }
b8688d51 283 pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
ac3cd03c 284 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
d7824fff
AK
285 if (gpte_to_gfn(gpte) != vcpu->arch.update_pte.gfn)
286 return;
35149e21
AL
287 pfn = vcpu->arch.update_pte.pfn;
288 if (is_error_pfn(pfn))
d7824fff 289 return;
e930bffe
AA
290 if (mmu_notifier_retry(vcpu, vcpu->arch.update_pte.mmu_seq))
291 return;
35149e21 292 kvm_get_pfn(pfn);
1403283a
IE
293 /*
294 * we call mmu_set_spte() with reset_host_protection = true beacuse that
295 * vcpu->arch.update_pte.pfn was fetched from get_user_pages(write = 1).
296 */
ac3cd03c 297 mmu_set_spte(vcpu, spte, sp->role.access, pte_access, 0, 0,
cb83cad2 298 is_dirty_gpte(gpte), NULL, PT_PAGE_TABLE_LEVEL,
1403283a 299 gpte_to_gfn(gpte), pfn, true, true);
0028425f
AK
300}
301
6aa8b732
AK
302/*
303 * Fetch a shadow pte for a specific level in the paging hierarchy.
304 */
e7a04c99
AK
305static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
306 struct guest_walker *gw,
7e4e4056 307 int user_fault, int write_fault, int hlevel,
e7a04c99 308 int *ptwrite, pfn_t pfn)
6aa8b732 309{
abb9e0b8 310 unsigned access = gw->pt_access;
ac3cd03c 311 struct kvm_mmu_page *sp;
bde89223 312 u64 spte, *sptep = NULL;
f6e2c02b 313 int direct;
abb9e0b8
AK
314 gfn_t table_gfn;
315 int r;
e7a04c99 316 int level;
84754cd8
XG
317 bool dirty = is_dirty_gpte(gw->ptes[gw->level - 1]);
318 unsigned direct_access;
abb9e0b8 319 pt_element_t curr_pte;
e7a04c99 320 struct kvm_shadow_walk_iterator iterator;
abb9e0b8 321
43a3795a 322 if (!is_present_gpte(gw->ptes[gw->level - 1]))
e7a04c99 323 return NULL;
6aa8b732 324
84754cd8
XG
325 direct_access = gw->pt_access & gw->pte_access;
326 if (!dirty)
327 direct_access &= ~ACC_WRITE_MASK;
328
e7a04c99
AK
329 for_each_shadow_entry(vcpu, addr, iterator) {
330 level = iterator.level;
331 sptep = iterator.sptep;
7e4e4056 332 if (iterator.level == hlevel) {
e7a04c99
AK
333 mmu_set_spte(vcpu, sptep, access,
334 gw->pte_access & access,
335 user_fault, write_fault,
84754cd8 336 dirty, ptwrite, level,
1403283a 337 gw->gfn, pfn, false, true);
e7a04c99
AK
338 break;
339 }
6aa8b732 340
9e7b0e7f
XG
341 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
342 struct kvm_mmu_page *child;
9e7b0e7f
XG
343
344 if (level != gw->level)
345 continue;
346
347 /*
348 * For the direct sp, if the guest pte's dirty bit
349 * changed form clean to dirty, it will corrupt the
350 * sp's access: allow writable in the read-only sp,
351 * so we should update the spte at this point to get
352 * a new sp with the correct access.
353 */
9e7b0e7f
XG
354 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
355 if (child->role.access == direct_access)
356 continue;
357
358 mmu_page_remove_parent_pte(child, sptep);
359 __set_spte(sptep, shadow_trap_nonpresent_pte);
360 kvm_flush_remote_tlbs(vcpu->kvm);
361 }
abb9e0b8 362
e7a04c99 363 if (is_large_pte(*sptep)) {
be38d276 364 drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
e7a04c99 365 kvm_flush_remote_tlbs(vcpu->kvm);
7819026e 366 }
ef0197e8 367
7e4e4056 368 if (level <= gw->level) {
f6e2c02b 369 direct = 1;
84754cd8 370 access = direct_access;
5fd5387c 371
3af1817a
LJ
372 /*
373 * It is a large guest pages backed by small host pages,
ac3cd03c
XG
374 * So we set @direct(@sp->role.direct)=1, and set
375 * @table_gfn(@sp->gfn)=the base page frame for linear
376 * translations.
3af1817a
LJ
377 */
378 table_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
6aa0b9de 379 access &= gw->pte_access;
e7a04c99 380 } else {
f6e2c02b 381 direct = 0;
e7a04c99
AK
382 table_gfn = gw->table_gfn[level - 2];
383 }
ac3cd03c 384 sp = kvm_mmu_get_page(vcpu, table_gfn, addr, level-1,
f6e2c02b
AK
385 direct, access, sptep);
386 if (!direct) {
e7a04c99
AK
387 r = kvm_read_guest_atomic(vcpu->kvm,
388 gw->pte_gpa[level - 2],
389 &curr_pte, sizeof(curr_pte));
390 if (r || curr_pte != gw->ptes[level - 2]) {
ac3cd03c 391 kvm_mmu_put_page(sp, sptep);
e7a04c99
AK
392 kvm_release_pfn_clean(pfn);
393 sptep = NULL;
394 break;
395 }
396 }
abb9e0b8 397
ac3cd03c 398 spte = __pa(sp->spt)
e7a04c99
AK
399 | PT_PRESENT_MASK | PT_ACCESSED_MASK
400 | PT_WRITABLE_MASK | PT_USER_MASK;
401 *sptep = spte;
402 }
050e6499 403
e7a04c99 404 return sptep;
6aa8b732
AK
405}
406
6aa8b732
AK
407/*
408 * Page fault handler. There are several causes for a page fault:
409 * - there is no shadow pte for the guest pte
410 * - write access through a shadow pte marked read only so that we can set
411 * the dirty bit
412 * - write access to a shadow pte marked read only so we can update the page
413 * dirty bitmap, when userspace requests it
414 * - mmio access; in this case we will never install a present shadow pte
415 * - normal guest page fault due to the guest pte marked not present, not
416 * writable, or not executable
417 *
e2dec939
AK
418 * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
419 * a negative value on error.
6aa8b732
AK
420 */
421static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr,
422 u32 error_code)
423{
424 int write_fault = error_code & PFERR_WRITE_MASK;
6aa8b732 425 int user_fault = error_code & PFERR_USER_MASK;
73b1087e 426 int fetch_fault = error_code & PFERR_FETCH_MASK;
6aa8b732 427 struct guest_walker walker;
d555c333 428 u64 *sptep;
cea0f0e7 429 int write_pt = 0;
e2dec939 430 int r;
35149e21 431 pfn_t pfn;
7e4e4056 432 int level = PT_PAGE_TABLE_LEVEL;
e930bffe 433 unsigned long mmu_seq;
6aa8b732 434
b8688d51 435 pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
37a7d8b0 436 kvm_mmu_audit(vcpu, "pre page fault");
714b93da 437
e2dec939
AK
438 r = mmu_topup_memory_caches(vcpu);
439 if (r)
440 return r;
714b93da 441
6aa8b732 442 /*
a8b876b1 443 * Look up the guest pte for the faulting address.
6aa8b732 444 */
73b1087e
AK
445 r = FNAME(walk_addr)(&walker, vcpu, addr, write_fault, user_fault,
446 fetch_fault);
6aa8b732
AK
447
448 /*
449 * The page is not mapped by the guest. Let the guest handle it.
450 */
7993ba43 451 if (!r) {
b8688d51 452 pgprintk("%s: guest page fault\n", __func__);
7993ba43 453 inject_page_fault(vcpu, addr, walker.error_code);
ad312c7c 454 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
6aa8b732
AK
455 return 0;
456 }
457
7e4e4056
JR
458 if (walker.level >= PT_DIRECTORY_LEVEL) {
459 level = min(walker.level, mapping_level(vcpu, walker.gfn));
460 walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
05da4558 461 }
7e4e4056 462
e930bffe 463 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 464 smp_rmb();
35149e21 465 pfn = gfn_to_pfn(vcpu->kvm, walker.gfn);
d7824fff 466
d196e343 467 /* mmio */
bf998156
HY
468 if (is_error_pfn(pfn))
469 return kvm_handle_bad_page(vcpu->kvm, walker.gfn, pfn);
d196e343 470
aaee2c94 471 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
472 if (mmu_notifier_retry(vcpu, mmu_seq))
473 goto out_unlock;
eb787d10 474 kvm_mmu_free_some_pages(vcpu);
d555c333 475 sptep = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
7e4e4056 476 level, &write_pt, pfn);
a24e8099 477 (void)sptep;
b8688d51 478 pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __func__,
d555c333 479 sptep, *sptep, write_pt);
cea0f0e7 480
a25f7e1f 481 if (!write_pt)
ad312c7c 482 vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
a25f7e1f 483
1165f5fe 484 ++vcpu->stat.pf_fixed;
37a7d8b0 485 kvm_mmu_audit(vcpu, "post page fault (fixed)");
aaee2c94 486 spin_unlock(&vcpu->kvm->mmu_lock);
6aa8b732 487
cea0f0e7 488 return write_pt;
e930bffe
AA
489
490out_unlock:
491 spin_unlock(&vcpu->kvm->mmu_lock);
492 kvm_release_pfn_clean(pfn);
493 return 0;
6aa8b732
AK
494}
495
a461930b 496static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
a7052897 497{
a461930b 498 struct kvm_shadow_walk_iterator iterator;
f78978aa 499 struct kvm_mmu_page *sp;
08e850c6 500 gpa_t pte_gpa = -1;
a461930b
AK
501 int level;
502 u64 *sptep;
4539b358 503 int need_flush = 0;
a461930b
AK
504
505 spin_lock(&vcpu->kvm->mmu_lock);
a7052897 506
a461930b
AK
507 for_each_shadow_entry(vcpu, gva, iterator) {
508 level = iterator.level;
509 sptep = iterator.sptep;
ad218f85 510
f78978aa 511 sp = page_header(__pa(sptep));
884a0ff0 512 if (is_last_spte(*sptep, level)) {
22c9b2d1 513 int offset, shift;
08e850c6 514
f78978aa
XG
515 if (!sp->unsync)
516 break;
517
22c9b2d1
XG
518 shift = PAGE_SHIFT -
519 (PT_LEVEL_BITS - PT64_LEVEL_BITS) * level;
520 offset = sp->role.quadrant << shift;
521
522 pte_gpa = (sp->gfn << PAGE_SHIFT) + offset;
08e850c6 523 pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
a461930b
AK
524
525 if (is_shadow_present_pte(*sptep)) {
a461930b
AK
526 if (is_large_pte(*sptep))
527 --vcpu->kvm->stat.lpages;
be38d276
AK
528 drop_spte(vcpu->kvm, sptep,
529 shadow_trap_nonpresent_pte);
4539b358 530 need_flush = 1;
be38d276
AK
531 } else
532 __set_spte(sptep, shadow_trap_nonpresent_pte);
a461930b 533 break;
87917239 534 }
a7052897 535
f78978aa 536 if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
a461930b
AK
537 break;
538 }
a7052897 539
4539b358
AA
540 if (need_flush)
541 kvm_flush_remote_tlbs(vcpu->kvm);
08e850c6
AK
542
543 atomic_inc(&vcpu->kvm->arch.invlpg_counter);
544
ad218f85 545 spin_unlock(&vcpu->kvm->mmu_lock);
08e850c6
AK
546
547 if (pte_gpa == -1)
548 return;
549
550 if (mmu_topup_memory_caches(vcpu))
551 return;
552 kvm_mmu_pte_write(vcpu, pte_gpa, NULL, sizeof(pt_element_t), 0);
a7052897
MT
553}
554
1871c602
GN
555static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
556 u32 *error)
6aa8b732
AK
557{
558 struct guest_walker walker;
e119d117
AK
559 gpa_t gpa = UNMAPPED_GVA;
560 int r;
6aa8b732 561
1871c602
GN
562 r = FNAME(walk_addr)(&walker, vcpu, vaddr,
563 !!(access & PFERR_WRITE_MASK),
564 !!(access & PFERR_USER_MASK),
565 !!(access & PFERR_FETCH_MASK));
6aa8b732 566
e119d117 567 if (r) {
1755fbcc 568 gpa = gfn_to_gpa(walker.gfn);
e119d117 569 gpa |= vaddr & ~PAGE_MASK;
1871c602
GN
570 } else if (error)
571 *error = walker.error_code;
6aa8b732
AK
572
573 return gpa;
574}
575
c7addb90
AK
576static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
577 struct kvm_mmu_page *sp)
578{
eab9f71f
AK
579 int i, j, offset, r;
580 pt_element_t pt[256 / sizeof(pt_element_t)];
581 gpa_t pte_gpa;
c7addb90 582
f6e2c02b 583 if (sp->role.direct
e5a4c8ca 584 || (PTTYPE == 32 && sp->role.level > PT_PAGE_TABLE_LEVEL)) {
c7addb90
AK
585 nonpaging_prefetch_page(vcpu, sp);
586 return;
587 }
588
eab9f71f
AK
589 pte_gpa = gfn_to_gpa(sp->gfn);
590 if (PTTYPE == 32) {
e5a4c8ca 591 offset = sp->role.quadrant << PT64_LEVEL_BITS;
eab9f71f
AK
592 pte_gpa += offset * sizeof(pt_element_t);
593 }
7ec54588 594
eab9f71f
AK
595 for (i = 0; i < PT64_ENT_PER_PAGE; i += ARRAY_SIZE(pt)) {
596 r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa, pt, sizeof pt);
597 pte_gpa += ARRAY_SIZE(pt) * sizeof(pt_element_t);
598 for (j = 0; j < ARRAY_SIZE(pt); ++j)
43a3795a 599 if (r || is_present_gpte(pt[j]))
eab9f71f
AK
600 sp->spt[i+j] = shadow_trap_nonpresent_pte;
601 else
602 sp->spt[i+j] = shadow_notrap_nonpresent_pte;
7ec54588 603 }
c7addb90
AK
604}
605
e8bc217a
MT
606/*
607 * Using the cached information from sp->gfns is safe because:
608 * - The spte has a reference to the struct page, so the pfn for a given gfn
609 * can't change unless all sptes pointing to it are nuked first.
e8bc217a 610 */
be71e061
XG
611static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
612 bool clear_unsync)
e8bc217a
MT
613{
614 int i, offset, nr_present;
1403283a 615 bool reset_host_protection;
51fb60d8 616 gpa_t first_pte_gpa;
e8bc217a
MT
617
618 offset = nr_present = 0;
619
2032a93d
LJ
620 /* direct kvm_mmu_page can not be unsync. */
621 BUG_ON(sp->role.direct);
622
e8bc217a
MT
623 if (PTTYPE == 32)
624 offset = sp->role.quadrant << PT64_LEVEL_BITS;
625
51fb60d8
GJ
626 first_pte_gpa = gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
627
e8bc217a
MT
628 for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
629 unsigned pte_access;
630 pt_element_t gpte;
631 gpa_t pte_gpa;
f55c3f41 632 gfn_t gfn;
e8bc217a
MT
633
634 if (!is_shadow_present_pte(sp->spt[i]))
635 continue;
636
51fb60d8 637 pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
e8bc217a
MT
638
639 if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
640 sizeof(pt_element_t)))
641 return -EINVAL;
642
f55c3f41 643 gfn = gpte_to_gfn(gpte);
a1f4d395 644 if (gfn != sp->gfns[i] ||
f55c3f41 645 !is_present_gpte(gpte) || !(gpte & PT_ACCESSED_MASK)) {
e8bc217a
MT
646 u64 nonpresent;
647
be71e061 648 if (is_present_gpte(gpte) || !clear_unsync)
e8bc217a
MT
649 nonpresent = shadow_trap_nonpresent_pte;
650 else
651 nonpresent = shadow_notrap_nonpresent_pte;
be38d276 652 drop_spte(vcpu->kvm, &sp->spt[i], nonpresent);
e8bc217a
MT
653 continue;
654 }
655
656 nr_present++;
657 pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
1403283a
IE
658 if (!(sp->spt[i] & SPTE_HOST_WRITEABLE)) {
659 pte_access &= ~ACC_WRITE_MASK;
660 reset_host_protection = 0;
661 } else {
662 reset_host_protection = 1;
663 }
e8bc217a 664 set_spte(vcpu, &sp->spt[i], pte_access, 0, 0,
7e4e4056 665 is_dirty_gpte(gpte), PT_PAGE_TABLE_LEVEL, gfn,
1403283a
IE
666 spte_to_pfn(sp->spt[i]), true, false,
667 reset_host_protection);
e8bc217a
MT
668 }
669
670 return !nr_present;
671}
672
6aa8b732
AK
673#undef pt_element_t
674#undef guest_walker
675#undef FNAME
676#undef PT_BASE_ADDR_MASK
677#undef PT_INDEX
6aa8b732 678#undef PT_LEVEL_MASK
e04da980
JR
679#undef PT_LVL_ADDR_MASK
680#undef PT_LVL_OFFSET_MASK
c7addb90 681#undef PT_LEVEL_BITS
cea0f0e7 682#undef PT_MAX_FULL_LEVELS
5fb07ddb 683#undef gpte_to_gfn
e04da980 684#undef gpte_to_gfn_lvl
b3e4e63f 685#undef CMPXCHG
This page took 0.441378 seconds and 5 git commands to generate.