KVM: x86: Save&restore interrupt shadow mask
[deliverable/linux.git] / arch / x86 / kvm / x86.c
CommitLineData
043405e1
CO
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * derived from drivers/kvm/kvm_main.c
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
043405e1
CO
9 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
13 * Amit Shah <amit.shah@qumranet.com>
14 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
20
edf88417 21#include <linux/kvm_host.h>
313a3dc7 22#include "irq.h"
1d737c8a 23#include "mmu.h"
7837699f 24#include "i8254.h"
37817f29 25#include "tss.h"
5fdbf976 26#include "kvm_cache_regs.h"
26eef70c 27#include "x86.h"
313a3dc7 28
18068523 29#include <linux/clocksource.h>
4d5c5d0f 30#include <linux/interrupt.h>
313a3dc7
CO
31#include <linux/kvm.h>
32#include <linux/fs.h>
33#include <linux/vmalloc.h>
5fb76f9b 34#include <linux/module.h>
0de10343 35#include <linux/mman.h>
2bacc55c 36#include <linux/highmem.h>
19de40a8 37#include <linux/iommu.h>
62c476c7 38#include <linux/intel-iommu.h>
c8076604 39#include <linux/cpufreq.h>
18863bdd 40#include <linux/user-return-notifier.h>
a983fb23 41#include <linux/srcu.h>
5a0e3ad6 42#include <linux/slab.h>
aec51dc4
AK
43#include <trace/events/kvm.h>
44#undef TRACE_INCLUDE_FILE
229456fc
MT
45#define CREATE_TRACE_POINTS
46#include "trace.h"
043405e1 47
24f1e32c 48#include <asm/debugreg.h>
043405e1 49#include <asm/uaccess.h>
d825ed0a 50#include <asm/msr.h>
a5f61300 51#include <asm/desc.h>
0bed3b56 52#include <asm/mtrr.h>
890ca9ae 53#include <asm/mce.h>
043405e1 54
313a3dc7 55#define MAX_IO_MSRS 256
a03490ed
CO
56#define CR0_RESERVED_BITS \
57 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
58 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
59 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
60#define CR4_RESERVED_BITS \
61 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
62 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
63 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
64 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
65
66#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
890ca9ae
HY
67
68#define KVM_MAX_MCE_BANKS 32
69#define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
70
50a37eb4
JR
71/* EFER defaults:
72 * - enable syscall per default because its emulated by KVM
73 * - enable LME and LMA per default on 64 bit KVM
74 */
75#ifdef CONFIG_X86_64
76static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
77#else
78static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
79#endif
313a3dc7 80
ba1389b7
AK
81#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
82#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
417bc304 83
cb142eb7 84static void update_cr8_intercept(struct kvm_vcpu *vcpu);
674eea0f
AK
85static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
86 struct kvm_cpuid_entry2 __user *entries);
87
97896d04 88struct kvm_x86_ops *kvm_x86_ops;
5fdbf976 89EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 90
ed85c068
AP
91int ignore_msrs = 0;
92module_param_named(ignore_msrs, ignore_msrs, bool, S_IRUGO | S_IWUSR);
93
18863bdd
AK
94#define KVM_NR_SHARED_MSRS 16
95
96struct kvm_shared_msrs_global {
97 int nr;
2bf78fa7 98 u32 msrs[KVM_NR_SHARED_MSRS];
18863bdd
AK
99};
100
101struct kvm_shared_msrs {
102 struct user_return_notifier urn;
103 bool registered;
2bf78fa7
SY
104 struct kvm_shared_msr_values {
105 u64 host;
106 u64 curr;
107 } values[KVM_NR_SHARED_MSRS];
18863bdd
AK
108};
109
110static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
111static DEFINE_PER_CPU(struct kvm_shared_msrs, shared_msrs);
112
417bc304 113struct kvm_stats_debugfs_item debugfs_entries[] = {
ba1389b7
AK
114 { "pf_fixed", VCPU_STAT(pf_fixed) },
115 { "pf_guest", VCPU_STAT(pf_guest) },
116 { "tlb_flush", VCPU_STAT(tlb_flush) },
117 { "invlpg", VCPU_STAT(invlpg) },
118 { "exits", VCPU_STAT(exits) },
119 { "io_exits", VCPU_STAT(io_exits) },
120 { "mmio_exits", VCPU_STAT(mmio_exits) },
121 { "signal_exits", VCPU_STAT(signal_exits) },
122 { "irq_window", VCPU_STAT(irq_window_exits) },
f08864b4 123 { "nmi_window", VCPU_STAT(nmi_window_exits) },
ba1389b7
AK
124 { "halt_exits", VCPU_STAT(halt_exits) },
125 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
f11c3a8d 126 { "hypercalls", VCPU_STAT(hypercalls) },
ba1389b7
AK
127 { "request_irq", VCPU_STAT(request_irq_exits) },
128 { "irq_exits", VCPU_STAT(irq_exits) },
129 { "host_state_reload", VCPU_STAT(host_state_reload) },
130 { "efer_reload", VCPU_STAT(efer_reload) },
131 { "fpu_reload", VCPU_STAT(fpu_reload) },
132 { "insn_emulation", VCPU_STAT(insn_emulation) },
133 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
fa89a817 134 { "irq_injections", VCPU_STAT(irq_injections) },
c4abb7c9 135 { "nmi_injections", VCPU_STAT(nmi_injections) },
4cee5764
AK
136 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
137 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
138 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
139 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
140 { "mmu_flooded", VM_STAT(mmu_flooded) },
141 { "mmu_recycled", VM_STAT(mmu_recycled) },
dfc5aa00 142 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
4731d4c7 143 { "mmu_unsync", VM_STAT(mmu_unsync) },
0f74a24c 144 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
05da4558 145 { "largepages", VM_STAT(lpages) },
417bc304
HB
146 { NULL }
147};
148
18863bdd
AK
149static void kvm_on_user_return(struct user_return_notifier *urn)
150{
151 unsigned slot;
18863bdd
AK
152 struct kvm_shared_msrs *locals
153 = container_of(urn, struct kvm_shared_msrs, urn);
2bf78fa7 154 struct kvm_shared_msr_values *values;
18863bdd
AK
155
156 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
2bf78fa7
SY
157 values = &locals->values[slot];
158 if (values->host != values->curr) {
159 wrmsrl(shared_msrs_global.msrs[slot], values->host);
160 values->curr = values->host;
18863bdd
AK
161 }
162 }
163 locals->registered = false;
164 user_return_notifier_unregister(urn);
165}
166
2bf78fa7 167static void shared_msr_update(unsigned slot, u32 msr)
18863bdd 168{
2bf78fa7 169 struct kvm_shared_msrs *smsr;
18863bdd
AK
170 u64 value;
171
2bf78fa7
SY
172 smsr = &__get_cpu_var(shared_msrs);
173 /* only read, and nobody should modify it at this time,
174 * so don't need lock */
175 if (slot >= shared_msrs_global.nr) {
176 printk(KERN_ERR "kvm: invalid MSR slot!");
177 return;
178 }
179 rdmsrl_safe(msr, &value);
180 smsr->values[slot].host = value;
181 smsr->values[slot].curr = value;
182}
183
184void kvm_define_shared_msr(unsigned slot, u32 msr)
185{
18863bdd
AK
186 if (slot >= shared_msrs_global.nr)
187 shared_msrs_global.nr = slot + 1;
2bf78fa7
SY
188 shared_msrs_global.msrs[slot] = msr;
189 /* we need ensured the shared_msr_global have been updated */
190 smp_wmb();
18863bdd
AK
191}
192EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
193
194static void kvm_shared_msr_cpu_online(void)
195{
196 unsigned i;
18863bdd
AK
197
198 for (i = 0; i < shared_msrs_global.nr; ++i)
2bf78fa7 199 shared_msr_update(i, shared_msrs_global.msrs[i]);
18863bdd
AK
200}
201
d5696725 202void kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
18863bdd
AK
203{
204 struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
205
2bf78fa7 206 if (((value ^ smsr->values[slot].curr) & mask) == 0)
18863bdd 207 return;
2bf78fa7
SY
208 smsr->values[slot].curr = value;
209 wrmsrl(shared_msrs_global.msrs[slot], value);
18863bdd
AK
210 if (!smsr->registered) {
211 smsr->urn.on_user_return = kvm_on_user_return;
212 user_return_notifier_register(&smsr->urn);
213 smsr->registered = true;
214 }
215}
216EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
217
3548bab5
AK
218static void drop_user_return_notifiers(void *ignore)
219{
220 struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
221
222 if (smsr->registered)
223 kvm_on_user_return(&smsr->urn);
224}
225
5fb76f9b
CO
226unsigned long segment_base(u16 selector)
227{
89a27f4d 228 struct desc_ptr gdt;
a5f61300 229 struct desc_struct *d;
5fb76f9b
CO
230 unsigned long table_base;
231 unsigned long v;
232
233 if (selector == 0)
234 return 0;
235
b792c344 236 kvm_get_gdt(&gdt);
89a27f4d 237 table_base = gdt.address;
5fb76f9b
CO
238
239 if (selector & 4) { /* from ldt */
b792c344 240 u16 ldt_selector = kvm_read_ldt();
5fb76f9b 241
5fb76f9b
CO
242 table_base = segment_base(ldt_selector);
243 }
a5f61300 244 d = (struct desc_struct *)(table_base + (selector & ~7));
46a359e7 245 v = get_desc_base(d);
5fb76f9b 246#ifdef CONFIG_X86_64
a5f61300
AK
247 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
248 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
5fb76f9b
CO
249#endif
250 return v;
251}
252EXPORT_SYMBOL_GPL(segment_base);
253
6866b83e
CO
254u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
255{
256 if (irqchip_in_kernel(vcpu->kvm))
ad312c7c 257 return vcpu->arch.apic_base;
6866b83e 258 else
ad312c7c 259 return vcpu->arch.apic_base;
6866b83e
CO
260}
261EXPORT_SYMBOL_GPL(kvm_get_apic_base);
262
263void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
264{
265 /* TODO: reserve bits check */
266 if (irqchip_in_kernel(vcpu->kvm))
267 kvm_lapic_set_base(vcpu, data);
268 else
ad312c7c 269 vcpu->arch.apic_base = data;
6866b83e
CO
270}
271EXPORT_SYMBOL_GPL(kvm_set_apic_base);
272
3fd28fce
ED
273#define EXCPT_BENIGN 0
274#define EXCPT_CONTRIBUTORY 1
275#define EXCPT_PF 2
276
277static int exception_class(int vector)
278{
279 switch (vector) {
280 case PF_VECTOR:
281 return EXCPT_PF;
282 case DE_VECTOR:
283 case TS_VECTOR:
284 case NP_VECTOR:
285 case SS_VECTOR:
286 case GP_VECTOR:
287 return EXCPT_CONTRIBUTORY;
288 default:
289 break;
290 }
291 return EXCPT_BENIGN;
292}
293
294static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
295 unsigned nr, bool has_error, u32 error_code)
296{
297 u32 prev_nr;
298 int class1, class2;
299
300 if (!vcpu->arch.exception.pending) {
301 queue:
302 vcpu->arch.exception.pending = true;
303 vcpu->arch.exception.has_error_code = has_error;
304 vcpu->arch.exception.nr = nr;
305 vcpu->arch.exception.error_code = error_code;
306 return;
307 }
308
309 /* to check exception */
310 prev_nr = vcpu->arch.exception.nr;
311 if (prev_nr == DF_VECTOR) {
312 /* triple fault -> shutdown */
313 set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
314 return;
315 }
316 class1 = exception_class(prev_nr);
317 class2 = exception_class(nr);
318 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
319 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
320 /* generate double fault per SDM Table 5-5 */
321 vcpu->arch.exception.pending = true;
322 vcpu->arch.exception.has_error_code = true;
323 vcpu->arch.exception.nr = DF_VECTOR;
324 vcpu->arch.exception.error_code = 0;
325 } else
326 /* replace previous exception with a new one in a hope
327 that instruction re-execution will regenerate lost
328 exception */
329 goto queue;
330}
331
298101da
AK
332void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
333{
3fd28fce 334 kvm_multiple_exception(vcpu, nr, false, 0);
298101da
AK
335}
336EXPORT_SYMBOL_GPL(kvm_queue_exception);
337
c3c91fee
AK
338void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
339 u32 error_code)
340{
341 ++vcpu->stat.pf_guest;
ad312c7c 342 vcpu->arch.cr2 = addr;
c3c91fee
AK
343 kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
344}
345
3419ffc8
SY
346void kvm_inject_nmi(struct kvm_vcpu *vcpu)
347{
348 vcpu->arch.nmi_pending = 1;
349}
350EXPORT_SYMBOL_GPL(kvm_inject_nmi);
351
298101da
AK
352void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
353{
3fd28fce 354 kvm_multiple_exception(vcpu, nr, true, error_code);
298101da
AK
355}
356EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
357
0a79b009
AK
358/*
359 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
360 * a #GP and return false.
361 */
362bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 363{
0a79b009
AK
364 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
365 return true;
366 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
367 return false;
298101da 368}
0a79b009 369EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 370
a03490ed
CO
371/*
372 * Load the pae pdptrs. Return true is they are all valid.
373 */
374int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
375{
376 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
377 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
378 int i;
379 int ret;
ad312c7c 380 u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
a03490ed 381
a03490ed
CO
382 ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
383 offset * sizeof(u64), sizeof(pdpte));
384 if (ret < 0) {
385 ret = 0;
386 goto out;
387 }
388 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
43a3795a 389 if (is_present_gpte(pdpte[i]) &&
20c466b5 390 (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
a03490ed
CO
391 ret = 0;
392 goto out;
393 }
394 }
395 ret = 1;
396
ad312c7c 397 memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
6de4f3ad
AK
398 __set_bit(VCPU_EXREG_PDPTR,
399 (unsigned long *)&vcpu->arch.regs_avail);
400 __set_bit(VCPU_EXREG_PDPTR,
401 (unsigned long *)&vcpu->arch.regs_dirty);
a03490ed 402out:
a03490ed
CO
403
404 return ret;
405}
cc4b6871 406EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 407
d835dfec
AK
408static bool pdptrs_changed(struct kvm_vcpu *vcpu)
409{
ad312c7c 410 u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
d835dfec
AK
411 bool changed = true;
412 int r;
413
414 if (is_long_mode(vcpu) || !is_pae(vcpu))
415 return false;
416
6de4f3ad
AK
417 if (!test_bit(VCPU_EXREG_PDPTR,
418 (unsigned long *)&vcpu->arch.regs_avail))
419 return true;
420
ad312c7c 421 r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
d835dfec
AK
422 if (r < 0)
423 goto out;
ad312c7c 424 changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
d835dfec 425out:
d835dfec
AK
426
427 return changed;
428}
429
2d3ad1f4 430void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 431{
f9a48e6a
AK
432 cr0 |= X86_CR0_ET;
433
ab344828
GN
434#ifdef CONFIG_X86_64
435 if (cr0 & 0xffffffff00000000UL) {
c1a5d4f9 436 kvm_inject_gp(vcpu, 0);
a03490ed
CO
437 return;
438 }
ab344828
GN
439#endif
440
441 cr0 &= ~CR0_RESERVED_BITS;
a03490ed
CO
442
443 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
c1a5d4f9 444 kvm_inject_gp(vcpu, 0);
a03490ed
CO
445 return;
446 }
447
448 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
c1a5d4f9 449 kvm_inject_gp(vcpu, 0);
a03490ed
CO
450 return;
451 }
452
453 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
454#ifdef CONFIG_X86_64
f6801dff 455 if ((vcpu->arch.efer & EFER_LME)) {
a03490ed
CO
456 int cs_db, cs_l;
457
458 if (!is_pae(vcpu)) {
c1a5d4f9 459 kvm_inject_gp(vcpu, 0);
a03490ed
CO
460 return;
461 }
462 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
463 if (cs_l) {
c1a5d4f9 464 kvm_inject_gp(vcpu, 0);
a03490ed
CO
465 return;
466
467 }
468 } else
469#endif
ad312c7c 470 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
c1a5d4f9 471 kvm_inject_gp(vcpu, 0);
a03490ed
CO
472 return;
473 }
474
475 }
476
477 kvm_x86_ops->set_cr0(vcpu, cr0);
ad312c7c 478 vcpu->arch.cr0 = cr0;
a03490ed 479
a03490ed 480 kvm_mmu_reset_context(vcpu);
a03490ed
CO
481 return;
482}
2d3ad1f4 483EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 484
2d3ad1f4 485void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 486{
4d4ec087 487 kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0ful) | (msw & 0x0f));
a03490ed 488}
2d3ad1f4 489EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 490
2d3ad1f4 491void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 492{
fc78f519 493 unsigned long old_cr4 = kvm_read_cr4(vcpu);
a2edf57f
AK
494 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
495
a03490ed 496 if (cr4 & CR4_RESERVED_BITS) {
c1a5d4f9 497 kvm_inject_gp(vcpu, 0);
a03490ed
CO
498 return;
499 }
500
501 if (is_long_mode(vcpu)) {
502 if (!(cr4 & X86_CR4_PAE)) {
c1a5d4f9 503 kvm_inject_gp(vcpu, 0);
a03490ed
CO
504 return;
505 }
a2edf57f
AK
506 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
507 && ((cr4 ^ old_cr4) & pdptr_bits)
ad312c7c 508 && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
c1a5d4f9 509 kvm_inject_gp(vcpu, 0);
a03490ed
CO
510 return;
511 }
512
513 if (cr4 & X86_CR4_VMXE) {
c1a5d4f9 514 kvm_inject_gp(vcpu, 0);
a03490ed
CO
515 return;
516 }
517 kvm_x86_ops->set_cr4(vcpu, cr4);
ad312c7c 518 vcpu->arch.cr4 = cr4;
5a41accd 519 vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
a03490ed 520 kvm_mmu_reset_context(vcpu);
a03490ed 521}
2d3ad1f4 522EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 523
2d3ad1f4 524void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 525{
ad312c7c 526 if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
0ba73cda 527 kvm_mmu_sync_roots(vcpu);
d835dfec
AK
528 kvm_mmu_flush_tlb(vcpu);
529 return;
530 }
531
a03490ed
CO
532 if (is_long_mode(vcpu)) {
533 if (cr3 & CR3_L_MODE_RESERVED_BITS) {
c1a5d4f9 534 kvm_inject_gp(vcpu, 0);
a03490ed
CO
535 return;
536 }
537 } else {
538 if (is_pae(vcpu)) {
539 if (cr3 & CR3_PAE_RESERVED_BITS) {
c1a5d4f9 540 kvm_inject_gp(vcpu, 0);
a03490ed
CO
541 return;
542 }
543 if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
c1a5d4f9 544 kvm_inject_gp(vcpu, 0);
a03490ed
CO
545 return;
546 }
547 }
548 /*
549 * We don't check reserved bits in nonpae mode, because
550 * this isn't enforced, and VMware depends on this.
551 */
552 }
553
a03490ed
CO
554 /*
555 * Does the new cr3 value map to physical memory? (Note, we
556 * catch an invalid cr3 even in real-mode, because it would
557 * cause trouble later on when we turn on paging anyway.)
558 *
559 * A real CPU would silently accept an invalid cr3 and would
560 * attempt to use it - with largely undefined (and often hard
561 * to debug) behavior on the guest side.
562 */
563 if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
c1a5d4f9 564 kvm_inject_gp(vcpu, 0);
a03490ed 565 else {
ad312c7c
ZX
566 vcpu->arch.cr3 = cr3;
567 vcpu->arch.mmu.new_cr3(vcpu);
a03490ed 568 }
a03490ed 569}
2d3ad1f4 570EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 571
2d3ad1f4 572void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed
CO
573{
574 if (cr8 & CR8_RESERVED_BITS) {
c1a5d4f9 575 kvm_inject_gp(vcpu, 0);
a03490ed
CO
576 return;
577 }
578 if (irqchip_in_kernel(vcpu->kvm))
579 kvm_lapic_set_tpr(vcpu, cr8);
580 else
ad312c7c 581 vcpu->arch.cr8 = cr8;
a03490ed 582}
2d3ad1f4 583EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 584
2d3ad1f4 585unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed
CO
586{
587 if (irqchip_in_kernel(vcpu->kvm))
588 return kvm_lapic_get_cr8(vcpu);
589 else
ad312c7c 590 return vcpu->arch.cr8;
a03490ed 591}
2d3ad1f4 592EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 593
d8017474
AG
594static inline u32 bit(int bitno)
595{
596 return 1 << (bitno & 31);
597}
598
043405e1
CO
599/*
600 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
601 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
602 *
603 * This list is modified at module load time to reflect the
e3267cbb
GC
604 * capabilities of the host cpu. This capabilities test skips MSRs that are
605 * kvm-specific. Those are put in the beginning of the list.
043405e1 606 */
e3267cbb 607
10388a07 608#define KVM_SAVE_MSRS_BEGIN 5
043405e1 609static u32 msrs_to_save[] = {
e3267cbb 610 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
55cd8e5a 611 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
10388a07 612 HV_X64_MSR_APIC_ASSIST_PAGE,
043405e1
CO
613 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
614 MSR_K6_STAR,
615#ifdef CONFIG_X86_64
616 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
617#endif
e3267cbb 618 MSR_IA32_TSC, MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
043405e1
CO
619};
620
621static unsigned num_msrs_to_save;
622
623static u32 emulated_msrs[] = {
624 MSR_IA32_MISC_ENABLE,
625};
626
15c4a640
CO
627static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
628{
f2b4b7dd 629 if (efer & efer_reserved_bits) {
c1a5d4f9 630 kvm_inject_gp(vcpu, 0);
15c4a640
CO
631 return;
632 }
633
634 if (is_paging(vcpu)
f6801dff 635 && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME)) {
c1a5d4f9 636 kvm_inject_gp(vcpu, 0);
15c4a640
CO
637 return;
638 }
639
1b2fd70c
AG
640 if (efer & EFER_FFXSR) {
641 struct kvm_cpuid_entry2 *feat;
642
643 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
644 if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
1b2fd70c
AG
645 kvm_inject_gp(vcpu, 0);
646 return;
647 }
648 }
649
d8017474
AG
650 if (efer & EFER_SVME) {
651 struct kvm_cpuid_entry2 *feat;
652
653 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
654 if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
d8017474
AG
655 kvm_inject_gp(vcpu, 0);
656 return;
657 }
658 }
659
15c4a640
CO
660 kvm_x86_ops->set_efer(vcpu, efer);
661
662 efer &= ~EFER_LMA;
f6801dff 663 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 664
f6801dff 665 vcpu->arch.efer = efer;
9645bb56
AK
666
667 vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
668 kvm_mmu_reset_context(vcpu);
15c4a640
CO
669}
670
f2b4b7dd
JR
671void kvm_enable_efer_bits(u64 mask)
672{
673 efer_reserved_bits &= ~mask;
674}
675EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
676
677
15c4a640
CO
678/*
679 * Writes msr value into into the appropriate "register".
680 * Returns 0 on success, non-0 otherwise.
681 * Assumes vcpu_load() was already called.
682 */
683int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
684{
685 return kvm_x86_ops->set_msr(vcpu, msr_index, data);
686}
687
313a3dc7
CO
688/*
689 * Adapt set_msr() to msr_io()'s calling convention
690 */
691static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
692{
693 return kvm_set_msr(vcpu, index, *data);
694}
695
18068523
GOC
696static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
697{
698 static int version;
50d0a0f9 699 struct pvclock_wall_clock wc;
923de3cf 700 struct timespec boot;
18068523
GOC
701
702 if (!wall_clock)
703 return;
704
705 version++;
706
18068523
GOC
707 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
708
50d0a0f9
GH
709 /*
710 * The guest calculates current wall clock time by adding
711 * system time (updated by kvm_write_guest_time below) to the
712 * wall clock specified here. guest system time equals host
713 * system time for us, thus we must fill in host boot time here.
714 */
923de3cf 715 getboottime(&boot);
50d0a0f9
GH
716
717 wc.sec = boot.tv_sec;
718 wc.nsec = boot.tv_nsec;
719 wc.version = version;
18068523
GOC
720
721 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
722
723 version++;
724 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
725}
726
50d0a0f9
GH
727static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
728{
729 uint32_t quotient, remainder;
730
731 /* Don't try to replace with do_div(), this one calculates
732 * "(dividend << 32) / divisor" */
733 __asm__ ( "divl %4"
734 : "=a" (quotient), "=d" (remainder)
735 : "0" (0), "1" (dividend), "r" (divisor) );
736 return quotient;
737}
738
739static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
740{
741 uint64_t nsecs = 1000000000LL;
742 int32_t shift = 0;
743 uint64_t tps64;
744 uint32_t tps32;
745
746 tps64 = tsc_khz * 1000LL;
747 while (tps64 > nsecs*2) {
748 tps64 >>= 1;
749 shift--;
750 }
751
752 tps32 = (uint32_t)tps64;
753 while (tps32 <= (uint32_t)nsecs) {
754 tps32 <<= 1;
755 shift++;
756 }
757
758 hv_clock->tsc_shift = shift;
759 hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
760
761 pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
80a914dc 762 __func__, tsc_khz, hv_clock->tsc_shift,
50d0a0f9
GH
763 hv_clock->tsc_to_system_mul);
764}
765
c8076604
GH
766static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
767
18068523
GOC
768static void kvm_write_guest_time(struct kvm_vcpu *v)
769{
770 struct timespec ts;
771 unsigned long flags;
772 struct kvm_vcpu_arch *vcpu = &v->arch;
773 void *shared_kaddr;
463656c0 774 unsigned long this_tsc_khz;
18068523
GOC
775
776 if ((!vcpu->time_page))
777 return;
778
463656c0
AK
779 this_tsc_khz = get_cpu_var(cpu_tsc_khz);
780 if (unlikely(vcpu->hv_clock_tsc_khz != this_tsc_khz)) {
781 kvm_set_time_scale(this_tsc_khz, &vcpu->hv_clock);
782 vcpu->hv_clock_tsc_khz = this_tsc_khz;
50d0a0f9 783 }
463656c0 784 put_cpu_var(cpu_tsc_khz);
50d0a0f9 785
18068523
GOC
786 /* Keep irq disabled to prevent changes to the clock */
787 local_irq_save(flags);
af24a4e4 788 kvm_get_msr(v, MSR_IA32_TSC, &vcpu->hv_clock.tsc_timestamp);
18068523 789 ktime_get_ts(&ts);
923de3cf 790 monotonic_to_bootbased(&ts);
18068523
GOC
791 local_irq_restore(flags);
792
793 /* With all the info we got, fill in the values */
794
795 vcpu->hv_clock.system_time = ts.tv_nsec +
afbcf7ab
GC
796 (NSEC_PER_SEC * (u64)ts.tv_sec) + v->kvm->arch.kvmclock_offset;
797
18068523
GOC
798 /*
799 * The interface expects us to write an even number signaling that the
800 * update is finished. Since the guest won't see the intermediate
50d0a0f9 801 * state, we just increase by 2 at the end.
18068523 802 */
50d0a0f9 803 vcpu->hv_clock.version += 2;
18068523
GOC
804
805 shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
806
807 memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
50d0a0f9 808 sizeof(vcpu->hv_clock));
18068523
GOC
809
810 kunmap_atomic(shared_kaddr, KM_USER0);
811
812 mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
813}
814
c8076604
GH
815static int kvm_request_guest_time_update(struct kvm_vcpu *v)
816{
817 struct kvm_vcpu_arch *vcpu = &v->arch;
818
819 if (!vcpu->time_page)
820 return 0;
821 set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
822 return 1;
823}
824
9ba075a6
AK
825static bool msr_mtrr_valid(unsigned msr)
826{
827 switch (msr) {
828 case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
829 case MSR_MTRRfix64K_00000:
830 case MSR_MTRRfix16K_80000:
831 case MSR_MTRRfix16K_A0000:
832 case MSR_MTRRfix4K_C0000:
833 case MSR_MTRRfix4K_C8000:
834 case MSR_MTRRfix4K_D0000:
835 case MSR_MTRRfix4K_D8000:
836 case MSR_MTRRfix4K_E0000:
837 case MSR_MTRRfix4K_E8000:
838 case MSR_MTRRfix4K_F0000:
839 case MSR_MTRRfix4K_F8000:
840 case MSR_MTRRdefType:
841 case MSR_IA32_CR_PAT:
842 return true;
843 case 0x2f8:
844 return true;
845 }
846 return false;
847}
848
d6289b93
MT
849static bool valid_pat_type(unsigned t)
850{
851 return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
852}
853
854static bool valid_mtrr_type(unsigned t)
855{
856 return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
857}
858
859static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
860{
861 int i;
862
863 if (!msr_mtrr_valid(msr))
864 return false;
865
866 if (msr == MSR_IA32_CR_PAT) {
867 for (i = 0; i < 8; i++)
868 if (!valid_pat_type((data >> (i * 8)) & 0xff))
869 return false;
870 return true;
871 } else if (msr == MSR_MTRRdefType) {
872 if (data & ~0xcff)
873 return false;
874 return valid_mtrr_type(data & 0xff);
875 } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
876 for (i = 0; i < 8 ; i++)
877 if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
878 return false;
879 return true;
880 }
881
882 /* variable MTRRs */
883 return valid_mtrr_type(data & 0xff);
884}
885
9ba075a6
AK
886static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
887{
0bed3b56
SY
888 u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
889
d6289b93 890 if (!mtrr_valid(vcpu, msr, data))
9ba075a6
AK
891 return 1;
892
0bed3b56
SY
893 if (msr == MSR_MTRRdefType) {
894 vcpu->arch.mtrr_state.def_type = data;
895 vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
896 } else if (msr == MSR_MTRRfix64K_00000)
897 p[0] = data;
898 else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
899 p[1 + msr - MSR_MTRRfix16K_80000] = data;
900 else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
901 p[3 + msr - MSR_MTRRfix4K_C0000] = data;
902 else if (msr == MSR_IA32_CR_PAT)
903 vcpu->arch.pat = data;
904 else { /* Variable MTRRs */
905 int idx, is_mtrr_mask;
906 u64 *pt;
907
908 idx = (msr - 0x200) / 2;
909 is_mtrr_mask = msr - 0x200 - 2 * idx;
910 if (!is_mtrr_mask)
911 pt =
912 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
913 else
914 pt =
915 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
916 *pt = data;
917 }
918
919 kvm_mmu_reset_context(vcpu);
9ba075a6
AK
920 return 0;
921}
15c4a640 922
890ca9ae 923static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
15c4a640 924{
890ca9ae
HY
925 u64 mcg_cap = vcpu->arch.mcg_cap;
926 unsigned bank_num = mcg_cap & 0xff;
927
15c4a640 928 switch (msr) {
15c4a640 929 case MSR_IA32_MCG_STATUS:
890ca9ae 930 vcpu->arch.mcg_status = data;
15c4a640 931 break;
c7ac679c 932 case MSR_IA32_MCG_CTL:
890ca9ae
HY
933 if (!(mcg_cap & MCG_CTL_P))
934 return 1;
935 if (data != 0 && data != ~(u64)0)
936 return -1;
937 vcpu->arch.mcg_ctl = data;
938 break;
939 default:
940 if (msr >= MSR_IA32_MC0_CTL &&
941 msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
942 u32 offset = msr - MSR_IA32_MC0_CTL;
114be429
AP
943 /* only 0 or all 1s can be written to IA32_MCi_CTL
944 * some Linux kernels though clear bit 10 in bank 4 to
945 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
946 * this to avoid an uncatched #GP in the guest
947 */
890ca9ae 948 if ((offset & 0x3) == 0 &&
114be429 949 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae
HY
950 return -1;
951 vcpu->arch.mce_banks[offset] = data;
952 break;
953 }
954 return 1;
955 }
956 return 0;
957}
958
ffde22ac
ES
959static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
960{
961 struct kvm *kvm = vcpu->kvm;
962 int lm = is_long_mode(vcpu);
963 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
964 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
965 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
966 : kvm->arch.xen_hvm_config.blob_size_32;
967 u32 page_num = data & ~PAGE_MASK;
968 u64 page_addr = data & PAGE_MASK;
969 u8 *page;
970 int r;
971
972 r = -E2BIG;
973 if (page_num >= blob_size)
974 goto out;
975 r = -ENOMEM;
976 page = kzalloc(PAGE_SIZE, GFP_KERNEL);
977 if (!page)
978 goto out;
979 r = -EFAULT;
980 if (copy_from_user(page, blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE))
981 goto out_free;
982 if (kvm_write_guest(kvm, page_addr, page, PAGE_SIZE))
983 goto out_free;
984 r = 0;
985out_free:
986 kfree(page);
987out:
988 return r;
989}
990
55cd8e5a
GN
991static bool kvm_hv_hypercall_enabled(struct kvm *kvm)
992{
993 return kvm->arch.hv_hypercall & HV_X64_MSR_HYPERCALL_ENABLE;
994}
995
996static bool kvm_hv_msr_partition_wide(u32 msr)
997{
998 bool r = false;
999 switch (msr) {
1000 case HV_X64_MSR_GUEST_OS_ID:
1001 case HV_X64_MSR_HYPERCALL:
1002 r = true;
1003 break;
1004 }
1005
1006 return r;
1007}
1008
1009static int set_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1010{
1011 struct kvm *kvm = vcpu->kvm;
1012
1013 switch (msr) {
1014 case HV_X64_MSR_GUEST_OS_ID:
1015 kvm->arch.hv_guest_os_id = data;
1016 /* setting guest os id to zero disables hypercall page */
1017 if (!kvm->arch.hv_guest_os_id)
1018 kvm->arch.hv_hypercall &= ~HV_X64_MSR_HYPERCALL_ENABLE;
1019 break;
1020 case HV_X64_MSR_HYPERCALL: {
1021 u64 gfn;
1022 unsigned long addr;
1023 u8 instructions[4];
1024
1025 /* if guest os id is not set hypercall should remain disabled */
1026 if (!kvm->arch.hv_guest_os_id)
1027 break;
1028 if (!(data & HV_X64_MSR_HYPERCALL_ENABLE)) {
1029 kvm->arch.hv_hypercall = data;
1030 break;
1031 }
1032 gfn = data >> HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT;
1033 addr = gfn_to_hva(kvm, gfn);
1034 if (kvm_is_error_hva(addr))
1035 return 1;
1036 kvm_x86_ops->patch_hypercall(vcpu, instructions);
1037 ((unsigned char *)instructions)[3] = 0xc3; /* ret */
1038 if (copy_to_user((void __user *)addr, instructions, 4))
1039 return 1;
1040 kvm->arch.hv_hypercall = data;
1041 break;
1042 }
1043 default:
1044 pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
1045 "data 0x%llx\n", msr, data);
1046 return 1;
1047 }
1048 return 0;
1049}
1050
1051static int set_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1052{
10388a07
GN
1053 switch (msr) {
1054 case HV_X64_MSR_APIC_ASSIST_PAGE: {
1055 unsigned long addr;
55cd8e5a 1056
10388a07
GN
1057 if (!(data & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE)) {
1058 vcpu->arch.hv_vapic = data;
1059 break;
1060 }
1061 addr = gfn_to_hva(vcpu->kvm, data >>
1062 HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT);
1063 if (kvm_is_error_hva(addr))
1064 return 1;
1065 if (clear_user((void __user *)addr, PAGE_SIZE))
1066 return 1;
1067 vcpu->arch.hv_vapic = data;
1068 break;
1069 }
1070 case HV_X64_MSR_EOI:
1071 return kvm_hv_vapic_msr_write(vcpu, APIC_EOI, data);
1072 case HV_X64_MSR_ICR:
1073 return kvm_hv_vapic_msr_write(vcpu, APIC_ICR, data);
1074 case HV_X64_MSR_TPR:
1075 return kvm_hv_vapic_msr_write(vcpu, APIC_TASKPRI, data);
1076 default:
1077 pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
1078 "data 0x%llx\n", msr, data);
1079 return 1;
1080 }
1081
1082 return 0;
55cd8e5a
GN
1083}
1084
15c4a640
CO
1085int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1086{
1087 switch (msr) {
15c4a640
CO
1088 case MSR_EFER:
1089 set_efer(vcpu, data);
1090 break;
8f1589d9
AP
1091 case MSR_K7_HWCR:
1092 data &= ~(u64)0x40; /* ignore flush filter disable */
1093 if (data != 0) {
1094 pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
1095 data);
1096 return 1;
1097 }
15c4a640 1098 break;
f7c6d140
AP
1099 case MSR_FAM10H_MMIO_CONF_BASE:
1100 if (data != 0) {
1101 pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
1102 "0x%llx\n", data);
1103 return 1;
1104 }
15c4a640 1105 break;
c323c0e5 1106 case MSR_AMD64_NB_CFG:
c7ac679c 1107 break;
b5e2fec0
AG
1108 case MSR_IA32_DEBUGCTLMSR:
1109 if (!data) {
1110 /* We support the non-activated case already */
1111 break;
1112 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
1113 /* Values other than LBR and BTF are vendor-specific,
1114 thus reserved and should throw a #GP */
1115 return 1;
1116 }
1117 pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
1118 __func__, data);
1119 break;
15c4a640
CO
1120 case MSR_IA32_UCODE_REV:
1121 case MSR_IA32_UCODE_WRITE:
61a6bd67 1122 case MSR_VM_HSAVE_PA:
6098ca93 1123 case MSR_AMD64_PATCH_LOADER:
15c4a640 1124 break;
9ba075a6
AK
1125 case 0x200 ... 0x2ff:
1126 return set_msr_mtrr(vcpu, msr, data);
15c4a640
CO
1127 case MSR_IA32_APICBASE:
1128 kvm_set_apic_base(vcpu, data);
1129 break;
0105d1a5
GN
1130 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
1131 return kvm_x2apic_msr_write(vcpu, msr, data);
15c4a640 1132 case MSR_IA32_MISC_ENABLE:
ad312c7c 1133 vcpu->arch.ia32_misc_enable_msr = data;
15c4a640 1134 break;
18068523
GOC
1135 case MSR_KVM_WALL_CLOCK:
1136 vcpu->kvm->arch.wall_clock = data;
1137 kvm_write_wall_clock(vcpu->kvm, data);
1138 break;
1139 case MSR_KVM_SYSTEM_TIME: {
1140 if (vcpu->arch.time_page) {
1141 kvm_release_page_dirty(vcpu->arch.time_page);
1142 vcpu->arch.time_page = NULL;
1143 }
1144
1145 vcpu->arch.time = data;
1146
1147 /* we verify if the enable bit is set... */
1148 if (!(data & 1))
1149 break;
1150
1151 /* ...but clean it before doing the actual write */
1152 vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
1153
18068523
GOC
1154 vcpu->arch.time_page =
1155 gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
18068523
GOC
1156
1157 if (is_error_page(vcpu->arch.time_page)) {
1158 kvm_release_page_clean(vcpu->arch.time_page);
1159 vcpu->arch.time_page = NULL;
1160 }
1161
c8076604 1162 kvm_request_guest_time_update(vcpu);
18068523
GOC
1163 break;
1164 }
890ca9ae
HY
1165 case MSR_IA32_MCG_CTL:
1166 case MSR_IA32_MCG_STATUS:
1167 case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
1168 return set_msr_mce(vcpu, msr, data);
71db6023
AP
1169
1170 /* Performance counters are not protected by a CPUID bit,
1171 * so we should check all of them in the generic path for the sake of
1172 * cross vendor migration.
1173 * Writing a zero into the event select MSRs disables them,
1174 * which we perfectly emulate ;-). Any other value should be at least
1175 * reported, some guests depend on them.
1176 */
1177 case MSR_P6_EVNTSEL0:
1178 case MSR_P6_EVNTSEL1:
1179 case MSR_K7_EVNTSEL0:
1180 case MSR_K7_EVNTSEL1:
1181 case MSR_K7_EVNTSEL2:
1182 case MSR_K7_EVNTSEL3:
1183 if (data != 0)
1184 pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
1185 "0x%x data 0x%llx\n", msr, data);
1186 break;
1187 /* at least RHEL 4 unconditionally writes to the perfctr registers,
1188 * so we ignore writes to make it happy.
1189 */
1190 case MSR_P6_PERFCTR0:
1191 case MSR_P6_PERFCTR1:
1192 case MSR_K7_PERFCTR0:
1193 case MSR_K7_PERFCTR1:
1194 case MSR_K7_PERFCTR2:
1195 case MSR_K7_PERFCTR3:
1196 pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
1197 "0x%x data 0x%llx\n", msr, data);
1198 break;
55cd8e5a
GN
1199 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
1200 if (kvm_hv_msr_partition_wide(msr)) {
1201 int r;
1202 mutex_lock(&vcpu->kvm->lock);
1203 r = set_msr_hyperv_pw(vcpu, msr, data);
1204 mutex_unlock(&vcpu->kvm->lock);
1205 return r;
1206 } else
1207 return set_msr_hyperv(vcpu, msr, data);
1208 break;
15c4a640 1209 default:
ffde22ac
ES
1210 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
1211 return xen_hvm_config(vcpu, data);
ed85c068
AP
1212 if (!ignore_msrs) {
1213 pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
1214 msr, data);
1215 return 1;
1216 } else {
1217 pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
1218 msr, data);
1219 break;
1220 }
15c4a640
CO
1221 }
1222 return 0;
1223}
1224EXPORT_SYMBOL_GPL(kvm_set_msr_common);
1225
1226
1227/*
1228 * Reads an msr value (of 'msr_index') into 'pdata'.
1229 * Returns 0 on success, non-0 otherwise.
1230 * Assumes vcpu_load() was already called.
1231 */
1232int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
1233{
1234 return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
1235}
1236
9ba075a6
AK
1237static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1238{
0bed3b56
SY
1239 u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
1240
9ba075a6
AK
1241 if (!msr_mtrr_valid(msr))
1242 return 1;
1243
0bed3b56
SY
1244 if (msr == MSR_MTRRdefType)
1245 *pdata = vcpu->arch.mtrr_state.def_type +
1246 (vcpu->arch.mtrr_state.enabled << 10);
1247 else if (msr == MSR_MTRRfix64K_00000)
1248 *pdata = p[0];
1249 else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
1250 *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
1251 else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
1252 *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
1253 else if (msr == MSR_IA32_CR_PAT)
1254 *pdata = vcpu->arch.pat;
1255 else { /* Variable MTRRs */
1256 int idx, is_mtrr_mask;
1257 u64 *pt;
1258
1259 idx = (msr - 0x200) / 2;
1260 is_mtrr_mask = msr - 0x200 - 2 * idx;
1261 if (!is_mtrr_mask)
1262 pt =
1263 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
1264 else
1265 pt =
1266 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
1267 *pdata = *pt;
1268 }
1269
9ba075a6
AK
1270 return 0;
1271}
1272
890ca9ae 1273static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
15c4a640
CO
1274{
1275 u64 data;
890ca9ae
HY
1276 u64 mcg_cap = vcpu->arch.mcg_cap;
1277 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
1278
1279 switch (msr) {
15c4a640
CO
1280 case MSR_IA32_P5_MC_ADDR:
1281 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
1282 data = 0;
1283 break;
15c4a640 1284 case MSR_IA32_MCG_CAP:
890ca9ae
HY
1285 data = vcpu->arch.mcg_cap;
1286 break;
c7ac679c 1287 case MSR_IA32_MCG_CTL:
890ca9ae
HY
1288 if (!(mcg_cap & MCG_CTL_P))
1289 return 1;
1290 data = vcpu->arch.mcg_ctl;
1291 break;
1292 case MSR_IA32_MCG_STATUS:
1293 data = vcpu->arch.mcg_status;
1294 break;
1295 default:
1296 if (msr >= MSR_IA32_MC0_CTL &&
1297 msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
1298 u32 offset = msr - MSR_IA32_MC0_CTL;
1299 data = vcpu->arch.mce_banks[offset];
1300 break;
1301 }
1302 return 1;
1303 }
1304 *pdata = data;
1305 return 0;
1306}
1307
55cd8e5a
GN
1308static int get_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1309{
1310 u64 data = 0;
1311 struct kvm *kvm = vcpu->kvm;
1312
1313 switch (msr) {
1314 case HV_X64_MSR_GUEST_OS_ID:
1315 data = kvm->arch.hv_guest_os_id;
1316 break;
1317 case HV_X64_MSR_HYPERCALL:
1318 data = kvm->arch.hv_hypercall;
1319 break;
1320 default:
1321 pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
1322 return 1;
1323 }
1324
1325 *pdata = data;
1326 return 0;
1327}
1328
1329static int get_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1330{
1331 u64 data = 0;
1332
1333 switch (msr) {
1334 case HV_X64_MSR_VP_INDEX: {
1335 int r;
1336 struct kvm_vcpu *v;
1337 kvm_for_each_vcpu(r, v, vcpu->kvm)
1338 if (v == vcpu)
1339 data = r;
1340 break;
1341 }
10388a07
GN
1342 case HV_X64_MSR_EOI:
1343 return kvm_hv_vapic_msr_read(vcpu, APIC_EOI, pdata);
1344 case HV_X64_MSR_ICR:
1345 return kvm_hv_vapic_msr_read(vcpu, APIC_ICR, pdata);
1346 case HV_X64_MSR_TPR:
1347 return kvm_hv_vapic_msr_read(vcpu, APIC_TASKPRI, pdata);
55cd8e5a
GN
1348 default:
1349 pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
1350 return 1;
1351 }
1352 *pdata = data;
1353 return 0;
1354}
1355
890ca9ae
HY
1356int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1357{
1358 u64 data;
1359
1360 switch (msr) {
890ca9ae 1361 case MSR_IA32_PLATFORM_ID:
15c4a640 1362 case MSR_IA32_UCODE_REV:
15c4a640 1363 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
1364 case MSR_IA32_DEBUGCTLMSR:
1365 case MSR_IA32_LASTBRANCHFROMIP:
1366 case MSR_IA32_LASTBRANCHTOIP:
1367 case MSR_IA32_LASTINTFROMIP:
1368 case MSR_IA32_LASTINTTOIP:
60af2ecd
JSR
1369 case MSR_K8_SYSCFG:
1370 case MSR_K7_HWCR:
61a6bd67 1371 case MSR_VM_HSAVE_PA:
1f3ee616
AS
1372 case MSR_P6_PERFCTR0:
1373 case MSR_P6_PERFCTR1:
7fe29e0f
AS
1374 case MSR_P6_EVNTSEL0:
1375 case MSR_P6_EVNTSEL1:
9e699624 1376 case MSR_K7_EVNTSEL0:
1f3ee616 1377 case MSR_K7_PERFCTR0:
1fdbd48c 1378 case MSR_K8_INT_PENDING_MSG:
c323c0e5 1379 case MSR_AMD64_NB_CFG:
f7c6d140 1380 case MSR_FAM10H_MMIO_CONF_BASE:
15c4a640
CO
1381 data = 0;
1382 break;
9ba075a6
AK
1383 case MSR_MTRRcap:
1384 data = 0x500 | KVM_NR_VAR_MTRR;
1385 break;
1386 case 0x200 ... 0x2ff:
1387 return get_msr_mtrr(vcpu, msr, pdata);
15c4a640
CO
1388 case 0xcd: /* fsb frequency */
1389 data = 3;
1390 break;
1391 case MSR_IA32_APICBASE:
1392 data = kvm_get_apic_base(vcpu);
1393 break;
0105d1a5
GN
1394 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
1395 return kvm_x2apic_msr_read(vcpu, msr, pdata);
1396 break;
15c4a640 1397 case MSR_IA32_MISC_ENABLE:
ad312c7c 1398 data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 1399 break;
847f0ad8
AG
1400 case MSR_IA32_PERF_STATUS:
1401 /* TSC increment by tick */
1402 data = 1000ULL;
1403 /* CPU multiplier */
1404 data |= (((uint64_t)4ULL) << 40);
1405 break;
15c4a640 1406 case MSR_EFER:
f6801dff 1407 data = vcpu->arch.efer;
15c4a640 1408 break;
18068523
GOC
1409 case MSR_KVM_WALL_CLOCK:
1410 data = vcpu->kvm->arch.wall_clock;
1411 break;
1412 case MSR_KVM_SYSTEM_TIME:
1413 data = vcpu->arch.time;
1414 break;
890ca9ae
HY
1415 case MSR_IA32_P5_MC_ADDR:
1416 case MSR_IA32_P5_MC_TYPE:
1417 case MSR_IA32_MCG_CAP:
1418 case MSR_IA32_MCG_CTL:
1419 case MSR_IA32_MCG_STATUS:
1420 case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
1421 return get_msr_mce(vcpu, msr, pdata);
55cd8e5a
GN
1422 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
1423 if (kvm_hv_msr_partition_wide(msr)) {
1424 int r;
1425 mutex_lock(&vcpu->kvm->lock);
1426 r = get_msr_hyperv_pw(vcpu, msr, pdata);
1427 mutex_unlock(&vcpu->kvm->lock);
1428 return r;
1429 } else
1430 return get_msr_hyperv(vcpu, msr, pdata);
1431 break;
15c4a640 1432 default:
ed85c068
AP
1433 if (!ignore_msrs) {
1434 pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
1435 return 1;
1436 } else {
1437 pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
1438 data = 0;
1439 }
1440 break;
15c4a640
CO
1441 }
1442 *pdata = data;
1443 return 0;
1444}
1445EXPORT_SYMBOL_GPL(kvm_get_msr_common);
1446
313a3dc7
CO
1447/*
1448 * Read or write a bunch of msrs. All parameters are kernel addresses.
1449 *
1450 * @return number of msrs set successfully.
1451 */
1452static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
1453 struct kvm_msr_entry *entries,
1454 int (*do_msr)(struct kvm_vcpu *vcpu,
1455 unsigned index, u64 *data))
1456{
f656ce01 1457 int i, idx;
313a3dc7
CO
1458
1459 vcpu_load(vcpu);
1460
f656ce01 1461 idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7
CO
1462 for (i = 0; i < msrs->nmsrs; ++i)
1463 if (do_msr(vcpu, entries[i].index, &entries[i].data))
1464 break;
f656ce01 1465 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7
CO
1466
1467 vcpu_put(vcpu);
1468
1469 return i;
1470}
1471
1472/*
1473 * Read or write a bunch of msrs. Parameters are user addresses.
1474 *
1475 * @return number of msrs set successfully.
1476 */
1477static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
1478 int (*do_msr)(struct kvm_vcpu *vcpu,
1479 unsigned index, u64 *data),
1480 int writeback)
1481{
1482 struct kvm_msrs msrs;
1483 struct kvm_msr_entry *entries;
1484 int r, n;
1485 unsigned size;
1486
1487 r = -EFAULT;
1488 if (copy_from_user(&msrs, user_msrs, sizeof msrs))
1489 goto out;
1490
1491 r = -E2BIG;
1492 if (msrs.nmsrs >= MAX_IO_MSRS)
1493 goto out;
1494
1495 r = -ENOMEM;
1496 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
1497 entries = vmalloc(size);
1498 if (!entries)
1499 goto out;
1500
1501 r = -EFAULT;
1502 if (copy_from_user(entries, user_msrs->entries, size))
1503 goto out_free;
1504
1505 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
1506 if (r < 0)
1507 goto out_free;
1508
1509 r = -EFAULT;
1510 if (writeback && copy_to_user(user_msrs->entries, entries, size))
1511 goto out_free;
1512
1513 r = n;
1514
1515out_free:
1516 vfree(entries);
1517out:
1518 return r;
1519}
1520
018d00d2
ZX
1521int kvm_dev_ioctl_check_extension(long ext)
1522{
1523 int r;
1524
1525 switch (ext) {
1526 case KVM_CAP_IRQCHIP:
1527 case KVM_CAP_HLT:
1528 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 1529 case KVM_CAP_SET_TSS_ADDR:
07716717 1530 case KVM_CAP_EXT_CPUID:
c8076604 1531 case KVM_CAP_CLOCKSOURCE:
7837699f 1532 case KVM_CAP_PIT:
a28e4f5a 1533 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 1534 case KVM_CAP_MP_STATE:
ed848624 1535 case KVM_CAP_SYNC_MMU:
52d939a0 1536 case KVM_CAP_REINJECT_CONTROL:
4925663a 1537 case KVM_CAP_IRQ_INJECT_STATUS:
e56d532f 1538 case KVM_CAP_ASSIGN_DEV_IRQ:
721eecbf 1539 case KVM_CAP_IRQFD:
d34e6b17 1540 case KVM_CAP_IOEVENTFD:
c5ff41ce 1541 case KVM_CAP_PIT2:
e9f42757 1542 case KVM_CAP_PIT_STATE2:
b927a3ce 1543 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
ffde22ac 1544 case KVM_CAP_XEN_HVM:
afbcf7ab 1545 case KVM_CAP_ADJUST_CLOCK:
3cfc3092 1546 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 1547 case KVM_CAP_HYPERV:
10388a07 1548 case KVM_CAP_HYPERV_VAPIC:
c25bc163 1549 case KVM_CAP_HYPERV_SPIN:
ab9f4ecb 1550 case KVM_CAP_PCI_SEGMENT:
d2be1651 1551 case KVM_CAP_X86_ROBUST_SINGLESTEP:
018d00d2
ZX
1552 r = 1;
1553 break;
542472b5
LV
1554 case KVM_CAP_COALESCED_MMIO:
1555 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
1556 break;
774ead3a
AK
1557 case KVM_CAP_VAPIC:
1558 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
1559 break;
f725230a
AK
1560 case KVM_CAP_NR_VCPUS:
1561 r = KVM_MAX_VCPUS;
1562 break;
a988b910
AK
1563 case KVM_CAP_NR_MEMSLOTS:
1564 r = KVM_MEMORY_SLOTS;
1565 break;
a68a6a72
MT
1566 case KVM_CAP_PV_MMU: /* obsolete */
1567 r = 0;
2f333bcb 1568 break;
62c476c7 1569 case KVM_CAP_IOMMU:
19de40a8 1570 r = iommu_found();
62c476c7 1571 break;
890ca9ae
HY
1572 case KVM_CAP_MCE:
1573 r = KVM_MAX_MCE_BANKS;
1574 break;
018d00d2
ZX
1575 default:
1576 r = 0;
1577 break;
1578 }
1579 return r;
1580
1581}
1582
043405e1
CO
1583long kvm_arch_dev_ioctl(struct file *filp,
1584 unsigned int ioctl, unsigned long arg)
1585{
1586 void __user *argp = (void __user *)arg;
1587 long r;
1588
1589 switch (ioctl) {
1590 case KVM_GET_MSR_INDEX_LIST: {
1591 struct kvm_msr_list __user *user_msr_list = argp;
1592 struct kvm_msr_list msr_list;
1593 unsigned n;
1594
1595 r = -EFAULT;
1596 if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
1597 goto out;
1598 n = msr_list.nmsrs;
1599 msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
1600 if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
1601 goto out;
1602 r = -E2BIG;
e125e7b6 1603 if (n < msr_list.nmsrs)
043405e1
CO
1604 goto out;
1605 r = -EFAULT;
1606 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
1607 num_msrs_to_save * sizeof(u32)))
1608 goto out;
e125e7b6 1609 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1
CO
1610 &emulated_msrs,
1611 ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
1612 goto out;
1613 r = 0;
1614 break;
1615 }
674eea0f
AK
1616 case KVM_GET_SUPPORTED_CPUID: {
1617 struct kvm_cpuid2 __user *cpuid_arg = argp;
1618 struct kvm_cpuid2 cpuid;
1619
1620 r = -EFAULT;
1621 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
1622 goto out;
1623 r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
19355475 1624 cpuid_arg->entries);
674eea0f
AK
1625 if (r)
1626 goto out;
1627
1628 r = -EFAULT;
1629 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
1630 goto out;
1631 r = 0;
1632 break;
1633 }
890ca9ae
HY
1634 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
1635 u64 mce_cap;
1636
1637 mce_cap = KVM_MCE_CAP_SUPPORTED;
1638 r = -EFAULT;
1639 if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
1640 goto out;
1641 r = 0;
1642 break;
1643 }
043405e1
CO
1644 default:
1645 r = -EINVAL;
1646 }
1647out:
1648 return r;
1649}
1650
313a3dc7
CO
1651void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1652{
1653 kvm_x86_ops->vcpu_load(vcpu, cpu);
6b7d7e76
ZA
1654 if (unlikely(per_cpu(cpu_tsc_khz, cpu) == 0)) {
1655 unsigned long khz = cpufreq_quick_get(cpu);
1656 if (!khz)
1657 khz = tsc_khz;
1658 per_cpu(cpu_tsc_khz, cpu) = khz;
1659 }
c8076604 1660 kvm_request_guest_time_update(vcpu);
313a3dc7
CO
1661}
1662
1663void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
1664{
9327fd11 1665 kvm_put_guest_fpu(vcpu);
02daab21 1666 kvm_x86_ops->vcpu_put(vcpu);
313a3dc7
CO
1667}
1668
07716717 1669static int is_efer_nx(void)
313a3dc7 1670{
e286e86e 1671 unsigned long long efer = 0;
313a3dc7 1672
e286e86e 1673 rdmsrl_safe(MSR_EFER, &efer);
07716717
DK
1674 return efer & EFER_NX;
1675}
1676
1677static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
1678{
1679 int i;
1680 struct kvm_cpuid_entry2 *e, *entry;
1681
313a3dc7 1682 entry = NULL;
ad312c7c
ZX
1683 for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
1684 e = &vcpu->arch.cpuid_entries[i];
313a3dc7
CO
1685 if (e->function == 0x80000001) {
1686 entry = e;
1687 break;
1688 }
1689 }
07716717 1690 if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
313a3dc7
CO
1691 entry->edx &= ~(1 << 20);
1692 printk(KERN_INFO "kvm: guest NX capability removed\n");
1693 }
1694}
1695
07716717 1696/* when an old userspace process fills a new kernel module */
313a3dc7
CO
1697static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
1698 struct kvm_cpuid *cpuid,
1699 struct kvm_cpuid_entry __user *entries)
07716717
DK
1700{
1701 int r, i;
1702 struct kvm_cpuid_entry *cpuid_entries;
1703
1704 r = -E2BIG;
1705 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
1706 goto out;
1707 r = -ENOMEM;
1708 cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
1709 if (!cpuid_entries)
1710 goto out;
1711 r = -EFAULT;
1712 if (copy_from_user(cpuid_entries, entries,
1713 cpuid->nent * sizeof(struct kvm_cpuid_entry)))
1714 goto out_free;
1715 for (i = 0; i < cpuid->nent; i++) {
ad312c7c
ZX
1716 vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
1717 vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
1718 vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
1719 vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
1720 vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
1721 vcpu->arch.cpuid_entries[i].index = 0;
1722 vcpu->arch.cpuid_entries[i].flags = 0;
1723 vcpu->arch.cpuid_entries[i].padding[0] = 0;
1724 vcpu->arch.cpuid_entries[i].padding[1] = 0;
1725 vcpu->arch.cpuid_entries[i].padding[2] = 0;
1726 }
1727 vcpu->arch.cpuid_nent = cpuid->nent;
07716717
DK
1728 cpuid_fix_nx_cap(vcpu);
1729 r = 0;
fc61b800 1730 kvm_apic_set_version(vcpu);
0e851880 1731 kvm_x86_ops->cpuid_update(vcpu);
07716717
DK
1732
1733out_free:
1734 vfree(cpuid_entries);
1735out:
1736 return r;
1737}
1738
1739static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
19355475
AS
1740 struct kvm_cpuid2 *cpuid,
1741 struct kvm_cpuid_entry2 __user *entries)
313a3dc7
CO
1742{
1743 int r;
1744
1745 r = -E2BIG;
1746 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
1747 goto out;
1748 r = -EFAULT;
ad312c7c 1749 if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
07716717 1750 cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
313a3dc7 1751 goto out;
ad312c7c 1752 vcpu->arch.cpuid_nent = cpuid->nent;
fc61b800 1753 kvm_apic_set_version(vcpu);
0e851880 1754 kvm_x86_ops->cpuid_update(vcpu);
313a3dc7
CO
1755 return 0;
1756
1757out:
1758 return r;
1759}
1760
07716717 1761static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
19355475
AS
1762 struct kvm_cpuid2 *cpuid,
1763 struct kvm_cpuid_entry2 __user *entries)
07716717
DK
1764{
1765 int r;
1766
1767 r = -E2BIG;
ad312c7c 1768 if (cpuid->nent < vcpu->arch.cpuid_nent)
07716717
DK
1769 goto out;
1770 r = -EFAULT;
ad312c7c 1771 if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
19355475 1772 vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
07716717
DK
1773 goto out;
1774 return 0;
1775
1776out:
ad312c7c 1777 cpuid->nent = vcpu->arch.cpuid_nent;
07716717
DK
1778 return r;
1779}
1780
07716717 1781static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
19355475 1782 u32 index)
07716717
DK
1783{
1784 entry->function = function;
1785 entry->index = index;
1786 cpuid_count(entry->function, entry->index,
19355475 1787 &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
07716717
DK
1788 entry->flags = 0;
1789}
1790
7faa4ee1
AK
1791#define F(x) bit(X86_FEATURE_##x)
1792
07716717
DK
1793static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
1794 u32 index, int *nent, int maxnent)
1795{
7faa4ee1 1796 unsigned f_nx = is_efer_nx() ? F(NX) : 0;
07716717 1797#ifdef CONFIG_X86_64
17cc3935
SY
1798 unsigned f_gbpages = (kvm_x86_ops->get_lpage_level() == PT_PDPE_LEVEL)
1799 ? F(GBPAGES) : 0;
7faa4ee1
AK
1800 unsigned f_lm = F(LM);
1801#else
17cc3935 1802 unsigned f_gbpages = 0;
7faa4ee1 1803 unsigned f_lm = 0;
07716717 1804#endif
4e47c7a6 1805 unsigned f_rdtscp = kvm_x86_ops->rdtscp_supported() ? F(RDTSCP) : 0;
7faa4ee1
AK
1806
1807 /* cpuid 1.edx */
1808 const u32 kvm_supported_word0_x86_features =
1809 F(FPU) | F(VME) | F(DE) | F(PSE) |
1810 F(TSC) | F(MSR) | F(PAE) | F(MCE) |
1811 F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
1812 F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
1813 F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
1814 0 /* Reserved, DS, ACPI */ | F(MMX) |
1815 F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
1816 0 /* HTT, TM, Reserved, PBE */;
1817 /* cpuid 0x80000001.edx */
1818 const u32 kvm_supported_word1_x86_features =
1819 F(FPU) | F(VME) | F(DE) | F(PSE) |
1820 F(TSC) | F(MSR) | F(PAE) | F(MCE) |
1821 F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
1822 F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
1823 F(PAT) | F(PSE36) | 0 /* Reserved */ |
1824 f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
4e47c7a6 1825 F(FXSR) | F(FXSR_OPT) | f_gbpages | f_rdtscp |
7faa4ee1
AK
1826 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
1827 /* cpuid 1.ecx */
1828 const u32 kvm_supported_word4_x86_features =
d149c731
AK
1829 F(XMM3) | 0 /* Reserved, DTES64, MONITOR */ |
1830 0 /* DS-CPL, VMX, SMX, EST */ |
1831 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
1832 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
1833 0 /* Reserved, DCA */ | F(XMM4_1) |
0105d1a5 1834 F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) |
d149c731 1835 0 /* Reserved, XSAVE, OSXSAVE */;
7faa4ee1 1836 /* cpuid 0x80000001.ecx */
07716717 1837 const u32 kvm_supported_word6_x86_features =
7faa4ee1
AK
1838 F(LAHF_LM) | F(CMP_LEGACY) | F(SVM) | 0 /* ExtApicSpace */ |
1839 F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
1840 F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
1841 0 /* SKINIT */ | 0 /* WDT */;
07716717 1842
19355475 1843 /* all calls to cpuid_count() should be made on the same cpu */
07716717
DK
1844 get_cpu();
1845 do_cpuid_1_ent(entry, function, index);
1846 ++*nent;
1847
1848 switch (function) {
1849 case 0:
1850 entry->eax = min(entry->eax, (u32)0xb);
1851 break;
1852 case 1:
1853 entry->edx &= kvm_supported_word0_x86_features;
7faa4ee1 1854 entry->ecx &= kvm_supported_word4_x86_features;
0d1de2d9
GN
1855 /* we support x2apic emulation even if host does not support
1856 * it since we emulate x2apic in software */
1857 entry->ecx |= F(X2APIC);
07716717
DK
1858 break;
1859 /* function 2 entries are STATEFUL. That is, repeated cpuid commands
1860 * may return different values. This forces us to get_cpu() before
1861 * issuing the first command, and also to emulate this annoying behavior
1862 * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
1863 case 2: {
1864 int t, times = entry->eax & 0xff;
1865
1866 entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
0fdf8e59 1867 entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
07716717
DK
1868 for (t = 1; t < times && *nent < maxnent; ++t) {
1869 do_cpuid_1_ent(&entry[t], function, 0);
1870 entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
1871 ++*nent;
1872 }
1873 break;
1874 }
1875 /* function 4 and 0xb have additional index. */
1876 case 4: {
14af3f3c 1877 int i, cache_type;
07716717
DK
1878
1879 entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
1880 /* read more entries until cache_type is zero */
14af3f3c
HH
1881 for (i = 1; *nent < maxnent; ++i) {
1882 cache_type = entry[i - 1].eax & 0x1f;
07716717
DK
1883 if (!cache_type)
1884 break;
14af3f3c
HH
1885 do_cpuid_1_ent(&entry[i], function, i);
1886 entry[i].flags |=
07716717
DK
1887 KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
1888 ++*nent;
1889 }
1890 break;
1891 }
1892 case 0xb: {
14af3f3c 1893 int i, level_type;
07716717
DK
1894
1895 entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
1896 /* read more entries until level_type is zero */
14af3f3c 1897 for (i = 1; *nent < maxnent; ++i) {
0853d2c1 1898 level_type = entry[i - 1].ecx & 0xff00;
07716717
DK
1899 if (!level_type)
1900 break;
14af3f3c
HH
1901 do_cpuid_1_ent(&entry[i], function, i);
1902 entry[i].flags |=
07716717
DK
1903 KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
1904 ++*nent;
1905 }
1906 break;
1907 }
1908 case 0x80000000:
1909 entry->eax = min(entry->eax, 0x8000001a);
1910 break;
1911 case 0x80000001:
1912 entry->edx &= kvm_supported_word1_x86_features;
1913 entry->ecx &= kvm_supported_word6_x86_features;
1914 break;
1915 }
1916 put_cpu();
1917}
1918
7faa4ee1
AK
1919#undef F
1920
674eea0f 1921static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
19355475 1922 struct kvm_cpuid_entry2 __user *entries)
07716717
DK
1923{
1924 struct kvm_cpuid_entry2 *cpuid_entries;
1925 int limit, nent = 0, r = -E2BIG;
1926 u32 func;
1927
1928 if (cpuid->nent < 1)
1929 goto out;
6a544355
AK
1930 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
1931 cpuid->nent = KVM_MAX_CPUID_ENTRIES;
07716717
DK
1932 r = -ENOMEM;
1933 cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
1934 if (!cpuid_entries)
1935 goto out;
1936
1937 do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
1938 limit = cpuid_entries[0].eax;
1939 for (func = 1; func <= limit && nent < cpuid->nent; ++func)
1940 do_cpuid_ent(&cpuid_entries[nent], func, 0,
19355475 1941 &nent, cpuid->nent);
07716717
DK
1942 r = -E2BIG;
1943 if (nent >= cpuid->nent)
1944 goto out_free;
1945
1946 do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
1947 limit = cpuid_entries[nent - 1].eax;
1948 for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
1949 do_cpuid_ent(&cpuid_entries[nent], func, 0,
19355475 1950 &nent, cpuid->nent);
cb007648
MM
1951 r = -E2BIG;
1952 if (nent >= cpuid->nent)
1953 goto out_free;
1954
07716717
DK
1955 r = -EFAULT;
1956 if (copy_to_user(entries, cpuid_entries,
19355475 1957 nent * sizeof(struct kvm_cpuid_entry2)))
07716717
DK
1958 goto out_free;
1959 cpuid->nent = nent;
1960 r = 0;
1961
1962out_free:
1963 vfree(cpuid_entries);
1964out:
1965 return r;
1966}
1967
313a3dc7
CO
1968static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
1969 struct kvm_lapic_state *s)
1970{
1971 vcpu_load(vcpu);
ad312c7c 1972 memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
313a3dc7
CO
1973 vcpu_put(vcpu);
1974
1975 return 0;
1976}
1977
1978static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
1979 struct kvm_lapic_state *s)
1980{
1981 vcpu_load(vcpu);
ad312c7c 1982 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
313a3dc7 1983 kvm_apic_post_state_restore(vcpu);
cb142eb7 1984 update_cr8_intercept(vcpu);
313a3dc7
CO
1985 vcpu_put(vcpu);
1986
1987 return 0;
1988}
1989
f77bc6a4
ZX
1990static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
1991 struct kvm_interrupt *irq)
1992{
1993 if (irq->irq < 0 || irq->irq >= 256)
1994 return -EINVAL;
1995 if (irqchip_in_kernel(vcpu->kvm))
1996 return -ENXIO;
1997 vcpu_load(vcpu);
1998
66fd3f7f 1999 kvm_queue_interrupt(vcpu, irq->irq, false);
f77bc6a4
ZX
2000
2001 vcpu_put(vcpu);
2002
2003 return 0;
2004}
2005
c4abb7c9
JK
2006static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
2007{
2008 vcpu_load(vcpu);
2009 kvm_inject_nmi(vcpu);
2010 vcpu_put(vcpu);
2011
2012 return 0;
2013}
2014
b209749f
AK
2015static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
2016 struct kvm_tpr_access_ctl *tac)
2017{
2018 if (tac->flags)
2019 return -EINVAL;
2020 vcpu->arch.tpr_access_reporting = !!tac->enabled;
2021 return 0;
2022}
2023
890ca9ae
HY
2024static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
2025 u64 mcg_cap)
2026{
2027 int r;
2028 unsigned bank_num = mcg_cap & 0xff, bank;
2029
2030 r = -EINVAL;
a9e38c3e 2031 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
890ca9ae
HY
2032 goto out;
2033 if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
2034 goto out;
2035 r = 0;
2036 vcpu->arch.mcg_cap = mcg_cap;
2037 /* Init IA32_MCG_CTL to all 1s */
2038 if (mcg_cap & MCG_CTL_P)
2039 vcpu->arch.mcg_ctl = ~(u64)0;
2040 /* Init IA32_MCi_CTL to all 1s */
2041 for (bank = 0; bank < bank_num; bank++)
2042 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
2043out:
2044 return r;
2045}
2046
2047static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
2048 struct kvm_x86_mce *mce)
2049{
2050 u64 mcg_cap = vcpu->arch.mcg_cap;
2051 unsigned bank_num = mcg_cap & 0xff;
2052 u64 *banks = vcpu->arch.mce_banks;
2053
2054 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
2055 return -EINVAL;
2056 /*
2057 * if IA32_MCG_CTL is not all 1s, the uncorrected error
2058 * reporting is disabled
2059 */
2060 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
2061 vcpu->arch.mcg_ctl != ~(u64)0)
2062 return 0;
2063 banks += 4 * mce->bank;
2064 /*
2065 * if IA32_MCi_CTL is not all 1s, the uncorrected error
2066 * reporting is disabled for the bank
2067 */
2068 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
2069 return 0;
2070 if (mce->status & MCI_STATUS_UC) {
2071 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 2072 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
890ca9ae
HY
2073 printk(KERN_DEBUG "kvm: set_mce: "
2074 "injects mce exception while "
2075 "previous one is in progress!\n");
2076 set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
2077 return 0;
2078 }
2079 if (banks[1] & MCI_STATUS_VAL)
2080 mce->status |= MCI_STATUS_OVER;
2081 banks[2] = mce->addr;
2082 banks[3] = mce->misc;
2083 vcpu->arch.mcg_status = mce->mcg_status;
2084 banks[1] = mce->status;
2085 kvm_queue_exception(vcpu, MC_VECTOR);
2086 } else if (!(banks[1] & MCI_STATUS_VAL)
2087 || !(banks[1] & MCI_STATUS_UC)) {
2088 if (banks[1] & MCI_STATUS_VAL)
2089 mce->status |= MCI_STATUS_OVER;
2090 banks[2] = mce->addr;
2091 banks[3] = mce->misc;
2092 banks[1] = mce->status;
2093 } else
2094 banks[1] |= MCI_STATUS_OVER;
2095 return 0;
2096}
2097
3cfc3092
JK
2098static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
2099 struct kvm_vcpu_events *events)
2100{
2101 vcpu_load(vcpu);
2102
03b82a30
JK
2103 events->exception.injected =
2104 vcpu->arch.exception.pending &&
2105 !kvm_exception_is_soft(vcpu->arch.exception.nr);
3cfc3092
JK
2106 events->exception.nr = vcpu->arch.exception.nr;
2107 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
2108 events->exception.error_code = vcpu->arch.exception.error_code;
2109
03b82a30
JK
2110 events->interrupt.injected =
2111 vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
3cfc3092 2112 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 2113 events->interrupt.soft = 0;
48005f64
JK
2114 events->interrupt.shadow =
2115 kvm_x86_ops->get_interrupt_shadow(vcpu,
2116 KVM_X86_SHADOW_INT_MOV_SS | KVM_X86_SHADOW_INT_STI);
3cfc3092
JK
2117
2118 events->nmi.injected = vcpu->arch.nmi_injected;
2119 events->nmi.pending = vcpu->arch.nmi_pending;
2120 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
2121
2122 events->sipi_vector = vcpu->arch.sipi_vector;
2123
dab4b911 2124 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64
JK
2125 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
2126 | KVM_VCPUEVENT_VALID_SHADOW);
3cfc3092
JK
2127
2128 vcpu_put(vcpu);
2129}
2130
2131static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
2132 struct kvm_vcpu_events *events)
2133{
dab4b911 2134 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64
JK
2135 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
2136 | KVM_VCPUEVENT_VALID_SHADOW))
3cfc3092
JK
2137 return -EINVAL;
2138
2139 vcpu_load(vcpu);
2140
2141 vcpu->arch.exception.pending = events->exception.injected;
2142 vcpu->arch.exception.nr = events->exception.nr;
2143 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
2144 vcpu->arch.exception.error_code = events->exception.error_code;
2145
2146 vcpu->arch.interrupt.pending = events->interrupt.injected;
2147 vcpu->arch.interrupt.nr = events->interrupt.nr;
2148 vcpu->arch.interrupt.soft = events->interrupt.soft;
2149 if (vcpu->arch.interrupt.pending && irqchip_in_kernel(vcpu->kvm))
2150 kvm_pic_clear_isr_ack(vcpu->kvm);
48005f64
JK
2151 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
2152 kvm_x86_ops->set_interrupt_shadow(vcpu,
2153 events->interrupt.shadow);
3cfc3092
JK
2154
2155 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
2156 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
2157 vcpu->arch.nmi_pending = events->nmi.pending;
3cfc3092
JK
2158 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
2159
dab4b911
JK
2160 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR)
2161 vcpu->arch.sipi_vector = events->sipi_vector;
3cfc3092
JK
2162
2163 vcpu_put(vcpu);
2164
2165 return 0;
2166}
2167
313a3dc7
CO
2168long kvm_arch_vcpu_ioctl(struct file *filp,
2169 unsigned int ioctl, unsigned long arg)
2170{
2171 struct kvm_vcpu *vcpu = filp->private_data;
2172 void __user *argp = (void __user *)arg;
2173 int r;
b772ff36 2174 struct kvm_lapic_state *lapic = NULL;
313a3dc7
CO
2175
2176 switch (ioctl) {
2177 case KVM_GET_LAPIC: {
2204ae3c
MT
2178 r = -EINVAL;
2179 if (!vcpu->arch.apic)
2180 goto out;
b772ff36 2181 lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
313a3dc7 2182
b772ff36
DH
2183 r = -ENOMEM;
2184 if (!lapic)
2185 goto out;
2186 r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
313a3dc7
CO
2187 if (r)
2188 goto out;
2189 r = -EFAULT;
b772ff36 2190 if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
2191 goto out;
2192 r = 0;
2193 break;
2194 }
2195 case KVM_SET_LAPIC: {
2204ae3c
MT
2196 r = -EINVAL;
2197 if (!vcpu->arch.apic)
2198 goto out;
b772ff36
DH
2199 lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
2200 r = -ENOMEM;
2201 if (!lapic)
2202 goto out;
313a3dc7 2203 r = -EFAULT;
b772ff36 2204 if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
313a3dc7 2205 goto out;
b772ff36 2206 r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
313a3dc7
CO
2207 if (r)
2208 goto out;
2209 r = 0;
2210 break;
2211 }
f77bc6a4
ZX
2212 case KVM_INTERRUPT: {
2213 struct kvm_interrupt irq;
2214
2215 r = -EFAULT;
2216 if (copy_from_user(&irq, argp, sizeof irq))
2217 goto out;
2218 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
2219 if (r)
2220 goto out;
2221 r = 0;
2222 break;
2223 }
c4abb7c9
JK
2224 case KVM_NMI: {
2225 r = kvm_vcpu_ioctl_nmi(vcpu);
2226 if (r)
2227 goto out;
2228 r = 0;
2229 break;
2230 }
313a3dc7
CO
2231 case KVM_SET_CPUID: {
2232 struct kvm_cpuid __user *cpuid_arg = argp;
2233 struct kvm_cpuid cpuid;
2234
2235 r = -EFAULT;
2236 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2237 goto out;
2238 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
2239 if (r)
2240 goto out;
2241 break;
2242 }
07716717
DK
2243 case KVM_SET_CPUID2: {
2244 struct kvm_cpuid2 __user *cpuid_arg = argp;
2245 struct kvm_cpuid2 cpuid;
2246
2247 r = -EFAULT;
2248 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2249 goto out;
2250 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 2251 cpuid_arg->entries);
07716717
DK
2252 if (r)
2253 goto out;
2254 break;
2255 }
2256 case KVM_GET_CPUID2: {
2257 struct kvm_cpuid2 __user *cpuid_arg = argp;
2258 struct kvm_cpuid2 cpuid;
2259
2260 r = -EFAULT;
2261 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2262 goto out;
2263 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 2264 cpuid_arg->entries);
07716717
DK
2265 if (r)
2266 goto out;
2267 r = -EFAULT;
2268 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
2269 goto out;
2270 r = 0;
2271 break;
2272 }
313a3dc7
CO
2273 case KVM_GET_MSRS:
2274 r = msr_io(vcpu, argp, kvm_get_msr, 1);
2275 break;
2276 case KVM_SET_MSRS:
2277 r = msr_io(vcpu, argp, do_set_msr, 0);
2278 break;
b209749f
AK
2279 case KVM_TPR_ACCESS_REPORTING: {
2280 struct kvm_tpr_access_ctl tac;
2281
2282 r = -EFAULT;
2283 if (copy_from_user(&tac, argp, sizeof tac))
2284 goto out;
2285 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
2286 if (r)
2287 goto out;
2288 r = -EFAULT;
2289 if (copy_to_user(argp, &tac, sizeof tac))
2290 goto out;
2291 r = 0;
2292 break;
2293 };
b93463aa
AK
2294 case KVM_SET_VAPIC_ADDR: {
2295 struct kvm_vapic_addr va;
2296
2297 r = -EINVAL;
2298 if (!irqchip_in_kernel(vcpu->kvm))
2299 goto out;
2300 r = -EFAULT;
2301 if (copy_from_user(&va, argp, sizeof va))
2302 goto out;
2303 r = 0;
2304 kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
2305 break;
2306 }
890ca9ae
HY
2307 case KVM_X86_SETUP_MCE: {
2308 u64 mcg_cap;
2309
2310 r = -EFAULT;
2311 if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
2312 goto out;
2313 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
2314 break;
2315 }
2316 case KVM_X86_SET_MCE: {
2317 struct kvm_x86_mce mce;
2318
2319 r = -EFAULT;
2320 if (copy_from_user(&mce, argp, sizeof mce))
2321 goto out;
2322 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
2323 break;
2324 }
3cfc3092
JK
2325 case KVM_GET_VCPU_EVENTS: {
2326 struct kvm_vcpu_events events;
2327
2328 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
2329
2330 r = -EFAULT;
2331 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
2332 break;
2333 r = 0;
2334 break;
2335 }
2336 case KVM_SET_VCPU_EVENTS: {
2337 struct kvm_vcpu_events events;
2338
2339 r = -EFAULT;
2340 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
2341 break;
2342
2343 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
2344 break;
2345 }
313a3dc7
CO
2346 default:
2347 r = -EINVAL;
2348 }
2349out:
7a6ce84c 2350 kfree(lapic);
313a3dc7
CO
2351 return r;
2352}
2353
1fe779f8
CO
2354static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
2355{
2356 int ret;
2357
2358 if (addr > (unsigned int)(-3 * PAGE_SIZE))
2359 return -1;
2360 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
2361 return ret;
2362}
2363
b927a3ce
SY
2364static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
2365 u64 ident_addr)
2366{
2367 kvm->arch.ept_identity_map_addr = ident_addr;
2368 return 0;
2369}
2370
1fe779f8
CO
2371static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
2372 u32 kvm_nr_mmu_pages)
2373{
2374 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
2375 return -EINVAL;
2376
79fac95e 2377 mutex_lock(&kvm->slots_lock);
7c8a83b7 2378 spin_lock(&kvm->mmu_lock);
1fe779f8
CO
2379
2380 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 2381 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 2382
7c8a83b7 2383 spin_unlock(&kvm->mmu_lock);
79fac95e 2384 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
2385 return 0;
2386}
2387
2388static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
2389{
f05e70ac 2390 return kvm->arch.n_alloc_mmu_pages;
1fe779f8
CO
2391}
2392
a983fb23
MT
2393gfn_t unalias_gfn_instantiation(struct kvm *kvm, gfn_t gfn)
2394{
2395 int i;
2396 struct kvm_mem_alias *alias;
2397 struct kvm_mem_aliases *aliases;
2398
2399 aliases = rcu_dereference(kvm->arch.aliases);
2400
2401 for (i = 0; i < aliases->naliases; ++i) {
2402 alias = &aliases->aliases[i];
2403 if (alias->flags & KVM_ALIAS_INVALID)
2404 continue;
2405 if (gfn >= alias->base_gfn
2406 && gfn < alias->base_gfn + alias->npages)
2407 return alias->target_gfn + gfn - alias->base_gfn;
2408 }
2409 return gfn;
2410}
2411
e9f85cde
ZX
2412gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
2413{
2414 int i;
2415 struct kvm_mem_alias *alias;
a983fb23
MT
2416 struct kvm_mem_aliases *aliases;
2417
2418 aliases = rcu_dereference(kvm->arch.aliases);
e9f85cde 2419
fef9cce0
MT
2420 for (i = 0; i < aliases->naliases; ++i) {
2421 alias = &aliases->aliases[i];
e9f85cde
ZX
2422 if (gfn >= alias->base_gfn
2423 && gfn < alias->base_gfn + alias->npages)
2424 return alias->target_gfn + gfn - alias->base_gfn;
2425 }
2426 return gfn;
2427}
2428
1fe779f8
CO
2429/*
2430 * Set a new alias region. Aliases map a portion of physical memory into
2431 * another portion. This is useful for memory windows, for example the PC
2432 * VGA region.
2433 */
2434static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
2435 struct kvm_memory_alias *alias)
2436{
2437 int r, n;
2438 struct kvm_mem_alias *p;
a983fb23 2439 struct kvm_mem_aliases *aliases, *old_aliases;
1fe779f8
CO
2440
2441 r = -EINVAL;
2442 /* General sanity checks */
2443 if (alias->memory_size & (PAGE_SIZE - 1))
2444 goto out;
2445 if (alias->guest_phys_addr & (PAGE_SIZE - 1))
2446 goto out;
2447 if (alias->slot >= KVM_ALIAS_SLOTS)
2448 goto out;
2449 if (alias->guest_phys_addr + alias->memory_size
2450 < alias->guest_phys_addr)
2451 goto out;
2452 if (alias->target_phys_addr + alias->memory_size
2453 < alias->target_phys_addr)
2454 goto out;
2455
a983fb23
MT
2456 r = -ENOMEM;
2457 aliases = kzalloc(sizeof(struct kvm_mem_aliases), GFP_KERNEL);
2458 if (!aliases)
2459 goto out;
2460
79fac95e 2461 mutex_lock(&kvm->slots_lock);
1fe779f8 2462
a983fb23
MT
2463 /* invalidate any gfn reference in case of deletion/shrinking */
2464 memcpy(aliases, kvm->arch.aliases, sizeof(struct kvm_mem_aliases));
2465 aliases->aliases[alias->slot].flags |= KVM_ALIAS_INVALID;
2466 old_aliases = kvm->arch.aliases;
2467 rcu_assign_pointer(kvm->arch.aliases, aliases);
2468 synchronize_srcu_expedited(&kvm->srcu);
2469 kvm_mmu_zap_all(kvm);
2470 kfree(old_aliases);
2471
2472 r = -ENOMEM;
2473 aliases = kzalloc(sizeof(struct kvm_mem_aliases), GFP_KERNEL);
2474 if (!aliases)
2475 goto out_unlock;
2476
2477 memcpy(aliases, kvm->arch.aliases, sizeof(struct kvm_mem_aliases));
fef9cce0
MT
2478
2479 p = &aliases->aliases[alias->slot];
1fe779f8
CO
2480 p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
2481 p->npages = alias->memory_size >> PAGE_SHIFT;
2482 p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
a983fb23 2483 p->flags &= ~(KVM_ALIAS_INVALID);
1fe779f8
CO
2484
2485 for (n = KVM_ALIAS_SLOTS; n > 0; --n)
fef9cce0 2486 if (aliases->aliases[n - 1].npages)
1fe779f8 2487 break;
fef9cce0 2488 aliases->naliases = n;
1fe779f8 2489
a983fb23
MT
2490 old_aliases = kvm->arch.aliases;
2491 rcu_assign_pointer(kvm->arch.aliases, aliases);
2492 synchronize_srcu_expedited(&kvm->srcu);
2493 kfree(old_aliases);
2494 r = 0;
1fe779f8 2495
a983fb23 2496out_unlock:
79fac95e 2497 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
2498out:
2499 return r;
2500}
2501
2502static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
2503{
2504 int r;
2505
2506 r = 0;
2507 switch (chip->chip_id) {
2508 case KVM_IRQCHIP_PIC_MASTER:
2509 memcpy(&chip->chip.pic,
2510 &pic_irqchip(kvm)->pics[0],
2511 sizeof(struct kvm_pic_state));
2512 break;
2513 case KVM_IRQCHIP_PIC_SLAVE:
2514 memcpy(&chip->chip.pic,
2515 &pic_irqchip(kvm)->pics[1],
2516 sizeof(struct kvm_pic_state));
2517 break;
2518 case KVM_IRQCHIP_IOAPIC:
eba0226b 2519 r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
2520 break;
2521 default:
2522 r = -EINVAL;
2523 break;
2524 }
2525 return r;
2526}
2527
2528static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
2529{
2530 int r;
2531
2532 r = 0;
2533 switch (chip->chip_id) {
2534 case KVM_IRQCHIP_PIC_MASTER:
fa8273e9 2535 raw_spin_lock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
2536 memcpy(&pic_irqchip(kvm)->pics[0],
2537 &chip->chip.pic,
2538 sizeof(struct kvm_pic_state));
fa8273e9 2539 raw_spin_unlock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
2540 break;
2541 case KVM_IRQCHIP_PIC_SLAVE:
fa8273e9 2542 raw_spin_lock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
2543 memcpy(&pic_irqchip(kvm)->pics[1],
2544 &chip->chip.pic,
2545 sizeof(struct kvm_pic_state));
fa8273e9 2546 raw_spin_unlock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
2547 break;
2548 case KVM_IRQCHIP_IOAPIC:
eba0226b 2549 r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
2550 break;
2551 default:
2552 r = -EINVAL;
2553 break;
2554 }
2555 kvm_pic_update_irq(pic_irqchip(kvm));
2556 return r;
2557}
2558
e0f63cb9
SY
2559static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
2560{
2561 int r = 0;
2562
894a9c55 2563 mutex_lock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9 2564 memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
894a9c55 2565 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9
SY
2566 return r;
2567}
2568
2569static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
2570{
2571 int r = 0;
2572
894a9c55 2573 mutex_lock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9 2574 memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
e9f42757
BK
2575 kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
2576 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
2577 return r;
2578}
2579
2580static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
2581{
2582 int r = 0;
2583
2584 mutex_lock(&kvm->arch.vpit->pit_state.lock);
2585 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
2586 sizeof(ps->channels));
2587 ps->flags = kvm->arch.vpit->pit_state.flags;
2588 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
2589 return r;
2590}
2591
2592static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
2593{
2594 int r = 0, start = 0;
2595 u32 prev_legacy, cur_legacy;
2596 mutex_lock(&kvm->arch.vpit->pit_state.lock);
2597 prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
2598 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
2599 if (!prev_legacy && cur_legacy)
2600 start = 1;
2601 memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
2602 sizeof(kvm->arch.vpit->pit_state.channels));
2603 kvm->arch.vpit->pit_state.flags = ps->flags;
2604 kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
894a9c55 2605 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
e0f63cb9
SY
2606 return r;
2607}
2608
52d939a0
MT
2609static int kvm_vm_ioctl_reinject(struct kvm *kvm,
2610 struct kvm_reinject_control *control)
2611{
2612 if (!kvm->arch.vpit)
2613 return -ENXIO;
894a9c55 2614 mutex_lock(&kvm->arch.vpit->pit_state.lock);
52d939a0 2615 kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
894a9c55 2616 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
52d939a0
MT
2617 return 0;
2618}
2619
5bb064dc
ZX
2620/*
2621 * Get (and clear) the dirty memory log for a memory slot.
2622 */
2623int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
2624 struct kvm_dirty_log *log)
2625{
87bf6e7d 2626 int r, i;
5bb064dc 2627 struct kvm_memory_slot *memslot;
87bf6e7d 2628 unsigned long n;
b050b015
MT
2629 unsigned long is_dirty = 0;
2630 unsigned long *dirty_bitmap = NULL;
5bb064dc 2631
79fac95e 2632 mutex_lock(&kvm->slots_lock);
5bb064dc 2633
b050b015
MT
2634 r = -EINVAL;
2635 if (log->slot >= KVM_MEMORY_SLOTS)
2636 goto out;
2637
2638 memslot = &kvm->memslots->memslots[log->slot];
2639 r = -ENOENT;
2640 if (!memslot->dirty_bitmap)
2641 goto out;
2642
87bf6e7d 2643 n = kvm_dirty_bitmap_bytes(memslot);
b050b015
MT
2644
2645 r = -ENOMEM;
2646 dirty_bitmap = vmalloc(n);
2647 if (!dirty_bitmap)
5bb064dc 2648 goto out;
b050b015
MT
2649 memset(dirty_bitmap, 0, n);
2650
2651 for (i = 0; !is_dirty && i < n/sizeof(long); i++)
2652 is_dirty = memslot->dirty_bitmap[i];
5bb064dc
ZX
2653
2654 /* If nothing is dirty, don't bother messing with page tables. */
2655 if (is_dirty) {
b050b015
MT
2656 struct kvm_memslots *slots, *old_slots;
2657
7c8a83b7 2658 spin_lock(&kvm->mmu_lock);
5bb064dc 2659 kvm_mmu_slot_remove_write_access(kvm, log->slot);
7c8a83b7 2660 spin_unlock(&kvm->mmu_lock);
b050b015
MT
2661
2662 slots = kzalloc(sizeof(struct kvm_memslots), GFP_KERNEL);
2663 if (!slots)
2664 goto out_free;
2665
2666 memcpy(slots, kvm->memslots, sizeof(struct kvm_memslots));
2667 slots->memslots[log->slot].dirty_bitmap = dirty_bitmap;
2668
2669 old_slots = kvm->memslots;
2670 rcu_assign_pointer(kvm->memslots, slots);
2671 synchronize_srcu_expedited(&kvm->srcu);
2672 dirty_bitmap = old_slots->memslots[log->slot].dirty_bitmap;
2673 kfree(old_slots);
5bb064dc 2674 }
b050b015 2675
5bb064dc 2676 r = 0;
b050b015
MT
2677 if (copy_to_user(log->dirty_bitmap, dirty_bitmap, n))
2678 r = -EFAULT;
2679out_free:
2680 vfree(dirty_bitmap);
5bb064dc 2681out:
79fac95e 2682 mutex_unlock(&kvm->slots_lock);
5bb064dc
ZX
2683 return r;
2684}
2685
1fe779f8
CO
2686long kvm_arch_vm_ioctl(struct file *filp,
2687 unsigned int ioctl, unsigned long arg)
2688{
2689 struct kvm *kvm = filp->private_data;
2690 void __user *argp = (void __user *)arg;
367e1319 2691 int r = -ENOTTY;
f0d66275
DH
2692 /*
2693 * This union makes it completely explicit to gcc-3.x
2694 * that these two variables' stack usage should be
2695 * combined, not added together.
2696 */
2697 union {
2698 struct kvm_pit_state ps;
e9f42757 2699 struct kvm_pit_state2 ps2;
f0d66275 2700 struct kvm_memory_alias alias;
c5ff41ce 2701 struct kvm_pit_config pit_config;
f0d66275 2702 } u;
1fe779f8
CO
2703
2704 switch (ioctl) {
2705 case KVM_SET_TSS_ADDR:
2706 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
2707 if (r < 0)
2708 goto out;
2709 break;
b927a3ce
SY
2710 case KVM_SET_IDENTITY_MAP_ADDR: {
2711 u64 ident_addr;
2712
2713 r = -EFAULT;
2714 if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
2715 goto out;
2716 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
2717 if (r < 0)
2718 goto out;
2719 break;
2720 }
1fe779f8
CO
2721 case KVM_SET_MEMORY_REGION: {
2722 struct kvm_memory_region kvm_mem;
2723 struct kvm_userspace_memory_region kvm_userspace_mem;
2724
2725 r = -EFAULT;
2726 if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
2727 goto out;
2728 kvm_userspace_mem.slot = kvm_mem.slot;
2729 kvm_userspace_mem.flags = kvm_mem.flags;
2730 kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
2731 kvm_userspace_mem.memory_size = kvm_mem.memory_size;
2732 r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
2733 if (r)
2734 goto out;
2735 break;
2736 }
2737 case KVM_SET_NR_MMU_PAGES:
2738 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
2739 if (r)
2740 goto out;
2741 break;
2742 case KVM_GET_NR_MMU_PAGES:
2743 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
2744 break;
f0d66275 2745 case KVM_SET_MEMORY_ALIAS:
1fe779f8 2746 r = -EFAULT;
f0d66275 2747 if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
1fe779f8 2748 goto out;
f0d66275 2749 r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
1fe779f8
CO
2750 if (r)
2751 goto out;
2752 break;
3ddea128
MT
2753 case KVM_CREATE_IRQCHIP: {
2754 struct kvm_pic *vpic;
2755
2756 mutex_lock(&kvm->lock);
2757 r = -EEXIST;
2758 if (kvm->arch.vpic)
2759 goto create_irqchip_unlock;
1fe779f8 2760 r = -ENOMEM;
3ddea128
MT
2761 vpic = kvm_create_pic(kvm);
2762 if (vpic) {
1fe779f8
CO
2763 r = kvm_ioapic_init(kvm);
2764 if (r) {
72bb2fcd
WY
2765 kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
2766 &vpic->dev);
3ddea128
MT
2767 kfree(vpic);
2768 goto create_irqchip_unlock;
1fe779f8
CO
2769 }
2770 } else
3ddea128
MT
2771 goto create_irqchip_unlock;
2772 smp_wmb();
2773 kvm->arch.vpic = vpic;
2774 smp_wmb();
399ec807
AK
2775 r = kvm_setup_default_irq_routing(kvm);
2776 if (r) {
3ddea128 2777 mutex_lock(&kvm->irq_lock);
72bb2fcd
WY
2778 kvm_ioapic_destroy(kvm);
2779 kvm_destroy_pic(kvm);
3ddea128 2780 mutex_unlock(&kvm->irq_lock);
399ec807 2781 }
3ddea128
MT
2782 create_irqchip_unlock:
2783 mutex_unlock(&kvm->lock);
1fe779f8 2784 break;
3ddea128 2785 }
7837699f 2786 case KVM_CREATE_PIT:
c5ff41ce
JK
2787 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
2788 goto create_pit;
2789 case KVM_CREATE_PIT2:
2790 r = -EFAULT;
2791 if (copy_from_user(&u.pit_config, argp,
2792 sizeof(struct kvm_pit_config)))
2793 goto out;
2794 create_pit:
79fac95e 2795 mutex_lock(&kvm->slots_lock);
269e05e4
AK
2796 r = -EEXIST;
2797 if (kvm->arch.vpit)
2798 goto create_pit_unlock;
7837699f 2799 r = -ENOMEM;
c5ff41ce 2800 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
2801 if (kvm->arch.vpit)
2802 r = 0;
269e05e4 2803 create_pit_unlock:
79fac95e 2804 mutex_unlock(&kvm->slots_lock);
7837699f 2805 break;
4925663a 2806 case KVM_IRQ_LINE_STATUS:
1fe779f8
CO
2807 case KVM_IRQ_LINE: {
2808 struct kvm_irq_level irq_event;
2809
2810 r = -EFAULT;
2811 if (copy_from_user(&irq_event, argp, sizeof irq_event))
2812 goto out;
2813 if (irqchip_in_kernel(kvm)) {
4925663a 2814 __s32 status;
4925663a
GN
2815 status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
2816 irq_event.irq, irq_event.level);
4925663a
GN
2817 if (ioctl == KVM_IRQ_LINE_STATUS) {
2818 irq_event.status = status;
2819 if (copy_to_user(argp, &irq_event,
2820 sizeof irq_event))
2821 goto out;
2822 }
1fe779f8
CO
2823 r = 0;
2824 }
2825 break;
2826 }
2827 case KVM_GET_IRQCHIP: {
2828 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
f0d66275 2829 struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
1fe779f8 2830
f0d66275
DH
2831 r = -ENOMEM;
2832 if (!chip)
1fe779f8 2833 goto out;
f0d66275
DH
2834 r = -EFAULT;
2835 if (copy_from_user(chip, argp, sizeof *chip))
2836 goto get_irqchip_out;
1fe779f8
CO
2837 r = -ENXIO;
2838 if (!irqchip_in_kernel(kvm))
f0d66275
DH
2839 goto get_irqchip_out;
2840 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 2841 if (r)
f0d66275 2842 goto get_irqchip_out;
1fe779f8 2843 r = -EFAULT;
f0d66275
DH
2844 if (copy_to_user(argp, chip, sizeof *chip))
2845 goto get_irqchip_out;
1fe779f8 2846 r = 0;
f0d66275
DH
2847 get_irqchip_out:
2848 kfree(chip);
2849 if (r)
2850 goto out;
1fe779f8
CO
2851 break;
2852 }
2853 case KVM_SET_IRQCHIP: {
2854 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
f0d66275 2855 struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
1fe779f8 2856
f0d66275
DH
2857 r = -ENOMEM;
2858 if (!chip)
1fe779f8 2859 goto out;
f0d66275
DH
2860 r = -EFAULT;
2861 if (copy_from_user(chip, argp, sizeof *chip))
2862 goto set_irqchip_out;
1fe779f8
CO
2863 r = -ENXIO;
2864 if (!irqchip_in_kernel(kvm))
f0d66275
DH
2865 goto set_irqchip_out;
2866 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
1fe779f8 2867 if (r)
f0d66275 2868 goto set_irqchip_out;
1fe779f8 2869 r = 0;
f0d66275
DH
2870 set_irqchip_out:
2871 kfree(chip);
2872 if (r)
2873 goto out;
1fe779f8
CO
2874 break;
2875 }
e0f63cb9 2876 case KVM_GET_PIT: {
e0f63cb9 2877 r = -EFAULT;
f0d66275 2878 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
2879 goto out;
2880 r = -ENXIO;
2881 if (!kvm->arch.vpit)
2882 goto out;
f0d66275 2883 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
2884 if (r)
2885 goto out;
2886 r = -EFAULT;
f0d66275 2887 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
2888 goto out;
2889 r = 0;
2890 break;
2891 }
2892 case KVM_SET_PIT: {
e0f63cb9 2893 r = -EFAULT;
f0d66275 2894 if (copy_from_user(&u.ps, argp, sizeof u.ps))
e0f63cb9
SY
2895 goto out;
2896 r = -ENXIO;
2897 if (!kvm->arch.vpit)
2898 goto out;
f0d66275 2899 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
e0f63cb9
SY
2900 if (r)
2901 goto out;
2902 r = 0;
2903 break;
2904 }
e9f42757
BK
2905 case KVM_GET_PIT2: {
2906 r = -ENXIO;
2907 if (!kvm->arch.vpit)
2908 goto out;
2909 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
2910 if (r)
2911 goto out;
2912 r = -EFAULT;
2913 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
2914 goto out;
2915 r = 0;
2916 break;
2917 }
2918 case KVM_SET_PIT2: {
2919 r = -EFAULT;
2920 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
2921 goto out;
2922 r = -ENXIO;
2923 if (!kvm->arch.vpit)
2924 goto out;
2925 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
2926 if (r)
2927 goto out;
2928 r = 0;
2929 break;
2930 }
52d939a0
MT
2931 case KVM_REINJECT_CONTROL: {
2932 struct kvm_reinject_control control;
2933 r = -EFAULT;
2934 if (copy_from_user(&control, argp, sizeof(control)))
2935 goto out;
2936 r = kvm_vm_ioctl_reinject(kvm, &control);
2937 if (r)
2938 goto out;
2939 r = 0;
2940 break;
2941 }
ffde22ac
ES
2942 case KVM_XEN_HVM_CONFIG: {
2943 r = -EFAULT;
2944 if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
2945 sizeof(struct kvm_xen_hvm_config)))
2946 goto out;
2947 r = -EINVAL;
2948 if (kvm->arch.xen_hvm_config.flags)
2949 goto out;
2950 r = 0;
2951 break;
2952 }
afbcf7ab
GC
2953 case KVM_SET_CLOCK: {
2954 struct timespec now;
2955 struct kvm_clock_data user_ns;
2956 u64 now_ns;
2957 s64 delta;
2958
2959 r = -EFAULT;
2960 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
2961 goto out;
2962
2963 r = -EINVAL;
2964 if (user_ns.flags)
2965 goto out;
2966
2967 r = 0;
2968 ktime_get_ts(&now);
2969 now_ns = timespec_to_ns(&now);
2970 delta = user_ns.clock - now_ns;
2971 kvm->arch.kvmclock_offset = delta;
2972 break;
2973 }
2974 case KVM_GET_CLOCK: {
2975 struct timespec now;
2976 struct kvm_clock_data user_ns;
2977 u64 now_ns;
2978
2979 ktime_get_ts(&now);
2980 now_ns = timespec_to_ns(&now);
2981 user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
2982 user_ns.flags = 0;
2983
2984 r = -EFAULT;
2985 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
2986 goto out;
2987 r = 0;
2988 break;
2989 }
2990
1fe779f8
CO
2991 default:
2992 ;
2993 }
2994out:
2995 return r;
2996}
2997
a16b043c 2998static void kvm_init_msr_list(void)
043405e1
CO
2999{
3000 u32 dummy[2];
3001 unsigned i, j;
3002
e3267cbb
GC
3003 /* skip the first msrs in the list. KVM-specific */
3004 for (i = j = KVM_SAVE_MSRS_BEGIN; i < ARRAY_SIZE(msrs_to_save); i++) {
043405e1
CO
3005 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
3006 continue;
3007 if (j < i)
3008 msrs_to_save[j] = msrs_to_save[i];
3009 j++;
3010 }
3011 num_msrs_to_save = j;
3012}
3013
bda9020e
MT
3014static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
3015 const void *v)
bbd9b64e 3016{
bda9020e
MT
3017 if (vcpu->arch.apic &&
3018 !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, len, v))
3019 return 0;
bbd9b64e 3020
e93f8a0f 3021 return kvm_io_bus_write(vcpu->kvm, KVM_MMIO_BUS, addr, len, v);
bbd9b64e
CO
3022}
3023
bda9020e 3024static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 3025{
bda9020e
MT
3026 if (vcpu->arch.apic &&
3027 !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, len, v))
3028 return 0;
bbd9b64e 3029
e93f8a0f 3030 return kvm_io_bus_read(vcpu->kvm, KVM_MMIO_BUS, addr, len, v);
bbd9b64e
CO
3031}
3032
1871c602
GN
3033gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
3034{
3035 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3036 return vcpu->arch.mmu.gva_to_gpa(vcpu, gva, access, error);
3037}
3038
3039 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
3040{
3041 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3042 access |= PFERR_FETCH_MASK;
3043 return vcpu->arch.mmu.gva_to_gpa(vcpu, gva, access, error);
3044}
3045
3046gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
3047{
3048 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3049 access |= PFERR_WRITE_MASK;
3050 return vcpu->arch.mmu.gva_to_gpa(vcpu, gva, access, error);
3051}
3052
3053/* uses this to access any guest's mapped memory without checking CPL */
3054gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
3055{
3056 return vcpu->arch.mmu.gva_to_gpa(vcpu, gva, 0, error);
3057}
3058
3059static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
3060 struct kvm_vcpu *vcpu, u32 access,
3061 u32 *error)
bbd9b64e
CO
3062{
3063 void *data = val;
10589a46 3064 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
3065
3066 while (bytes) {
1871c602 3067 gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr, access, error);
bbd9b64e 3068 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 3069 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
3070 int ret;
3071
10589a46
MT
3072 if (gpa == UNMAPPED_GVA) {
3073 r = X86EMUL_PROPAGATE_FAULT;
3074 goto out;
3075 }
77c2002e 3076 ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
10589a46
MT
3077 if (ret < 0) {
3078 r = X86EMUL_UNHANDLEABLE;
3079 goto out;
3080 }
bbd9b64e 3081
77c2002e
IE
3082 bytes -= toread;
3083 data += toread;
3084 addr += toread;
bbd9b64e 3085 }
10589a46 3086out:
10589a46 3087 return r;
bbd9b64e 3088}
77c2002e 3089
1871c602
GN
3090/* used for instruction fetching */
3091static int kvm_fetch_guest_virt(gva_t addr, void *val, unsigned int bytes,
3092 struct kvm_vcpu *vcpu, u32 *error)
3093{
3094 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3095 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu,
3096 access | PFERR_FETCH_MASK, error);
3097}
3098
3099static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
3100 struct kvm_vcpu *vcpu, u32 *error)
3101{
3102 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3103 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
3104 error);
3105}
3106
3107static int kvm_read_guest_virt_system(gva_t addr, void *val, unsigned int bytes,
3108 struct kvm_vcpu *vcpu, u32 *error)
3109{
3110 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, error);
3111}
3112
cded19f3 3113static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
1871c602 3114 struct kvm_vcpu *vcpu, u32 *error)
77c2002e
IE
3115{
3116 void *data = val;
3117 int r = X86EMUL_CONTINUE;
3118
3119 while (bytes) {
1871c602 3120 gpa_t gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, error);
77c2002e
IE
3121 unsigned offset = addr & (PAGE_SIZE-1);
3122 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
3123 int ret;
3124
3125 if (gpa == UNMAPPED_GVA) {
3126 r = X86EMUL_PROPAGATE_FAULT;
3127 goto out;
3128 }
3129 ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
3130 if (ret < 0) {
3131 r = X86EMUL_UNHANDLEABLE;
3132 goto out;
3133 }
3134
3135 bytes -= towrite;
3136 data += towrite;
3137 addr += towrite;
3138 }
3139out:
3140 return r;
3141}
3142
bbd9b64e 3143
bbd9b64e
CO
3144static int emulator_read_emulated(unsigned long addr,
3145 void *val,
3146 unsigned int bytes,
3147 struct kvm_vcpu *vcpu)
3148{
bbd9b64e 3149 gpa_t gpa;
1871c602 3150 u32 error_code;
bbd9b64e
CO
3151
3152 if (vcpu->mmio_read_completed) {
3153 memcpy(val, vcpu->mmio_data, bytes);
aec51dc4
AK
3154 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
3155 vcpu->mmio_phys_addr, *(u64 *)val);
bbd9b64e
CO
3156 vcpu->mmio_read_completed = 0;
3157 return X86EMUL_CONTINUE;
3158 }
3159
1871c602
GN
3160 gpa = kvm_mmu_gva_to_gpa_read(vcpu, addr, &error_code);
3161
3162 if (gpa == UNMAPPED_GVA) {
3163 kvm_inject_page_fault(vcpu, addr, error_code);
3164 return X86EMUL_PROPAGATE_FAULT;
3165 }
bbd9b64e
CO
3166
3167 /* For APIC access vmexit */
3168 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
3169 goto mmio;
3170
1871c602 3171 if (kvm_read_guest_virt(addr, val, bytes, vcpu, NULL)
77c2002e 3172 == X86EMUL_CONTINUE)
bbd9b64e 3173 return X86EMUL_CONTINUE;
bbd9b64e
CO
3174
3175mmio:
3176 /*
3177 * Is this MMIO handled locally?
3178 */
aec51dc4
AK
3179 if (!vcpu_mmio_read(vcpu, gpa, bytes, val)) {
3180 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes, gpa, *(u64 *)val);
bbd9b64e
CO
3181 return X86EMUL_CONTINUE;
3182 }
aec51dc4
AK
3183
3184 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
bbd9b64e
CO
3185
3186 vcpu->mmio_needed = 1;
3187 vcpu->mmio_phys_addr = gpa;
3188 vcpu->mmio_size = bytes;
3189 vcpu->mmio_is_write = 0;
3190
3191 return X86EMUL_UNHANDLEABLE;
3192}
3193
3200f405 3194int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 3195 const void *val, int bytes)
bbd9b64e
CO
3196{
3197 int ret;
3198
3199 ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
9f811285 3200 if (ret < 0)
bbd9b64e 3201 return 0;
ad218f85 3202 kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
bbd9b64e
CO
3203 return 1;
3204}
3205
3206static int emulator_write_emulated_onepage(unsigned long addr,
3207 const void *val,
3208 unsigned int bytes,
3209 struct kvm_vcpu *vcpu)
3210{
10589a46 3211 gpa_t gpa;
1871c602 3212 u32 error_code;
10589a46 3213
1871c602 3214 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, &error_code);
bbd9b64e
CO
3215
3216 if (gpa == UNMAPPED_GVA) {
1871c602 3217 kvm_inject_page_fault(vcpu, addr, error_code);
bbd9b64e
CO
3218 return X86EMUL_PROPAGATE_FAULT;
3219 }
3220
3221 /* For APIC access vmexit */
3222 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
3223 goto mmio;
3224
3225 if (emulator_write_phys(vcpu, gpa, val, bytes))
3226 return X86EMUL_CONTINUE;
3227
3228mmio:
aec51dc4 3229 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
bbd9b64e
CO
3230 /*
3231 * Is this MMIO handled locally?
3232 */
bda9020e 3233 if (!vcpu_mmio_write(vcpu, gpa, bytes, val))
bbd9b64e 3234 return X86EMUL_CONTINUE;
bbd9b64e
CO
3235
3236 vcpu->mmio_needed = 1;
3237 vcpu->mmio_phys_addr = gpa;
3238 vcpu->mmio_size = bytes;
3239 vcpu->mmio_is_write = 1;
3240 memcpy(vcpu->mmio_data, val, bytes);
3241
3242 return X86EMUL_CONTINUE;
3243}
3244
3245int emulator_write_emulated(unsigned long addr,
3246 const void *val,
3247 unsigned int bytes,
3248 struct kvm_vcpu *vcpu)
3249{
3250 /* Crossing a page boundary? */
3251 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
3252 int rc, now;
3253
3254 now = -addr & ~PAGE_MASK;
3255 rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
3256 if (rc != X86EMUL_CONTINUE)
3257 return rc;
3258 addr += now;
3259 val += now;
3260 bytes -= now;
3261 }
3262 return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
3263}
3264EXPORT_SYMBOL_GPL(emulator_write_emulated);
3265
3266static int emulator_cmpxchg_emulated(unsigned long addr,
3267 const void *old,
3268 const void *new,
3269 unsigned int bytes,
3270 struct kvm_vcpu *vcpu)
3271{
9f51e24e 3272 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c
MT
3273#ifndef CONFIG_X86_64
3274 /* guests cmpxchg8b have to be emulated atomically */
3275 if (bytes == 8) {
10589a46 3276 gpa_t gpa;
2bacc55c 3277 struct page *page;
c0b49b0d 3278 char *kaddr;
2bacc55c
MT
3279 u64 val;
3280
1871c602 3281 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
10589a46 3282
2bacc55c
MT
3283 if (gpa == UNMAPPED_GVA ||
3284 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
3285 goto emul_write;
3286
3287 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
3288 goto emul_write;
3289
3290 val = *(u64 *)new;
72dc67a6 3291
2bacc55c 3292 page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
72dc67a6 3293
c0b49b0d
AM
3294 kaddr = kmap_atomic(page, KM_USER0);
3295 set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
3296 kunmap_atomic(kaddr, KM_USER0);
2bacc55c
MT
3297 kvm_release_page_dirty(page);
3298 }
3200f405 3299emul_write:
2bacc55c
MT
3300#endif
3301
bbd9b64e
CO
3302 return emulator_write_emulated(addr, new, bytes, vcpu);
3303}
3304
3305static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
3306{
3307 return kvm_x86_ops->get_segment_base(vcpu, seg);
3308}
3309
3310int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
3311{
a7052897 3312 kvm_mmu_invlpg(vcpu, address);
bbd9b64e
CO
3313 return X86EMUL_CONTINUE;
3314}
3315
3316int emulate_clts(struct kvm_vcpu *vcpu)
3317{
4d4ec087 3318 kvm_x86_ops->set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
6b52d186 3319 kvm_x86_ops->fpu_activate(vcpu);
bbd9b64e
CO
3320 return X86EMUL_CONTINUE;
3321}
3322
3323int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
3324{
c76de350 3325 return kvm_x86_ops->get_dr(ctxt->vcpu, dr, dest);
bbd9b64e
CO
3326}
3327
3328int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
3329{
3330 unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
bbd9b64e 3331
c76de350 3332 return kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask);
bbd9b64e
CO
3333}
3334
3335void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
3336{
bbd9b64e 3337 u8 opcodes[4];
5fdbf976 3338 unsigned long rip = kvm_rip_read(vcpu);
bbd9b64e
CO
3339 unsigned long rip_linear;
3340
f76c710d 3341 if (!printk_ratelimit())
bbd9b64e
CO
3342 return;
3343
25be4608
GC
3344 rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
3345
1871c602 3346 kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu, NULL);
bbd9b64e
CO
3347
3348 printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
3349 context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
bbd9b64e
CO
3350}
3351EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
3352
14af3f3c 3353static struct x86_emulate_ops emulate_ops = {
1871c602
GN
3354 .read_std = kvm_read_guest_virt_system,
3355 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
3356 .read_emulated = emulator_read_emulated,
3357 .write_emulated = emulator_write_emulated,
3358 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3359};
3360
5fdbf976
MT
3361static void cache_all_regs(struct kvm_vcpu *vcpu)
3362{
3363 kvm_register_read(vcpu, VCPU_REGS_RAX);
3364 kvm_register_read(vcpu, VCPU_REGS_RSP);
3365 kvm_register_read(vcpu, VCPU_REGS_RIP);
3366 vcpu->arch.regs_dirty = ~0;
3367}
3368
bbd9b64e 3369int emulate_instruction(struct kvm_vcpu *vcpu,
bbd9b64e
CO
3370 unsigned long cr2,
3371 u16 error_code,
571008da 3372 int emulation_type)
bbd9b64e 3373{
310b5d30 3374 int r, shadow_mask;
571008da 3375 struct decode_cache *c;
851ba692 3376 struct kvm_run *run = vcpu->run;
bbd9b64e 3377
26eef70c 3378 kvm_clear_exception_queue(vcpu);
ad312c7c 3379 vcpu->arch.mmio_fault_cr2 = cr2;
5fdbf976 3380 /*
56e82318 3381 * TODO: fix emulate.c to use guest_read/write_register
5fdbf976
MT
3382 * instead of direct ->regs accesses, can save hundred cycles
3383 * on Intel for instructions that don't read/change RSP, for
3384 * for example.
3385 */
3386 cache_all_regs(vcpu);
bbd9b64e
CO
3387
3388 vcpu->mmio_is_write = 0;
ad312c7c 3389 vcpu->arch.pio.string = 0;
bbd9b64e 3390
571008da 3391 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
bbd9b64e
CO
3392 int cs_db, cs_l;
3393 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
3394
ad312c7c 3395 vcpu->arch.emulate_ctxt.vcpu = vcpu;
91586a3b 3396 vcpu->arch.emulate_ctxt.eflags = kvm_get_rflags(vcpu);
ad312c7c 3397 vcpu->arch.emulate_ctxt.mode =
a0044755 3398 (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
ad312c7c 3399 (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
a0044755 3400 ? X86EMUL_MODE_VM86 : cs_l
bbd9b64e
CO
3401 ? X86EMUL_MODE_PROT64 : cs_db
3402 ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
3403
ad312c7c 3404 r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
571008da 3405
0cb5762e
AP
3406 /* Only allow emulation of specific instructions on #UD
3407 * (namely VMMCALL, sysenter, sysexit, syscall)*/
571008da 3408 c = &vcpu->arch.emulate_ctxt.decode;
0cb5762e
AP
3409 if (emulation_type & EMULTYPE_TRAP_UD) {
3410 if (!c->twobyte)
3411 return EMULATE_FAIL;
3412 switch (c->b) {
3413 case 0x01: /* VMMCALL */
3414 if (c->modrm_mod != 3 || c->modrm_rm != 1)
3415 return EMULATE_FAIL;
3416 break;
3417 case 0x34: /* sysenter */
3418 case 0x35: /* sysexit */
3419 if (c->modrm_mod != 0 || c->modrm_rm != 0)
3420 return EMULATE_FAIL;
3421 break;
3422 case 0x05: /* syscall */
3423 if (c->modrm_mod != 0 || c->modrm_rm != 0)
3424 return EMULATE_FAIL;
3425 break;
3426 default:
3427 return EMULATE_FAIL;
3428 }
3429
3430 if (!(c->modrm_reg == 0 || c->modrm_reg == 3))
3431 return EMULATE_FAIL;
3432 }
571008da 3433
f2b5756b 3434 ++vcpu->stat.insn_emulation;
bbd9b64e 3435 if (r) {
f2b5756b 3436 ++vcpu->stat.insn_emulation_fail;
bbd9b64e
CO
3437 if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
3438 return EMULATE_DONE;
3439 return EMULATE_FAIL;
3440 }
3441 }
3442
ba8afb6b
GN
3443 if (emulation_type & EMULTYPE_SKIP) {
3444 kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
3445 return EMULATE_DONE;
3446 }
3447
ad312c7c 3448 r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
310b5d30
GC
3449 shadow_mask = vcpu->arch.emulate_ctxt.interruptibility;
3450
3451 if (r == 0)
3452 kvm_x86_ops->set_interrupt_shadow(vcpu, shadow_mask);
bbd9b64e 3453
ad312c7c 3454 if (vcpu->arch.pio.string)
bbd9b64e
CO
3455 return EMULATE_DO_MMIO;
3456
112592da 3457 if (r || vcpu->mmio_is_write) {
bbd9b64e
CO
3458 run->exit_reason = KVM_EXIT_MMIO;
3459 run->mmio.phys_addr = vcpu->mmio_phys_addr;
3460 memcpy(run->mmio.data, vcpu->mmio_data, 8);
3461 run->mmio.len = vcpu->mmio_size;
3462 run->mmio.is_write = vcpu->mmio_is_write;
3463 }
3464
3465 if (r) {
3466 if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
3467 return EMULATE_DONE;
3468 if (!vcpu->mmio_needed) {
3469 kvm_report_emulation_failure(vcpu, "mmio");
3470 return EMULATE_FAIL;
3471 }
3472 return EMULATE_DO_MMIO;
3473 }
3474
91586a3b 3475 kvm_set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
bbd9b64e
CO
3476
3477 if (vcpu->mmio_is_write) {
3478 vcpu->mmio_needed = 0;
3479 return EMULATE_DO_MMIO;
3480 }
3481
3482 return EMULATE_DONE;
3483}
3484EXPORT_SYMBOL_GPL(emulate_instruction);
3485
de7d789a
CO
3486static int pio_copy_data(struct kvm_vcpu *vcpu)
3487{
ad312c7c 3488 void *p = vcpu->arch.pio_data;
0f346074 3489 gva_t q = vcpu->arch.pio.guest_gva;
de7d789a 3490 unsigned bytes;
0f346074 3491 int ret;
1871c602 3492 u32 error_code;
de7d789a 3493
ad312c7c
ZX
3494 bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
3495 if (vcpu->arch.pio.in)
1871c602 3496 ret = kvm_write_guest_virt(q, p, bytes, vcpu, &error_code);
de7d789a 3497 else
1871c602
GN
3498 ret = kvm_read_guest_virt(q, p, bytes, vcpu, &error_code);
3499
3500 if (ret == X86EMUL_PROPAGATE_FAULT)
3501 kvm_inject_page_fault(vcpu, q, error_code);
3502
0f346074 3503 return ret;
de7d789a
CO
3504}
3505
3506int complete_pio(struct kvm_vcpu *vcpu)
3507{
ad312c7c 3508 struct kvm_pio_request *io = &vcpu->arch.pio;
de7d789a
CO
3509 long delta;
3510 int r;
5fdbf976 3511 unsigned long val;
de7d789a
CO
3512
3513 if (!io->string) {
5fdbf976
MT
3514 if (io->in) {
3515 val = kvm_register_read(vcpu, VCPU_REGS_RAX);
3516 memcpy(&val, vcpu->arch.pio_data, io->size);
3517 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
3518 }
de7d789a
CO
3519 } else {
3520 if (io->in) {
3521 r = pio_copy_data(vcpu);
5fdbf976 3522 if (r)
1871c602 3523 goto out;
de7d789a
CO
3524 }
3525
3526 delta = 1;
3527 if (io->rep) {
3528 delta *= io->cur_count;
3529 /*
3530 * The size of the register should really depend on
3531 * current address size.
3532 */
5fdbf976
MT
3533 val = kvm_register_read(vcpu, VCPU_REGS_RCX);
3534 val -= delta;
3535 kvm_register_write(vcpu, VCPU_REGS_RCX, val);
de7d789a
CO
3536 }
3537 if (io->down)
3538 delta = -delta;
3539 delta *= io->size;
5fdbf976
MT
3540 if (io->in) {
3541 val = kvm_register_read(vcpu, VCPU_REGS_RDI);
3542 val += delta;
3543 kvm_register_write(vcpu, VCPU_REGS_RDI, val);
3544 } else {
3545 val = kvm_register_read(vcpu, VCPU_REGS_RSI);
3546 val += delta;
3547 kvm_register_write(vcpu, VCPU_REGS_RSI, val);
3548 }
de7d789a 3549 }
1871c602 3550out:
de7d789a
CO
3551 io->count -= io->cur_count;
3552 io->cur_count = 0;
3553
3554 return 0;
3555}
3556
bda9020e 3557static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
de7d789a
CO
3558{
3559 /* TODO: String I/O for in kernel device */
bda9020e 3560 int r;
de7d789a 3561
ad312c7c 3562 if (vcpu->arch.pio.in)
e93f8a0f 3563 r = kvm_io_bus_read(vcpu->kvm, KVM_PIO_BUS, vcpu->arch.pio.port,
bda9020e 3564 vcpu->arch.pio.size, pd);
de7d789a 3565 else
e93f8a0f
MT
3566 r = kvm_io_bus_write(vcpu->kvm, KVM_PIO_BUS,
3567 vcpu->arch.pio.port, vcpu->arch.pio.size,
3568 pd);
bda9020e 3569 return r;
de7d789a
CO
3570}
3571
bda9020e 3572static int pio_string_write(struct kvm_vcpu *vcpu)
de7d789a 3573{
ad312c7c
ZX
3574 struct kvm_pio_request *io = &vcpu->arch.pio;
3575 void *pd = vcpu->arch.pio_data;
bda9020e 3576 int i, r = 0;
de7d789a 3577
de7d789a 3578 for (i = 0; i < io->cur_count; i++) {
e93f8a0f 3579 if (kvm_io_bus_write(vcpu->kvm, KVM_PIO_BUS,
bda9020e
MT
3580 io->port, io->size, pd)) {
3581 r = -EOPNOTSUPP;
3582 break;
3583 }
de7d789a
CO
3584 pd += io->size;
3585 }
bda9020e 3586 return r;
de7d789a
CO
3587}
3588
851ba692 3589int kvm_emulate_pio(struct kvm_vcpu *vcpu, int in, int size, unsigned port)
de7d789a 3590{
5fdbf976 3591 unsigned long val;
de7d789a 3592
f850e2e6
GN
3593 trace_kvm_pio(!in, port, size, 1);
3594
de7d789a
CO
3595 vcpu->run->exit_reason = KVM_EXIT_IO;
3596 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
ad312c7c 3597 vcpu->run->io.size = vcpu->arch.pio.size = size;
de7d789a 3598 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
ad312c7c
ZX
3599 vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
3600 vcpu->run->io.port = vcpu->arch.pio.port = port;
3601 vcpu->arch.pio.in = in;
3602 vcpu->arch.pio.string = 0;
3603 vcpu->arch.pio.down = 0;
ad312c7c 3604 vcpu->arch.pio.rep = 0;
de7d789a 3605
1976d2d2
TY
3606 if (!vcpu->arch.pio.in) {
3607 val = kvm_register_read(vcpu, VCPU_REGS_RAX);
3608 memcpy(vcpu->arch.pio_data, &val, 4);
3609 }
de7d789a 3610
bda9020e 3611 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
de7d789a
CO
3612 complete_pio(vcpu);
3613 return 1;
3614 }
3615 return 0;
3616}
3617EXPORT_SYMBOL_GPL(kvm_emulate_pio);
3618
851ba692 3619int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, int in,
de7d789a
CO
3620 int size, unsigned long count, int down,
3621 gva_t address, int rep, unsigned port)
3622{
3623 unsigned now, in_page;
0f346074 3624 int ret = 0;
de7d789a 3625
f850e2e6
GN
3626 trace_kvm_pio(!in, port, size, count);
3627
de7d789a
CO
3628 vcpu->run->exit_reason = KVM_EXIT_IO;
3629 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
ad312c7c 3630 vcpu->run->io.size = vcpu->arch.pio.size = size;
de7d789a 3631 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
ad312c7c
ZX
3632 vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
3633 vcpu->run->io.port = vcpu->arch.pio.port = port;
3634 vcpu->arch.pio.in = in;
3635 vcpu->arch.pio.string = 1;
3636 vcpu->arch.pio.down = down;
ad312c7c 3637 vcpu->arch.pio.rep = rep;
de7d789a
CO
3638
3639 if (!count) {
3640 kvm_x86_ops->skip_emulated_instruction(vcpu);
3641 return 1;
3642 }
3643
3644 if (!down)
3645 in_page = PAGE_SIZE - offset_in_page(address);
3646 else
3647 in_page = offset_in_page(address) + size;
3648 now = min(count, (unsigned long)in_page / size);
0f346074 3649 if (!now)
de7d789a 3650 now = 1;
de7d789a
CO
3651 if (down) {
3652 /*
3653 * String I/O in reverse. Yuck. Kill the guest, fix later.
3654 */
3655 pr_unimpl(vcpu, "guest string pio down\n");
c1a5d4f9 3656 kvm_inject_gp(vcpu, 0);
de7d789a
CO
3657 return 1;
3658 }
3659 vcpu->run->io.count = now;
ad312c7c 3660 vcpu->arch.pio.cur_count = now;
de7d789a 3661
ad312c7c 3662 if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
de7d789a
CO
3663 kvm_x86_ops->skip_emulated_instruction(vcpu);
3664
0f346074 3665 vcpu->arch.pio.guest_gva = address;
de7d789a 3666
ad312c7c 3667 if (!vcpu->arch.pio.in) {
de7d789a
CO
3668 /* string PIO write */
3669 ret = pio_copy_data(vcpu);
1871c602 3670 if (ret == X86EMUL_PROPAGATE_FAULT)
0f346074 3671 return 1;
bda9020e 3672 if (ret == 0 && !pio_string_write(vcpu)) {
de7d789a 3673 complete_pio(vcpu);
ad312c7c 3674 if (vcpu->arch.pio.count == 0)
de7d789a
CO
3675 ret = 1;
3676 }
bda9020e
MT
3677 }
3678 /* no string PIO read support yet */
de7d789a
CO
3679
3680 return ret;
3681}
3682EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
3683
c8076604
GH
3684static void bounce_off(void *info)
3685{
3686 /* nothing */
3687}
3688
c8076604
GH
3689static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
3690 void *data)
3691{
3692 struct cpufreq_freqs *freq = data;
3693 struct kvm *kvm;
3694 struct kvm_vcpu *vcpu;
3695 int i, send_ipi = 0;
3696
c8076604
GH
3697 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
3698 return 0;
3699 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
3700 return 0;
0cca7907 3701 per_cpu(cpu_tsc_khz, freq->cpu) = freq->new;
c8076604
GH
3702
3703 spin_lock(&kvm_lock);
3704 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 3705 kvm_for_each_vcpu(i, vcpu, kvm) {
c8076604
GH
3706 if (vcpu->cpu != freq->cpu)
3707 continue;
3708 if (!kvm_request_guest_time_update(vcpu))
3709 continue;
3710 if (vcpu->cpu != smp_processor_id())
3711 send_ipi++;
3712 }
3713 }
3714 spin_unlock(&kvm_lock);
3715
3716 if (freq->old < freq->new && send_ipi) {
3717 /*
3718 * We upscale the frequency. Must make the guest
3719 * doesn't see old kvmclock values while running with
3720 * the new frequency, otherwise we risk the guest sees
3721 * time go backwards.
3722 *
3723 * In case we update the frequency for another cpu
3724 * (which might be in guest context) send an interrupt
3725 * to kick the cpu out of guest context. Next time
3726 * guest context is entered kvmclock will be updated,
3727 * so the guest will not see stale values.
3728 */
3729 smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
3730 }
3731 return 0;
3732}
3733
3734static struct notifier_block kvmclock_cpufreq_notifier_block = {
3735 .notifier_call = kvmclock_cpufreq_notifier
3736};
3737
b820cc0c
ZA
3738static void kvm_timer_init(void)
3739{
3740 int cpu;
3741
b820cc0c 3742 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
b820cc0c
ZA
3743 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
3744 CPUFREQ_TRANSITION_NOTIFIER);
6b7d7e76
ZA
3745 for_each_online_cpu(cpu) {
3746 unsigned long khz = cpufreq_get(cpu);
3747 if (!khz)
3748 khz = tsc_khz;
3749 per_cpu(cpu_tsc_khz, cpu) = khz;
3750 }
0cca7907
ZA
3751 } else {
3752 for_each_possible_cpu(cpu)
3753 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
b820cc0c
ZA
3754 }
3755}
3756
f8c16bba 3757int kvm_arch_init(void *opaque)
043405e1 3758{
b820cc0c 3759 int r;
f8c16bba
ZX
3760 struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
3761
f8c16bba
ZX
3762 if (kvm_x86_ops) {
3763 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
3764 r = -EEXIST;
3765 goto out;
f8c16bba
ZX
3766 }
3767
3768 if (!ops->cpu_has_kvm_support()) {
3769 printk(KERN_ERR "kvm: no hardware support\n");
56c6d28a
ZX
3770 r = -EOPNOTSUPP;
3771 goto out;
f8c16bba
ZX
3772 }
3773 if (ops->disabled_by_bios()) {
3774 printk(KERN_ERR "kvm: disabled by bios\n");
56c6d28a
ZX
3775 r = -EOPNOTSUPP;
3776 goto out;
f8c16bba
ZX
3777 }
3778
97db56ce
AK
3779 r = kvm_mmu_module_init();
3780 if (r)
3781 goto out;
3782
3783 kvm_init_msr_list();
3784
f8c16bba 3785 kvm_x86_ops = ops;
56c6d28a 3786 kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
7b52345e
SY
3787 kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
3788 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
4b12f0de 3789 PT_DIRTY_MASK, PT64_NX_MASK, 0);
c8076604 3790
b820cc0c 3791 kvm_timer_init();
c8076604 3792
f8c16bba 3793 return 0;
56c6d28a
ZX
3794
3795out:
56c6d28a 3796 return r;
043405e1 3797}
8776e519 3798
f8c16bba
ZX
3799void kvm_arch_exit(void)
3800{
888d256e
JK
3801 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
3802 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
3803 CPUFREQ_TRANSITION_NOTIFIER);
f8c16bba 3804 kvm_x86_ops = NULL;
56c6d28a
ZX
3805 kvm_mmu_module_exit();
3806}
f8c16bba 3807
8776e519
HB
3808int kvm_emulate_halt(struct kvm_vcpu *vcpu)
3809{
3810 ++vcpu->stat.halt_exits;
3811 if (irqchip_in_kernel(vcpu->kvm)) {
a4535290 3812 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
8776e519
HB
3813 return 1;
3814 } else {
3815 vcpu->run->exit_reason = KVM_EXIT_HLT;
3816 return 0;
3817 }
3818}
3819EXPORT_SYMBOL_GPL(kvm_emulate_halt);
3820
2f333bcb
MT
3821static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
3822 unsigned long a1)
3823{
3824 if (is_long_mode(vcpu))
3825 return a0;
3826 else
3827 return a0 | ((gpa_t)a1 << 32);
3828}
3829
55cd8e5a
GN
3830int kvm_hv_hypercall(struct kvm_vcpu *vcpu)
3831{
3832 u64 param, ingpa, outgpa, ret;
3833 uint16_t code, rep_idx, rep_cnt, res = HV_STATUS_SUCCESS, rep_done = 0;
3834 bool fast, longmode;
3835 int cs_db, cs_l;
3836
3837 /*
3838 * hypercall generates UD from non zero cpl and real mode
3839 * per HYPER-V spec
3840 */
3eeb3288 3841 if (kvm_x86_ops->get_cpl(vcpu) != 0 || !is_protmode(vcpu)) {
55cd8e5a
GN
3842 kvm_queue_exception(vcpu, UD_VECTOR);
3843 return 0;
3844 }
3845
3846 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
3847 longmode = is_long_mode(vcpu) && cs_l == 1;
3848
3849 if (!longmode) {
ccd46936
GN
3850 param = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDX) << 32) |
3851 (kvm_register_read(vcpu, VCPU_REGS_RAX) & 0xffffffff);
3852 ingpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RBX) << 32) |
3853 (kvm_register_read(vcpu, VCPU_REGS_RCX) & 0xffffffff);
3854 outgpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDI) << 32) |
3855 (kvm_register_read(vcpu, VCPU_REGS_RSI) & 0xffffffff);
55cd8e5a
GN
3856 }
3857#ifdef CONFIG_X86_64
3858 else {
3859 param = kvm_register_read(vcpu, VCPU_REGS_RCX);
3860 ingpa = kvm_register_read(vcpu, VCPU_REGS_RDX);
3861 outgpa = kvm_register_read(vcpu, VCPU_REGS_R8);
3862 }
3863#endif
3864
3865 code = param & 0xffff;
3866 fast = (param >> 16) & 0x1;
3867 rep_cnt = (param >> 32) & 0xfff;
3868 rep_idx = (param >> 48) & 0xfff;
3869
3870 trace_kvm_hv_hypercall(code, fast, rep_cnt, rep_idx, ingpa, outgpa);
3871
c25bc163
GN
3872 switch (code) {
3873 case HV_X64_HV_NOTIFY_LONG_SPIN_WAIT:
3874 kvm_vcpu_on_spin(vcpu);
3875 break;
3876 default:
3877 res = HV_STATUS_INVALID_HYPERCALL_CODE;
3878 break;
3879 }
55cd8e5a
GN
3880
3881 ret = res | (((u64)rep_done & 0xfff) << 32);
3882 if (longmode) {
3883 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
3884 } else {
3885 kvm_register_write(vcpu, VCPU_REGS_RDX, ret >> 32);
3886 kvm_register_write(vcpu, VCPU_REGS_RAX, ret & 0xffffffff);
3887 }
3888
3889 return 1;
3890}
3891
8776e519
HB
3892int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
3893{
3894 unsigned long nr, a0, a1, a2, a3, ret;
2f333bcb 3895 int r = 1;
8776e519 3896
55cd8e5a
GN
3897 if (kvm_hv_hypercall_enabled(vcpu->kvm))
3898 return kvm_hv_hypercall(vcpu);
3899
5fdbf976
MT
3900 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
3901 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
3902 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
3903 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
3904 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
8776e519 3905
229456fc 3906 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 3907
8776e519
HB
3908 if (!is_long_mode(vcpu)) {
3909 nr &= 0xFFFFFFFF;
3910 a0 &= 0xFFFFFFFF;
3911 a1 &= 0xFFFFFFFF;
3912 a2 &= 0xFFFFFFFF;
3913 a3 &= 0xFFFFFFFF;
3914 }
3915
07708c4a
JK
3916 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
3917 ret = -KVM_EPERM;
3918 goto out;
3919 }
3920
8776e519 3921 switch (nr) {
b93463aa
AK
3922 case KVM_HC_VAPIC_POLL_IRQ:
3923 ret = 0;
3924 break;
2f333bcb
MT
3925 case KVM_HC_MMU_OP:
3926 r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
3927 break;
8776e519
HB
3928 default:
3929 ret = -KVM_ENOSYS;
3930 break;
3931 }
07708c4a 3932out:
5fdbf976 3933 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
f11c3a8d 3934 ++vcpu->stat.hypercalls;
2f333bcb 3935 return r;
8776e519
HB
3936}
3937EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
3938
3939int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
3940{
3941 char instruction[3];
5fdbf976 3942 unsigned long rip = kvm_rip_read(vcpu);
8776e519 3943
8776e519
HB
3944 /*
3945 * Blow out the MMU to ensure that no other VCPU has an active mapping
3946 * to ensure that the updated hypercall appears atomically across all
3947 * VCPUs.
3948 */
3949 kvm_mmu_zap_all(vcpu->kvm);
3950
8776e519 3951 kvm_x86_ops->patch_hypercall(vcpu, instruction);
8776e519 3952
7edcface 3953 return emulator_write_emulated(rip, instruction, 3, vcpu);
8776e519
HB
3954}
3955
3956static u64 mk_cr_64(u64 curr_cr, u32 new_val)
3957{
3958 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
3959}
3960
3961void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
3962{
89a27f4d 3963 struct desc_ptr dt = { limit, base };
8776e519
HB
3964
3965 kvm_x86_ops->set_gdt(vcpu, &dt);
3966}
3967
3968void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
3969{
89a27f4d 3970 struct desc_ptr dt = { limit, base };
8776e519
HB
3971
3972 kvm_x86_ops->set_idt(vcpu, &dt);
3973}
3974
3975void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
3976 unsigned long *rflags)
3977{
2d3ad1f4 3978 kvm_lmsw(vcpu, msw);
91586a3b 3979 *rflags = kvm_get_rflags(vcpu);
8776e519
HB
3980}
3981
3982unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
3983{
54e445ca
JR
3984 unsigned long value;
3985
8776e519
HB
3986 switch (cr) {
3987 case 0:
4d4ec087 3988 value = kvm_read_cr0(vcpu);
54e445ca 3989 break;
8776e519 3990 case 2:
54e445ca
JR
3991 value = vcpu->arch.cr2;
3992 break;
8776e519 3993 case 3:
54e445ca
JR
3994 value = vcpu->arch.cr3;
3995 break;
8776e519 3996 case 4:
fc78f519 3997 value = kvm_read_cr4(vcpu);
54e445ca 3998 break;
152ff9be 3999 case 8:
54e445ca
JR
4000 value = kvm_get_cr8(vcpu);
4001 break;
8776e519 4002 default:
b8688d51 4003 vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
8776e519
HB
4004 return 0;
4005 }
54e445ca
JR
4006
4007 return value;
8776e519
HB
4008}
4009
4010void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
4011 unsigned long *rflags)
4012{
4013 switch (cr) {
4014 case 0:
4d4ec087 4015 kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
91586a3b 4016 *rflags = kvm_get_rflags(vcpu);
8776e519
HB
4017 break;
4018 case 2:
ad312c7c 4019 vcpu->arch.cr2 = val;
8776e519
HB
4020 break;
4021 case 3:
2d3ad1f4 4022 kvm_set_cr3(vcpu, val);
8776e519
HB
4023 break;
4024 case 4:
fc78f519 4025 kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
8776e519 4026 break;
152ff9be 4027 case 8:
2d3ad1f4 4028 kvm_set_cr8(vcpu, val & 0xfUL);
152ff9be 4029 break;
8776e519 4030 default:
b8688d51 4031 vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
8776e519
HB
4032 }
4033}
4034
07716717
DK
4035static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
4036{
ad312c7c
ZX
4037 struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
4038 int j, nent = vcpu->arch.cpuid_nent;
07716717
DK
4039
4040 e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
4041 /* when no next entry is found, the current entry[i] is reselected */
0fdf8e59 4042 for (j = i + 1; ; j = (j + 1) % nent) {
ad312c7c 4043 struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
07716717
DK
4044 if (ej->function == e->function) {
4045 ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
4046 return j;
4047 }
4048 }
4049 return 0; /* silence gcc, even though control never reaches here */
4050}
4051
4052/* find an entry with matching function, matching index (if needed), and that
4053 * should be read next (if it's stateful) */
4054static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
4055 u32 function, u32 index)
4056{
4057 if (e->function != function)
4058 return 0;
4059 if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
4060 return 0;
4061 if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
19355475 4062 !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
07716717
DK
4063 return 0;
4064 return 1;
4065}
4066
d8017474
AG
4067struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
4068 u32 function, u32 index)
8776e519
HB
4069{
4070 int i;
d8017474 4071 struct kvm_cpuid_entry2 *best = NULL;
8776e519 4072
ad312c7c 4073 for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
d8017474
AG
4074 struct kvm_cpuid_entry2 *e;
4075
ad312c7c 4076 e = &vcpu->arch.cpuid_entries[i];
07716717
DK
4077 if (is_matching_cpuid_entry(e, function, index)) {
4078 if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
4079 move_to_next_stateful_cpuid_entry(vcpu, i);
8776e519
HB
4080 best = e;
4081 break;
4082 }
4083 /*
4084 * Both basic or both extended?
4085 */
4086 if (((e->function ^ function) & 0x80000000) == 0)
4087 if (!best || e->function > best->function)
4088 best = e;
4089 }
d8017474
AG
4090 return best;
4091}
0e851880 4092EXPORT_SYMBOL_GPL(kvm_find_cpuid_entry);
d8017474 4093
82725b20
DE
4094int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
4095{
4096 struct kvm_cpuid_entry2 *best;
4097
4098 best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
4099 if (best)
4100 return best->eax & 0xff;
4101 return 36;
4102}
4103
d8017474
AG
4104void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
4105{
4106 u32 function, index;
4107 struct kvm_cpuid_entry2 *best;
4108
4109 function = kvm_register_read(vcpu, VCPU_REGS_RAX);
4110 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4111 kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
4112 kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
4113 kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
4114 kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
4115 best = kvm_find_cpuid_entry(vcpu, function, index);
8776e519 4116 if (best) {
5fdbf976
MT
4117 kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
4118 kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
4119 kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
4120 kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
8776e519 4121 }
8776e519 4122 kvm_x86_ops->skip_emulated_instruction(vcpu);
229456fc
MT
4123 trace_kvm_cpuid(function,
4124 kvm_register_read(vcpu, VCPU_REGS_RAX),
4125 kvm_register_read(vcpu, VCPU_REGS_RBX),
4126 kvm_register_read(vcpu, VCPU_REGS_RCX),
4127 kvm_register_read(vcpu, VCPU_REGS_RDX));
8776e519
HB
4128}
4129EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
d0752060 4130
b6c7a5dc
HB
4131/*
4132 * Check if userspace requested an interrupt window, and that the
4133 * interrupt window is open.
4134 *
4135 * No need to exit to userspace if we already have an interrupt queued.
4136 */
851ba692 4137static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 4138{
8061823a 4139 return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
851ba692 4140 vcpu->run->request_interrupt_window &&
5df56646 4141 kvm_arch_interrupt_allowed(vcpu));
b6c7a5dc
HB
4142}
4143
851ba692 4144static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 4145{
851ba692
AK
4146 struct kvm_run *kvm_run = vcpu->run;
4147
91586a3b 4148 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
2d3ad1f4 4149 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 4150 kvm_run->apic_base = kvm_get_apic_base(vcpu);
4531220b 4151 if (irqchip_in_kernel(vcpu->kvm))
b6c7a5dc 4152 kvm_run->ready_for_interrupt_injection = 1;
4531220b 4153 else
b6c7a5dc 4154 kvm_run->ready_for_interrupt_injection =
fa9726b0
GN
4155 kvm_arch_interrupt_allowed(vcpu) &&
4156 !kvm_cpu_has_interrupt(vcpu) &&
4157 !kvm_event_needs_reinjection(vcpu);
b6c7a5dc
HB
4158}
4159
b93463aa
AK
4160static void vapic_enter(struct kvm_vcpu *vcpu)
4161{
4162 struct kvm_lapic *apic = vcpu->arch.apic;
4163 struct page *page;
4164
4165 if (!apic || !apic->vapic_addr)
4166 return;
4167
4168 page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
72dc67a6
IE
4169
4170 vcpu->arch.apic->vapic_page = page;
b93463aa
AK
4171}
4172
4173static void vapic_exit(struct kvm_vcpu *vcpu)
4174{
4175 struct kvm_lapic *apic = vcpu->arch.apic;
f656ce01 4176 int idx;
b93463aa
AK
4177
4178 if (!apic || !apic->vapic_addr)
4179 return;
4180
f656ce01 4181 idx = srcu_read_lock(&vcpu->kvm->srcu);
b93463aa
AK
4182 kvm_release_page_dirty(apic->vapic_page);
4183 mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
f656ce01 4184 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
4185}
4186
95ba8273
GN
4187static void update_cr8_intercept(struct kvm_vcpu *vcpu)
4188{
4189 int max_irr, tpr;
4190
4191 if (!kvm_x86_ops->update_cr8_intercept)
4192 return;
4193
88c808fd
AK
4194 if (!vcpu->arch.apic)
4195 return;
4196
8db3baa2
GN
4197 if (!vcpu->arch.apic->vapic_addr)
4198 max_irr = kvm_lapic_find_highest_irr(vcpu);
4199 else
4200 max_irr = -1;
95ba8273
GN
4201
4202 if (max_irr != -1)
4203 max_irr >>= 4;
4204
4205 tpr = kvm_lapic_get_cr8(vcpu);
4206
4207 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
4208}
4209
851ba692 4210static void inject_pending_event(struct kvm_vcpu *vcpu)
95ba8273
GN
4211{
4212 /* try to reinject previous events if any */
b59bb7bd
GN
4213 if (vcpu->arch.exception.pending) {
4214 kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
4215 vcpu->arch.exception.has_error_code,
4216 vcpu->arch.exception.error_code);
4217 return;
4218 }
4219
95ba8273
GN
4220 if (vcpu->arch.nmi_injected) {
4221 kvm_x86_ops->set_nmi(vcpu);
4222 return;
4223 }
4224
4225 if (vcpu->arch.interrupt.pending) {
66fd3f7f 4226 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
4227 return;
4228 }
4229
4230 /* try to inject new event if pending */
4231 if (vcpu->arch.nmi_pending) {
4232 if (kvm_x86_ops->nmi_allowed(vcpu)) {
4233 vcpu->arch.nmi_pending = false;
4234 vcpu->arch.nmi_injected = true;
4235 kvm_x86_ops->set_nmi(vcpu);
4236 }
4237 } else if (kvm_cpu_has_interrupt(vcpu)) {
4238 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
66fd3f7f
GN
4239 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
4240 false);
4241 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
4242 }
4243 }
4244}
4245
851ba692 4246static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
4247{
4248 int r;
6a8b1d13 4249 bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
851ba692 4250 vcpu->run->request_interrupt_window;
b6c7a5dc 4251
2e53d63a
MT
4252 if (vcpu->requests)
4253 if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
4254 kvm_mmu_unload(vcpu);
4255
b6c7a5dc
HB
4256 r = kvm_mmu_reload(vcpu);
4257 if (unlikely(r))
4258 goto out;
4259
2f52d58c
AK
4260 if (vcpu->requests) {
4261 if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
2f599714 4262 __kvm_migrate_timers(vcpu);
c8076604
GH
4263 if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
4264 kvm_write_guest_time(vcpu);
4731d4c7
MT
4265 if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
4266 kvm_mmu_sync_roots(vcpu);
d4acf7e7
MT
4267 if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
4268 kvm_x86_ops->tlb_flush(vcpu);
b93463aa
AK
4269 if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
4270 &vcpu->requests)) {
851ba692 4271 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
4272 r = 0;
4273 goto out;
4274 }
71c4dfaf 4275 if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
851ba692 4276 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
71c4dfaf
JR
4277 r = 0;
4278 goto out;
4279 }
02daab21
AK
4280 if (test_and_clear_bit(KVM_REQ_DEACTIVATE_FPU, &vcpu->requests)) {
4281 vcpu->fpu_active = 0;
4282 kvm_x86_ops->fpu_deactivate(vcpu);
4283 }
2f52d58c 4284 }
b93463aa 4285
b6c7a5dc
HB
4286 preempt_disable();
4287
4288 kvm_x86_ops->prepare_guest_switch(vcpu);
2608d7a1
AK
4289 if (vcpu->fpu_active)
4290 kvm_load_guest_fpu(vcpu);
b6c7a5dc
HB
4291
4292 local_irq_disable();
4293
32f88400
MT
4294 clear_bit(KVM_REQ_KICK, &vcpu->requests);
4295 smp_mb__after_clear_bit();
4296
d7690175 4297 if (vcpu->requests || need_resched() || signal_pending(current)) {
c7f0f24b 4298 set_bit(KVM_REQ_KICK, &vcpu->requests);
6c142801
AK
4299 local_irq_enable();
4300 preempt_enable();
4301 r = 1;
4302 goto out;
4303 }
4304
851ba692 4305 inject_pending_event(vcpu);
b6c7a5dc 4306
6a8b1d13
GN
4307 /* enable NMI/IRQ window open exits if needed */
4308 if (vcpu->arch.nmi_pending)
4309 kvm_x86_ops->enable_nmi_window(vcpu);
4310 else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
4311 kvm_x86_ops->enable_irq_window(vcpu);
4312
95ba8273 4313 if (kvm_lapic_enabled(vcpu)) {
8db3baa2
GN
4314 update_cr8_intercept(vcpu);
4315 kvm_lapic_sync_to_vapic(vcpu);
95ba8273 4316 }
b93463aa 4317
f656ce01 4318 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
3200f405 4319
b6c7a5dc
HB
4320 kvm_guest_enter();
4321
42dbaa5a 4322 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
4323 set_debugreg(0, 7);
4324 set_debugreg(vcpu->arch.eff_db[0], 0);
4325 set_debugreg(vcpu->arch.eff_db[1], 1);
4326 set_debugreg(vcpu->arch.eff_db[2], 2);
4327 set_debugreg(vcpu->arch.eff_db[3], 3);
4328 }
b6c7a5dc 4329
229456fc 4330 trace_kvm_entry(vcpu->vcpu_id);
851ba692 4331 kvm_x86_ops->run(vcpu);
b6c7a5dc 4332
24f1e32c
FW
4333 /*
4334 * If the guest has used debug registers, at least dr7
4335 * will be disabled while returning to the host.
4336 * If we don't have active breakpoints in the host, we don't
4337 * care about the messed up debug address registers. But if
4338 * we have some of them active, restore the old state.
4339 */
59d8eb53 4340 if (hw_breakpoint_active())
24f1e32c 4341 hw_breakpoint_restore();
42dbaa5a 4342
32f88400 4343 set_bit(KVM_REQ_KICK, &vcpu->requests);
b6c7a5dc
HB
4344 local_irq_enable();
4345
4346 ++vcpu->stat.exits;
4347
4348 /*
4349 * We must have an instruction between local_irq_enable() and
4350 * kvm_guest_exit(), so the timer interrupt isn't delayed by
4351 * the interrupt shadow. The stat.exits increment will do nicely.
4352 * But we need to prevent reordering, hence this barrier():
4353 */
4354 barrier();
4355
4356 kvm_guest_exit();
4357
4358 preempt_enable();
4359
f656ce01 4360 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 4361
b6c7a5dc
HB
4362 /*
4363 * Profile KVM exit RIPs:
4364 */
4365 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
4366 unsigned long rip = kvm_rip_read(vcpu);
4367 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
4368 }
4369
298101da 4370
b93463aa
AK
4371 kvm_lapic_sync_from_vapic(vcpu);
4372
851ba692 4373 r = kvm_x86_ops->handle_exit(vcpu);
d7690175
MT
4374out:
4375 return r;
4376}
b6c7a5dc 4377
09cec754 4378
851ba692 4379static int __vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
4380{
4381 int r;
f656ce01 4382 struct kvm *kvm = vcpu->kvm;
d7690175
MT
4383
4384 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
1b10bf31
JK
4385 pr_debug("vcpu %d received sipi with vector # %x\n",
4386 vcpu->vcpu_id, vcpu->arch.sipi_vector);
d7690175 4387 kvm_lapic_reset(vcpu);
5f179287 4388 r = kvm_arch_vcpu_reset(vcpu);
d7690175
MT
4389 if (r)
4390 return r;
4391 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
b6c7a5dc
HB
4392 }
4393
f656ce01 4394 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175
MT
4395 vapic_enter(vcpu);
4396
4397 r = 1;
4398 while (r > 0) {
af2152f5 4399 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
851ba692 4400 r = vcpu_enter_guest(vcpu);
d7690175 4401 else {
f656ce01 4402 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
d7690175 4403 kvm_vcpu_block(vcpu);
f656ce01 4404 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 4405 if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
09cec754
GN
4406 {
4407 switch(vcpu->arch.mp_state) {
4408 case KVM_MP_STATE_HALTED:
d7690175 4409 vcpu->arch.mp_state =
09cec754
GN
4410 KVM_MP_STATE_RUNNABLE;
4411 case KVM_MP_STATE_RUNNABLE:
4412 break;
4413 case KVM_MP_STATE_SIPI_RECEIVED:
4414 default:
4415 r = -EINTR;
4416 break;
4417 }
4418 }
d7690175
MT
4419 }
4420
09cec754
GN
4421 if (r <= 0)
4422 break;
4423
4424 clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
4425 if (kvm_cpu_has_pending_timer(vcpu))
4426 kvm_inject_pending_timer_irqs(vcpu);
4427
851ba692 4428 if (dm_request_for_irq_injection(vcpu)) {
09cec754 4429 r = -EINTR;
851ba692 4430 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754
GN
4431 ++vcpu->stat.request_irq_exits;
4432 }
4433 if (signal_pending(current)) {
4434 r = -EINTR;
851ba692 4435 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754
GN
4436 ++vcpu->stat.signal_exits;
4437 }
4438 if (need_resched()) {
f656ce01 4439 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
09cec754 4440 kvm_resched(vcpu);
f656ce01 4441 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 4442 }
b6c7a5dc
HB
4443 }
4444
f656ce01 4445 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
851ba692 4446 post_kvm_run_save(vcpu);
b6c7a5dc 4447
b93463aa
AK
4448 vapic_exit(vcpu);
4449
b6c7a5dc
HB
4450 return r;
4451}
4452
4453int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
4454{
4455 int r;
4456 sigset_t sigsaved;
4457
4458 vcpu_load(vcpu);
4459
ac9f6dc0
AK
4460 if (vcpu->sigset_active)
4461 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
4462
a4535290 4463 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
b6c7a5dc 4464 kvm_vcpu_block(vcpu);
d7690175 4465 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
ac9f6dc0
AK
4466 r = -EAGAIN;
4467 goto out;
b6c7a5dc
HB
4468 }
4469
b6c7a5dc
HB
4470 /* re-sync apic's tpr */
4471 if (!irqchip_in_kernel(vcpu->kvm))
2d3ad1f4 4472 kvm_set_cr8(vcpu, kvm_run->cr8);
b6c7a5dc 4473
ad312c7c 4474 if (vcpu->arch.pio.cur_count) {
7567cae1 4475 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
b6c7a5dc 4476 r = complete_pio(vcpu);
7567cae1 4477 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
4478 if (r)
4479 goto out;
4480 }
b6c7a5dc
HB
4481 if (vcpu->mmio_needed) {
4482 memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
4483 vcpu->mmio_read_completed = 1;
4484 vcpu->mmio_needed = 0;
3200f405 4485
f656ce01 4486 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
851ba692 4487 r = emulate_instruction(vcpu, vcpu->arch.mmio_fault_cr2, 0,
571008da 4488 EMULTYPE_NO_DECODE);
f656ce01 4489 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
4490 if (r == EMULATE_DO_MMIO) {
4491 /*
4492 * Read-modify-write. Back to userspace.
4493 */
4494 r = 0;
4495 goto out;
4496 }
4497 }
5fdbf976
MT
4498 if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
4499 kvm_register_write(vcpu, VCPU_REGS_RAX,
4500 kvm_run->hypercall.ret);
b6c7a5dc 4501
851ba692 4502 r = __vcpu_run(vcpu);
b6c7a5dc
HB
4503
4504out:
4505 if (vcpu->sigset_active)
4506 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
4507
4508 vcpu_put(vcpu);
4509 return r;
4510}
4511
4512int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
4513{
4514 vcpu_load(vcpu);
4515
5fdbf976
MT
4516 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
4517 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
4518 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
4519 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
4520 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
4521 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
4522 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
4523 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
b6c7a5dc 4524#ifdef CONFIG_X86_64
5fdbf976
MT
4525 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
4526 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
4527 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
4528 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
4529 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
4530 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
4531 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
4532 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
b6c7a5dc
HB
4533#endif
4534
5fdbf976 4535 regs->rip = kvm_rip_read(vcpu);
91586a3b 4536 regs->rflags = kvm_get_rflags(vcpu);
b6c7a5dc
HB
4537
4538 vcpu_put(vcpu);
4539
4540 return 0;
4541}
4542
4543int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
4544{
4545 vcpu_load(vcpu);
4546
5fdbf976
MT
4547 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
4548 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
4549 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
4550 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
4551 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
4552 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
4553 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
4554 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
b6c7a5dc 4555#ifdef CONFIG_X86_64
5fdbf976
MT
4556 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
4557 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
4558 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
4559 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
4560 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
4561 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
4562 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
4563 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
b6c7a5dc
HB
4564#endif
4565
5fdbf976 4566 kvm_rip_write(vcpu, regs->rip);
91586a3b 4567 kvm_set_rflags(vcpu, regs->rflags);
b6c7a5dc 4568
b4f14abd
JK
4569 vcpu->arch.exception.pending = false;
4570
b6c7a5dc
HB
4571 vcpu_put(vcpu);
4572
4573 return 0;
4574}
4575
3e6e0aab
GT
4576void kvm_get_segment(struct kvm_vcpu *vcpu,
4577 struct kvm_segment *var, int seg)
b6c7a5dc 4578{
14af3f3c 4579 kvm_x86_ops->get_segment(vcpu, var, seg);
b6c7a5dc
HB
4580}
4581
4582void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4583{
4584 struct kvm_segment cs;
4585
3e6e0aab 4586 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
4587 *db = cs.db;
4588 *l = cs.l;
4589}
4590EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
4591
4592int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
4593 struct kvm_sregs *sregs)
4594{
89a27f4d 4595 struct desc_ptr dt;
b6c7a5dc
HB
4596
4597 vcpu_load(vcpu);
4598
3e6e0aab
GT
4599 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
4600 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
4601 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
4602 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
4603 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
4604 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 4605
3e6e0aab
GT
4606 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
4607 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc
HB
4608
4609 kvm_x86_ops->get_idt(vcpu, &dt);
89a27f4d
GN
4610 sregs->idt.limit = dt.size;
4611 sregs->idt.base = dt.address;
b6c7a5dc 4612 kvm_x86_ops->get_gdt(vcpu, &dt);
89a27f4d
GN
4613 sregs->gdt.limit = dt.size;
4614 sregs->gdt.base = dt.address;
b6c7a5dc 4615
4d4ec087 4616 sregs->cr0 = kvm_read_cr0(vcpu);
ad312c7c
ZX
4617 sregs->cr2 = vcpu->arch.cr2;
4618 sregs->cr3 = vcpu->arch.cr3;
fc78f519 4619 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 4620 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 4621 sregs->efer = vcpu->arch.efer;
b6c7a5dc
HB
4622 sregs->apic_base = kvm_get_apic_base(vcpu);
4623
923c61bb 4624 memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
b6c7a5dc 4625
36752c9b 4626 if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
4627 set_bit(vcpu->arch.interrupt.nr,
4628 (unsigned long *)sregs->interrupt_bitmap);
16d7a191 4629
b6c7a5dc
HB
4630 vcpu_put(vcpu);
4631
4632 return 0;
4633}
4634
62d9f0db
MT
4635int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
4636 struct kvm_mp_state *mp_state)
4637{
4638 vcpu_load(vcpu);
4639 mp_state->mp_state = vcpu->arch.mp_state;
4640 vcpu_put(vcpu);
4641 return 0;
4642}
4643
4644int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
4645 struct kvm_mp_state *mp_state)
4646{
4647 vcpu_load(vcpu);
4648 vcpu->arch.mp_state = mp_state->mp_state;
4649 vcpu_put(vcpu);
4650 return 0;
4651}
4652
3e6e0aab 4653static void kvm_set_segment(struct kvm_vcpu *vcpu,
b6c7a5dc
HB
4654 struct kvm_segment *var, int seg)
4655{
14af3f3c 4656 kvm_x86_ops->set_segment(vcpu, var, seg);
b6c7a5dc
HB
4657}
4658
37817f29
IE
4659static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
4660 struct kvm_segment *kvm_desct)
4661{
46a359e7
AM
4662 kvm_desct->base = get_desc_base(seg_desc);
4663 kvm_desct->limit = get_desc_limit(seg_desc);
c93cd3a5
MT
4664 if (seg_desc->g) {
4665 kvm_desct->limit <<= 12;
4666 kvm_desct->limit |= 0xfff;
4667 }
37817f29
IE
4668 kvm_desct->selector = selector;
4669 kvm_desct->type = seg_desc->type;
4670 kvm_desct->present = seg_desc->p;
4671 kvm_desct->dpl = seg_desc->dpl;
4672 kvm_desct->db = seg_desc->d;
4673 kvm_desct->s = seg_desc->s;
4674 kvm_desct->l = seg_desc->l;
4675 kvm_desct->g = seg_desc->g;
4676 kvm_desct->avl = seg_desc->avl;
4677 if (!selector)
4678 kvm_desct->unusable = 1;
4679 else
4680 kvm_desct->unusable = 0;
4681 kvm_desct->padding = 0;
4682}
4683
b8222ad2
AS
4684static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
4685 u16 selector,
89a27f4d 4686 struct desc_ptr *dtable)
37817f29
IE
4687{
4688 if (selector & 1 << 2) {
4689 struct kvm_segment kvm_seg;
4690
3e6e0aab 4691 kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
37817f29
IE
4692
4693 if (kvm_seg.unusable)
89a27f4d 4694 dtable->size = 0;
37817f29 4695 else
89a27f4d
GN
4696 dtable->size = kvm_seg.limit;
4697 dtable->address = kvm_seg.base;
37817f29
IE
4698 }
4699 else
4700 kvm_x86_ops->get_gdt(vcpu, dtable);
4701}
4702
4703/* allowed just for 8 bytes segments */
4704static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
4705 struct desc_struct *seg_desc)
4706{
89a27f4d 4707 struct desc_ptr dtable;
37817f29 4708 u16 index = selector >> 3;
6f550484
TY
4709 int ret;
4710 u32 err;
4711 gva_t addr;
37817f29 4712
b8222ad2 4713 get_segment_descriptor_dtable(vcpu, selector, &dtable);
37817f29 4714
89a27f4d 4715 if (dtable.size < index * 8 + 7) {
37817f29 4716 kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
c125c607 4717 return X86EMUL_PROPAGATE_FAULT;
37817f29 4718 }
6f550484
TY
4719 addr = dtable.base + index * 8;
4720 ret = kvm_read_guest_virt_system(addr, seg_desc, sizeof(*seg_desc),
4721 vcpu, &err);
4722 if (ret == X86EMUL_PROPAGATE_FAULT)
4723 kvm_inject_page_fault(vcpu, addr, err);
4724
4725 return ret;
37817f29
IE
4726}
4727
4728/* allowed just for 8 bytes segments */
4729static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
4730 struct desc_struct *seg_desc)
4731{
89a27f4d 4732 struct desc_ptr dtable;
37817f29
IE
4733 u16 index = selector >> 3;
4734
b8222ad2 4735 get_segment_descriptor_dtable(vcpu, selector, &dtable);
37817f29 4736
89a27f4d 4737 if (dtable.size < index * 8 + 7)
37817f29 4738 return 1;
89a27f4d 4739 return kvm_write_guest_virt(dtable.address + index*8, seg_desc, sizeof(*seg_desc), vcpu, NULL);
1871c602
GN
4740}
4741
4742static gpa_t get_tss_base_addr_write(struct kvm_vcpu *vcpu,
4743 struct desc_struct *seg_desc)
4744{
4745 u32 base_addr = get_desc_base(seg_desc);
4746
4747 return kvm_mmu_gva_to_gpa_write(vcpu, base_addr, NULL);
37817f29
IE
4748}
4749
1871c602 4750static gpa_t get_tss_base_addr_read(struct kvm_vcpu *vcpu,
37817f29
IE
4751 struct desc_struct *seg_desc)
4752{
46a359e7 4753 u32 base_addr = get_desc_base(seg_desc);
37817f29 4754
1871c602 4755 return kvm_mmu_gva_to_gpa_read(vcpu, base_addr, NULL);
37817f29
IE
4756}
4757
37817f29
IE
4758static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
4759{
4760 struct kvm_segment kvm_seg;
4761
3e6e0aab 4762 kvm_get_segment(vcpu, &kvm_seg, seg);
37817f29
IE
4763 return kvm_seg.selector;
4764}
4765
2259e3a7 4766static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
f4bbd9aa
AK
4767{
4768 struct kvm_segment segvar = {
4769 .base = selector << 4,
4770 .limit = 0xffff,
4771 .selector = selector,
4772 .type = 3,
4773 .present = 1,
4774 .dpl = 3,
4775 .db = 0,
4776 .s = 1,
4777 .l = 0,
4778 .g = 0,
4779 .avl = 0,
4780 .unusable = 0,
4781 };
4782 kvm_x86_ops->set_segment(vcpu, &segvar, seg);
c697518a 4783 return X86EMUL_CONTINUE;
f4bbd9aa
AK
4784}
4785
c0c7c04b
AL
4786static int is_vm86_segment(struct kvm_vcpu *vcpu, int seg)
4787{
4788 return (seg != VCPU_SREG_LDTR) &&
4789 (seg != VCPU_SREG_TR) &&
91586a3b 4790 (kvm_get_rflags(vcpu) & X86_EFLAGS_VM);
c0c7c04b
AL
4791}
4792
c697518a 4793int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg)
37817f29
IE
4794{
4795 struct kvm_segment kvm_seg;
e01c2426 4796 struct desc_struct seg_desc;
c697518a
GN
4797 u8 dpl, rpl, cpl;
4798 unsigned err_vec = GP_VECTOR;
4799 u32 err_code = 0;
4800 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
4801 int ret;
37817f29 4802
3eeb3288 4803 if (is_vm86_segment(vcpu, seg) || !is_protmode(vcpu))
f4bbd9aa 4804 return kvm_load_realmode_segment(vcpu, selector, seg);
e01c2426 4805
c697518a
GN
4806 /* NULL selector is not valid for TR, CS and SS */
4807 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
4808 && null_selector)
4809 goto exception;
4810
4811 /* TR should be in GDT only */
4812 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
4813 goto exception;
4814
4815 ret = load_guest_segment_descriptor(vcpu, selector, &seg_desc);
4816 if (ret)
4817 return ret;
4818
e01c2426 4819 seg_desct_to_kvm_desct(&seg_desc, selector, &kvm_seg);
cb84b55f 4820
c697518a
GN
4821 if (null_selector) { /* for NULL selector skip all following checks */
4822 kvm_seg.unusable = 1;
4823 goto load;
4824 }
37817f29 4825
c697518a
GN
4826 err_code = selector & 0xfffc;
4827 err_vec = GP_VECTOR;
37817f29 4828
c697518a
GN
4829 /* can't load system descriptor into segment selecor */
4830 if (seg <= VCPU_SREG_GS && !kvm_seg.s)
4831 goto exception;
4832
4833 if (!kvm_seg.present) {
4834 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
4835 goto exception;
4836 }
4837
4838 rpl = selector & 3;
4839 dpl = kvm_seg.dpl;
4840 cpl = kvm_x86_ops->get_cpl(vcpu);
4841
4842 switch (seg) {
4843 case VCPU_SREG_SS:
4844 /*
4845 * segment is not a writable data segment or segment
4846 * selector's RPL != CPL or segment selector's RPL != CPL
4847 */
4848 if (rpl != cpl || (kvm_seg.type & 0xa) != 0x2 || dpl != cpl)
4849 goto exception;
4850 break;
4851 case VCPU_SREG_CS:
4852 if (!(kvm_seg.type & 8))
4853 goto exception;
4854
4855 if (kvm_seg.type & 4) {
4856 /* conforming */
4857 if (dpl > cpl)
4858 goto exception;
4859 } else {
4860 /* nonconforming */
4861 if (rpl > cpl || dpl != cpl)
4862 goto exception;
4863 }
4864 /* CS(RPL) <- CPL */
4865 selector = (selector & 0xfffc) | cpl;
4866 break;
4867 case VCPU_SREG_TR:
4868 if (kvm_seg.s || (kvm_seg.type != 1 && kvm_seg.type != 9))
4869 goto exception;
4870 break;
4871 case VCPU_SREG_LDTR:
4872 if (kvm_seg.s || kvm_seg.type != 2)
4873 goto exception;
4874 break;
4875 default: /* DS, ES, FS, or GS */
4876 /*
4877 * segment is not a data or readable code segment or
4878 * ((segment is a data or nonconforming code segment)
4879 * and (both RPL and CPL > DPL))
4880 */
4881 if ((kvm_seg.type & 0xa) == 0x8 ||
4882 (((kvm_seg.type & 0xc) != 0xc) && (rpl > dpl && cpl > dpl)))
4883 goto exception;
4884 break;
4885 }
4886
4887 if (!kvm_seg.unusable && kvm_seg.s) {
e01c2426 4888 /* mark segment as accessed */
c697518a 4889 kvm_seg.type |= 1;
e01c2426
GN
4890 seg_desc.type |= 1;
4891 save_guest_segment_descriptor(vcpu, selector, &seg_desc);
4892 }
c697518a
GN
4893load:
4894 kvm_set_segment(vcpu, &kvm_seg, seg);
4895 return X86EMUL_CONTINUE;
4896exception:
4897 kvm_queue_exception_e(vcpu, err_vec, err_code);
4898 return X86EMUL_PROPAGATE_FAULT;
37817f29
IE
4899}
4900
4901static void save_state_to_tss32(struct kvm_vcpu *vcpu,
4902 struct tss_segment_32 *tss)
4903{
4904 tss->cr3 = vcpu->arch.cr3;
5fdbf976 4905 tss->eip = kvm_rip_read(vcpu);
91586a3b 4906 tss->eflags = kvm_get_rflags(vcpu);
5fdbf976
MT
4907 tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
4908 tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
4909 tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
4910 tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
4911 tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
4912 tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
4913 tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
4914 tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
37817f29
IE
4915 tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
4916 tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
4917 tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
4918 tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
4919 tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
4920 tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
4921 tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
37817f29
IE
4922}
4923
c697518a
GN
4924static void kvm_load_segment_selector(struct kvm_vcpu *vcpu, u16 sel, int seg)
4925{
4926 struct kvm_segment kvm_seg;
4927 kvm_get_segment(vcpu, &kvm_seg, seg);
4928 kvm_seg.selector = sel;
4929 kvm_set_segment(vcpu, &kvm_seg, seg);
4930}
4931
37817f29
IE
4932static int load_state_from_tss32(struct kvm_vcpu *vcpu,
4933 struct tss_segment_32 *tss)
4934{
4935 kvm_set_cr3(vcpu, tss->cr3);
4936
5fdbf976 4937 kvm_rip_write(vcpu, tss->eip);
91586a3b 4938 kvm_set_rflags(vcpu, tss->eflags | 2);
37817f29 4939
5fdbf976
MT
4940 kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
4941 kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
4942 kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
4943 kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
4944 kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
4945 kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
4946 kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
4947 kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
37817f29 4948
c697518a
GN
4949 /*
4950 * SDM says that segment selectors are loaded before segment
4951 * descriptors
4952 */
4953 kvm_load_segment_selector(vcpu, tss->ldt_selector, VCPU_SREG_LDTR);
4954 kvm_load_segment_selector(vcpu, tss->es, VCPU_SREG_ES);
4955 kvm_load_segment_selector(vcpu, tss->cs, VCPU_SREG_CS);
4956 kvm_load_segment_selector(vcpu, tss->ss, VCPU_SREG_SS);
4957 kvm_load_segment_selector(vcpu, tss->ds, VCPU_SREG_DS);
4958 kvm_load_segment_selector(vcpu, tss->fs, VCPU_SREG_FS);
4959 kvm_load_segment_selector(vcpu, tss->gs, VCPU_SREG_GS);
4960
4961 /*
4962 * Now load segment descriptors. If fault happenes at this stage
4963 * it is handled in a context of new task
4964 */
4965 if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, VCPU_SREG_LDTR))
37817f29
IE
4966 return 1;
4967
c697518a 4968 if (kvm_load_segment_descriptor(vcpu, tss->es, VCPU_SREG_ES))
37817f29
IE
4969 return 1;
4970
c697518a 4971 if (kvm_load_segment_descriptor(vcpu, tss->cs, VCPU_SREG_CS))
37817f29
IE
4972 return 1;
4973
c697518a 4974 if (kvm_load_segment_descriptor(vcpu, tss->ss, VCPU_SREG_SS))
37817f29
IE
4975 return 1;
4976
c697518a 4977 if (kvm_load_segment_descriptor(vcpu, tss->ds, VCPU_SREG_DS))
37817f29
IE
4978 return 1;
4979
c697518a 4980 if (kvm_load_segment_descriptor(vcpu, tss->fs, VCPU_SREG_FS))
37817f29
IE
4981 return 1;
4982
c697518a 4983 if (kvm_load_segment_descriptor(vcpu, tss->gs, VCPU_SREG_GS))
37817f29
IE
4984 return 1;
4985 return 0;
4986}
4987
4988static void save_state_to_tss16(struct kvm_vcpu *vcpu,
4989 struct tss_segment_16 *tss)
4990{
5fdbf976 4991 tss->ip = kvm_rip_read(vcpu);
91586a3b 4992 tss->flag = kvm_get_rflags(vcpu);
5fdbf976
MT
4993 tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
4994 tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
4995 tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
4996 tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
4997 tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
4998 tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
4999 tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
5000 tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
37817f29
IE
5001
5002 tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
5003 tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
5004 tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
5005 tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
5006 tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
37817f29
IE
5007}
5008
5009static int load_state_from_tss16(struct kvm_vcpu *vcpu,
5010 struct tss_segment_16 *tss)
5011{
5fdbf976 5012 kvm_rip_write(vcpu, tss->ip);
91586a3b 5013 kvm_set_rflags(vcpu, tss->flag | 2);
5fdbf976
MT
5014 kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
5015 kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
5016 kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
5017 kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
5018 kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
5019 kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
5020 kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
5021 kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
37817f29 5022
c697518a
GN
5023 /*
5024 * SDM says that segment selectors are loaded before segment
5025 * descriptors
5026 */
5027 kvm_load_segment_selector(vcpu, tss->ldt, VCPU_SREG_LDTR);
5028 kvm_load_segment_selector(vcpu, tss->es, VCPU_SREG_ES);
5029 kvm_load_segment_selector(vcpu, tss->cs, VCPU_SREG_CS);
5030 kvm_load_segment_selector(vcpu, tss->ss, VCPU_SREG_SS);
5031 kvm_load_segment_selector(vcpu, tss->ds, VCPU_SREG_DS);
5032
5033 /*
5034 * Now load segment descriptors. If fault happenes at this stage
5035 * it is handled in a context of new task
5036 */
5037 if (kvm_load_segment_descriptor(vcpu, tss->ldt, VCPU_SREG_LDTR))
37817f29
IE
5038 return 1;
5039
c697518a 5040 if (kvm_load_segment_descriptor(vcpu, tss->es, VCPU_SREG_ES))
37817f29
IE
5041 return 1;
5042
c697518a 5043 if (kvm_load_segment_descriptor(vcpu, tss->cs, VCPU_SREG_CS))
37817f29
IE
5044 return 1;
5045
c697518a 5046 if (kvm_load_segment_descriptor(vcpu, tss->ss, VCPU_SREG_SS))
37817f29
IE
5047 return 1;
5048
c697518a 5049 if (kvm_load_segment_descriptor(vcpu, tss->ds, VCPU_SREG_DS))
37817f29
IE
5050 return 1;
5051 return 0;
5052}
5053
8b2cf73c 5054static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
b237ac37
GN
5055 u16 old_tss_sel, u32 old_tss_base,
5056 struct desc_struct *nseg_desc)
37817f29
IE
5057{
5058 struct tss_segment_16 tss_segment_16;
5059 int ret = 0;
5060
34198bf8
MT
5061 if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
5062 sizeof tss_segment_16))
37817f29
IE
5063 goto out;
5064
5065 save_state_to_tss16(vcpu, &tss_segment_16);
37817f29 5066
34198bf8
MT
5067 if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
5068 sizeof tss_segment_16))
37817f29 5069 goto out;
34198bf8 5070
1871c602 5071 if (kvm_read_guest(vcpu->kvm, get_tss_base_addr_read(vcpu, nseg_desc),
34198bf8
MT
5072 &tss_segment_16, sizeof tss_segment_16))
5073 goto out;
5074
b237ac37
GN
5075 if (old_tss_sel != 0xffff) {
5076 tss_segment_16.prev_task_link = old_tss_sel;
5077
5078 if (kvm_write_guest(vcpu->kvm,
1871c602 5079 get_tss_base_addr_write(vcpu, nseg_desc),
b237ac37
GN
5080 &tss_segment_16.prev_task_link,
5081 sizeof tss_segment_16.prev_task_link))
5082 goto out;
5083 }
5084
37817f29
IE
5085 if (load_state_from_tss16(vcpu, &tss_segment_16))
5086 goto out;
5087
5088 ret = 1;
5089out:
5090 return ret;
5091}
5092
8b2cf73c 5093static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
b237ac37 5094 u16 old_tss_sel, u32 old_tss_base,
37817f29
IE
5095 struct desc_struct *nseg_desc)
5096{
5097 struct tss_segment_32 tss_segment_32;
5098 int ret = 0;
5099
34198bf8
MT
5100 if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
5101 sizeof tss_segment_32))
37817f29
IE
5102 goto out;
5103
5104 save_state_to_tss32(vcpu, &tss_segment_32);
37817f29 5105
34198bf8
MT
5106 if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
5107 sizeof tss_segment_32))
5108 goto out;
5109
1871c602 5110 if (kvm_read_guest(vcpu->kvm, get_tss_base_addr_read(vcpu, nseg_desc),
34198bf8 5111 &tss_segment_32, sizeof tss_segment_32))
37817f29 5112 goto out;
34198bf8 5113
b237ac37
GN
5114 if (old_tss_sel != 0xffff) {
5115 tss_segment_32.prev_task_link = old_tss_sel;
5116
5117 if (kvm_write_guest(vcpu->kvm,
1871c602 5118 get_tss_base_addr_write(vcpu, nseg_desc),
b237ac37
GN
5119 &tss_segment_32.prev_task_link,
5120 sizeof tss_segment_32.prev_task_link))
5121 goto out;
5122 }
5123
37817f29
IE
5124 if (load_state_from_tss32(vcpu, &tss_segment_32))
5125 goto out;
5126
5127 ret = 1;
5128out:
5129 return ret;
5130}
5131
5132int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
5133{
5134 struct kvm_segment tr_seg;
5135 struct desc_struct cseg_desc;
5136 struct desc_struct nseg_desc;
5137 int ret = 0;
34198bf8
MT
5138 u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
5139 u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
e8861cfe 5140 u32 desc_limit;
37817f29 5141
1871c602 5142 old_tss_base = kvm_mmu_gva_to_gpa_write(vcpu, old_tss_base, NULL);
37817f29 5143
34198bf8
MT
5144 /* FIXME: Handle errors. Failure to read either TSS or their
5145 * descriptors should generate a pagefault.
5146 */
37817f29
IE
5147 if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
5148 goto out;
5149
34198bf8 5150 if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
37817f29
IE
5151 goto out;
5152
37817f29
IE
5153 if (reason != TASK_SWITCH_IRET) {
5154 int cpl;
5155
5156 cpl = kvm_x86_ops->get_cpl(vcpu);
5157 if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
5158 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
5159 return 1;
5160 }
5161 }
5162
e8861cfe
JK
5163 desc_limit = get_desc_limit(&nseg_desc);
5164 if (!nseg_desc.p ||
5165 ((desc_limit < 0x67 && (nseg_desc.type & 8)) ||
5166 desc_limit < 0x2b)) {
37817f29
IE
5167 kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
5168 return 1;
5169 }
5170
5171 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
3fe913e7 5172 cseg_desc.type &= ~(1 << 1); //clear the B flag
34198bf8 5173 save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
37817f29
IE
5174 }
5175
5176 if (reason == TASK_SWITCH_IRET) {
91586a3b
JK
5177 u32 eflags = kvm_get_rflags(vcpu);
5178 kvm_set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
37817f29
IE
5179 }
5180
b237ac37
GN
5181 /* set back link to prev task only if NT bit is set in eflags
5182 note that old_tss_sel is not used afetr this point */
5183 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
5184 old_tss_sel = 0xffff;
5185
37817f29 5186 if (nseg_desc.type & 8)
b237ac37
GN
5187 ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_sel,
5188 old_tss_base, &nseg_desc);
37817f29 5189 else
b237ac37
GN
5190 ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_sel,
5191 old_tss_base, &nseg_desc);
37817f29
IE
5192
5193 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
91586a3b
JK
5194 u32 eflags = kvm_get_rflags(vcpu);
5195 kvm_set_rflags(vcpu, eflags | X86_EFLAGS_NT);
37817f29
IE
5196 }
5197
5198 if (reason != TASK_SWITCH_IRET) {
3fe913e7 5199 nseg_desc.type |= (1 << 1);
37817f29
IE
5200 save_guest_segment_descriptor(vcpu, tss_selector,
5201 &nseg_desc);
5202 }
5203
4d4ec087 5204 kvm_x86_ops->set_cr0(vcpu, kvm_read_cr0(vcpu) | X86_CR0_TS);
37817f29
IE
5205 seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
5206 tr_seg.type = 11;
3e6e0aab 5207 kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
37817f29 5208out:
37817f29
IE
5209 return ret;
5210}
5211EXPORT_SYMBOL_GPL(kvm_task_switch);
5212
b6c7a5dc
HB
5213int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
5214 struct kvm_sregs *sregs)
5215{
5216 int mmu_reset_needed = 0;
923c61bb 5217 int pending_vec, max_bits;
89a27f4d 5218 struct desc_ptr dt;
b6c7a5dc
HB
5219
5220 vcpu_load(vcpu);
5221
89a27f4d
GN
5222 dt.size = sregs->idt.limit;
5223 dt.address = sregs->idt.base;
b6c7a5dc 5224 kvm_x86_ops->set_idt(vcpu, &dt);
89a27f4d
GN
5225 dt.size = sregs->gdt.limit;
5226 dt.address = sregs->gdt.base;
b6c7a5dc
HB
5227 kvm_x86_ops->set_gdt(vcpu, &dt);
5228
ad312c7c
ZX
5229 vcpu->arch.cr2 = sregs->cr2;
5230 mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
dc7e795e 5231 vcpu->arch.cr3 = sregs->cr3;
b6c7a5dc 5232
2d3ad1f4 5233 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 5234
f6801dff 5235 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b6c7a5dc 5236 kvm_x86_ops->set_efer(vcpu, sregs->efer);
b6c7a5dc
HB
5237 kvm_set_apic_base(vcpu, sregs->apic_base);
5238
4d4ec087 5239 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b6c7a5dc 5240 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
d7306163 5241 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 5242
fc78f519 5243 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
b6c7a5dc 5244 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
7c93be44 5245 if (!is_long_mode(vcpu) && is_pae(vcpu)) {
ad312c7c 5246 load_pdptrs(vcpu, vcpu->arch.cr3);
7c93be44
MT
5247 mmu_reset_needed = 1;
5248 }
b6c7a5dc
HB
5249
5250 if (mmu_reset_needed)
5251 kvm_mmu_reset_context(vcpu);
5252
923c61bb
GN
5253 max_bits = (sizeof sregs->interrupt_bitmap) << 3;
5254 pending_vec = find_first_bit(
5255 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
5256 if (pending_vec < max_bits) {
66fd3f7f 5257 kvm_queue_interrupt(vcpu, pending_vec, false);
923c61bb
GN
5258 pr_debug("Set back pending irq %d\n", pending_vec);
5259 if (irqchip_in_kernel(vcpu->kvm))
5260 kvm_pic_clear_isr_ack(vcpu->kvm);
b6c7a5dc
HB
5261 }
5262
3e6e0aab
GT
5263 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
5264 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
5265 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
5266 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
5267 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
5268 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 5269
3e6e0aab
GT
5270 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
5271 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 5272
5f0269f5
ME
5273 update_cr8_intercept(vcpu);
5274
9c3e4aab 5275 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 5276 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 5277 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 5278 !is_protmode(vcpu))
9c3e4aab
MT
5279 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
5280
b6c7a5dc
HB
5281 vcpu_put(vcpu);
5282
5283 return 0;
5284}
5285
d0bfb940
JK
5286int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
5287 struct kvm_guest_debug *dbg)
b6c7a5dc 5288{
355be0b9 5289 unsigned long rflags;
ae675ef0 5290 int i, r;
b6c7a5dc
HB
5291
5292 vcpu_load(vcpu);
5293
4f926bf2
JK
5294 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
5295 r = -EBUSY;
5296 if (vcpu->arch.exception.pending)
5297 goto unlock_out;
5298 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
5299 kvm_queue_exception(vcpu, DB_VECTOR);
5300 else
5301 kvm_queue_exception(vcpu, BP_VECTOR);
5302 }
5303
91586a3b
JK
5304 /*
5305 * Read rflags as long as potentially injected trace flags are still
5306 * filtered out.
5307 */
5308 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
5309
5310 vcpu->guest_debug = dbg->control;
5311 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
5312 vcpu->guest_debug = 0;
5313
5314 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
5315 for (i = 0; i < KVM_NR_DB_REGS; ++i)
5316 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
5317 vcpu->arch.switch_db_regs =
5318 (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
5319 } else {
5320 for (i = 0; i < KVM_NR_DB_REGS; i++)
5321 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
5322 vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
5323 }
5324
94fe45da
JK
5325 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
5326 vcpu->arch.singlestep_cs =
5327 get_segment_selector(vcpu, VCPU_SREG_CS);
5328 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu);
5329 }
5330
91586a3b
JK
5331 /*
5332 * Trigger an rflags update that will inject or remove the trace
5333 * flags.
5334 */
5335 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 5336
355be0b9 5337 kvm_x86_ops->set_guest_debug(vcpu, dbg);
b6c7a5dc 5338
4f926bf2 5339 r = 0;
d0bfb940 5340
4f926bf2 5341unlock_out:
b6c7a5dc
HB
5342 vcpu_put(vcpu);
5343
5344 return r;
5345}
5346
d0752060
HB
5347/*
5348 * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
5349 * we have asm/x86/processor.h
5350 */
5351struct fxsave {
5352 u16 cwd;
5353 u16 swd;
5354 u16 twd;
5355 u16 fop;
5356 u64 rip;
5357 u64 rdp;
5358 u32 mxcsr;
5359 u32 mxcsr_mask;
5360 u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
5361#ifdef CONFIG_X86_64
5362 u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
5363#else
5364 u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
5365#endif
5366};
5367
8b006791
ZX
5368/*
5369 * Translate a guest virtual address to a guest physical address.
5370 */
5371int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
5372 struct kvm_translation *tr)
5373{
5374 unsigned long vaddr = tr->linear_address;
5375 gpa_t gpa;
f656ce01 5376 int idx;
8b006791
ZX
5377
5378 vcpu_load(vcpu);
f656ce01 5379 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 5380 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 5381 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
5382 tr->physical_address = gpa;
5383 tr->valid = gpa != UNMAPPED_GVA;
5384 tr->writeable = 1;
5385 tr->usermode = 0;
8b006791
ZX
5386 vcpu_put(vcpu);
5387
5388 return 0;
5389}
5390
d0752060
HB
5391int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
5392{
ad312c7c 5393 struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
d0752060
HB
5394
5395 vcpu_load(vcpu);
5396
5397 memcpy(fpu->fpr, fxsave->st_space, 128);
5398 fpu->fcw = fxsave->cwd;
5399 fpu->fsw = fxsave->swd;
5400 fpu->ftwx = fxsave->twd;
5401 fpu->last_opcode = fxsave->fop;
5402 fpu->last_ip = fxsave->rip;
5403 fpu->last_dp = fxsave->rdp;
5404 memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
5405
5406 vcpu_put(vcpu);
5407
5408 return 0;
5409}
5410
5411int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
5412{
ad312c7c 5413 struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
d0752060
HB
5414
5415 vcpu_load(vcpu);
5416
5417 memcpy(fxsave->st_space, fpu->fpr, 128);
5418 fxsave->cwd = fpu->fcw;
5419 fxsave->swd = fpu->fsw;
5420 fxsave->twd = fpu->ftwx;
5421 fxsave->fop = fpu->last_opcode;
5422 fxsave->rip = fpu->last_ip;
5423 fxsave->rdp = fpu->last_dp;
5424 memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
5425
5426 vcpu_put(vcpu);
5427
5428 return 0;
5429}
5430
5431void fx_init(struct kvm_vcpu *vcpu)
5432{
5433 unsigned after_mxcsr_mask;
5434
bc1a34f1
AA
5435 /*
5436 * Touch the fpu the first time in non atomic context as if
5437 * this is the first fpu instruction the exception handler
5438 * will fire before the instruction returns and it'll have to
5439 * allocate ram with GFP_KERNEL.
5440 */
5441 if (!used_math())
d6e88aec 5442 kvm_fx_save(&vcpu->arch.host_fx_image);
bc1a34f1 5443
d0752060
HB
5444 /* Initialize guest FPU by resetting ours and saving into guest's */
5445 preempt_disable();
d6e88aec
AK
5446 kvm_fx_save(&vcpu->arch.host_fx_image);
5447 kvm_fx_finit();
5448 kvm_fx_save(&vcpu->arch.guest_fx_image);
5449 kvm_fx_restore(&vcpu->arch.host_fx_image);
d0752060
HB
5450 preempt_enable();
5451
ad312c7c 5452 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 5453 after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
ad312c7c
ZX
5454 vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
5455 memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
d0752060
HB
5456 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
5457}
5458EXPORT_SYMBOL_GPL(fx_init);
5459
5460void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
5461{
2608d7a1 5462 if (vcpu->guest_fpu_loaded)
d0752060
HB
5463 return;
5464
5465 vcpu->guest_fpu_loaded = 1;
d6e88aec
AK
5466 kvm_fx_save(&vcpu->arch.host_fx_image);
5467 kvm_fx_restore(&vcpu->arch.guest_fx_image);
0c04851c 5468 trace_kvm_fpu(1);
d0752060 5469}
d0752060
HB
5470
5471void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
5472{
5473 if (!vcpu->guest_fpu_loaded)
5474 return;
5475
5476 vcpu->guest_fpu_loaded = 0;
d6e88aec
AK
5477 kvm_fx_save(&vcpu->arch.guest_fx_image);
5478 kvm_fx_restore(&vcpu->arch.host_fx_image);
f096ed85 5479 ++vcpu->stat.fpu_reload;
02daab21 5480 set_bit(KVM_REQ_DEACTIVATE_FPU, &vcpu->requests);
0c04851c 5481 trace_kvm_fpu(0);
d0752060 5482}
e9b11c17
ZX
5483
5484void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
5485{
7f1ea208
JR
5486 if (vcpu->arch.time_page) {
5487 kvm_release_page_dirty(vcpu->arch.time_page);
5488 vcpu->arch.time_page = NULL;
5489 }
5490
e9b11c17
ZX
5491 kvm_x86_ops->vcpu_free(vcpu);
5492}
5493
5494struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
5495 unsigned int id)
5496{
26e5215f
AK
5497 return kvm_x86_ops->vcpu_create(kvm, id);
5498}
e9b11c17 5499
26e5215f
AK
5500int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
5501{
5502 int r;
e9b11c17
ZX
5503
5504 /* We do fxsave: this must be aligned. */
ad312c7c 5505 BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
e9b11c17 5506
0bed3b56 5507 vcpu->arch.mtrr_state.have_fixed = 1;
e9b11c17
ZX
5508 vcpu_load(vcpu);
5509 r = kvm_arch_vcpu_reset(vcpu);
5510 if (r == 0)
5511 r = kvm_mmu_setup(vcpu);
5512 vcpu_put(vcpu);
5513 if (r < 0)
5514 goto free_vcpu;
5515
26e5215f 5516 return 0;
e9b11c17
ZX
5517free_vcpu:
5518 kvm_x86_ops->vcpu_free(vcpu);
26e5215f 5519 return r;
e9b11c17
ZX
5520}
5521
d40ccc62 5522void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17
ZX
5523{
5524 vcpu_load(vcpu);
5525 kvm_mmu_unload(vcpu);
5526 vcpu_put(vcpu);
5527
5528 kvm_x86_ops->vcpu_free(vcpu);
5529}
5530
5531int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
5532{
448fa4a9
JK
5533 vcpu->arch.nmi_pending = false;
5534 vcpu->arch.nmi_injected = false;
5535
42dbaa5a
JK
5536 vcpu->arch.switch_db_regs = 0;
5537 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
5538 vcpu->arch.dr6 = DR6_FIXED_1;
5539 vcpu->arch.dr7 = DR7_FIXED_1;
5540
e9b11c17
ZX
5541 return kvm_x86_ops->vcpu_reset(vcpu);
5542}
5543
10474ae8 5544int kvm_arch_hardware_enable(void *garbage)
e9b11c17 5545{
0cca7907
ZA
5546 /*
5547 * Since this may be called from a hotplug notifcation,
5548 * we can't get the CPU frequency directly.
5549 */
5550 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
5551 int cpu = raw_smp_processor_id();
5552 per_cpu(cpu_tsc_khz, cpu) = 0;
5553 }
18863bdd
AK
5554
5555 kvm_shared_msr_cpu_online();
5556
10474ae8 5557 return kvm_x86_ops->hardware_enable(garbage);
e9b11c17
ZX
5558}
5559
5560void kvm_arch_hardware_disable(void *garbage)
5561{
5562 kvm_x86_ops->hardware_disable(garbage);
3548bab5 5563 drop_user_return_notifiers(garbage);
e9b11c17
ZX
5564}
5565
5566int kvm_arch_hardware_setup(void)
5567{
5568 return kvm_x86_ops->hardware_setup();
5569}
5570
5571void kvm_arch_hardware_unsetup(void)
5572{
5573 kvm_x86_ops->hardware_unsetup();
5574}
5575
5576void kvm_arch_check_processor_compat(void *rtn)
5577{
5578 kvm_x86_ops->check_processor_compatibility(rtn);
5579}
5580
5581int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
5582{
5583 struct page *page;
5584 struct kvm *kvm;
5585 int r;
5586
5587 BUG_ON(vcpu->kvm == NULL);
5588 kvm = vcpu->kvm;
5589
ad312c7c 5590 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
c5af89b6 5591 if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
a4535290 5592 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
e9b11c17 5593 else
a4535290 5594 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
e9b11c17
ZX
5595
5596 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
5597 if (!page) {
5598 r = -ENOMEM;
5599 goto fail;
5600 }
ad312c7c 5601 vcpu->arch.pio_data = page_address(page);
e9b11c17
ZX
5602
5603 r = kvm_mmu_create(vcpu);
5604 if (r < 0)
5605 goto fail_free_pio_data;
5606
5607 if (irqchip_in_kernel(kvm)) {
5608 r = kvm_create_lapic(vcpu);
5609 if (r < 0)
5610 goto fail_mmu_destroy;
5611 }
5612
890ca9ae
HY
5613 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
5614 GFP_KERNEL);
5615 if (!vcpu->arch.mce_banks) {
5616 r = -ENOMEM;
443c39bc 5617 goto fail_free_lapic;
890ca9ae
HY
5618 }
5619 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
5620
e9b11c17 5621 return 0;
443c39bc
WY
5622fail_free_lapic:
5623 kvm_free_lapic(vcpu);
e9b11c17
ZX
5624fail_mmu_destroy:
5625 kvm_mmu_destroy(vcpu);
5626fail_free_pio_data:
ad312c7c 5627 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17
ZX
5628fail:
5629 return r;
5630}
5631
5632void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
5633{
f656ce01
MT
5634 int idx;
5635
36cb93fd 5636 kfree(vcpu->arch.mce_banks);
e9b11c17 5637 kvm_free_lapic(vcpu);
f656ce01 5638 idx = srcu_read_lock(&vcpu->kvm->srcu);
e9b11c17 5639 kvm_mmu_destroy(vcpu);
f656ce01 5640 srcu_read_unlock(&vcpu->kvm->srcu, idx);
ad312c7c 5641 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17 5642}
d19a9cd2
ZX
5643
5644struct kvm *kvm_arch_create_vm(void)
5645{
5646 struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
5647
5648 if (!kvm)
5649 return ERR_PTR(-ENOMEM);
5650
fef9cce0
MT
5651 kvm->arch.aliases = kzalloc(sizeof(struct kvm_mem_aliases), GFP_KERNEL);
5652 if (!kvm->arch.aliases) {
5653 kfree(kvm);
5654 return ERR_PTR(-ENOMEM);
5655 }
5656
f05e70ac 5657 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
4d5c5d0f 5658 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
d19a9cd2 5659
5550af4d
SY
5660 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
5661 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
5662
53f658b3
MT
5663 rdtscll(kvm->arch.vm_init_tsc);
5664
d19a9cd2
ZX
5665 return kvm;
5666}
5667
5668static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
5669{
5670 vcpu_load(vcpu);
5671 kvm_mmu_unload(vcpu);
5672 vcpu_put(vcpu);
5673}
5674
5675static void kvm_free_vcpus(struct kvm *kvm)
5676{
5677 unsigned int i;
988a2cae 5678 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
5679
5680 /*
5681 * Unpin any mmu pages first.
5682 */
988a2cae
GN
5683 kvm_for_each_vcpu(i, vcpu, kvm)
5684 kvm_unload_vcpu_mmu(vcpu);
5685 kvm_for_each_vcpu(i, vcpu, kvm)
5686 kvm_arch_vcpu_free(vcpu);
5687
5688 mutex_lock(&kvm->lock);
5689 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
5690 kvm->vcpus[i] = NULL;
d19a9cd2 5691
988a2cae
GN
5692 atomic_set(&kvm->online_vcpus, 0);
5693 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
5694}
5695
ad8ba2cd
SY
5696void kvm_arch_sync_events(struct kvm *kvm)
5697{
ba4cef31 5698 kvm_free_all_assigned_devices(kvm);
ad8ba2cd
SY
5699}
5700
d19a9cd2
ZX
5701void kvm_arch_destroy_vm(struct kvm *kvm)
5702{
6eb55818 5703 kvm_iommu_unmap_guest(kvm);
7837699f 5704 kvm_free_pit(kvm);
d7deeeb0
ZX
5705 kfree(kvm->arch.vpic);
5706 kfree(kvm->arch.vioapic);
d19a9cd2
ZX
5707 kvm_free_vcpus(kvm);
5708 kvm_free_physmem(kvm);
3d45830c
AK
5709 if (kvm->arch.apic_access_page)
5710 put_page(kvm->arch.apic_access_page);
b7ebfb05
SY
5711 if (kvm->arch.ept_identity_pagetable)
5712 put_page(kvm->arch.ept_identity_pagetable);
64749204 5713 cleanup_srcu_struct(&kvm->srcu);
fef9cce0 5714 kfree(kvm->arch.aliases);
d19a9cd2
ZX
5715 kfree(kvm);
5716}
0de10343 5717
f7784b8e
MT
5718int kvm_arch_prepare_memory_region(struct kvm *kvm,
5719 struct kvm_memory_slot *memslot,
0de10343 5720 struct kvm_memory_slot old,
f7784b8e 5721 struct kvm_userspace_memory_region *mem,
0de10343
ZX
5722 int user_alloc)
5723{
f7784b8e 5724 int npages = memslot->npages;
0de10343
ZX
5725
5726 /*To keep backward compatibility with older userspace,
5727 *x86 needs to hanlde !user_alloc case.
5728 */
5729 if (!user_alloc) {
5730 if (npages && !old.rmap) {
604b38ac
AA
5731 unsigned long userspace_addr;
5732
72dc67a6 5733 down_write(&current->mm->mmap_sem);
604b38ac
AA
5734 userspace_addr = do_mmap(NULL, 0,
5735 npages * PAGE_SIZE,
5736 PROT_READ | PROT_WRITE,
acee3c04 5737 MAP_PRIVATE | MAP_ANONYMOUS,
604b38ac 5738 0);
72dc67a6 5739 up_write(&current->mm->mmap_sem);
0de10343 5740
604b38ac
AA
5741 if (IS_ERR((void *)userspace_addr))
5742 return PTR_ERR((void *)userspace_addr);
5743
604b38ac 5744 memslot->userspace_addr = userspace_addr;
0de10343
ZX
5745 }
5746 }
5747
f7784b8e
MT
5748
5749 return 0;
5750}
5751
5752void kvm_arch_commit_memory_region(struct kvm *kvm,
5753 struct kvm_userspace_memory_region *mem,
5754 struct kvm_memory_slot old,
5755 int user_alloc)
5756{
5757
5758 int npages = mem->memory_size >> PAGE_SHIFT;
5759
5760 if (!user_alloc && !old.user_alloc && old.rmap && !npages) {
5761 int ret;
5762
5763 down_write(&current->mm->mmap_sem);
5764 ret = do_munmap(current->mm, old.userspace_addr,
5765 old.npages * PAGE_SIZE);
5766 up_write(&current->mm->mmap_sem);
5767 if (ret < 0)
5768 printk(KERN_WARNING
5769 "kvm_vm_ioctl_set_memory_region: "
5770 "failed to munmap memory\n");
5771 }
5772
7c8a83b7 5773 spin_lock(&kvm->mmu_lock);
f05e70ac 5774 if (!kvm->arch.n_requested_mmu_pages) {
0de10343
ZX
5775 unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
5776 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
5777 }
5778
5779 kvm_mmu_slot_remove_write_access(kvm, mem->slot);
7c8a83b7 5780 spin_unlock(&kvm->mmu_lock);
0de10343 5781}
1d737c8a 5782
34d4cb8f
MT
5783void kvm_arch_flush_shadow(struct kvm *kvm)
5784{
5785 kvm_mmu_zap_all(kvm);
8986ecc0 5786 kvm_reload_remote_mmus(kvm);
34d4cb8f
MT
5787}
5788
1d737c8a
ZX
5789int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
5790{
a4535290 5791 return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
a1b37100
GN
5792 || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
5793 || vcpu->arch.nmi_pending ||
5794 (kvm_arch_interrupt_allowed(vcpu) &&
5795 kvm_cpu_has_interrupt(vcpu));
1d737c8a 5796}
5736199a 5797
5736199a
ZX
5798void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
5799{
32f88400
MT
5800 int me;
5801 int cpu = vcpu->cpu;
5736199a
ZX
5802
5803 if (waitqueue_active(&vcpu->wq)) {
5804 wake_up_interruptible(&vcpu->wq);
5805 ++vcpu->stat.halt_wakeup;
5806 }
32f88400
MT
5807
5808 me = get_cpu();
5809 if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
5810 if (!test_and_set_bit(KVM_REQ_KICK, &vcpu->requests))
5811 smp_send_reschedule(cpu);
e9571ed5 5812 put_cpu();
5736199a 5813}
78646121
GN
5814
5815int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
5816{
5817 return kvm_x86_ops->interrupt_allowed(vcpu);
5818}
229456fc 5819
94fe45da
JK
5820unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
5821{
5822 unsigned long rflags;
5823
5824 rflags = kvm_x86_ops->get_rflags(vcpu);
5825 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
5826 rflags &= ~(unsigned long)(X86_EFLAGS_TF | X86_EFLAGS_RF);
5827 return rflags;
5828}
5829EXPORT_SYMBOL_GPL(kvm_get_rflags);
5830
5831void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
5832{
5833 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
5834 vcpu->arch.singlestep_cs ==
5835 get_segment_selector(vcpu, VCPU_SREG_CS) &&
5836 vcpu->arch.singlestep_rip == kvm_rip_read(vcpu))
5837 rflags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
5838 kvm_x86_ops->set_rflags(vcpu, rflags);
5839}
5840EXPORT_SYMBOL_GPL(kvm_set_rflags);
5841
229456fc
MT
5842EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
5843EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
5844EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
5845EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
5846EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 5847EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 5848EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 5849EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 5850EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
ec1ff790 5851EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 5852EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
This page took 0.654861 seconds and 5 git commands to generate.