clocksource: pass clocksource to read() callback
[deliverable/linux.git] / arch / x86 / lguest / boot.c
CommitLineData
f938d2c8
RR
1/*P:010
2 * A hypervisor allows multiple Operating Systems to run on a single machine.
3 * To quote David Wheeler: "Any problem in computer science can be solved with
4 * another layer of indirection."
5 *
6 * We keep things simple in two ways. First, we start with a normal Linux
7 * kernel and insert a module (lg.ko) which allows us to run other Linux
8 * kernels the same way we'd run processes. We call the first kernel the Host,
9 * and the others the Guests. The program which sets up and configures Guests
10 * (such as the example in Documentation/lguest/lguest.c) is called the
11 * Launcher.
12 *
a6bd8e13
RR
13 * Secondly, we only run specially modified Guests, not normal kernels: setting
14 * CONFIG_LGUEST_GUEST to "y" compiles this file into the kernel so it knows
15 * how to be a Guest at boot time. This means that you can use the same kernel
16 * you boot normally (ie. as a Host) as a Guest.
07ad157f 17 *
f938d2c8
RR
18 * These Guests know that they cannot do privileged operations, such as disable
19 * interrupts, and that they have to ask the Host to do such things explicitly.
20 * This file consists of all the replacements for such low-level native
21 * hardware operations: these special Guest versions call the Host.
22 *
a6bd8e13
RR
23 * So how does the kernel know it's a Guest? We'll see that later, but let's
24 * just say that we end up here where we replace the native functions various
25 * "paravirt" structures with our Guest versions, then boot like normal. :*/
f938d2c8
RR
26
27/*
07ad157f
RR
28 * Copyright (C) 2006, Rusty Russell <rusty@rustcorp.com.au> IBM Corporation.
29 *
30 * This program is free software; you can redistribute it and/or modify
31 * it under the terms of the GNU General Public License as published by
32 * the Free Software Foundation; either version 2 of the License, or
33 * (at your option) any later version.
34 *
35 * This program is distributed in the hope that it will be useful, but
36 * WITHOUT ANY WARRANTY; without even the implied warranty of
37 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
38 * NON INFRINGEMENT. See the GNU General Public License for more
39 * details.
40 *
41 * You should have received a copy of the GNU General Public License
42 * along with this program; if not, write to the Free Software
43 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
44 */
45#include <linux/kernel.h>
46#include <linux/start_kernel.h>
47#include <linux/string.h>
48#include <linux/console.h>
49#include <linux/screen_info.h>
50#include <linux/irq.h>
51#include <linux/interrupt.h>
d7e28ffe
RR
52#include <linux/clocksource.h>
53#include <linux/clockchips.h>
07ad157f
RR
54#include <linux/lguest.h>
55#include <linux/lguest_launcher.h>
19f1537b 56#include <linux/virtio_console.h>
4cfe6c3c 57#include <linux/pm.h>
7b6aa335 58#include <asm/apic.h>
cbc34973 59#include <asm/lguest.h>
07ad157f
RR
60#include <asm/paravirt.h>
61#include <asm/param.h>
62#include <asm/page.h>
63#include <asm/pgtable.h>
64#include <asm/desc.h>
65#include <asm/setup.h>
66#include <asm/e820.h>
67#include <asm/mce.h>
68#include <asm/io.h>
625efab1 69#include <asm/i387.h>
ec04b13f 70#include <asm/reboot.h> /* for struct machine_ops */
07ad157f 71
b2b47c21
RR
72/*G:010 Welcome to the Guest!
73 *
74 * The Guest in our tale is a simple creature: identical to the Host but
75 * behaving in simplified but equivalent ways. In particular, the Guest is the
76 * same kernel as the Host (or at least, built from the same source code). :*/
77
07ad157f
RR
78struct lguest_data lguest_data = {
79 .hcall_status = { [0 ... LHCALL_RING_SIZE-1] = 0xFF },
80 .noirq_start = (u32)lguest_noirq_start,
81 .noirq_end = (u32)lguest_noirq_end,
47436aa4 82 .kernel_address = PAGE_OFFSET,
07ad157f 83 .blocked_interrupts = { 1 }, /* Block timer interrupts */
c18acd73 84 .syscall_vec = SYSCALL_VECTOR,
07ad157f 85};
07ad157f 86
633872b9 87/*G:037 async_hcall() is pretty simple: I'm quite proud of it really. We have a
b2b47c21
RR
88 * ring buffer of stored hypercalls which the Host will run though next time we
89 * do a normal hypercall. Each entry in the ring has 4 slots for the hypercall
90 * arguments, and a "hcall_status" word which is 0 if the call is ready to go,
91 * and 255 once the Host has finished with it.
92 *
93 * If we come around to a slot which hasn't been finished, then the table is
94 * full and we just make the hypercall directly. This has the nice side
95 * effect of causing the Host to run all the stored calls in the ring buffer
96 * which empties it for next time! */
9b56fdb4
AB
97static void async_hcall(unsigned long call, unsigned long arg1,
98 unsigned long arg2, unsigned long arg3)
07ad157f
RR
99{
100 /* Note: This code assumes we're uniprocessor. */
101 static unsigned int next_call;
102 unsigned long flags;
103
b2b47c21
RR
104 /* Disable interrupts if not already disabled: we don't want an
105 * interrupt handler making a hypercall while we're already doing
106 * one! */
07ad157f
RR
107 local_irq_save(flags);
108 if (lguest_data.hcall_status[next_call] != 0xFF) {
109 /* Table full, so do normal hcall which will flush table. */
4cd8b5e2 110 kvm_hypercall3(call, arg1, arg2, arg3);
07ad157f 111 } else {
b410e7b1
JS
112 lguest_data.hcalls[next_call].arg0 = call;
113 lguest_data.hcalls[next_call].arg1 = arg1;
114 lguest_data.hcalls[next_call].arg2 = arg2;
115 lguest_data.hcalls[next_call].arg3 = arg3;
b2b47c21 116 /* Arguments must all be written before we mark it to go */
07ad157f
RR
117 wmb();
118 lguest_data.hcall_status[next_call] = 0;
119 if (++next_call == LHCALL_RING_SIZE)
120 next_call = 0;
121 }
122 local_irq_restore(flags);
123}
9b56fdb4 124
633872b9
RR
125/*G:035 Notice the lazy_hcall() above, rather than hcall(). This is our first
126 * real optimization trick!
127 *
128 * When lazy_mode is set, it means we're allowed to defer all hypercalls and do
129 * them as a batch when lazy_mode is eventually turned off. Because hypercalls
130 * are reasonably expensive, batching them up makes sense. For example, a
131 * large munmap might update dozens of page table entries: that code calls
132 * paravirt_enter_lazy_mmu(), does the dozen updates, then calls
133 * lguest_leave_lazy_mode().
134 *
135 * So, when we're in lazy mode, we call async_hcall() to store the call for
a6bd8e13 136 * future processing: */
4cd8b5e2
MZ
137static void lazy_hcall1(unsigned long call,
138 unsigned long arg1)
139{
140 if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_NONE)
141 kvm_hypercall1(call, arg1);
142 else
143 async_hcall(call, arg1, 0, 0);
144}
145
146static void lazy_hcall2(unsigned long call,
147 unsigned long arg1,
148 unsigned long arg2)
149{
150 if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_NONE)
151 kvm_hypercall2(call, arg1, arg2);
152 else
153 async_hcall(call, arg1, arg2, 0);
154}
155
156static void lazy_hcall3(unsigned long call,
9b56fdb4
AB
157 unsigned long arg1,
158 unsigned long arg2,
159 unsigned long arg3)
160{
161 if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_NONE)
4cd8b5e2 162 kvm_hypercall3(call, arg1, arg2, arg3);
9b56fdb4
AB
163 else
164 async_hcall(call, arg1, arg2, arg3);
165}
633872b9
RR
166
167/* When lazy mode is turned off reset the per-cpu lazy mode variable and then
a6bd8e13 168 * issue the do-nothing hypercall to flush any stored calls. */
633872b9
RR
169static void lguest_leave_lazy_mode(void)
170{
171 paravirt_leave_lazy(paravirt_get_lazy_mode());
4cd8b5e2 172 kvm_hypercall0(LHCALL_FLUSH_ASYNC);
633872b9 173}
07ad157f 174
b2b47c21 175/*G:033
e1e72965
RR
176 * After that diversion we return to our first native-instruction
177 * replacements: four functions for interrupt control.
b2b47c21
RR
178 *
179 * The simplest way of implementing these would be to have "turn interrupts
180 * off" and "turn interrupts on" hypercalls. Unfortunately, this is too slow:
181 * these are by far the most commonly called functions of those we override.
182 *
183 * So instead we keep an "irq_enabled" field inside our "struct lguest_data",
184 * which the Guest can update with a single instruction. The Host knows to
a6bd8e13 185 * check there before it tries to deliver an interrupt.
b2b47c21
RR
186 */
187
65ea5b03
PA
188/* save_flags() is expected to return the processor state (ie. "flags"). The
189 * flags word contains all kind of stuff, but in practice Linux only cares
b2b47c21 190 * about the interrupt flag. Our "save_flags()" just returns that. */
07ad157f
RR
191static unsigned long save_fl(void)
192{
193 return lguest_data.irq_enabled;
194}
ecb93d1c 195PV_CALLEE_SAVE_REGS_THUNK(save_fl);
07ad157f 196
e1e72965 197/* restore_flags() just sets the flags back to the value given. */
07ad157f
RR
198static void restore_fl(unsigned long flags)
199{
07ad157f
RR
200 lguest_data.irq_enabled = flags;
201}
ecb93d1c 202PV_CALLEE_SAVE_REGS_THUNK(restore_fl);
07ad157f 203
b2b47c21 204/* Interrupts go off... */
07ad157f
RR
205static void irq_disable(void)
206{
207 lguest_data.irq_enabled = 0;
208}
ecb93d1c 209PV_CALLEE_SAVE_REGS_THUNK(irq_disable);
07ad157f 210
b2b47c21 211/* Interrupts go on... */
07ad157f
RR
212static void irq_enable(void)
213{
07ad157f
RR
214 lguest_data.irq_enabled = X86_EFLAGS_IF;
215}
ecb93d1c
JF
216PV_CALLEE_SAVE_REGS_THUNK(irq_enable);
217
f56a384e
RR
218/*:*/
219/*M:003 Note that we don't check for outstanding interrupts when we re-enable
220 * them (or when we unmask an interrupt). This seems to work for the moment,
221 * since interrupts are rare and we'll just get the interrupt on the next timer
a6bd8e13 222 * tick, but now we can run with CONFIG_NO_HZ, we should revisit this. One way
f56a384e
RR
223 * would be to put the "irq_enabled" field in a page by itself, and have the
224 * Host write-protect it when an interrupt comes in when irqs are disabled.
a6bd8e13
RR
225 * There will then be a page fault as soon as interrupts are re-enabled.
226 *
227 * A better method is to implement soft interrupt disable generally for x86:
228 * instead of disabling interrupts, we set a flag. If an interrupt does come
229 * in, we then disable them for real. This is uncommon, so we could simply use
230 * a hypercall for interrupt control and not worry about efficiency. :*/
07ad157f 231
b2b47c21
RR
232/*G:034
233 * The Interrupt Descriptor Table (IDT).
234 *
235 * The IDT tells the processor what to do when an interrupt comes in. Each
236 * entry in the table is a 64-bit descriptor: this holds the privilege level,
237 * address of the handler, and... well, who cares? The Guest just asks the
238 * Host to make the change anyway, because the Host controls the real IDT.
239 */
8d947344
GOC
240static void lguest_write_idt_entry(gate_desc *dt,
241 int entrynum, const gate_desc *g)
07ad157f 242{
a6bd8e13
RR
243 /* The gate_desc structure is 8 bytes long: we hand it to the Host in
244 * two 32-bit chunks. The whole 32-bit kernel used to hand descriptors
245 * around like this; typesafety wasn't a big concern in Linux's early
246 * years. */
8d947344 247 u32 *desc = (u32 *)g;
b2b47c21 248 /* Keep the local copy up to date. */
8d947344 249 native_write_idt_entry(dt, entrynum, g);
b2b47c21 250 /* Tell Host about this new entry. */
4cd8b5e2 251 kvm_hypercall3(LHCALL_LOAD_IDT_ENTRY, entrynum, desc[0], desc[1]);
07ad157f
RR
252}
253
b2b47c21
RR
254/* Changing to a different IDT is very rare: we keep the IDT up-to-date every
255 * time it is written, so we can simply loop through all entries and tell the
256 * Host about them. */
6b68f01b 257static void lguest_load_idt(const struct desc_ptr *desc)
07ad157f
RR
258{
259 unsigned int i;
260 struct desc_struct *idt = (void *)desc->address;
261
262 for (i = 0; i < (desc->size+1)/8; i++)
4cd8b5e2 263 kvm_hypercall3(LHCALL_LOAD_IDT_ENTRY, i, idt[i].a, idt[i].b);
07ad157f
RR
264}
265
b2b47c21
RR
266/*
267 * The Global Descriptor Table.
268 *
269 * The Intel architecture defines another table, called the Global Descriptor
270 * Table (GDT). You tell the CPU where it is (and its size) using the "lgdt"
271 * instruction, and then several other instructions refer to entries in the
272 * table. There are three entries which the Switcher needs, so the Host simply
273 * controls the entire thing and the Guest asks it to make changes using the
274 * LOAD_GDT hypercall.
275 *
a489f0b5 276 * This is the exactly like the IDT code.
b2b47c21 277 */
6b68f01b 278static void lguest_load_gdt(const struct desc_ptr *desc)
07ad157f 279{
a489f0b5
RR
280 unsigned int i;
281 struct desc_struct *gdt = (void *)desc->address;
282
283 for (i = 0; i < (desc->size+1)/8; i++)
284 kvm_hypercall3(LHCALL_LOAD_GDT_ENTRY, i, gdt[i].a, gdt[i].b);
07ad157f
RR
285}
286
b2b47c21
RR
287/* For a single GDT entry which changes, we do the lazy thing: alter our GDT,
288 * then tell the Host to reload the entire thing. This operation is so rare
289 * that this naive implementation is reasonable. */
014b15be
GOC
290static void lguest_write_gdt_entry(struct desc_struct *dt, int entrynum,
291 const void *desc, int type)
07ad157f 292{
014b15be 293 native_write_gdt_entry(dt, entrynum, desc, type);
a489f0b5
RR
294 /* Tell Host about this new entry. */
295 kvm_hypercall3(LHCALL_LOAD_GDT_ENTRY, entrynum,
296 dt[entrynum].a, dt[entrynum].b);
07ad157f
RR
297}
298
b2b47c21
RR
299/* OK, I lied. There are three "thread local storage" GDT entries which change
300 * on every context switch (these three entries are how glibc implements
301 * __thread variables). So we have a hypercall specifically for this case. */
07ad157f
RR
302static void lguest_load_tls(struct thread_struct *t, unsigned int cpu)
303{
0d027c01
RR
304 /* There's one problem which normal hardware doesn't have: the Host
305 * can't handle us removing entries we're currently using. So we clear
306 * the GS register here: if it's needed it'll be reloaded anyway. */
ccbeed3a 307 lazy_load_gs(0);
4cd8b5e2 308 lazy_hcall2(LHCALL_LOAD_TLS, __pa(&t->tls_array), cpu);
07ad157f
RR
309}
310
b2b47c21 311/*G:038 That's enough excitement for now, back to ploughing through each of
93b1eab3 312 * the different pv_ops structures (we're about 1/3 of the way through).
b2b47c21
RR
313 *
314 * This is the Local Descriptor Table, another weird Intel thingy. Linux only
315 * uses this for some strange applications like Wine. We don't do anything
316 * here, so they'll get an informative and friendly Segmentation Fault. */
07ad157f
RR
317static void lguest_set_ldt(const void *addr, unsigned entries)
318{
319}
320
b2b47c21
RR
321/* This loads a GDT entry into the "Task Register": that entry points to a
322 * structure called the Task State Segment. Some comments scattered though the
323 * kernel code indicate that this used for task switching in ages past, along
324 * with blood sacrifice and astrology.
325 *
326 * Now there's nothing interesting in here that we don't get told elsewhere.
327 * But the native version uses the "ltr" instruction, which makes the Host
328 * complain to the Guest about a Segmentation Fault and it'll oops. So we
329 * override the native version with a do-nothing version. */
07ad157f
RR
330static void lguest_load_tr_desc(void)
331{
332}
333
b2b47c21
RR
334/* The "cpuid" instruction is a way of querying both the CPU identity
335 * (manufacturer, model, etc) and its features. It was introduced before the
a6bd8e13
RR
336 * Pentium in 1993 and keeps getting extended by both Intel, AMD and others.
337 * As you might imagine, after a decade and a half this treatment, it is now a
338 * giant ball of hair. Its entry in the current Intel manual runs to 28 pages.
b2b47c21
RR
339 *
340 * This instruction even it has its own Wikipedia entry. The Wikipedia entry
341 * has been translated into 4 languages. I am not making this up!
342 *
343 * We could get funky here and identify ourselves as "GenuineLguest", but
344 * instead we just use the real "cpuid" instruction. Then I pretty much turned
345 * off feature bits until the Guest booted. (Don't say that: you'll damage
346 * lguest sales!) Shut up, inner voice! (Hey, just pointing out that this is
347 * hardly future proof.) Noone's listening! They don't like you anyway,
348 * parenthetic weirdo!
349 *
350 * Replacing the cpuid so we can turn features off is great for the kernel, but
351 * anyone (including userspace) can just use the raw "cpuid" instruction and
352 * the Host won't even notice since it isn't privileged. So we try not to get
353 * too worked up about it. */
65ea5b03
PA
354static void lguest_cpuid(unsigned int *ax, unsigned int *bx,
355 unsigned int *cx, unsigned int *dx)
07ad157f 356{
65ea5b03 357 int function = *ax;
07ad157f 358
65ea5b03 359 native_cpuid(ax, bx, cx, dx);
07ad157f
RR
360 switch (function) {
361 case 1: /* Basic feature request. */
362 /* We only allow kernel to see SSE3, CMPXCHG16B and SSSE3 */
65ea5b03 363 *cx &= 0x00002201;
3fabc55f
RR
364 /* SSE, SSE2, FXSR, MMX, CMOV, CMPXCHG8B, TSC, FPU. */
365 *dx &= 0x07808111;
b2b47c21
RR
366 /* The Host can do a nice optimization if it knows that the
367 * kernel mappings (addresses above 0xC0000000 or whatever
368 * PAGE_OFFSET is set to) haven't changed. But Linux calls
369 * flush_tlb_user() for both user and kernel mappings unless
370 * the Page Global Enable (PGE) feature bit is set. */
65ea5b03 371 *dx |= 0x00002000;
cbd88c8e
RR
372 /* We also lie, and say we're family id 5. 6 or greater
373 * leads to a rdmsr in early_init_intel which we can't handle.
374 * Family ID is returned as bits 8-12 in ax. */
375 *ax &= 0xFFFFF0FF;
376 *ax |= 0x00000500;
07ad157f
RR
377 break;
378 case 0x80000000:
379 /* Futureproof this a little: if they ask how much extended
b2b47c21 380 * processor information there is, limit it to known fields. */
65ea5b03
PA
381 if (*ax > 0x80000008)
382 *ax = 0x80000008;
07ad157f
RR
383 break;
384 }
385}
386
b2b47c21
RR
387/* Intel has four control registers, imaginatively named cr0, cr2, cr3 and cr4.
388 * I assume there's a cr1, but it hasn't bothered us yet, so we'll not bother
389 * it. The Host needs to know when the Guest wants to change them, so we have
390 * a whole series of functions like read_cr0() and write_cr0().
391 *
e1e72965 392 * We start with cr0. cr0 allows you to turn on and off all kinds of basic
b2b47c21
RR
393 * features, but Linux only really cares about one: the horrifically-named Task
394 * Switched (TS) bit at bit 3 (ie. 8)
395 *
396 * What does the TS bit do? Well, it causes the CPU to trap (interrupt 7) if
397 * the floating point unit is used. Which allows us to restore FPU state
398 * lazily after a task switch, and Linux uses that gratefully, but wouldn't a
399 * name like "FPUTRAP bit" be a little less cryptic?
400 *
ad5173ff
RR
401 * We store cr0 locally because the Host never changes it. The Guest sometimes
402 * wants to read it and we'd prefer not to bother the Host unnecessarily. */
403static unsigned long current_cr0;
07ad157f
RR
404static void lguest_write_cr0(unsigned long val)
405{
4cd8b5e2 406 lazy_hcall1(LHCALL_TS, val & X86_CR0_TS);
07ad157f
RR
407 current_cr0 = val;
408}
409
410static unsigned long lguest_read_cr0(void)
411{
412 return current_cr0;
413}
414
b2b47c21
RR
415/* Intel provided a special instruction to clear the TS bit for people too cool
416 * to use write_cr0() to do it. This "clts" instruction is faster, because all
417 * the vowels have been optimized out. */
07ad157f
RR
418static void lguest_clts(void)
419{
4cd8b5e2 420 lazy_hcall1(LHCALL_TS, 0);
25c47bb3 421 current_cr0 &= ~X86_CR0_TS;
07ad157f
RR
422}
423
e1e72965 424/* cr2 is the virtual address of the last page fault, which the Guest only ever
b2b47c21
RR
425 * reads. The Host kindly writes this into our "struct lguest_data", so we
426 * just read it out of there. */
07ad157f
RR
427static unsigned long lguest_read_cr2(void)
428{
429 return lguest_data.cr2;
430}
431
ad5173ff
RR
432/* See lguest_set_pte() below. */
433static bool cr3_changed = false;
434
e1e72965 435/* cr3 is the current toplevel pagetable page: the principle is the same as
ad5173ff
RR
436 * cr0. Keep a local copy, and tell the Host when it changes. The only
437 * difference is that our local copy is in lguest_data because the Host needs
438 * to set it upon our initial hypercall. */
07ad157f
RR
439static void lguest_write_cr3(unsigned long cr3)
440{
ad5173ff 441 lguest_data.pgdir = cr3;
4cd8b5e2 442 lazy_hcall1(LHCALL_NEW_PGTABLE, cr3);
ad5173ff 443 cr3_changed = true;
07ad157f
RR
444}
445
446static unsigned long lguest_read_cr3(void)
447{
ad5173ff 448 return lguest_data.pgdir;
07ad157f
RR
449}
450
e1e72965 451/* cr4 is used to enable and disable PGE, but we don't care. */
07ad157f
RR
452static unsigned long lguest_read_cr4(void)
453{
454 return 0;
455}
456
457static void lguest_write_cr4(unsigned long val)
458{
459}
460
b2b47c21
RR
461/*
462 * Page Table Handling.
463 *
464 * Now would be a good time to take a rest and grab a coffee or similarly
465 * relaxing stimulant. The easy parts are behind us, and the trek gradually
466 * winds uphill from here.
467 *
468 * Quick refresher: memory is divided into "pages" of 4096 bytes each. The CPU
469 * maps virtual addresses to physical addresses using "page tables". We could
470 * use one huge index of 1 million entries: each address is 4 bytes, so that's
471 * 1024 pages just to hold the page tables. But since most virtual addresses
e1e72965 472 * are unused, we use a two level index which saves space. The cr3 register
b2b47c21
RR
473 * contains the physical address of the top level "page directory" page, which
474 * contains physical addresses of up to 1024 second-level pages. Each of these
475 * second level pages contains up to 1024 physical addresses of actual pages,
476 * or Page Table Entries (PTEs).
477 *
478 * Here's a diagram, where arrows indicate physical addresses:
479 *
e1e72965 480 * cr3 ---> +---------+
b2b47c21
RR
481 * | --------->+---------+
482 * | | | PADDR1 |
483 * Top-level | | PADDR2 |
484 * (PMD) page | | |
485 * | | Lower-level |
486 * | | (PTE) page |
487 * | | | |
488 * .... ....
489 *
490 * So to convert a virtual address to a physical address, we look up the top
491 * level, which points us to the second level, which gives us the physical
492 * address of that page. If the top level entry was not present, or the second
493 * level entry was not present, then the virtual address is invalid (we
494 * say "the page was not mapped").
495 *
496 * Put another way, a 32-bit virtual address is divided up like so:
497 *
498 * 1 1 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
499 * |<---- 10 bits ---->|<---- 10 bits ---->|<------ 12 bits ------>|
500 * Index into top Index into second Offset within page
501 * page directory page pagetable page
502 *
503 * The kernel spends a lot of time changing both the top-level page directory
504 * and lower-level pagetable pages. The Guest doesn't know physical addresses,
505 * so while it maintains these page tables exactly like normal, it also needs
506 * to keep the Host informed whenever it makes a change: the Host will create
507 * the real page tables based on the Guests'.
508 */
509
510/* The Guest calls this to set a second-level entry (pte), ie. to map a page
511 * into a process' address space. We set the entry then tell the Host the
512 * toplevel and address this corresponds to. The Guest uses one pagetable per
513 * process, so we need to tell the Host which one we're changing (mm->pgd). */
b7ff99ea
RR
514static void lguest_pte_update(struct mm_struct *mm, unsigned long addr,
515 pte_t *ptep)
516{
4cd8b5e2 517 lazy_hcall3(LHCALL_SET_PTE, __pa(mm->pgd), addr, ptep->pte_low);
b7ff99ea
RR
518}
519
07ad157f
RR
520static void lguest_set_pte_at(struct mm_struct *mm, unsigned long addr,
521 pte_t *ptep, pte_t pteval)
522{
523 *ptep = pteval;
b7ff99ea 524 lguest_pte_update(mm, addr, ptep);
07ad157f
RR
525}
526
b2b47c21
RR
527/* The Guest calls this to set a top-level entry. Again, we set the entry then
528 * tell the Host which top-level page we changed, and the index of the entry we
529 * changed. */
07ad157f
RR
530static void lguest_set_pmd(pmd_t *pmdp, pmd_t pmdval)
531{
532 *pmdp = pmdval;
4cd8b5e2
MZ
533 lazy_hcall2(LHCALL_SET_PMD, __pa(pmdp) & PAGE_MASK,
534 (__pa(pmdp) & (PAGE_SIZE - 1)) / 4);
07ad157f
RR
535}
536
b2b47c21
RR
537/* There are a couple of legacy places where the kernel sets a PTE, but we
538 * don't know the top level any more. This is useless for us, since we don't
539 * know which pagetable is changing or what address, so we just tell the Host
540 * to forget all of them. Fortunately, this is very rare.
541 *
542 * ... except in early boot when the kernel sets up the initial pagetables,
ad5173ff
RR
543 * which makes booting astonishingly slow: 1.83 seconds! So we don't even tell
544 * the Host anything changed until we've done the first page table switch,
545 * which brings boot back to 0.25 seconds. */
07ad157f
RR
546static void lguest_set_pte(pte_t *ptep, pte_t pteval)
547{
548 *ptep = pteval;
ad5173ff 549 if (cr3_changed)
4cd8b5e2 550 lazy_hcall1(LHCALL_FLUSH_TLB, 1);
07ad157f
RR
551}
552
93b1eab3 553/* Unfortunately for Lguest, the pv_mmu_ops for page tables were based on
b2b47c21
RR
554 * native page table operations. On native hardware you can set a new page
555 * table entry whenever you want, but if you want to remove one you have to do
556 * a TLB flush (a TLB is a little cache of page table entries kept by the CPU).
557 *
558 * So the lguest_set_pte_at() and lguest_set_pmd() functions above are only
559 * called when a valid entry is written, not when it's removed (ie. marked not
560 * present). Instead, this is where we come when the Guest wants to remove a
561 * page table entry: we tell the Host to set that entry to 0 (ie. the present
562 * bit is zero). */
07ad157f
RR
563static void lguest_flush_tlb_single(unsigned long addr)
564{
b2b47c21 565 /* Simply set it to zero: if it was not, it will fault back in. */
4cd8b5e2 566 lazy_hcall3(LHCALL_SET_PTE, lguest_data.pgdir, addr, 0);
07ad157f
RR
567}
568
b2b47c21
RR
569/* This is what happens after the Guest has removed a large number of entries.
570 * This tells the Host that any of the page table entries for userspace might
571 * have changed, ie. virtual addresses below PAGE_OFFSET. */
07ad157f
RR
572static void lguest_flush_tlb_user(void)
573{
4cd8b5e2 574 lazy_hcall1(LHCALL_FLUSH_TLB, 0);
07ad157f
RR
575}
576
b2b47c21
RR
577/* This is called when the kernel page tables have changed. That's not very
578 * common (unless the Guest is using highmem, which makes the Guest extremely
579 * slow), so it's worth separating this from the user flushing above. */
07ad157f
RR
580static void lguest_flush_tlb_kernel(void)
581{
4cd8b5e2 582 lazy_hcall1(LHCALL_FLUSH_TLB, 1);
07ad157f
RR
583}
584
b2b47c21
RR
585/*
586 * The Unadvanced Programmable Interrupt Controller.
587 *
588 * This is an attempt to implement the simplest possible interrupt controller.
589 * I spent some time looking though routines like set_irq_chip_and_handler,
590 * set_irq_chip_and_handler_name, set_irq_chip_data and set_phasers_to_stun and
591 * I *think* this is as simple as it gets.
592 *
593 * We can tell the Host what interrupts we want blocked ready for using the
594 * lguest_data.interrupts bitmap, so disabling (aka "masking") them is as
595 * simple as setting a bit. We don't actually "ack" interrupts as such, we
596 * just mask and unmask them. I wonder if we should be cleverer?
597 */
07ad157f
RR
598static void disable_lguest_irq(unsigned int irq)
599{
600 set_bit(irq, lguest_data.blocked_interrupts);
601}
602
603static void enable_lguest_irq(unsigned int irq)
604{
605 clear_bit(irq, lguest_data.blocked_interrupts);
07ad157f
RR
606}
607
b2b47c21 608/* This structure describes the lguest IRQ controller. */
07ad157f
RR
609static struct irq_chip lguest_irq_controller = {
610 .name = "lguest",
611 .mask = disable_lguest_irq,
612 .mask_ack = disable_lguest_irq,
613 .unmask = enable_lguest_irq,
614};
615
b2b47c21
RR
616/* This sets up the Interrupt Descriptor Table (IDT) entry for each hardware
617 * interrupt (except 128, which is used for system calls), and then tells the
618 * Linux infrastructure that each interrupt is controlled by our level-based
619 * lguest interrupt controller. */
07ad157f
RR
620static void __init lguest_init_IRQ(void)
621{
622 unsigned int i;
623
624 for (i = 0; i < LGUEST_IRQS; i++) {
625 int vector = FIRST_EXTERNAL_VECTOR + i;
526e5ab2
RR
626 /* Some systems map "vectors" to interrupts weirdly. Lguest has
627 * a straightforward 1 to 1 mapping, so force that here. */
628 __get_cpu_var(vector_irq)[vector] = i;
6db6a5f3
RR
629 if (vector != SYSCALL_VECTOR)
630 set_intr_gate(vector, interrupt[i]);
07ad157f 631 }
b2b47c21
RR
632 /* This call is required to set up for 4k stacks, where we have
633 * separate stacks for hard and soft interrupts. */
07ad157f
RR
634 irq_ctx_init(smp_processor_id());
635}
636
6db6a5f3
RR
637void lguest_setup_irq(unsigned int irq)
638{
639 irq_to_desc_alloc_cpu(irq, 0);
640 set_irq_chip_and_handler_name(irq, &lguest_irq_controller,
641 handle_level_irq, "level");
642}
643
b2b47c21
RR
644/*
645 * Time.
646 *
647 * It would be far better for everyone if the Guest had its own clock, but
6c8dca5d 648 * until then the Host gives us the time on every interrupt.
b2b47c21 649 */
07ad157f
RR
650static unsigned long lguest_get_wallclock(void)
651{
6c8dca5d 652 return lguest_data.time.tv_sec;
07ad157f
RR
653}
654
a6bd8e13
RR
655/* The TSC is an Intel thing called the Time Stamp Counter. The Host tells us
656 * what speed it runs at, or 0 if it's unusable as a reliable clock source.
657 * This matches what we want here: if we return 0 from this function, the x86
658 * TSC clock will give up and not register itself. */
e93ef949 659static unsigned long lguest_tsc_khz(void)
3fabc55f
RR
660{
661 return lguest_data.tsc_khz;
662}
663
a6bd8e13
RR
664/* If we can't use the TSC, the kernel falls back to our lower-priority
665 * "lguest_clock", where we read the time value given to us by the Host. */
8e19608e 666static cycle_t lguest_clock_read(struct clocksource *cs)
d7e28ffe 667{
6c8dca5d
RR
668 unsigned long sec, nsec;
669
3fabc55f
RR
670 /* Since the time is in two parts (seconds and nanoseconds), we risk
671 * reading it just as it's changing from 99 & 0.999999999 to 100 and 0,
672 * and getting 99 and 0. As Linux tends to come apart under the stress
673 * of time travel, we must be careful: */
6c8dca5d
RR
674 do {
675 /* First we read the seconds part. */
676 sec = lguest_data.time.tv_sec;
677 /* This read memory barrier tells the compiler and the CPU that
678 * this can't be reordered: we have to complete the above
679 * before going on. */
680 rmb();
681 /* Now we read the nanoseconds part. */
682 nsec = lguest_data.time.tv_nsec;
683 /* Make sure we've done that. */
684 rmb();
685 /* Now if the seconds part has changed, try again. */
686 } while (unlikely(lguest_data.time.tv_sec != sec));
687
3fabc55f 688 /* Our lguest clock is in real nanoseconds. */
6c8dca5d 689 return sec*1000000000ULL + nsec;
d7e28ffe
RR
690}
691
3fabc55f 692/* This is the fallback clocksource: lower priority than the TSC clocksource. */
d7e28ffe
RR
693static struct clocksource lguest_clock = {
694 .name = "lguest",
3fabc55f 695 .rating = 200,
d7e28ffe 696 .read = lguest_clock_read,
6c8dca5d 697 .mask = CLOCKSOURCE_MASK(64),
37250097
RR
698 .mult = 1 << 22,
699 .shift = 22,
05aa026a 700 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
d7e28ffe
RR
701};
702
703/* We also need a "struct clock_event_device": Linux asks us to set it to go
704 * off some time in the future. Actually, James Morris figured all this out, I
705 * just applied the patch. */
706static int lguest_clockevent_set_next_event(unsigned long delta,
707 struct clock_event_device *evt)
708{
a6bd8e13
RR
709 /* FIXME: I don't think this can ever happen, but James tells me he had
710 * to put this code in. Maybe we should remove it now. Anyone? */
d7e28ffe
RR
711 if (delta < LG_CLOCK_MIN_DELTA) {
712 if (printk_ratelimit())
713 printk(KERN_DEBUG "%s: small delta %lu ns\n",
77bf90ed 714 __func__, delta);
d7e28ffe
RR
715 return -ETIME;
716 }
a6bd8e13
RR
717
718 /* Please wake us this far in the future. */
4cd8b5e2 719 kvm_hypercall1(LHCALL_SET_CLOCKEVENT, delta);
d7e28ffe
RR
720 return 0;
721}
722
723static void lguest_clockevent_set_mode(enum clock_event_mode mode,
724 struct clock_event_device *evt)
725{
726 switch (mode) {
727 case CLOCK_EVT_MODE_UNUSED:
728 case CLOCK_EVT_MODE_SHUTDOWN:
729 /* A 0 argument shuts the clock down. */
4cd8b5e2 730 kvm_hypercall0(LHCALL_SET_CLOCKEVENT);
d7e28ffe
RR
731 break;
732 case CLOCK_EVT_MODE_ONESHOT:
733 /* This is what we expect. */
734 break;
735 case CLOCK_EVT_MODE_PERIODIC:
736 BUG();
18de5bc4
TG
737 case CLOCK_EVT_MODE_RESUME:
738 break;
d7e28ffe
RR
739 }
740}
741
742/* This describes our primitive timer chip. */
743static struct clock_event_device lguest_clockevent = {
744 .name = "lguest",
745 .features = CLOCK_EVT_FEAT_ONESHOT,
746 .set_next_event = lguest_clockevent_set_next_event,
747 .set_mode = lguest_clockevent_set_mode,
748 .rating = INT_MAX,
749 .mult = 1,
750 .shift = 0,
751 .min_delta_ns = LG_CLOCK_MIN_DELTA,
752 .max_delta_ns = LG_CLOCK_MAX_DELTA,
753};
754
755/* This is the Guest timer interrupt handler (hardware interrupt 0). We just
756 * call the clockevent infrastructure and it does whatever needs doing. */
07ad157f
RR
757static void lguest_time_irq(unsigned int irq, struct irq_desc *desc)
758{
d7e28ffe
RR
759 unsigned long flags;
760
761 /* Don't interrupt us while this is running. */
762 local_irq_save(flags);
763 lguest_clockevent.event_handler(&lguest_clockevent);
764 local_irq_restore(flags);
07ad157f
RR
765}
766
b2b47c21
RR
767/* At some point in the boot process, we get asked to set up our timing
768 * infrastructure. The kernel doesn't expect timer interrupts before this, but
769 * we cleverly initialized the "blocked_interrupts" field of "struct
770 * lguest_data" so that timer interrupts were blocked until now. */
07ad157f
RR
771static void lguest_time_init(void)
772{
b2b47c21 773 /* Set up the timer interrupt (0) to go to our simple timer routine */
07ad157f 774 set_irq_handler(0, lguest_time_irq);
07ad157f 775
d7e28ffe
RR
776 clocksource_register(&lguest_clock);
777
b2b47c21
RR
778 /* We can't set cpumask in the initializer: damn C limitations! Set it
779 * here and register our timer device. */
320ab2b0 780 lguest_clockevent.cpumask = cpumask_of(0);
d7e28ffe
RR
781 clockevents_register_device(&lguest_clockevent);
782
b2b47c21 783 /* Finally, we unblock the timer interrupt. */
d7e28ffe 784 enable_lguest_irq(0);
07ad157f
RR
785}
786
b2b47c21
RR
787/*
788 * Miscellaneous bits and pieces.
789 *
790 * Here is an oddball collection of functions which the Guest needs for things
791 * to work. They're pretty simple.
792 */
793
e1e72965 794/* The Guest needs to tell the Host what stack it expects traps to use. For
b2b47c21
RR
795 * native hardware, this is part of the Task State Segment mentioned above in
796 * lguest_load_tr_desc(), but to help hypervisors there's this special call.
797 *
798 * We tell the Host the segment we want to use (__KERNEL_DS is the kernel data
799 * segment), the privilege level (we're privilege level 1, the Host is 0 and
800 * will not tolerate us trying to use that), the stack pointer, and the number
801 * of pages in the stack. */
faca6227 802static void lguest_load_sp0(struct tss_struct *tss,
a6bd8e13 803 struct thread_struct *thread)
07ad157f 804{
4cd8b5e2
MZ
805 lazy_hcall3(LHCALL_SET_STACK, __KERNEL_DS | 0x1, thread->sp0,
806 THREAD_SIZE / PAGE_SIZE);
07ad157f
RR
807}
808
b2b47c21 809/* Let's just say, I wouldn't do debugging under a Guest. */
07ad157f
RR
810static void lguest_set_debugreg(int regno, unsigned long value)
811{
812 /* FIXME: Implement */
813}
814
b2b47c21
RR
815/* There are times when the kernel wants to make sure that no memory writes are
816 * caught in the cache (that they've all reached real hardware devices). This
817 * doesn't matter for the Guest which has virtual hardware.
818 *
819 * On the Pentium 4 and above, cpuid() indicates that the Cache Line Flush
820 * (clflush) instruction is available and the kernel uses that. Otherwise, it
821 * uses the older "Write Back and Invalidate Cache" (wbinvd) instruction.
822 * Unlike clflush, wbinvd can only be run at privilege level 0. So we can
823 * ignore clflush, but replace wbinvd.
824 */
07ad157f
RR
825static void lguest_wbinvd(void)
826{
827}
828
b2b47c21
RR
829/* If the Guest expects to have an Advanced Programmable Interrupt Controller,
830 * we play dumb by ignoring writes and returning 0 for reads. So it's no
831 * longer Programmable nor Controlling anything, and I don't think 8 lines of
832 * code qualifies for Advanced. It will also never interrupt anything. It
833 * does, however, allow us to get through the Linux boot code. */
07ad157f 834#ifdef CONFIG_X86_LOCAL_APIC
ad66dd34 835static void lguest_apic_write(u32 reg, u32 v)
07ad157f
RR
836{
837}
838
ad66dd34 839static u32 lguest_apic_read(u32 reg)
07ad157f
RR
840{
841 return 0;
842}
511d9d34
SS
843
844static u64 lguest_apic_icr_read(void)
845{
846 return 0;
847}
848
849static void lguest_apic_icr_write(u32 low, u32 id)
850{
851 /* Warn to see if there's any stray references */
852 WARN_ON(1);
853}
854
855static void lguest_apic_wait_icr_idle(void)
856{
857 return;
858}
859
860static u32 lguest_apic_safe_wait_icr_idle(void)
861{
862 return 0;
863}
864
c1eeb2de
YL
865static void set_lguest_basic_apic_ops(void)
866{
867 apic->read = lguest_apic_read;
868 apic->write = lguest_apic_write;
869 apic->icr_read = lguest_apic_icr_read;
870 apic->icr_write = lguest_apic_icr_write;
871 apic->wait_icr_idle = lguest_apic_wait_icr_idle;
872 apic->safe_wait_icr_idle = lguest_apic_safe_wait_icr_idle;
511d9d34 873};
07ad157f
RR
874#endif
875
b2b47c21 876/* STOP! Until an interrupt comes in. */
07ad157f
RR
877static void lguest_safe_halt(void)
878{
4cd8b5e2 879 kvm_hypercall0(LHCALL_HALT);
07ad157f
RR
880}
881
a6bd8e13
RR
882/* The SHUTDOWN hypercall takes a string to describe what's happening, and
883 * an argument which says whether this to restart (reboot) the Guest or not.
b2b47c21
RR
884 *
885 * Note that the Host always prefers that the Guest speak in physical addresses
886 * rather than virtual addresses, so we use __pa() here. */
07ad157f
RR
887static void lguest_power_off(void)
888{
4cd8b5e2
MZ
889 kvm_hypercall2(LHCALL_SHUTDOWN, __pa("Power down"),
890 LGUEST_SHUTDOWN_POWEROFF);
07ad157f
RR
891}
892
b2b47c21
RR
893/*
894 * Panicing.
895 *
896 * Don't. But if you did, this is what happens.
897 */
07ad157f
RR
898static int lguest_panic(struct notifier_block *nb, unsigned long l, void *p)
899{
4cd8b5e2 900 kvm_hypercall2(LHCALL_SHUTDOWN, __pa(p), LGUEST_SHUTDOWN_POWEROFF);
b2b47c21 901 /* The hcall won't return, but to keep gcc happy, we're "done". */
07ad157f
RR
902 return NOTIFY_DONE;
903}
904
905static struct notifier_block paniced = {
906 .notifier_call = lguest_panic
907};
908
b2b47c21 909/* Setting up memory is fairly easy. */
07ad157f
RR
910static __init char *lguest_memory_setup(void)
911{
a6bd8e13
RR
912 /* We do this here and not earlier because lockcheck used to barf if we
913 * did it before start_kernel(). I think we fixed that, so it'd be
914 * nice to move it back to lguest_init. Patch welcome... */
07ad157f
RR
915 atomic_notifier_chain_register(&panic_notifier_list, &paniced);
916
b2b47c21
RR
917 /* The Linux bootloader header contains an "e820" memory map: the
918 * Launcher populated the first entry with our memory limit. */
d0be6bde 919 e820_add_region(boot_params.e820_map[0].addr,
30c82645
PA
920 boot_params.e820_map[0].size,
921 boot_params.e820_map[0].type);
b2b47c21
RR
922
923 /* This string is for the boot messages. */
07ad157f
RR
924 return "LGUEST";
925}
926
e1e72965
RR
927/* We will eventually use the virtio console device to produce console output,
928 * but before that is set up we use LHCALL_NOTIFY on normal memory to produce
929 * console output. */
19f1537b
RR
930static __init int early_put_chars(u32 vtermno, const char *buf, int count)
931{
932 char scratch[17];
933 unsigned int len = count;
934
e1e72965
RR
935 /* We use a nul-terminated string, so we have to make a copy. Icky,
936 * huh? */
19f1537b
RR
937 if (len > sizeof(scratch) - 1)
938 len = sizeof(scratch) - 1;
939 scratch[len] = '\0';
940 memcpy(scratch, buf, len);
4cd8b5e2 941 kvm_hypercall1(LHCALL_NOTIFY, __pa(scratch));
19f1537b
RR
942
943 /* This routine returns the number of bytes actually written. */
944 return len;
945}
946
a6bd8e13
RR
947/* Rebooting also tells the Host we're finished, but the RESTART flag tells the
948 * Launcher to reboot us. */
949static void lguest_restart(char *reason)
950{
4cd8b5e2 951 kvm_hypercall2(LHCALL_SHUTDOWN, __pa(reason), LGUEST_SHUTDOWN_RESTART);
a6bd8e13
RR
952}
953
b2b47c21
RR
954/*G:050
955 * Patching (Powerfully Placating Performance Pedants)
956 *
a6bd8e13
RR
957 * We have already seen that pv_ops structures let us replace simple native
958 * instructions with calls to the appropriate back end all throughout the
959 * kernel. This allows the same kernel to run as a Guest and as a native
b2b47c21
RR
960 * kernel, but it's slow because of all the indirect branches.
961 *
962 * Remember that David Wheeler quote about "Any problem in computer science can
963 * be solved with another layer of indirection"? The rest of that quote is
964 * "... But that usually will create another problem." This is the first of
965 * those problems.
966 *
967 * Our current solution is to allow the paravirt back end to optionally patch
968 * over the indirect calls to replace them with something more efficient. We
969 * patch the four most commonly called functions: disable interrupts, enable
e1e72965 970 * interrupts, restore interrupts and save interrupts. We usually have 6 or 10
b2b47c21
RR
971 * bytes to patch into: the Guest versions of these operations are small enough
972 * that we can fit comfortably.
973 *
974 * First we need assembly templates of each of the patchable Guest operations,
72410af9 975 * and these are in i386_head.S. */
b2b47c21
RR
976
977/*G:060 We construct a table from the assembler templates: */
07ad157f
RR
978static const struct lguest_insns
979{
980 const char *start, *end;
981} lguest_insns[] = {
93b1eab3
JF
982 [PARAVIRT_PATCH(pv_irq_ops.irq_disable)] = { lgstart_cli, lgend_cli },
983 [PARAVIRT_PATCH(pv_irq_ops.irq_enable)] = { lgstart_sti, lgend_sti },
984 [PARAVIRT_PATCH(pv_irq_ops.restore_fl)] = { lgstart_popf, lgend_popf },
985 [PARAVIRT_PATCH(pv_irq_ops.save_fl)] = { lgstart_pushf, lgend_pushf },
07ad157f 986};
b2b47c21
RR
987
988/* Now our patch routine is fairly simple (based on the native one in
989 * paravirt.c). If we have a replacement, we copy it in and return how much of
990 * the available space we used. */
ab144f5e
AK
991static unsigned lguest_patch(u8 type, u16 clobber, void *ibuf,
992 unsigned long addr, unsigned len)
07ad157f
RR
993{
994 unsigned int insn_len;
995
b2b47c21 996 /* Don't do anything special if we don't have a replacement */
07ad157f 997 if (type >= ARRAY_SIZE(lguest_insns) || !lguest_insns[type].start)
ab144f5e 998 return paravirt_patch_default(type, clobber, ibuf, addr, len);
07ad157f
RR
999
1000 insn_len = lguest_insns[type].end - lguest_insns[type].start;
1001
b2b47c21
RR
1002 /* Similarly if we can't fit replacement (shouldn't happen, but let's
1003 * be thorough). */
07ad157f 1004 if (len < insn_len)
ab144f5e 1005 return paravirt_patch_default(type, clobber, ibuf, addr, len);
07ad157f 1006
b2b47c21 1007 /* Copy in our instructions. */
ab144f5e 1008 memcpy(ibuf, lguest_insns[type].start, insn_len);
07ad157f
RR
1009 return insn_len;
1010}
1011
a6bd8e13
RR
1012/*G:030 Once we get to lguest_init(), we know we're a Guest. The various
1013 * pv_ops structures in the kernel provide points for (almost) every routine we
1014 * have to override to avoid privileged instructions. */
814a0e5c 1015__init void lguest_init(void)
07ad157f 1016{
b2b47c21
RR
1017 /* We're under lguest, paravirt is enabled, and we're running at
1018 * privilege level 1, not 0 as normal. */
93b1eab3
JF
1019 pv_info.name = "lguest";
1020 pv_info.paravirt_enabled = 1;
1021 pv_info.kernel_rpl = 1;
07ad157f 1022
b2b47c21
RR
1023 /* We set up all the lguest overrides for sensitive operations. These
1024 * are detailed with the operations themselves. */
93b1eab3
JF
1025
1026 /* interrupt-related operations */
1027 pv_irq_ops.init_IRQ = lguest_init_IRQ;
ecb93d1c
JF
1028 pv_irq_ops.save_fl = PV_CALLEE_SAVE(save_fl);
1029 pv_irq_ops.restore_fl = PV_CALLEE_SAVE(restore_fl);
1030 pv_irq_ops.irq_disable = PV_CALLEE_SAVE(irq_disable);
1031 pv_irq_ops.irq_enable = PV_CALLEE_SAVE(irq_enable);
93b1eab3
JF
1032 pv_irq_ops.safe_halt = lguest_safe_halt;
1033
1034 /* init-time operations */
1035 pv_init_ops.memory_setup = lguest_memory_setup;
1036 pv_init_ops.patch = lguest_patch;
1037
1038 /* Intercepts of various cpu instructions */
1039 pv_cpu_ops.load_gdt = lguest_load_gdt;
1040 pv_cpu_ops.cpuid = lguest_cpuid;
1041 pv_cpu_ops.load_idt = lguest_load_idt;
1042 pv_cpu_ops.iret = lguest_iret;
faca6227 1043 pv_cpu_ops.load_sp0 = lguest_load_sp0;
93b1eab3
JF
1044 pv_cpu_ops.load_tr_desc = lguest_load_tr_desc;
1045 pv_cpu_ops.set_ldt = lguest_set_ldt;
1046 pv_cpu_ops.load_tls = lguest_load_tls;
1047 pv_cpu_ops.set_debugreg = lguest_set_debugreg;
1048 pv_cpu_ops.clts = lguest_clts;
1049 pv_cpu_ops.read_cr0 = lguest_read_cr0;
1050 pv_cpu_ops.write_cr0 = lguest_write_cr0;
1051 pv_cpu_ops.read_cr4 = lguest_read_cr4;
1052 pv_cpu_ops.write_cr4 = lguest_write_cr4;
1053 pv_cpu_ops.write_gdt_entry = lguest_write_gdt_entry;
1054 pv_cpu_ops.write_idt_entry = lguest_write_idt_entry;
1055 pv_cpu_ops.wbinvd = lguest_wbinvd;
8965c1c0
JF
1056 pv_cpu_ops.lazy_mode.enter = paravirt_enter_lazy_cpu;
1057 pv_cpu_ops.lazy_mode.leave = lguest_leave_lazy_mode;
93b1eab3
JF
1058
1059 /* pagetable management */
1060 pv_mmu_ops.write_cr3 = lguest_write_cr3;
1061 pv_mmu_ops.flush_tlb_user = lguest_flush_tlb_user;
1062 pv_mmu_ops.flush_tlb_single = lguest_flush_tlb_single;
1063 pv_mmu_ops.flush_tlb_kernel = lguest_flush_tlb_kernel;
1064 pv_mmu_ops.set_pte = lguest_set_pte;
1065 pv_mmu_ops.set_pte_at = lguest_set_pte_at;
1066 pv_mmu_ops.set_pmd = lguest_set_pmd;
1067 pv_mmu_ops.read_cr2 = lguest_read_cr2;
1068 pv_mmu_ops.read_cr3 = lguest_read_cr3;
8965c1c0
JF
1069 pv_mmu_ops.lazy_mode.enter = paravirt_enter_lazy_mmu;
1070 pv_mmu_ops.lazy_mode.leave = lguest_leave_lazy_mode;
b7ff99ea
RR
1071 pv_mmu_ops.pte_update = lguest_pte_update;
1072 pv_mmu_ops.pte_update_defer = lguest_pte_update;
93b1eab3 1073
07ad157f 1074#ifdef CONFIG_X86_LOCAL_APIC
93b1eab3 1075 /* apic read/write intercepts */
c1eeb2de 1076 set_lguest_basic_apic_ops();
07ad157f 1077#endif
93b1eab3
JF
1078
1079 /* time operations */
1080 pv_time_ops.get_wallclock = lguest_get_wallclock;
1081 pv_time_ops.time_init = lguest_time_init;
e93ef949 1082 pv_time_ops.get_tsc_khz = lguest_tsc_khz;
93b1eab3 1083
b2b47c21
RR
1084 /* Now is a good time to look at the implementations of these functions
1085 * before returning to the rest of lguest_init(). */
1086
1087 /*G:070 Now we've seen all the paravirt_ops, we return to
1088 * lguest_init() where the rest of the fairly chaotic boot setup
47436aa4 1089 * occurs. */
07ad157f 1090
5d006d8d
RR
1091 /* As described in head_32.S, we map the first 128M of memory. */
1092 max_pfn_mapped = (128*1024*1024) >> PAGE_SHIFT;
1093
b2b47c21
RR
1094 /* Load the %fs segment register (the per-cpu segment register) with
1095 * the normal data segment to get through booting. */
07ad157f
RR
1096 asm volatile ("mov %0, %%fs" : : "r" (__KERNEL_DS) : "memory");
1097
a6bd8e13
RR
1098 /* The Host<->Guest Switcher lives at the top of our address space, and
1099 * the Host told us how big it is when we made LGUEST_INIT hypercall:
1100 * it put the answer in lguest_data.reserve_mem */
07ad157f
RR
1101 reserve_top_address(lguest_data.reserve_mem);
1102
b2b47c21
RR
1103 /* If we don't initialize the lock dependency checker now, it crashes
1104 * paravirt_disable_iospace. */
07ad157f
RR
1105 lockdep_init();
1106
b2b47c21
RR
1107 /* The IDE code spends about 3 seconds probing for disks: if we reserve
1108 * all the I/O ports up front it can't get them and so doesn't probe.
1109 * Other device drivers are similar (but less severe). This cuts the
1110 * kernel boot time on my machine from 4.1 seconds to 0.45 seconds. */
07ad157f
RR
1111 paravirt_disable_iospace();
1112
b2b47c21
RR
1113 /* This is messy CPU setup stuff which the native boot code does before
1114 * start_kernel, so we have to do, too: */
07ad157f
RR
1115 cpu_detect(&new_cpu_data);
1116 /* head.S usually sets up the first capability word, so do it here. */
1117 new_cpu_data.x86_capability[0] = cpuid_edx(1);
1118
1119 /* Math is always hard! */
1120 new_cpu_data.hard_math = 1;
1121
a6bd8e13 1122 /* We don't have features. We have puppies! Puppies! */
07ad157f
RR
1123#ifdef CONFIG_X86_MCE
1124 mce_disabled = 1;
1125#endif
07ad157f
RR
1126#ifdef CONFIG_ACPI
1127 acpi_disabled = 1;
1128 acpi_ht = 0;
1129#endif
1130
72410af9 1131 /* We set the preferred console to "hvc". This is the "hypervisor
b2b47c21
RR
1132 * virtual console" driver written by the PowerPC people, which we also
1133 * adapted for lguest's use. */
07ad157f
RR
1134 add_preferred_console("hvc", 0, NULL);
1135
19f1537b
RR
1136 /* Register our very early console. */
1137 virtio_cons_early_init(early_put_chars);
1138
b2b47c21 1139 /* Last of all, we set the power management poweroff hook to point to
a6bd8e13
RR
1140 * the Guest routine to power off, and the reboot hook to our restart
1141 * routine. */
07ad157f 1142 pm_power_off = lguest_power_off;
ec04b13f 1143 machine_ops.restart = lguest_restart;
a6bd8e13 1144
f0d43100 1145 /* Now we're set up, call i386_start_kernel() in head32.c and we proceed
b2b47c21 1146 * to boot as normal. It never returns. */
f0d43100 1147 i386_start_kernel();
07ad157f 1148}
b2b47c21
RR
1149/*
1150 * This marks the end of stage II of our journey, The Guest.
1151 *
e1e72965
RR
1152 * It is now time for us to explore the layer of virtual drivers and complete
1153 * our understanding of the Guest in "make Drivers".
b2b47c21 1154 */
This page took 0.370538 seconds and 5 git commands to generate.