Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/drzeus/mmc
[deliverable/linux.git] / arch / x86 / pci / pci.h
CommitLineData
1da177e4
LT
1/*
2 * Low-Level PCI Access for i386 machines.
3 *
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
6
7#undef DEBUG
8
9#ifdef DEBUG
10#define DBG(x...) printk(x)
11#else
12#define DBG(x...)
13#endif
14
15#define PCI_PROBE_BIOS 0x0001
16#define PCI_PROBE_CONF1 0x0002
17#define PCI_PROBE_CONF2 0x0004
18#define PCI_PROBE_MMCONF 0x0008
79e453d4 19#define PCI_PROBE_MASK 0x000f
0637a70a 20#define PCI_PROBE_NOEARLY 0x0010
1da177e4 21
1da177e4
LT
22#define PCI_NO_CHECKS 0x0400
23#define PCI_USE_PIRQ_MASK 0x0800
24#define PCI_ASSIGN_ROMS 0x1000
25#define PCI_BIOS_IRQ_SCAN 0x2000
26#define PCI_ASSIGN_ALL_BUSSES 0x4000
036fff4c 27#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
62f420f8 28#define PCI_USE__CRS 0x10000
5f0b2976 29#define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
3a27dd1c 30#define PCI_HAS_IO_ECS 0x40000
1da177e4
LT
31
32extern unsigned int pci_probe;
120bb424 33extern unsigned long pirq_table_addr;
1da177e4 34
6b4b78fe
MD
35enum pci_bf_sort_state {
36 pci_bf_sort_default,
37 pci_force_nobf,
38 pci_force_bf,
39 pci_dmi_bf,
40};
41
1da177e4
LT
42/* pci-i386.c */
43
44extern unsigned int pcibios_max_latency;
45
46void pcibios_resource_survey(void);
1da177e4
LT
47
48/* pci-pc.c */
49
50extern int pcibios_last_bus;
51extern struct pci_bus *pci_root_bus;
52extern struct pci_ops pci_root_ops;
53
54/* pci-irq.c */
55
56struct irq_info {
57 u8 bus, devfn; /* Bus, device and function */
58 struct {
59 u8 link; /* IRQ line ID, chipset dependent, 0=not routed */
60 u16 bitmap; /* Available IRQs */
61 } __attribute__((packed)) irq[4];
62 u8 slot; /* Slot number, 0=onboard */
63 u8 rfu;
64} __attribute__((packed));
65
66struct irq_routing_table {
67 u32 signature; /* PIRQ_SIGNATURE should be here */
68 u16 version; /* PIRQ_VERSION */
69 u16 size; /* Table size in bytes */
70 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
71 u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */
72 u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */
73 u32 miniport_data; /* Crap */
74 u8 rfu[11];
75 u8 checksum; /* Modulo 256 checksum must give zero */
76 struct irq_info slots[0];
77} __attribute__((packed));
78
79extern unsigned int pcibios_irq_mask;
80
81extern int pcibios_scanned;
82extern spinlock_t pci_config_lock;
83
84extern int (*pcibios_enable_irq)(struct pci_dev *dev);
87bec66b 85extern void (*pcibios_disable_irq)(struct pci_dev *dev);
928cf8c6 86
b6ce068a
MW
87struct pci_raw_ops {
88 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
89 int reg, int len, u32 *val);
90 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
91 int reg, int len, u32 val);
92};
93
94extern struct pci_raw_ops *raw_pci_ops;
95extern struct pci_raw_ops *raw_pci_ext_ops;
96
97extern struct pci_raw_ops pci_direct_conf1;
928cf8c6 98
8dd779b1 99/* arch_initcall level */
5e544d61
AK
100extern int pci_direct_probe(void);
101extern void pci_direct_init(int type);
92c05fc1 102extern void pci_pcbios_init(void);
2bdd1b03 103extern int pci_olpc_init(void);
8dd779b1
RR
104extern void __init dmi_check_pciprobe(void);
105extern void __init dmi_check_skip_isa_align(void);
106
107/* some common used subsys_initcalls */
108extern int __init pci_acpi_init(void);
109extern int __init pcibios_irq_init(void);
3f68f7d9 110extern int __init pci_numa_init(void);
8dd779b1 111extern int __init pcibios_init(void);
5e544d61 112
b7867394
OG
113/* pci-mmconfig.c */
114
429d512e 115extern int __init pci_mmcfg_arch_init(void);
0b64ad71 116extern void __init pci_mmcfg_arch_free(void);
3320ad99 117
118/*
119 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
120 * on their northbrige except through the * %eax register. As such, you MUST
121 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
122 * accessor functions.
123 * In fact just use pci_config_*, nothing else please.
124 */
125static inline unsigned char mmio_config_readb(void __iomem *pos)
126{
127 u8 val;
128 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
129 return val;
130}
131
132static inline unsigned short mmio_config_readw(void __iomem *pos)
133{
134 u16 val;
135 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
136 return val;
137}
138
139static inline unsigned int mmio_config_readl(void __iomem *pos)
140{
141 u32 val;
142 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
143 return val;
144}
145
146static inline void mmio_config_writeb(void __iomem *pos, u8 val)
147{
148 asm volatile("movb %%al,(%1)" :: "a" (val), "r" (pos) : "memory");
149}
150
151static inline void mmio_config_writew(void __iomem *pos, u16 val)
152{
153 asm volatile("movw %%ax,(%1)" :: "a" (val), "r" (pos) : "memory");
154}
155
156static inline void mmio_config_writel(void __iomem *pos, u32 val)
157{
158 asm volatile("movl %%eax,(%1)" :: "a" (val), "r" (pos) : "memory");
159}
This page took 0.326282 seconds and 5 git commands to generate.