x86: kvmclock: abstract save/restore sched_clock_state
[deliverable/linux.git] / arch / x86 / power / cpu.c
CommitLineData
1da177e4 1/*
6d48becd 2 * Suspend support specific for i386/x86-64.
1da177e4
LT
3 *
4 * Distribute under GPLv2
5 *
cf7700fe 6 * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
a2531293 7 * Copyright (c) 2002 Pavel Machek <pavel@ucw.cz>
1da177e4
LT
8 * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
9 */
10
1da177e4 11#include <linux/suspend.h>
69c60c88 12#include <linux/export.h>
f6783d20
SL
13#include <linux/smp.h>
14
3dd08325 15#include <asm/pgtable.h>
f6783d20 16#include <asm/proto.h>
3ebad590 17#include <asm/mtrr.h>
f6783d20
SL
18#include <asm/page.h>
19#include <asm/mce.h>
83b8e28b 20#include <asm/xcr.h>
a8af7898 21#include <asm/suspend.h>
1e350066 22#include <asm/debugreg.h>
1da177e4 23
833b2ca0
SL
24#ifdef CONFIG_X86_32
25static struct saved_context saved_context;
cae45957 26
833b2ca0
SL
27unsigned long saved_context_ebx;
28unsigned long saved_context_esp, saved_context_ebp;
29unsigned long saved_context_esi, saved_context_edi;
30unsigned long saved_context_eflags;
31#else
32/* CONFIG_X86_64 */
1da177e4 33struct saved_context saved_context;
833b2ca0 34#endif
1da177e4 35
5c9c9bec
RW
36/**
37 * __save_processor_state - save CPU registers before creating a
38 * hibernation image and before restoring the memory state from it
39 * @ctxt - structure to store the registers contents in
40 *
41 * NOTE: If there is a CPU register the modification of which by the
42 * boot kernel (ie. the kernel used for loading the hibernation image)
43 * might affect the operations of the restored target kernel (ie. the one
44 * saved in the hibernation image), then its contents must be saved by this
45 * function. In other words, if kernel A is hibernated and different
46 * kernel B is used for loading the hibernation image into memory, the
47 * kernel A's __save_processor_state() function must save all registers
48 * needed by kernel A, so that it can operate correctly after the resume
49 * regardless of what kernel B does in the meantime.
50 */
cae45957 51static void __save_processor_state(struct saved_context *ctxt)
1da177e4 52{
f9ebbe53
SL
53#ifdef CONFIG_X86_32
54 mtrr_save_fixed_ranges(NULL);
55#endif
1da177e4
LT
56 kernel_fpu_begin();
57
58 /*
59 * descriptor tables
60 */
f9ebbe53
SL
61#ifdef CONFIG_X86_32
62 store_gdt(&ctxt->gdt);
63 store_idt(&ctxt->idt);
64#else
65/* CONFIG_X86_64 */
9d1c6e7c
GOC
66 store_gdt((struct desc_ptr *)&ctxt->gdt_limit);
67 store_idt((struct desc_ptr *)&ctxt->idt_limit);
f9ebbe53 68#endif
9d1c6e7c 69 store_tr(ctxt->tr);
1da177e4
LT
70
71 /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
1da177e4
LT
72 /*
73 * segment registers
74 */
f9ebbe53
SL
75#ifdef CONFIG_X86_32
76 savesegment(es, ctxt->es);
77 savesegment(fs, ctxt->fs);
78 savesegment(gs, ctxt->gs);
79 savesegment(ss, ctxt->ss);
80#else
81/* CONFIG_X86_64 */
1da177e4
LT
82 asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
83 asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
84 asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
85 asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
86 asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
87
88 rdmsrl(MSR_FS_BASE, ctxt->fs_base);
89 rdmsrl(MSR_GS_BASE, ctxt->gs_base);
90 rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
3ebad590 91 mtrr_save_fixed_ranges(NULL);
1da177e4 92
f9ebbe53
SL
93 rdmsrl(MSR_EFER, ctxt->efer);
94#endif
95
1da177e4 96 /*
cf7700fe 97 * control registers
1da177e4 98 */
f51c9452
GOC
99 ctxt->cr0 = read_cr0();
100 ctxt->cr2 = read_cr2();
101 ctxt->cr3 = read_cr3();
f9ebbe53
SL
102#ifdef CONFIG_X86_32
103 ctxt->cr4 = read_cr4_safe();
104#else
105/* CONFIG_X86_64 */
f51c9452
GOC
106 ctxt->cr4 = read_cr4();
107 ctxt->cr8 = read_cr8();
f9ebbe53 108#endif
85a0e753
OZ
109 ctxt->misc_enable_saved = !rdmsrl_safe(MSR_IA32_MISC_ENABLE,
110 &ctxt->misc_enable);
1da177e4
LT
111}
112
f9ebbe53 113/* Needed by apm.c */
1da177e4
LT
114void save_processor_state(void)
115{
116 __save_processor_state(&saved_context);
b74f05d6 117 x86_platform.save_sched_clock_state();
1da177e4 118}
f9ebbe53
SL
119#ifdef CONFIG_X86_32
120EXPORT_SYMBOL(save_processor_state);
121#endif
1da177e4 122
08967f94 123static void do_fpu_end(void)
1da177e4 124{
08967f94 125 /*
3134d04b 126 * Restore FPU regs if necessary.
08967f94
SL
127 */
128 kernel_fpu_end();
1da177e4
LT
129}
130
3134d04b
SL
131static void fix_processor_context(void)
132{
133 int cpu = smp_processor_id();
134 struct tss_struct *t = &per_cpu(init_tss, cpu);
135
136 set_tss_desc(cpu, t); /*
137 * This just modifies memory; should not be
138 * necessary. But... This is necessary, because
139 * 386 hardware has concept of busy TSS or some
140 * similar stupidity.
141 */
142
143#ifdef CONFIG_X86_64
144 get_cpu_gdt_table(cpu)[GDT_ENTRY_TSS].type = 9;
145
146 syscall_init(); /* This sets MSR_*STAR and related */
147#endif
148 load_TR_desc(); /* This does ltr */
149 load_LDT(&current->active_mm->context); /* This does lldt */
3134d04b
SL
150}
151
5c9c9bec
RW
152/**
153 * __restore_processor_state - restore the contents of CPU registers saved
154 * by __save_processor_state()
155 * @ctxt - structure to load the registers contents from
156 */
cae45957 157static void __restore_processor_state(struct saved_context *ctxt)
1da177e4 158{
85a0e753
OZ
159 if (ctxt->misc_enable_saved)
160 wrmsrl(MSR_IA32_MISC_ENABLE, ctxt->misc_enable);
1da177e4
LT
161 /*
162 * control registers
163 */
3134d04b
SL
164 /* cr4 was introduced in the Pentium CPU */
165#ifdef CONFIG_X86_32
166 if (ctxt->cr4)
167 write_cr4(ctxt->cr4);
168#else
169/* CONFIG X86_64 */
3c321bce 170 wrmsrl(MSR_EFER, ctxt->efer);
f51c9452
GOC
171 write_cr8(ctxt->cr8);
172 write_cr4(ctxt->cr4);
3134d04b 173#endif
f51c9452
GOC
174 write_cr3(ctxt->cr3);
175 write_cr2(ctxt->cr2);
176 write_cr0(ctxt->cr0);
1da177e4 177
8d783b3e
PM
178 /*
179 * now restore the descriptor tables to their proper values
180 * ltr is done i fix_processor_context().
181 */
3134d04b
SL
182#ifdef CONFIG_X86_32
183 load_gdt(&ctxt->gdt);
184 load_idt(&ctxt->idt);
185#else
186/* CONFIG_X86_64 */
9d1c6e7c
GOC
187 load_gdt((const struct desc_ptr *)&ctxt->gdt_limit);
188 load_idt((const struct desc_ptr *)&ctxt->idt_limit);
3134d04b 189#endif
8d783b3e 190
1da177e4
LT
191 /*
192 * segment registers
193 */
3134d04b
SL
194#ifdef CONFIG_X86_32
195 loadsegment(es, ctxt->es);
196 loadsegment(fs, ctxt->fs);
197 loadsegment(gs, ctxt->gs);
198 loadsegment(ss, ctxt->ss);
199
200 /*
201 * sysenter MSRs
202 */
203 if (boot_cpu_has(X86_FEATURE_SEP))
204 enable_sep_cpu();
205#else
206/* CONFIG_X86_64 */
1da177e4
LT
207 asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
208 asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
209 asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
210 load_gs_index(ctxt->gs);
211 asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
212
213 wrmsrl(MSR_FS_BASE, ctxt->fs_base);
214 wrmsrl(MSR_GS_BASE, ctxt->gs_base);
215 wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
3134d04b 216#endif
1da177e4 217
83b8e28b
SS
218 /*
219 * restore XCR0 for xsave capable cpu's.
220 */
221 if (cpu_has_xsave)
222 xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
223
1da177e4
LT
224 fix_processor_context();
225
226 do_fpu_end();
d0af9eed 227 mtrr_bp_restore();
1da177e4
LT
228}
229
3134d04b 230/* Needed by apm.c */
1da177e4
LT
231void restore_processor_state(void)
232{
b74f05d6 233 x86_platform.restore_sched_clock_state();
1da177e4
LT
234 __restore_processor_state(&saved_context);
235}
3134d04b
SL
236#ifdef CONFIG_X86_32
237EXPORT_SYMBOL(restore_processor_state);
238#endif
This page took 0.581684 seconds and 5 git commands to generate.