pata_ali: use atapi_cmd_type() to determine cmd type instead of transfer size
[deliverable/linux.git] / drivers / ata / ahci.c
CommitLineData
1da177e4
LT
1/*
2 * ahci.c - AHCI SATA support
3 *
af36d7f0
JG
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004-2005 Red Hat, Inc.
9 *
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
1da177e4 30 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
af36d7f0 31 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
1da177e4
LT
32 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
87507cfd 42#include <linux/dma-mapping.h>
a9524a76 43#include <linux/device.h>
edc93052 44#include <linux/dmi.h>
1da177e4 45#include <scsi/scsi_host.h>
193515d5 46#include <scsi/scsi_cmnd.h>
1da177e4 47#include <linux/libata.h>
1da177e4
LT
48
49#define DRV_NAME "ahci"
7d50b60b 50#define DRV_VERSION "3.0"
1da177e4 51
a22e6444
TH
52static int ahci_skip_host_reset;
53module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55
31556594
KCA
56static int ahci_enable_alpm(struct ata_port *ap,
57 enum link_pm policy);
58static void ahci_disable_alpm(struct ata_port *ap);
1da177e4
LT
59
60enum {
61 AHCI_PCI_BAR = 5,
648a88be 62 AHCI_MAX_PORTS = 32,
1da177e4
LT
63 AHCI_MAX_SG = 168, /* hardware max is 64K */
64 AHCI_DMA_BOUNDARY = 0xffffffff,
be5d8218 65 AHCI_USE_CLUSTERING = 1,
12fad3f9 66 AHCI_MAX_CMDS = 32,
dd410ff1 67 AHCI_CMD_SZ = 32,
12fad3f9 68 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
1da177e4 69 AHCI_RX_FIS_SZ = 256,
a0ea7328 70 AHCI_CMD_TBL_CDB = 0x40,
dd410ff1
TH
71 AHCI_CMD_TBL_HDR_SZ = 0x80,
72 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
73 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
74 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
1da177e4
LT
75 AHCI_RX_FIS_SZ,
76 AHCI_IRQ_ON_SG = (1 << 31),
77 AHCI_CMD_ATAPI = (1 << 5),
78 AHCI_CMD_WRITE = (1 << 6),
4b10e559 79 AHCI_CMD_PREFETCH = (1 << 7),
22b49985
TH
80 AHCI_CMD_RESET = (1 << 8),
81 AHCI_CMD_CLR_BUSY = (1 << 10),
1da177e4
LT
82
83 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
0291f95f 84 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
78cd52d0 85 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
1da177e4
LT
86
87 board_ahci = 0,
7a234aff
TH
88 board_ahci_vt8251 = 1,
89 board_ahci_ign_iferr = 2,
90 board_ahci_sb600 = 3,
91 board_ahci_mv = 4,
e39fc8c9 92 board_ahci_sb700 = 5,
1da177e4
LT
93
94 /* global controller registers */
95 HOST_CAP = 0x00, /* host capabilities */
96 HOST_CTL = 0x04, /* global host control */
97 HOST_IRQ_STAT = 0x08, /* interrupt status */
98 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
99 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
100
101 /* HOST_CTL bits */
102 HOST_RESET = (1 << 0), /* reset controller; self-clear */
103 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
104 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
105
106 /* HOST_CAP bits */
0be0aa98 107 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
7d50b60b 108 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
22b49985 109 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
31556594 110 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
0be0aa98 111 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
203ef6c4 112 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
979db803 113 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
dd410ff1 114 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
1da177e4
LT
115
116 /* registers for each SATA port */
117 PORT_LST_ADDR = 0x00, /* command list DMA addr */
118 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
119 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
120 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
121 PORT_IRQ_STAT = 0x10, /* interrupt status */
122 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
123 PORT_CMD = 0x18, /* port command */
124 PORT_TFDATA = 0x20, /* taskfile data */
125 PORT_SIG = 0x24, /* device TF signature */
126 PORT_CMD_ISSUE = 0x38, /* command issue */
1da177e4
LT
127 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
128 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
129 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
130 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
203ef6c4 131 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
1da177e4
LT
132
133 /* PORT_IRQ_{STAT,MASK} bits */
134 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
135 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
136 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
137 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
138 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
139 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
140 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
141 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
142
143 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
144 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
145 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
146 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
147 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
148 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
149 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
150 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
151 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
152
78cd52d0
TH
153 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
154 PORT_IRQ_IF_ERR |
155 PORT_IRQ_CONNECT |
4296971d 156 PORT_IRQ_PHYRDY |
7d50b60b
TH
157 PORT_IRQ_UNK_FIS |
158 PORT_IRQ_BAD_PMP,
78cd52d0
TH
159 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
160 PORT_IRQ_TF_ERR |
161 PORT_IRQ_HBUS_DATA_ERR,
162 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
163 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
164 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
1da177e4
LT
165
166 /* PORT_CMD bits */
31556594
KCA
167 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
168 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
02eaa666 169 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
7d50b60b 170 PORT_CMD_PMP = (1 << 17), /* PMP attached */
1da177e4
LT
171 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
172 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
173 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
22b49985 174 PORT_CMD_CLO = (1 << 3), /* Command list override */
1da177e4
LT
175 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
176 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
177 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
178
0be0aa98 179 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
1da177e4
LT
180 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
181 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
182 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
4b0060f4 183
417a1a6d
TH
184 /* hpriv->flags bits */
185 AHCI_HFLAG_NO_NCQ = (1 << 0),
186 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
187 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
188 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
189 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
190 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
6949b914 191 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
31556594 192 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
a878539e 193 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
417a1a6d 194
bf2af2a2 195 /* ap->flags bits */
1188c0d8
TH
196
197 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
198 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
31556594
KCA
199 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
200 ATA_FLAG_IPM,
0c88758b 201 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
c4f7792c
TH
202
203 ICH_MAP = 0x90, /* ICH MAP register */
1da177e4
LT
204};
205
206struct ahci_cmd_hdr {
4ca4e439
AV
207 __le32 opts;
208 __le32 status;
209 __le32 tbl_addr;
210 __le32 tbl_addr_hi;
211 __le32 reserved[4];
1da177e4
LT
212};
213
214struct ahci_sg {
4ca4e439
AV
215 __le32 addr;
216 __le32 addr_hi;
217 __le32 reserved;
218 __le32 flags_size;
1da177e4
LT
219};
220
221struct ahci_host_priv {
417a1a6d 222 unsigned int flags; /* AHCI_HFLAG_* */
d447df14
TH
223 u32 cap; /* cap to use */
224 u32 port_map; /* port map to use */
225 u32 saved_cap; /* saved initial cap */
226 u32 saved_port_map; /* saved initial port_map */
1da177e4
LT
227};
228
229struct ahci_port_priv {
7d50b60b 230 struct ata_link *active_link;
1da177e4
LT
231 struct ahci_cmd_hdr *cmd_slot;
232 dma_addr_t cmd_slot_dma;
233 void *cmd_tbl;
234 dma_addr_t cmd_tbl_dma;
1da177e4
LT
235 void *rx_fis;
236 dma_addr_t rx_fis_dma;
0291f95f 237 /* for NCQ spurious interrupt analysis */
0291f95f
TH
238 unsigned int ncq_saw_d2h:1;
239 unsigned int ncq_saw_dmas:1;
afb2d552 240 unsigned int ncq_saw_sdb:1;
a7384925 241 u32 intr_mask; /* interrupts to enable */
1da177e4
LT
242};
243
da3dbb17
TH
244static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
245static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
2dcb407e 246static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
9a3d9eb0 247static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
1da177e4 248static void ahci_irq_clear(struct ata_port *ap);
1da177e4
LT
249static int ahci_port_start(struct ata_port *ap);
250static void ahci_port_stop(struct ata_port *ap);
1da177e4
LT
251static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
252static void ahci_qc_prep(struct ata_queued_cmd *qc);
253static u8 ahci_check_status(struct ata_port *ap);
78cd52d0
TH
254static void ahci_freeze(struct ata_port *ap);
255static void ahci_thaw(struct ata_port *ap);
7d50b60b
TH
256static void ahci_pmp_attach(struct ata_port *ap);
257static void ahci_pmp_detach(struct ata_port *ap);
78cd52d0 258static void ahci_error_handler(struct ata_port *ap);
ad616ffb 259static void ahci_vt8251_error_handler(struct ata_port *ap);
edc93052 260static void ahci_p5wdh_error_handler(struct ata_port *ap);
78cd52d0 261static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
df69c9c5 262static int ahci_port_resume(struct ata_port *ap);
a878539e 263static void ahci_dev_config(struct ata_device *dev);
dab632e8
JG
264static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
265static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
266 u32 opts);
438ac6d5 267#ifdef CONFIG_PM
c1332875 268static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
c1332875
TH
269static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
270static int ahci_pci_device_resume(struct pci_dev *pdev);
438ac6d5 271#endif
1da177e4 272
31556594
KCA
273static struct class_device_attribute *ahci_shost_attrs[] = {
274 &class_device_attr_link_power_management_policy,
275 NULL
276};
277
193515d5 278static struct scsi_host_template ahci_sht = {
1da177e4
LT
279 .module = THIS_MODULE,
280 .name = DRV_NAME,
281 .ioctl = ata_scsi_ioctl,
282 .queuecommand = ata_scsi_queuecmd,
12fad3f9
TH
283 .change_queue_depth = ata_scsi_change_queue_depth,
284 .can_queue = AHCI_MAX_CMDS - 1,
1da177e4
LT
285 .this_id = ATA_SHT_THIS_ID,
286 .sg_tablesize = AHCI_MAX_SG,
1da177e4
LT
287 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
288 .emulated = ATA_SHT_EMULATED,
289 .use_clustering = AHCI_USE_CLUSTERING,
290 .proc_name = DRV_NAME,
291 .dma_boundary = AHCI_DMA_BOUNDARY,
292 .slave_configure = ata_scsi_slave_config,
ccf68c34 293 .slave_destroy = ata_scsi_slave_destroy,
1da177e4 294 .bios_param = ata_std_bios_param,
31556594 295 .shost_attrs = ahci_shost_attrs,
1da177e4
LT
296};
297
057ace5e 298static const struct ata_port_operations ahci_ops = {
1da177e4
LT
299 .check_status = ahci_check_status,
300 .check_altstatus = ahci_check_status,
1da177e4
LT
301 .dev_select = ata_noop_dev_select,
302
a878539e
JG
303 .dev_config = ahci_dev_config,
304
1da177e4
LT
305 .tf_read = ahci_tf_read,
306
7d50b60b 307 .qc_defer = sata_pmp_qc_defer_cmd_switch,
1da177e4
LT
308 .qc_prep = ahci_qc_prep,
309 .qc_issue = ahci_qc_issue,
310
1da177e4
LT
311 .irq_clear = ahci_irq_clear,
312
313 .scr_read = ahci_scr_read,
314 .scr_write = ahci_scr_write,
315
78cd52d0
TH
316 .freeze = ahci_freeze,
317 .thaw = ahci_thaw,
318
319 .error_handler = ahci_error_handler,
320 .post_internal_cmd = ahci_post_internal_cmd,
321
7d50b60b
TH
322 .pmp_attach = ahci_pmp_attach,
323 .pmp_detach = ahci_pmp_detach,
7d50b60b 324
438ac6d5 325#ifdef CONFIG_PM
c1332875
TH
326 .port_suspend = ahci_port_suspend,
327 .port_resume = ahci_port_resume,
438ac6d5 328#endif
31556594
KCA
329 .enable_pm = ahci_enable_alpm,
330 .disable_pm = ahci_disable_alpm,
c1332875 331
1da177e4
LT
332 .port_start = ahci_port_start,
333 .port_stop = ahci_port_stop,
1da177e4
LT
334};
335
ad616ffb 336static const struct ata_port_operations ahci_vt8251_ops = {
ad616ffb
TH
337 .check_status = ahci_check_status,
338 .check_altstatus = ahci_check_status,
339 .dev_select = ata_noop_dev_select,
340
341 .tf_read = ahci_tf_read,
342
7d50b60b 343 .qc_defer = sata_pmp_qc_defer_cmd_switch,
ad616ffb
TH
344 .qc_prep = ahci_qc_prep,
345 .qc_issue = ahci_qc_issue,
346
ad616ffb
TH
347 .irq_clear = ahci_irq_clear,
348
349 .scr_read = ahci_scr_read,
350 .scr_write = ahci_scr_write,
351
352 .freeze = ahci_freeze,
353 .thaw = ahci_thaw,
354
355 .error_handler = ahci_vt8251_error_handler,
356 .post_internal_cmd = ahci_post_internal_cmd,
357
7d50b60b
TH
358 .pmp_attach = ahci_pmp_attach,
359 .pmp_detach = ahci_pmp_detach,
7d50b60b 360
438ac6d5 361#ifdef CONFIG_PM
ad616ffb
TH
362 .port_suspend = ahci_port_suspend,
363 .port_resume = ahci_port_resume,
438ac6d5 364#endif
ad616ffb
TH
365
366 .port_start = ahci_port_start,
367 .port_stop = ahci_port_stop,
368};
369
edc93052
TH
370static const struct ata_port_operations ahci_p5wdh_ops = {
371 .check_status = ahci_check_status,
372 .check_altstatus = ahci_check_status,
373 .dev_select = ata_noop_dev_select,
374
375 .tf_read = ahci_tf_read,
376
377 .qc_defer = sata_pmp_qc_defer_cmd_switch,
378 .qc_prep = ahci_qc_prep,
379 .qc_issue = ahci_qc_issue,
380
381 .irq_clear = ahci_irq_clear,
382
383 .scr_read = ahci_scr_read,
384 .scr_write = ahci_scr_write,
385
386 .freeze = ahci_freeze,
387 .thaw = ahci_thaw,
388
389 .error_handler = ahci_p5wdh_error_handler,
390 .post_internal_cmd = ahci_post_internal_cmd,
391
392 .pmp_attach = ahci_pmp_attach,
393 .pmp_detach = ahci_pmp_detach,
394
395#ifdef CONFIG_PM
396 .port_suspend = ahci_port_suspend,
397 .port_resume = ahci_port_resume,
398#endif
399
400 .port_start = ahci_port_start,
401 .port_stop = ahci_port_stop,
402};
403
417a1a6d
TH
404#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
405
98ac62de 406static const struct ata_port_info ahci_port_info[] = {
1da177e4
LT
407 /* board_ahci */
408 {
1188c0d8 409 .flags = AHCI_FLAG_COMMON,
0c88758b 410 .link_flags = AHCI_LFLAG_COMMON,
7da79312 411 .pio_mask = 0x1f, /* pio0-4 */
469248ab 412 .udma_mask = ATA_UDMA6,
1da177e4
LT
413 .port_ops = &ahci_ops,
414 },
bf2af2a2
BJ
415 /* board_ahci_vt8251 */
416 {
6949b914 417 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
417a1a6d 418 .flags = AHCI_FLAG_COMMON,
0c88758b 419 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
bf2af2a2 420 .pio_mask = 0x1f, /* pio0-4 */
469248ab 421 .udma_mask = ATA_UDMA6,
ad616ffb 422 .port_ops = &ahci_vt8251_ops,
bf2af2a2 423 },
41669553
TH
424 /* board_ahci_ign_iferr */
425 {
417a1a6d
TH
426 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
427 .flags = AHCI_FLAG_COMMON,
0c88758b 428 .link_flags = AHCI_LFLAG_COMMON,
41669553 429 .pio_mask = 0x1f, /* pio0-4 */
469248ab 430 .udma_mask = ATA_UDMA6,
41669553
TH
431 .port_ops = &ahci_ops,
432 },
55a61604
CH
433 /* board_ahci_sb600 */
434 {
417a1a6d 435 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
a878539e 436 AHCI_HFLAG_SECT255 | AHCI_HFLAG_NO_PMP),
417a1a6d 437 .flags = AHCI_FLAG_COMMON,
0c88758b 438 .link_flags = AHCI_LFLAG_COMMON,
55a61604 439 .pio_mask = 0x1f, /* pio0-4 */
469248ab 440 .udma_mask = ATA_UDMA6,
55a61604
CH
441 .port_ops = &ahci_ops,
442 },
cd70c266
JG
443 /* board_ahci_mv */
444 {
417a1a6d
TH
445 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
446 AHCI_HFLAG_MV_PATA),
cd70c266 447 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
417a1a6d 448 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
0c88758b 449 .link_flags = AHCI_LFLAG_COMMON,
cd70c266
JG
450 .pio_mask = 0x1f, /* pio0-4 */
451 .udma_mask = ATA_UDMA6,
452 .port_ops = &ahci_ops,
453 },
e39fc8c9
SH
454 /* board_ahci_sb700 */
455 {
456 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
457 AHCI_HFLAG_NO_PMP),
458 .flags = AHCI_FLAG_COMMON,
459 .link_flags = AHCI_LFLAG_COMMON,
460 .pio_mask = 0x1f, /* pio0-4 */
461 .udma_mask = ATA_UDMA6,
462 .port_ops = &ahci_ops,
463 },
1da177e4
LT
464};
465
3b7d697d 466static const struct pci_device_id ahci_pci_tbl[] = {
fe7fa31a 467 /* Intel */
54bb3a94
JG
468 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
469 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
470 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
471 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
472 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
82490c09 473 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
54bb3a94
JG
474 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
475 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
476 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
477 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
7a234aff
TH
478 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
479 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
480 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
481 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
482 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
483 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
484 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
485 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
486 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
487 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
488 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
489 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
490 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
491 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
492 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
493 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
494 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
d4155e6f
JG
495 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
496 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
16ad1ad9
JG
497 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
498 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
fe7fa31a 499
e34bb370
TH
500 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
501 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
502 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
fe7fa31a
JG
503
504 /* ATI */
c65ec1c2 505 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
e39fc8c9
SH
506 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
507 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
508 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
509 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
510 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
511 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
fe7fa31a
JG
512
513 /* VIA */
54bb3a94 514 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
bf335542 515 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
fe7fa31a
JG
516
517 /* NVIDIA */
54bb3a94
JG
518 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
519 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
520 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
521 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
6fbf5ba4
PC
522 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
523 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
524 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
525 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
526 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
527 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
528 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
529 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
895663cd
PC
530 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
531 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
532 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
533 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
534 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
535 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
536 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
537 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
0522b286
PC
538 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
539 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
540 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
541 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
542 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
543 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
544 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
545 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
546 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
547 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
548 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
549 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
550 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
551 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
552 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
553 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
554 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
555 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
556 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
557 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
558 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
559 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
560 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
561 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
6ba86958 562 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
563 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
564 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
565 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
7100819f
PC
566 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
567 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
568 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
569 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
570 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
571 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
572 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
573 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
70d562cf 574 { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
575 { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
576 { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
577 { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
578 { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
579 { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
580 { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
581 { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
582 { PCI_VDEVICE(NVIDIA, 0x0bd0), board_ahci }, /* MCP7B */
583 { PCI_VDEVICE(NVIDIA, 0x0bd1), board_ahci }, /* MCP7B */
584 { PCI_VDEVICE(NVIDIA, 0x0bd2), board_ahci }, /* MCP7B */
585 { PCI_VDEVICE(NVIDIA, 0x0bd3), board_ahci }, /* MCP7B */
fe7fa31a 586
95916edd 587 /* SiS */
54bb3a94
JG
588 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
589 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
590 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
95916edd 591
cd70c266
JG
592 /* Marvell */
593 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
594
415ae2b5
JG
595 /* Generic, PCI class code for AHCI */
596 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
c9f89475 597 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
415ae2b5 598
1da177e4
LT
599 { } /* terminate list */
600};
601
602
603static struct pci_driver ahci_pci_driver = {
604 .name = DRV_NAME,
605 .id_table = ahci_pci_tbl,
606 .probe = ahci_init_one,
24dc5f33 607 .remove = ata_pci_remove_one,
438ac6d5 608#ifdef CONFIG_PM
c1332875
TH
609 .suspend = ahci_pci_device_suspend,
610 .resume = ahci_pci_device_resume,
438ac6d5 611#endif
1da177e4
LT
612};
613
614
98fa4b60
TH
615static inline int ahci_nr_ports(u32 cap)
616{
617 return (cap & 0x1f) + 1;
618}
619
dab632e8
JG
620static inline void __iomem *__ahci_port_base(struct ata_host *host,
621 unsigned int port_no)
1da177e4 622{
dab632e8 623 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
4447d351 624
dab632e8
JG
625 return mmio + 0x100 + (port_no * 0x80);
626}
627
628static inline void __iomem *ahci_port_base(struct ata_port *ap)
629{
630 return __ahci_port_base(ap->host, ap->port_no);
1da177e4
LT
631}
632
b710a1f4
TH
633static void ahci_enable_ahci(void __iomem *mmio)
634{
635 u32 tmp;
636
637 /* turn on AHCI_EN */
638 tmp = readl(mmio + HOST_CTL);
639 if (!(tmp & HOST_AHCI_EN)) {
640 tmp |= HOST_AHCI_EN;
641 writel(tmp, mmio + HOST_CTL);
642 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
643 WARN_ON(!(tmp & HOST_AHCI_EN));
644 }
645}
646
d447df14
TH
647/**
648 * ahci_save_initial_config - Save and fixup initial config values
4447d351 649 * @pdev: target PCI device
4447d351 650 * @hpriv: host private area to store config values
d447df14
TH
651 *
652 * Some registers containing configuration info might be setup by
653 * BIOS and might be cleared on reset. This function saves the
654 * initial values of those registers into @hpriv such that they
655 * can be restored after controller reset.
656 *
657 * If inconsistent, config values are fixed up by this function.
658 *
659 * LOCKING:
660 * None.
661 */
4447d351 662static void ahci_save_initial_config(struct pci_dev *pdev,
4447d351 663 struct ahci_host_priv *hpriv)
d447df14 664{
4447d351 665 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
d447df14 666 u32 cap, port_map;
17199b18 667 int i;
d447df14 668
b710a1f4
TH
669 /* make sure AHCI mode is enabled before accessing CAP */
670 ahci_enable_ahci(mmio);
671
d447df14
TH
672 /* Values prefixed with saved_ are written back to host after
673 * reset. Values without are used for driver operation.
674 */
675 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
676 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
677
274c1fde 678 /* some chips have errata preventing 64bit use */
417a1a6d 679 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
c7a42156
TH
680 dev_printk(KERN_INFO, &pdev->dev,
681 "controller can't do 64bit DMA, forcing 32bit\n");
682 cap &= ~HOST_CAP_64;
683 }
684
417a1a6d 685 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
274c1fde
TH
686 dev_printk(KERN_INFO, &pdev->dev,
687 "controller can't do NCQ, turning off CAP_NCQ\n");
688 cap &= ~HOST_CAP_NCQ;
689 }
690
258cd846 691 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
6949b914
TH
692 dev_printk(KERN_INFO, &pdev->dev,
693 "controller can't do PMP, turning off CAP_PMP\n");
694 cap &= ~HOST_CAP_PMP;
695 }
696
cd70c266
JG
697 /*
698 * Temporary Marvell 6145 hack: PATA port presence
699 * is asserted through the standard AHCI port
700 * presence register, as bit 4 (counting from 0)
701 */
417a1a6d 702 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
cd70c266
JG
703 dev_printk(KERN_ERR, &pdev->dev,
704 "MV_AHCI HACK: port_map %x -> %x\n",
705 hpriv->port_map,
706 hpriv->port_map & 0xf);
707
708 port_map &= 0xf;
709 }
710
17199b18 711 /* cross check port_map and cap.n_ports */
7a234aff 712 if (port_map) {
837f5f8f 713 int map_ports = 0;
17199b18 714
837f5f8f
TH
715 for (i = 0; i < AHCI_MAX_PORTS; i++)
716 if (port_map & (1 << i))
717 map_ports++;
17199b18 718
837f5f8f
TH
719 /* If PI has more ports than n_ports, whine, clear
720 * port_map and let it be generated from n_ports.
17199b18 721 */
837f5f8f 722 if (map_ports > ahci_nr_ports(cap)) {
4447d351 723 dev_printk(KERN_WARNING, &pdev->dev,
837f5f8f
TH
724 "implemented port map (0x%x) contains more "
725 "ports than nr_ports (%u), using nr_ports\n",
726 port_map, ahci_nr_ports(cap));
7a234aff
TH
727 port_map = 0;
728 }
729 }
730
731 /* fabricate port_map from cap.nr_ports */
732 if (!port_map) {
17199b18 733 port_map = (1 << ahci_nr_ports(cap)) - 1;
7a234aff
TH
734 dev_printk(KERN_WARNING, &pdev->dev,
735 "forcing PORTS_IMPL to 0x%x\n", port_map);
736
737 /* write the fixed up value to the PI register */
738 hpriv->saved_port_map = port_map;
17199b18
TH
739 }
740
d447df14
TH
741 /* record values to use during operation */
742 hpriv->cap = cap;
743 hpriv->port_map = port_map;
744}
745
746/**
747 * ahci_restore_initial_config - Restore initial config
4447d351 748 * @host: target ATA host
d447df14
TH
749 *
750 * Restore initial config stored by ahci_save_initial_config().
751 *
752 * LOCKING:
753 * None.
754 */
4447d351 755static void ahci_restore_initial_config(struct ata_host *host)
d447df14 756{
4447d351
TH
757 struct ahci_host_priv *hpriv = host->private_data;
758 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
759
d447df14
TH
760 writel(hpriv->saved_cap, mmio + HOST_CAP);
761 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
762 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
763}
764
203ef6c4 765static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
1da177e4 766{
203ef6c4
TH
767 static const int offset[] = {
768 [SCR_STATUS] = PORT_SCR_STAT,
769 [SCR_CONTROL] = PORT_SCR_CTL,
770 [SCR_ERROR] = PORT_SCR_ERR,
771 [SCR_ACTIVE] = PORT_SCR_ACT,
772 [SCR_NOTIFICATION] = PORT_SCR_NTF,
773 };
774 struct ahci_host_priv *hpriv = ap->host->private_data;
1da177e4 775
203ef6c4
TH
776 if (sc_reg < ARRAY_SIZE(offset) &&
777 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
778 return offset[sc_reg];
da3dbb17 779 return 0;
1da177e4
LT
780}
781
203ef6c4 782static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
1da177e4 783{
203ef6c4
TH
784 void __iomem *port_mmio = ahci_port_base(ap);
785 int offset = ahci_scr_offset(ap, sc_reg);
786
787 if (offset) {
788 *val = readl(port_mmio + offset);
789 return 0;
1da177e4 790 }
203ef6c4
TH
791 return -EINVAL;
792}
1da177e4 793
203ef6c4
TH
794static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
795{
796 void __iomem *port_mmio = ahci_port_base(ap);
797 int offset = ahci_scr_offset(ap, sc_reg);
798
799 if (offset) {
800 writel(val, port_mmio + offset);
801 return 0;
802 }
803 return -EINVAL;
1da177e4
LT
804}
805
4447d351 806static void ahci_start_engine(struct ata_port *ap)
7c76d1e8 807{
4447d351 808 void __iomem *port_mmio = ahci_port_base(ap);
7c76d1e8
TH
809 u32 tmp;
810
d8fcd116 811 /* start DMA */
9f592056 812 tmp = readl(port_mmio + PORT_CMD);
7c76d1e8
TH
813 tmp |= PORT_CMD_START;
814 writel(tmp, port_mmio + PORT_CMD);
815 readl(port_mmio + PORT_CMD); /* flush */
816}
817
4447d351 818static int ahci_stop_engine(struct ata_port *ap)
254950cd 819{
4447d351 820 void __iomem *port_mmio = ahci_port_base(ap);
254950cd
TH
821 u32 tmp;
822
823 tmp = readl(port_mmio + PORT_CMD);
824
d8fcd116 825 /* check if the HBA is idle */
254950cd
TH
826 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
827 return 0;
828
d8fcd116 829 /* setting HBA to idle */
254950cd
TH
830 tmp &= ~PORT_CMD_START;
831 writel(tmp, port_mmio + PORT_CMD);
832
d8fcd116 833 /* wait for engine to stop. This could be as long as 500 msec */
254950cd 834 tmp = ata_wait_register(port_mmio + PORT_CMD,
2dcb407e 835 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
d8fcd116 836 if (tmp & PORT_CMD_LIST_ON)
254950cd
TH
837 return -EIO;
838
839 return 0;
840}
841
4447d351 842static void ahci_start_fis_rx(struct ata_port *ap)
0be0aa98 843{
4447d351
TH
844 void __iomem *port_mmio = ahci_port_base(ap);
845 struct ahci_host_priv *hpriv = ap->host->private_data;
846 struct ahci_port_priv *pp = ap->private_data;
0be0aa98
TH
847 u32 tmp;
848
849 /* set FIS registers */
4447d351
TH
850 if (hpriv->cap & HOST_CAP_64)
851 writel((pp->cmd_slot_dma >> 16) >> 16,
852 port_mmio + PORT_LST_ADDR_HI);
853 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
0be0aa98 854
4447d351
TH
855 if (hpriv->cap & HOST_CAP_64)
856 writel((pp->rx_fis_dma >> 16) >> 16,
857 port_mmio + PORT_FIS_ADDR_HI);
858 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
0be0aa98
TH
859
860 /* enable FIS reception */
861 tmp = readl(port_mmio + PORT_CMD);
862 tmp |= PORT_CMD_FIS_RX;
863 writel(tmp, port_mmio + PORT_CMD);
864
865 /* flush */
866 readl(port_mmio + PORT_CMD);
867}
868
4447d351 869static int ahci_stop_fis_rx(struct ata_port *ap)
0be0aa98 870{
4447d351 871 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
872 u32 tmp;
873
874 /* disable FIS reception */
875 tmp = readl(port_mmio + PORT_CMD);
876 tmp &= ~PORT_CMD_FIS_RX;
877 writel(tmp, port_mmio + PORT_CMD);
878
879 /* wait for completion, spec says 500ms, give it 1000 */
880 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
881 PORT_CMD_FIS_ON, 10, 1000);
882 if (tmp & PORT_CMD_FIS_ON)
883 return -EBUSY;
884
885 return 0;
886}
887
4447d351 888static void ahci_power_up(struct ata_port *ap)
0be0aa98 889{
4447d351
TH
890 struct ahci_host_priv *hpriv = ap->host->private_data;
891 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
892 u32 cmd;
893
894 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
895
896 /* spin up device */
4447d351 897 if (hpriv->cap & HOST_CAP_SSS) {
0be0aa98
TH
898 cmd |= PORT_CMD_SPIN_UP;
899 writel(cmd, port_mmio + PORT_CMD);
900 }
901
902 /* wake up link */
903 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
904}
905
31556594
KCA
906static void ahci_disable_alpm(struct ata_port *ap)
907{
908 struct ahci_host_priv *hpriv = ap->host->private_data;
909 void __iomem *port_mmio = ahci_port_base(ap);
910 u32 cmd;
911 struct ahci_port_priv *pp = ap->private_data;
912
913 /* IPM bits should be disabled by libata-core */
914 /* get the existing command bits */
915 cmd = readl(port_mmio + PORT_CMD);
916
917 /* disable ALPM and ASP */
918 cmd &= ~PORT_CMD_ASP;
919 cmd &= ~PORT_CMD_ALPE;
920
921 /* force the interface back to active */
922 cmd |= PORT_CMD_ICC_ACTIVE;
923
924 /* write out new cmd value */
925 writel(cmd, port_mmio + PORT_CMD);
926 cmd = readl(port_mmio + PORT_CMD);
927
928 /* wait 10ms to be sure we've come out of any low power state */
929 msleep(10);
930
931 /* clear out any PhyRdy stuff from interrupt status */
932 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
933
934 /* go ahead and clean out PhyRdy Change from Serror too */
935 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
936
937 /*
938 * Clear flag to indicate that we should ignore all PhyRdy
939 * state changes
940 */
941 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
942
943 /*
944 * Enable interrupts on Phy Ready.
945 */
946 pp->intr_mask |= PORT_IRQ_PHYRDY;
947 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
948
949 /*
950 * don't change the link pm policy - we can be called
951 * just to turn of link pm temporarily
952 */
953}
954
955static int ahci_enable_alpm(struct ata_port *ap,
956 enum link_pm policy)
957{
958 struct ahci_host_priv *hpriv = ap->host->private_data;
959 void __iomem *port_mmio = ahci_port_base(ap);
960 u32 cmd;
961 struct ahci_port_priv *pp = ap->private_data;
962 u32 asp;
963
964 /* Make sure the host is capable of link power management */
965 if (!(hpriv->cap & HOST_CAP_ALPM))
966 return -EINVAL;
967
968 switch (policy) {
969 case MAX_PERFORMANCE:
970 case NOT_AVAILABLE:
971 /*
972 * if we came here with NOT_AVAILABLE,
973 * it just means this is the first time we
974 * have tried to enable - default to max performance,
975 * and let the user go to lower power modes on request.
976 */
977 ahci_disable_alpm(ap);
978 return 0;
979 case MIN_POWER:
980 /* configure HBA to enter SLUMBER */
981 asp = PORT_CMD_ASP;
982 break;
983 case MEDIUM_POWER:
984 /* configure HBA to enter PARTIAL */
985 asp = 0;
986 break;
987 default:
988 return -EINVAL;
989 }
990
991 /*
992 * Disable interrupts on Phy Ready. This keeps us from
993 * getting woken up due to spurious phy ready interrupts
994 * TBD - Hot plug should be done via polling now, is
995 * that even supported?
996 */
997 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
998 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
999
1000 /*
1001 * Set a flag to indicate that we should ignore all PhyRdy
1002 * state changes since these can happen now whenever we
1003 * change link state
1004 */
1005 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1006
1007 /* get the existing command bits */
1008 cmd = readl(port_mmio + PORT_CMD);
1009
1010 /*
1011 * Set ASP based on Policy
1012 */
1013 cmd |= asp;
1014
1015 /*
1016 * Setting this bit will instruct the HBA to aggressively
1017 * enter a lower power link state when it's appropriate and
1018 * based on the value set above for ASP
1019 */
1020 cmd |= PORT_CMD_ALPE;
1021
1022 /* write out new cmd value */
1023 writel(cmd, port_mmio + PORT_CMD);
1024 cmd = readl(port_mmio + PORT_CMD);
1025
1026 /* IPM bits should be set by libata-core */
1027 return 0;
1028}
1029
438ac6d5 1030#ifdef CONFIG_PM
4447d351 1031static void ahci_power_down(struct ata_port *ap)
0be0aa98 1032{
4447d351
TH
1033 struct ahci_host_priv *hpriv = ap->host->private_data;
1034 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
1035 u32 cmd, scontrol;
1036
4447d351 1037 if (!(hpriv->cap & HOST_CAP_SSS))
07c53dac 1038 return;
0be0aa98 1039
07c53dac
TH
1040 /* put device into listen mode, first set PxSCTL.DET to 0 */
1041 scontrol = readl(port_mmio + PORT_SCR_CTL);
1042 scontrol &= ~0xf;
1043 writel(scontrol, port_mmio + PORT_SCR_CTL);
0be0aa98 1044
07c53dac
TH
1045 /* then set PxCMD.SUD to 0 */
1046 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
1047 cmd &= ~PORT_CMD_SPIN_UP;
1048 writel(cmd, port_mmio + PORT_CMD);
0be0aa98 1049}
438ac6d5 1050#endif
0be0aa98 1051
df69c9c5 1052static void ahci_start_port(struct ata_port *ap)
0be0aa98 1053{
0be0aa98 1054 /* enable FIS reception */
4447d351 1055 ahci_start_fis_rx(ap);
0be0aa98
TH
1056
1057 /* enable DMA */
4447d351 1058 ahci_start_engine(ap);
0be0aa98
TH
1059}
1060
4447d351 1061static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
0be0aa98
TH
1062{
1063 int rc;
1064
1065 /* disable DMA */
4447d351 1066 rc = ahci_stop_engine(ap);
0be0aa98
TH
1067 if (rc) {
1068 *emsg = "failed to stop engine";
1069 return rc;
1070 }
1071
1072 /* disable FIS reception */
4447d351 1073 rc = ahci_stop_fis_rx(ap);
0be0aa98
TH
1074 if (rc) {
1075 *emsg = "failed stop FIS RX";
1076 return rc;
1077 }
1078
0be0aa98
TH
1079 return 0;
1080}
1081
4447d351 1082static int ahci_reset_controller(struct ata_host *host)
d91542c1 1083{
4447d351 1084 struct pci_dev *pdev = to_pci_dev(host->dev);
49f29090 1085 struct ahci_host_priv *hpriv = host->private_data;
4447d351 1086 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
d447df14 1087 u32 tmp;
d91542c1 1088
3cc3eb11
JG
1089 /* we must be in AHCI mode, before using anything
1090 * AHCI-specific, such as HOST_RESET.
1091 */
b710a1f4 1092 ahci_enable_ahci(mmio);
3cc3eb11
JG
1093
1094 /* global controller reset */
a22e6444
TH
1095 if (!ahci_skip_host_reset) {
1096 tmp = readl(mmio + HOST_CTL);
1097 if ((tmp & HOST_RESET) == 0) {
1098 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1099 readl(mmio + HOST_CTL); /* flush */
1100 }
d91542c1 1101
a22e6444
TH
1102 /* reset must complete within 1 second, or
1103 * the hardware should be considered fried.
1104 */
1105 ssleep(1);
d91542c1 1106
a22e6444
TH
1107 tmp = readl(mmio + HOST_CTL);
1108 if (tmp & HOST_RESET) {
1109 dev_printk(KERN_ERR, host->dev,
1110 "controller reset failed (0x%x)\n", tmp);
1111 return -EIO;
1112 }
d91542c1 1113
a22e6444
TH
1114 /* turn on AHCI mode */
1115 ahci_enable_ahci(mmio);
98fa4b60 1116
a22e6444
TH
1117 /* Some registers might be cleared on reset. Restore
1118 * initial values.
1119 */
1120 ahci_restore_initial_config(host);
1121 } else
1122 dev_printk(KERN_INFO, host->dev,
1123 "skipping global host reset\n");
d91542c1
TH
1124
1125 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1126 u16 tmp16;
1127
1128 /* configure PCS */
1129 pci_read_config_word(pdev, 0x92, &tmp16);
49f29090
TH
1130 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1131 tmp16 |= hpriv->port_map;
1132 pci_write_config_word(pdev, 0x92, tmp16);
1133 }
d91542c1
TH
1134 }
1135
1136 return 0;
1137}
1138
2bcd866b
JG
1139static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1140 int port_no, void __iomem *mmio,
1141 void __iomem *port_mmio)
1142{
1143 const char *emsg = NULL;
1144 int rc;
1145 u32 tmp;
1146
1147 /* make sure port is not active */
1148 rc = ahci_deinit_port(ap, &emsg);
1149 if (rc)
1150 dev_printk(KERN_WARNING, &pdev->dev,
1151 "%s (%d)\n", emsg, rc);
1152
1153 /* clear SError */
1154 tmp = readl(port_mmio + PORT_SCR_ERR);
1155 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1156 writel(tmp, port_mmio + PORT_SCR_ERR);
1157
1158 /* clear port IRQ */
1159 tmp = readl(port_mmio + PORT_IRQ_STAT);
1160 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1161 if (tmp)
1162 writel(tmp, port_mmio + PORT_IRQ_STAT);
1163
1164 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1165}
1166
4447d351 1167static void ahci_init_controller(struct ata_host *host)
d91542c1 1168{
417a1a6d 1169 struct ahci_host_priv *hpriv = host->private_data;
4447d351
TH
1170 struct pci_dev *pdev = to_pci_dev(host->dev);
1171 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
2bcd866b 1172 int i;
cd70c266 1173 void __iomem *port_mmio;
d91542c1
TH
1174 u32 tmp;
1175
417a1a6d 1176 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
cd70c266
JG
1177 port_mmio = __ahci_port_base(host, 4);
1178
1179 writel(0, port_mmio + PORT_IRQ_MASK);
1180
1181 /* clear port IRQ */
1182 tmp = readl(port_mmio + PORT_IRQ_STAT);
1183 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1184 if (tmp)
1185 writel(tmp, port_mmio + PORT_IRQ_STAT);
1186 }
1187
4447d351
TH
1188 for (i = 0; i < host->n_ports; i++) {
1189 struct ata_port *ap = host->ports[i];
d91542c1 1190
cd70c266 1191 port_mmio = ahci_port_base(ap);
4447d351 1192 if (ata_port_is_dummy(ap))
d91542c1 1193 continue;
d91542c1 1194
2bcd866b 1195 ahci_port_init(pdev, ap, i, mmio, port_mmio);
d91542c1
TH
1196 }
1197
1198 tmp = readl(mmio + HOST_CTL);
1199 VPRINTK("HOST_CTL 0x%x\n", tmp);
1200 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1201 tmp = readl(mmio + HOST_CTL);
1202 VPRINTK("HOST_CTL 0x%x\n", tmp);
1203}
1204
a878539e
JG
1205static void ahci_dev_config(struct ata_device *dev)
1206{
1207 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1208
1209 if (hpriv->flags & AHCI_HFLAG_SECT255)
1210 dev->max_sectors = 255;
1211}
1212
422b7595 1213static unsigned int ahci_dev_classify(struct ata_port *ap)
1da177e4 1214{
4447d351 1215 void __iomem *port_mmio = ahci_port_base(ap);
1da177e4 1216 struct ata_taskfile tf;
422b7595
TH
1217 u32 tmp;
1218
1219 tmp = readl(port_mmio + PORT_SIG);
1220 tf.lbah = (tmp >> 24) & 0xff;
1221 tf.lbam = (tmp >> 16) & 0xff;
1222 tf.lbal = (tmp >> 8) & 0xff;
1223 tf.nsect = (tmp) & 0xff;
1224
1225 return ata_dev_classify(&tf);
1226}
1227
12fad3f9
TH
1228static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1229 u32 opts)
cc9278ed 1230{
12fad3f9
TH
1231 dma_addr_t cmd_tbl_dma;
1232
1233 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1234
1235 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1236 pp->cmd_slot[tag].status = 0;
1237 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1238 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
cc9278ed
TH
1239}
1240
d2e75dff 1241static int ahci_kick_engine(struct ata_port *ap, int force_restart)
4658f79b 1242{
0d5ff566 1243 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
cca3974e 1244 struct ahci_host_priv *hpriv = ap->host->private_data;
bf2af2a2 1245 u32 tmp;
d2e75dff 1246 int busy, rc;
bf2af2a2 1247
d2e75dff
TH
1248 /* do we need to kick the port? */
1249 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
1250 if (!busy && !force_restart)
1251 return 0;
1252
1253 /* stop engine */
1254 rc = ahci_stop_engine(ap);
1255 if (rc)
1256 goto out_restart;
1257
1258 /* need to do CLO? */
1259 if (!busy) {
1260 rc = 0;
1261 goto out_restart;
1262 }
1263
1264 if (!(hpriv->cap & HOST_CAP_CLO)) {
1265 rc = -EOPNOTSUPP;
1266 goto out_restart;
1267 }
bf2af2a2 1268
d2e75dff 1269 /* perform CLO */
bf2af2a2
BJ
1270 tmp = readl(port_mmio + PORT_CMD);
1271 tmp |= PORT_CMD_CLO;
1272 writel(tmp, port_mmio + PORT_CMD);
1273
d2e75dff 1274 rc = 0;
bf2af2a2
BJ
1275 tmp = ata_wait_register(port_mmio + PORT_CMD,
1276 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1277 if (tmp & PORT_CMD_CLO)
d2e75dff 1278 rc = -EIO;
bf2af2a2 1279
d2e75dff
TH
1280 /* restart engine */
1281 out_restart:
1282 ahci_start_engine(ap);
1283 return rc;
bf2af2a2
BJ
1284}
1285
91c4a2e0
TH
1286static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1287 struct ata_taskfile *tf, int is_cmd, u16 flags,
1288 unsigned long timeout_msec)
bf2af2a2 1289{
91c4a2e0 1290 const u32 cmd_fis_len = 5; /* five dwords */
4658f79b 1291 struct ahci_port_priv *pp = ap->private_data;
4447d351 1292 void __iomem *port_mmio = ahci_port_base(ap);
91c4a2e0
TH
1293 u8 *fis = pp->cmd_tbl;
1294 u32 tmp;
1295
1296 /* prep the command */
1297 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1298 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1299
1300 /* issue & wait */
1301 writel(1, port_mmio + PORT_CMD_ISSUE);
1302
1303 if (timeout_msec) {
1304 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1305 1, timeout_msec);
1306 if (tmp & 0x1) {
1307 ahci_kick_engine(ap, 1);
1308 return -EBUSY;
1309 }
1310 } else
1311 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1312
1313 return 0;
1314}
1315
cc0680a5 1316static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
a9cf5e85 1317 int pmp, unsigned long deadline)
91c4a2e0 1318{
cc0680a5 1319 struct ata_port *ap = link->ap;
4658f79b 1320 const char *reason = NULL;
2cbb79eb 1321 unsigned long now, msecs;
4658f79b 1322 struct ata_taskfile tf;
4658f79b
TH
1323 int rc;
1324
1325 DPRINTK("ENTER\n");
1326
cc0680a5 1327 if (ata_link_offline(link)) {
c2a65852
TH
1328 DPRINTK("PHY reports no device\n");
1329 *class = ATA_DEV_NONE;
1330 return 0;
1331 }
1332
4658f79b 1333 /* prepare for SRST (AHCI-1.1 10.4.1) */
d2e75dff 1334 rc = ahci_kick_engine(ap, 1);
994056d7 1335 if (rc && rc != -EOPNOTSUPP)
cc0680a5 1336 ata_link_printk(link, KERN_WARNING,
994056d7 1337 "failed to reset engine (errno=%d)\n", rc);
4658f79b 1338
cc0680a5 1339 ata_tf_init(link->device, &tf);
4658f79b
TH
1340
1341 /* issue the first D2H Register FIS */
2cbb79eb
TH
1342 msecs = 0;
1343 now = jiffies;
1344 if (time_after(now, deadline))
1345 msecs = jiffies_to_msecs(deadline - now);
1346
4658f79b 1347 tf.ctl |= ATA_SRST;
a9cf5e85 1348 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
91c4a2e0 1349 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
4658f79b
TH
1350 rc = -EIO;
1351 reason = "1st FIS failed";
1352 goto fail;
1353 }
1354
1355 /* spec says at least 5us, but be generous and sleep for 1ms */
1356 msleep(1);
1357
1358 /* issue the second D2H Register FIS */
4658f79b 1359 tf.ctl &= ~ATA_SRST;
a9cf5e85 1360 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
4658f79b 1361
88ff6eaf
TH
1362 /* wait a while before checking status */
1363 ata_wait_after_reset(ap, deadline);
4658f79b 1364
9b89391c
TH
1365 rc = ata_wait_ready(ap, deadline);
1366 /* link occupied, -ENODEV too is an error */
1367 if (rc) {
1368 reason = "device not ready";
1369 goto fail;
4658f79b 1370 }
9b89391c 1371 *class = ahci_dev_classify(ap);
4658f79b
TH
1372
1373 DPRINTK("EXIT, class=%u\n", *class);
1374 return 0;
1375
4658f79b 1376 fail:
cc0680a5 1377 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
4658f79b
TH
1378 return rc;
1379}
1380
cc0680a5 1381static int ahci_softreset(struct ata_link *link, unsigned int *class,
a9cf5e85
TH
1382 unsigned long deadline)
1383{
7d50b60b
TH
1384 int pmp = 0;
1385
1386 if (link->ap->flags & ATA_FLAG_PMP)
1387 pmp = SATA_PMP_CTRL_PORT;
1388
1389 return ahci_do_softreset(link, class, pmp, deadline);
a9cf5e85
TH
1390}
1391
cc0680a5 1392static int ahci_hardreset(struct ata_link *link, unsigned int *class,
d4b2bab4 1393 unsigned long deadline)
422b7595 1394{
cc0680a5 1395 struct ata_port *ap = link->ap;
4296971d
TH
1396 struct ahci_port_priv *pp = ap->private_data;
1397 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1398 struct ata_taskfile tf;
4bd00f6a
TH
1399 int rc;
1400
1401 DPRINTK("ENTER\n");
1da177e4 1402
4447d351 1403 ahci_stop_engine(ap);
4296971d
TH
1404
1405 /* clear D2H reception area to properly wait for D2H FIS */
cc0680a5 1406 ata_tf_init(link->device, &tf);
dfd7a3db 1407 tf.command = 0x80;
9977126c 1408 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
4296971d 1409
cc0680a5 1410 rc = sata_std_hardreset(link, class, deadline);
4296971d 1411
4447d351 1412 ahci_start_engine(ap);
1da177e4 1413
cc0680a5 1414 if (rc == 0 && ata_link_online(link))
4bd00f6a 1415 *class = ahci_dev_classify(ap);
7d50b60b 1416 if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
4bd00f6a 1417 *class = ATA_DEV_NONE;
1da177e4 1418
4bd00f6a
TH
1419 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1420 return rc;
1421}
1422
cc0680a5 1423static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
d4b2bab4 1424 unsigned long deadline)
ad616ffb 1425{
cc0680a5 1426 struct ata_port *ap = link->ap;
da3dbb17 1427 u32 serror;
ad616ffb
TH
1428 int rc;
1429
1430 DPRINTK("ENTER\n");
1431
4447d351 1432 ahci_stop_engine(ap);
ad616ffb 1433
cc0680a5 1434 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
d4b2bab4 1435 deadline);
ad616ffb
TH
1436
1437 /* vt8251 needs SError cleared for the port to operate */
da3dbb17
TH
1438 ahci_scr_read(ap, SCR_ERROR, &serror);
1439 ahci_scr_write(ap, SCR_ERROR, serror);
ad616ffb 1440
4447d351 1441 ahci_start_engine(ap);
ad616ffb
TH
1442
1443 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1444
1445 /* vt8251 doesn't clear BSY on signature FIS reception,
1446 * request follow-up softreset.
1447 */
1448 return rc ?: -EAGAIN;
1449}
1450
edc93052
TH
1451static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1452 unsigned long deadline)
1453{
1454 struct ata_port *ap = link->ap;
1455 struct ahci_port_priv *pp = ap->private_data;
1456 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1457 struct ata_taskfile tf;
1458 int rc;
1459
1460 ahci_stop_engine(ap);
1461
1462 /* clear D2H reception area to properly wait for D2H FIS */
1463 ata_tf_init(link->device, &tf);
1464 tf.command = 0x80;
1465 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1466
1467 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1468 deadline);
1469
1470 ahci_start_engine(ap);
1471
1472 if (rc || ata_link_offline(link))
1473 return rc;
1474
1475 /* spec mandates ">= 2ms" before checking status */
1476 msleep(150);
1477
1478 /* The pseudo configuration device on SIMG4726 attached to
1479 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1480 * hardreset if no device is attached to the first downstream
1481 * port && the pseudo device locks up on SRST w/ PMP==0. To
1482 * work around this, wait for !BSY only briefly. If BSY isn't
1483 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1484 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1485 *
1486 * Wait for two seconds. Devices attached to downstream port
1487 * which can't process the following IDENTIFY after this will
1488 * have to be reset again. For most cases, this should
1489 * suffice while making probing snappish enough.
1490 */
1491 rc = ata_wait_ready(ap, jiffies + 2 * HZ);
1492 if (rc)
1493 ahci_kick_engine(ap, 0);
1494
1495 return 0;
1496}
1497
cc0680a5 1498static void ahci_postreset(struct ata_link *link, unsigned int *class)
4bd00f6a 1499{
cc0680a5 1500 struct ata_port *ap = link->ap;
4447d351 1501 void __iomem *port_mmio = ahci_port_base(ap);
4bd00f6a
TH
1502 u32 new_tmp, tmp;
1503
cc0680a5 1504 ata_std_postreset(link, class);
02eaa666
JG
1505
1506 /* Make sure port's ATAPI bit is set appropriately */
1507 new_tmp = tmp = readl(port_mmio + PORT_CMD);
4bd00f6a 1508 if (*class == ATA_DEV_ATAPI)
02eaa666
JG
1509 new_tmp |= PORT_CMD_ATAPI;
1510 else
1511 new_tmp &= ~PORT_CMD_ATAPI;
1512 if (new_tmp != tmp) {
1513 writel(new_tmp, port_mmio + PORT_CMD);
1514 readl(port_mmio + PORT_CMD); /* flush */
1515 }
1da177e4
LT
1516}
1517
7d50b60b
TH
1518static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
1519 unsigned long deadline)
1520{
1521 return ahci_do_softreset(link, class, link->pmp, deadline);
1522}
1523
1da177e4
LT
1524static u8 ahci_check_status(struct ata_port *ap)
1525{
0d5ff566 1526 void __iomem *mmio = ap->ioaddr.cmd_addr;
1da177e4
LT
1527
1528 return readl(mmio + PORT_TFDATA) & 0xFF;
1529}
1530
1da177e4
LT
1531static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1532{
1533 struct ahci_port_priv *pp = ap->private_data;
1534 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1535
1536 ata_tf_from_fis(d2h_fis, tf);
1537}
1538
12fad3f9 1539static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
1da177e4 1540{
cedc9a47 1541 struct scatterlist *sg;
ff2aeb1e
TH
1542 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1543 unsigned int si;
1da177e4
LT
1544
1545 VPRINTK("ENTER\n");
1546
1547 /*
1548 * Next, the S/G list.
1549 */
ff2aeb1e 1550 for_each_sg(qc->sg, sg, qc->n_elem, si) {
cedc9a47
JG
1551 dma_addr_t addr = sg_dma_address(sg);
1552 u32 sg_len = sg_dma_len(sg);
1553
ff2aeb1e
TH
1554 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1555 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1556 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
1da177e4 1557 }
828d09de 1558
ff2aeb1e 1559 return si;
1da177e4
LT
1560}
1561
1562static void ahci_qc_prep(struct ata_queued_cmd *qc)
1563{
a0ea7328
JG
1564 struct ata_port *ap = qc->ap;
1565 struct ahci_port_priv *pp = ap->private_data;
405e66b3 1566 int is_atapi = ata_is_atapi(qc->tf.protocol);
12fad3f9 1567 void *cmd_tbl;
1da177e4
LT
1568 u32 opts;
1569 const u32 cmd_fis_len = 5; /* five dwords */
828d09de 1570 unsigned int n_elem;
1da177e4 1571
1da177e4
LT
1572 /*
1573 * Fill in command table information. First, the header,
1574 * a SATA Register - Host to Device command FIS.
1575 */
12fad3f9
TH
1576 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1577
7d50b60b 1578 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
cc9278ed 1579 if (is_atapi) {
12fad3f9
TH
1580 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1581 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
a0ea7328 1582 }
1da177e4 1583
cc9278ed
TH
1584 n_elem = 0;
1585 if (qc->flags & ATA_QCFLAG_DMAMAP)
12fad3f9 1586 n_elem = ahci_fill_sg(qc, cmd_tbl);
1da177e4 1587
cc9278ed
TH
1588 /*
1589 * Fill in command slot information.
1590 */
7d50b60b 1591 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
cc9278ed
TH
1592 if (qc->tf.flags & ATA_TFLAG_WRITE)
1593 opts |= AHCI_CMD_WRITE;
1594 if (is_atapi)
4b10e559 1595 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
828d09de 1596
12fad3f9 1597 ahci_fill_cmd_slot(pp, qc->tag, opts);
1da177e4
LT
1598}
1599
78cd52d0 1600static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
1da177e4 1601{
417a1a6d 1602 struct ahci_host_priv *hpriv = ap->host->private_data;
78cd52d0 1603 struct ahci_port_priv *pp = ap->private_data;
7d50b60b
TH
1604 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1605 struct ata_link *link = NULL;
1606 struct ata_queued_cmd *active_qc;
1607 struct ata_eh_info *active_ehi;
78cd52d0 1608 u32 serror;
1da177e4 1609
7d50b60b
TH
1610 /* determine active link */
1611 ata_port_for_each_link(link, ap)
1612 if (ata_link_active(link))
1613 break;
1614 if (!link)
1615 link = &ap->link;
1616
1617 active_qc = ata_qc_from_tag(ap, link->active_tag);
1618 active_ehi = &link->eh_info;
1619
1620 /* record irq stat */
1621 ata_ehi_clear_desc(host_ehi);
1622 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
1da177e4 1623
78cd52d0 1624 /* AHCI needs SError cleared; otherwise, it might lock up */
da3dbb17 1625 ahci_scr_read(ap, SCR_ERROR, &serror);
78cd52d0 1626 ahci_scr_write(ap, SCR_ERROR, serror);
7d50b60b 1627 host_ehi->serror |= serror;
78cd52d0 1628
41669553 1629 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
417a1a6d 1630 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
41669553
TH
1631 irq_stat &= ~PORT_IRQ_IF_ERR;
1632
55a61604 1633 if (irq_stat & PORT_IRQ_TF_ERR) {
7d50b60b
TH
1634 /* If qc is active, charge it; otherwise, the active
1635 * link. There's no active qc on NCQ errors. It will
1636 * be determined by EH by reading log page 10h.
1637 */
1638 if (active_qc)
1639 active_qc->err_mask |= AC_ERR_DEV;
1640 else
1641 active_ehi->err_mask |= AC_ERR_DEV;
1642
417a1a6d 1643 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
7d50b60b
TH
1644 host_ehi->serror &= ~SERR_INTERNAL;
1645 }
1646
1647 if (irq_stat & PORT_IRQ_UNK_FIS) {
1648 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
1649
1650 active_ehi->err_mask |= AC_ERR_HSM;
1651 active_ehi->action |= ATA_EH_SOFTRESET;
1652 ata_ehi_push_desc(active_ehi,
1653 "unknown FIS %08x %08x %08x %08x" ,
1654 unk[0], unk[1], unk[2], unk[3]);
1655 }
1656
1657 if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
1658 active_ehi->err_mask |= AC_ERR_HSM;
1659 active_ehi->action |= ATA_EH_SOFTRESET;
1660 ata_ehi_push_desc(active_ehi, "incorrect PMP");
55a61604 1661 }
78cd52d0
TH
1662
1663 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
7d50b60b
TH
1664 host_ehi->err_mask |= AC_ERR_HOST_BUS;
1665 host_ehi->action |= ATA_EH_SOFTRESET;
1666 ata_ehi_push_desc(host_ehi, "host bus error");
1da177e4
LT
1667 }
1668
78cd52d0 1669 if (irq_stat & PORT_IRQ_IF_ERR) {
7d50b60b
TH
1670 host_ehi->err_mask |= AC_ERR_ATA_BUS;
1671 host_ehi->action |= ATA_EH_SOFTRESET;
1672 ata_ehi_push_desc(host_ehi, "interface fatal error");
78cd52d0 1673 }
1da177e4 1674
78cd52d0 1675 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
7d50b60b
TH
1676 ata_ehi_hotplugged(host_ehi);
1677 ata_ehi_push_desc(host_ehi, "%s",
1678 irq_stat & PORT_IRQ_CONNECT ?
78cd52d0
TH
1679 "connection status changed" : "PHY RDY changed");
1680 }
1681
78cd52d0 1682 /* okay, let's hand over to EH */
a72ec4ce 1683
78cd52d0
TH
1684 if (irq_stat & PORT_IRQ_FREEZE)
1685 ata_port_freeze(ap);
1686 else
1687 ata_port_abort(ap);
1da177e4
LT
1688}
1689
df69c9c5 1690static void ahci_port_intr(struct ata_port *ap)
1da177e4 1691{
4447d351 1692 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
9af5c9c9 1693 struct ata_eh_info *ehi = &ap->link.eh_info;
0291f95f 1694 struct ahci_port_priv *pp = ap->private_data;
5f226c6b 1695 struct ahci_host_priv *hpriv = ap->host->private_data;
b06ce3e5 1696 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
12fad3f9 1697 u32 status, qc_active;
459ad688 1698 int rc;
1da177e4
LT
1699
1700 status = readl(port_mmio + PORT_IRQ_STAT);
1701 writel(status, port_mmio + PORT_IRQ_STAT);
1702
b06ce3e5
TH
1703 /* ignore BAD_PMP while resetting */
1704 if (unlikely(resetting))
1705 status &= ~PORT_IRQ_BAD_PMP;
1706
31556594
KCA
1707 /* If we are getting PhyRdy, this is
1708 * just a power state change, we should
1709 * clear out this, plus the PhyRdy/Comm
1710 * Wake bits from Serror
1711 */
1712 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
1713 (status & PORT_IRQ_PHYRDY)) {
1714 status &= ~PORT_IRQ_PHYRDY;
1715 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
1716 }
1717
78cd52d0
TH
1718 if (unlikely(status & PORT_IRQ_ERROR)) {
1719 ahci_error_intr(ap, status);
1720 return;
1da177e4
LT
1721 }
1722
2f294968 1723 if (status & PORT_IRQ_SDB_FIS) {
5f226c6b
TH
1724 /* If SNotification is available, leave notification
1725 * handling to sata_async_notification(). If not,
1726 * emulate it by snooping SDB FIS RX area.
1727 *
1728 * Snooping FIS RX area is probably cheaper than
1729 * poking SNotification but some constrollers which
1730 * implement SNotification, ICH9 for example, don't
1731 * store AN SDB FIS into receive area.
2f294968 1732 */
5f226c6b 1733 if (hpriv->cap & HOST_CAP_SNTF)
7d77b247 1734 sata_async_notification(ap);
5f226c6b
TH
1735 else {
1736 /* If the 'N' bit in word 0 of the FIS is set,
1737 * we just received asynchronous notification.
1738 * Tell libata about it.
1739 */
1740 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1741 u32 f0 = le32_to_cpu(f[0]);
1742
1743 if (f0 & (1 << 15))
1744 sata_async_notification(ap);
1745 }
2f294968
KCA
1746 }
1747
7d50b60b
TH
1748 /* pp->active_link is valid iff any command is in flight */
1749 if (ap->qc_active && pp->active_link->sactive)
12fad3f9
TH
1750 qc_active = readl(port_mmio + PORT_SCR_ACT);
1751 else
1752 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1753
1754 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
b06ce3e5 1755
459ad688
TH
1756 /* while resetting, invalid completions are expected */
1757 if (unlikely(rc < 0 && !resetting)) {
12fad3f9
TH
1758 ehi->err_mask |= AC_ERR_HSM;
1759 ehi->action |= ATA_EH_SOFTRESET;
1760 ata_port_freeze(ap);
1da177e4 1761 }
1da177e4
LT
1762}
1763
1764static void ahci_irq_clear(struct ata_port *ap)
1765{
1766 /* TODO */
1767}
1768
7d12e780 1769static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
1da177e4 1770{
cca3974e 1771 struct ata_host *host = dev_instance;
1da177e4
LT
1772 struct ahci_host_priv *hpriv;
1773 unsigned int i, handled = 0;
ea6ba10b 1774 void __iomem *mmio;
1da177e4
LT
1775 u32 irq_stat, irq_ack = 0;
1776
1777 VPRINTK("ENTER\n");
1778
cca3974e 1779 hpriv = host->private_data;
0d5ff566 1780 mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
1781
1782 /* sigh. 0xffffffff is a valid return from h/w */
1783 irq_stat = readl(mmio + HOST_IRQ_STAT);
1784 irq_stat &= hpriv->port_map;
1785 if (!irq_stat)
1786 return IRQ_NONE;
1787
2dcb407e 1788 spin_lock(&host->lock);
1da177e4 1789
2dcb407e 1790 for (i = 0; i < host->n_ports; i++) {
1da177e4 1791 struct ata_port *ap;
1da177e4 1792
67846b30
JG
1793 if (!(irq_stat & (1 << i)))
1794 continue;
1795
cca3974e 1796 ap = host->ports[i];
67846b30 1797 if (ap) {
df69c9c5 1798 ahci_port_intr(ap);
67846b30
JG
1799 VPRINTK("port %u\n", i);
1800 } else {
1801 VPRINTK("port %u (no irq)\n", i);
6971ed1f 1802 if (ata_ratelimit())
cca3974e 1803 dev_printk(KERN_WARNING, host->dev,
a9524a76 1804 "interrupt on disabled port %u\n", i);
1da177e4 1805 }
67846b30
JG
1806
1807 irq_ack |= (1 << i);
1da177e4
LT
1808 }
1809
1810 if (irq_ack) {
1811 writel(irq_ack, mmio + HOST_IRQ_STAT);
1812 handled = 1;
1813 }
1814
cca3974e 1815 spin_unlock(&host->lock);
1da177e4
LT
1816
1817 VPRINTK("EXIT\n");
1818
1819 return IRQ_RETVAL(handled);
1820}
1821
9a3d9eb0 1822static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
1823{
1824 struct ata_port *ap = qc->ap;
4447d351 1825 void __iomem *port_mmio = ahci_port_base(ap);
7d50b60b
TH
1826 struct ahci_port_priv *pp = ap->private_data;
1827
1828 /* Keep track of the currently active link. It will be used
1829 * in completion path to determine whether NCQ phase is in
1830 * progress.
1831 */
1832 pp->active_link = qc->dev->link;
1da177e4 1833
12fad3f9
TH
1834 if (qc->tf.protocol == ATA_PROT_NCQ)
1835 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1836 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
1da177e4
LT
1837 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1838
1839 return 0;
1840}
1841
78cd52d0
TH
1842static void ahci_freeze(struct ata_port *ap)
1843{
4447d351 1844 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0
TH
1845
1846 /* turn IRQ off */
1847 writel(0, port_mmio + PORT_IRQ_MASK);
1848}
1849
1850static void ahci_thaw(struct ata_port *ap)
1851{
0d5ff566 1852 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
4447d351 1853 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0 1854 u32 tmp;
a7384925 1855 struct ahci_port_priv *pp = ap->private_data;
78cd52d0
TH
1856
1857 /* clear IRQ */
1858 tmp = readl(port_mmio + PORT_IRQ_STAT);
1859 writel(tmp, port_mmio + PORT_IRQ_STAT);
a718728f 1860 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
78cd52d0 1861
1c954a4d
TH
1862 /* turn IRQ back on */
1863 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
78cd52d0
TH
1864}
1865
1866static void ahci_error_handler(struct ata_port *ap)
1867{
b51e9e5d 1868 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
78cd52d0 1869 /* restart engine */
4447d351
TH
1870 ahci_stop_engine(ap);
1871 ahci_start_engine(ap);
78cd52d0
TH
1872 }
1873
1874 /* perform recovery */
7d50b60b
TH
1875 sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
1876 ahci_hardreset, ahci_postreset,
1877 sata_pmp_std_prereset, ahci_pmp_softreset,
1878 sata_pmp_std_hardreset, sata_pmp_std_postreset);
78cd52d0
TH
1879}
1880
ad616ffb
TH
1881static void ahci_vt8251_error_handler(struct ata_port *ap)
1882{
ad616ffb
TH
1883 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1884 /* restart engine */
4447d351
TH
1885 ahci_stop_engine(ap);
1886 ahci_start_engine(ap);
ad616ffb
TH
1887 }
1888
1889 /* perform recovery */
1890 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1891 ahci_postreset);
1892}
1893
edc93052
TH
1894static void ahci_p5wdh_error_handler(struct ata_port *ap)
1895{
1896 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1897 /* restart engine */
1898 ahci_stop_engine(ap);
1899 ahci_start_engine(ap);
1900 }
1901
1902 /* perform recovery */
1903 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
1904 ahci_postreset);
1905}
1906
78cd52d0
TH
1907static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1908{
1909 struct ata_port *ap = qc->ap;
1910
d2e75dff
TH
1911 /* make DMA engine forget about the failed command */
1912 if (qc->flags & ATA_QCFLAG_FAILED)
1913 ahci_kick_engine(ap, 1);
78cd52d0
TH
1914}
1915
7d50b60b
TH
1916static void ahci_pmp_attach(struct ata_port *ap)
1917{
1918 void __iomem *port_mmio = ahci_port_base(ap);
1c954a4d 1919 struct ahci_port_priv *pp = ap->private_data;
7d50b60b
TH
1920 u32 cmd;
1921
1922 cmd = readl(port_mmio + PORT_CMD);
1923 cmd |= PORT_CMD_PMP;
1924 writel(cmd, port_mmio + PORT_CMD);
1c954a4d
TH
1925
1926 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1927 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
7d50b60b
TH
1928}
1929
1930static void ahci_pmp_detach(struct ata_port *ap)
1931{
1932 void __iomem *port_mmio = ahci_port_base(ap);
1c954a4d 1933 struct ahci_port_priv *pp = ap->private_data;
7d50b60b
TH
1934 u32 cmd;
1935
1936 cmd = readl(port_mmio + PORT_CMD);
1937 cmd &= ~PORT_CMD_PMP;
1938 writel(cmd, port_mmio + PORT_CMD);
1c954a4d
TH
1939
1940 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1941 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
7d50b60b
TH
1942}
1943
028a2596
AD
1944static int ahci_port_resume(struct ata_port *ap)
1945{
1946 ahci_power_up(ap);
1947 ahci_start_port(ap);
1948
7d50b60b
TH
1949 if (ap->nr_pmp_links)
1950 ahci_pmp_attach(ap);
1951 else
1952 ahci_pmp_detach(ap);
1953
028a2596
AD
1954 return 0;
1955}
1956
438ac6d5 1957#ifdef CONFIG_PM
c1332875
TH
1958static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1959{
c1332875
TH
1960 const char *emsg = NULL;
1961 int rc;
1962
4447d351 1963 rc = ahci_deinit_port(ap, &emsg);
8e16f941 1964 if (rc == 0)
4447d351 1965 ahci_power_down(ap);
8e16f941 1966 else {
c1332875 1967 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
df69c9c5 1968 ahci_start_port(ap);
c1332875
TH
1969 }
1970
1971 return rc;
1972}
1973
c1332875
TH
1974static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1975{
cca3974e 1976 struct ata_host *host = dev_get_drvdata(&pdev->dev);
0d5ff566 1977 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
c1332875
TH
1978 u32 ctl;
1979
3a2d5b70 1980 if (mesg.event & PM_EVENT_SLEEP) {
c1332875
TH
1981 /* AHCI spec rev1.1 section 8.3.3:
1982 * Software must disable interrupts prior to requesting a
1983 * transition of the HBA to D3 state.
1984 */
1985 ctl = readl(mmio + HOST_CTL);
1986 ctl &= ~HOST_IRQ_EN;
1987 writel(ctl, mmio + HOST_CTL);
1988 readl(mmio + HOST_CTL); /* flush */
1989 }
1990
1991 return ata_pci_device_suspend(pdev, mesg);
1992}
1993
1994static int ahci_pci_device_resume(struct pci_dev *pdev)
1995{
cca3974e 1996 struct ata_host *host = dev_get_drvdata(&pdev->dev);
c1332875
TH
1997 int rc;
1998
553c4aa6
TH
1999 rc = ata_pci_device_do_resume(pdev);
2000 if (rc)
2001 return rc;
c1332875
TH
2002
2003 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
4447d351 2004 rc = ahci_reset_controller(host);
c1332875
TH
2005 if (rc)
2006 return rc;
2007
4447d351 2008 ahci_init_controller(host);
c1332875
TH
2009 }
2010
cca3974e 2011 ata_host_resume(host);
c1332875
TH
2012
2013 return 0;
2014}
438ac6d5 2015#endif
c1332875 2016
254950cd
TH
2017static int ahci_port_start(struct ata_port *ap)
2018{
cca3974e 2019 struct device *dev = ap->host->dev;
254950cd 2020 struct ahci_port_priv *pp;
254950cd
TH
2021 void *mem;
2022 dma_addr_t mem_dma;
254950cd 2023
24dc5f33 2024 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
254950cd
TH
2025 if (!pp)
2026 return -ENOMEM;
254950cd 2027
24dc5f33
TH
2028 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2029 GFP_KERNEL);
2030 if (!mem)
254950cd 2031 return -ENOMEM;
254950cd
TH
2032 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2033
2034 /*
2035 * First item in chunk of DMA memory: 32-slot command table,
2036 * 32 bytes each in size
2037 */
2038 pp->cmd_slot = mem;
2039 pp->cmd_slot_dma = mem_dma;
2040
2041 mem += AHCI_CMD_SLOT_SZ;
2042 mem_dma += AHCI_CMD_SLOT_SZ;
2043
2044 /*
2045 * Second item: Received-FIS area
2046 */
2047 pp->rx_fis = mem;
2048 pp->rx_fis_dma = mem_dma;
2049
2050 mem += AHCI_RX_FIS_SZ;
2051 mem_dma += AHCI_RX_FIS_SZ;
2052
2053 /*
2054 * Third item: data area for storing a single command
2055 * and its scatter-gather table
2056 */
2057 pp->cmd_tbl = mem;
2058 pp->cmd_tbl_dma = mem_dma;
2059
a7384925 2060 /*
2dcb407e
JG
2061 * Save off initial list of interrupts to be enabled.
2062 * This could be changed later
2063 */
a7384925
KCA
2064 pp->intr_mask = DEF_PORT_IRQ;
2065
254950cd
TH
2066 ap->private_data = pp;
2067
df69c9c5
JG
2068 /* engage engines, captain */
2069 return ahci_port_resume(ap);
254950cd
TH
2070}
2071
2072static void ahci_port_stop(struct ata_port *ap)
2073{
0be0aa98
TH
2074 const char *emsg = NULL;
2075 int rc;
254950cd 2076
0be0aa98 2077 /* de-initialize port */
4447d351 2078 rc = ahci_deinit_port(ap, &emsg);
0be0aa98
TH
2079 if (rc)
2080 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
254950cd
TH
2081}
2082
4447d351 2083static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
1da177e4 2084{
1da177e4 2085 int rc;
1da177e4 2086
1da177e4
LT
2087 if (using_dac &&
2088 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2089 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2090 if (rc) {
2091 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2092 if (rc) {
a9524a76
JG
2093 dev_printk(KERN_ERR, &pdev->dev,
2094 "64-bit DMA enable failed\n");
1da177e4
LT
2095 return rc;
2096 }
2097 }
1da177e4
LT
2098 } else {
2099 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2100 if (rc) {
a9524a76
JG
2101 dev_printk(KERN_ERR, &pdev->dev,
2102 "32-bit DMA enable failed\n");
1da177e4
LT
2103 return rc;
2104 }
2105 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2106 if (rc) {
a9524a76
JG
2107 dev_printk(KERN_ERR, &pdev->dev,
2108 "32-bit consistent DMA enable failed\n");
1da177e4
LT
2109 return rc;
2110 }
2111 }
1da177e4
LT
2112 return 0;
2113}
2114
4447d351 2115static void ahci_print_info(struct ata_host *host)
1da177e4 2116{
4447d351
TH
2117 struct ahci_host_priv *hpriv = host->private_data;
2118 struct pci_dev *pdev = to_pci_dev(host->dev);
2119 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
2120 u32 vers, cap, impl, speed;
2121 const char *speed_s;
2122 u16 cc;
2123 const char *scc_s;
2124
2125 vers = readl(mmio + HOST_VERSION);
2126 cap = hpriv->cap;
2127 impl = hpriv->port_map;
2128
2129 speed = (cap >> 20) & 0xf;
2130 if (speed == 1)
2131 speed_s = "1.5";
2132 else if (speed == 2)
2133 speed_s = "3";
2134 else
2135 speed_s = "?";
2136
2137 pci_read_config_word(pdev, 0x0a, &cc);
c9f89475 2138 if (cc == PCI_CLASS_STORAGE_IDE)
1da177e4 2139 scc_s = "IDE";
c9f89475 2140 else if (cc == PCI_CLASS_STORAGE_SATA)
1da177e4 2141 scc_s = "SATA";
c9f89475 2142 else if (cc == PCI_CLASS_STORAGE_RAID)
1da177e4
LT
2143 scc_s = "RAID";
2144 else
2145 scc_s = "unknown";
2146
a9524a76
JG
2147 dev_printk(KERN_INFO, &pdev->dev,
2148 "AHCI %02x%02x.%02x%02x "
1da177e4 2149 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2dcb407e 2150 ,
1da177e4 2151
2dcb407e
JG
2152 (vers >> 24) & 0xff,
2153 (vers >> 16) & 0xff,
2154 (vers >> 8) & 0xff,
2155 vers & 0xff,
1da177e4
LT
2156
2157 ((cap >> 8) & 0x1f) + 1,
2158 (cap & 0x1f) + 1,
2159 speed_s,
2160 impl,
2161 scc_s);
2162
a9524a76
JG
2163 dev_printk(KERN_INFO, &pdev->dev,
2164 "flags: "
203ef6c4
TH
2165 "%s%s%s%s%s%s%s"
2166 "%s%s%s%s%s%s%s\n"
2dcb407e 2167 ,
1da177e4
LT
2168
2169 cap & (1 << 31) ? "64bit " : "",
2170 cap & (1 << 30) ? "ncq " : "",
203ef6c4 2171 cap & (1 << 29) ? "sntf " : "",
1da177e4
LT
2172 cap & (1 << 28) ? "ilck " : "",
2173 cap & (1 << 27) ? "stag " : "",
2174 cap & (1 << 26) ? "pm " : "",
2175 cap & (1 << 25) ? "led " : "",
2176
2177 cap & (1 << 24) ? "clo " : "",
2178 cap & (1 << 19) ? "nz " : "",
2179 cap & (1 << 18) ? "only " : "",
2180 cap & (1 << 17) ? "pmp " : "",
2181 cap & (1 << 15) ? "pio " : "",
2182 cap & (1 << 14) ? "slum " : "",
2183 cap & (1 << 13) ? "part " : ""
2184 );
2185}
2186
edc93052
TH
2187/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2188 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2189 * support PMP and the 4726 either directly exports the device
2190 * attached to the first downstream port or acts as a hardware storage
2191 * controller and emulate a single ATA device (can be RAID 0/1 or some
2192 * other configuration).
2193 *
2194 * When there's no device attached to the first downstream port of the
2195 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2196 * configure the 4726. However, ATA emulation of the device is very
2197 * lame. It doesn't send signature D2H Reg FIS after the initial
2198 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2199 *
2200 * The following function works around the problem by always using
2201 * hardreset on the port and not depending on receiving signature FIS
2202 * afterward. If signature FIS isn't received soon, ATA class is
2203 * assumed without follow-up softreset.
2204 */
2205static void ahci_p5wdh_workaround(struct ata_host *host)
2206{
2207 static struct dmi_system_id sysids[] = {
2208 {
2209 .ident = "P5W DH Deluxe",
2210 .matches = {
2211 DMI_MATCH(DMI_SYS_VENDOR,
2212 "ASUSTEK COMPUTER INC"),
2213 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2214 },
2215 },
2216 { }
2217 };
2218 struct pci_dev *pdev = to_pci_dev(host->dev);
2219
2220 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2221 dmi_check_system(sysids)) {
2222 struct ata_port *ap = host->ports[1];
2223
2224 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2225 "Deluxe on-board SIMG4726 workaround\n");
2226
2227 ap->ops = &ahci_p5wdh_ops;
2228 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2229 }
2230}
2231
24dc5f33 2232static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1da177e4
LT
2233{
2234 static int printed_version;
4447d351
TH
2235 struct ata_port_info pi = ahci_port_info[ent->driver_data];
2236 const struct ata_port_info *ppi[] = { &pi, NULL };
24dc5f33 2237 struct device *dev = &pdev->dev;
1da177e4 2238 struct ahci_host_priv *hpriv;
4447d351 2239 struct ata_host *host;
837f5f8f 2240 int n_ports, i, rc;
1da177e4
LT
2241
2242 VPRINTK("ENTER\n");
2243
12fad3f9
TH
2244 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2245
1da177e4 2246 if (!printed_version++)
a9524a76 2247 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 2248
4447d351 2249 /* acquire resources */
24dc5f33 2250 rc = pcim_enable_device(pdev);
1da177e4
LT
2251 if (rc)
2252 return rc;
2253
dea55137
TH
2254 /* AHCI controllers often implement SFF compatible interface.
2255 * Grab all PCI BARs just in case.
2256 */
2257 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
0d5ff566 2258 if (rc == -EBUSY)
24dc5f33 2259 pcim_pin_device(pdev);
0d5ff566 2260 if (rc)
24dc5f33 2261 return rc;
1da177e4 2262
c4f7792c
TH
2263 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2264 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2265 u8 map;
2266
2267 /* ICH6s share the same PCI ID for both piix and ahci
2268 * modes. Enabling ahci mode while MAP indicates
2269 * combined mode is a bad idea. Yield to ata_piix.
2270 */
2271 pci_read_config_byte(pdev, ICH_MAP, &map);
2272 if (map & 0x3) {
2273 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2274 "combined mode, can't enable AHCI mode\n");
2275 return -ENODEV;
2276 }
2277 }
2278
24dc5f33
TH
2279 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2280 if (!hpriv)
2281 return -ENOMEM;
417a1a6d
TH
2282 hpriv->flags |= (unsigned long)pi.private_data;
2283
2284 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2285 pci_intx(pdev, 1);
1da177e4 2286
4447d351 2287 /* save initial config */
417a1a6d 2288 ahci_save_initial_config(pdev, hpriv);
1da177e4 2289
4447d351 2290 /* prepare host */
274c1fde 2291 if (hpriv->cap & HOST_CAP_NCQ)
4447d351 2292 pi.flags |= ATA_FLAG_NCQ;
1da177e4 2293
7d50b60b
TH
2294 if (hpriv->cap & HOST_CAP_PMP)
2295 pi.flags |= ATA_FLAG_PMP;
2296
837f5f8f
TH
2297 /* CAP.NP sometimes indicate the index of the last enabled
2298 * port, at other times, that of the last possible port, so
2299 * determining the maximum port number requires looking at
2300 * both CAP.NP and port_map.
2301 */
2302 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2303
2304 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
4447d351
TH
2305 if (!host)
2306 return -ENOMEM;
2307 host->iomap = pcim_iomap_table(pdev);
2308 host->private_data = hpriv;
2309
2310 for (i = 0; i < host->n_ports; i++) {
dab632e8
JG
2311 struct ata_port *ap = host->ports[i];
2312 void __iomem *port_mmio = ahci_port_base(ap);
4447d351 2313
cbcdd875
TH
2314 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2315 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2316 0x100 + ap->port_no * 0x80, "port");
2317
31556594
KCA
2318 /* set initial link pm policy */
2319 ap->pm_policy = NOT_AVAILABLE;
2320
dab632e8 2321 /* standard SATA port setup */
203ef6c4 2322 if (hpriv->port_map & (1 << i))
4447d351 2323 ap->ioaddr.cmd_addr = port_mmio;
dab632e8
JG
2324
2325 /* disabled/not-implemented port */
2326 else
2327 ap->ops = &ata_dummy_port_ops;
4447d351 2328 }
d447df14 2329
edc93052
TH
2330 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2331 ahci_p5wdh_workaround(host);
2332
4447d351
TH
2333 /* initialize adapter */
2334 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
1da177e4 2335 if (rc)
24dc5f33 2336 return rc;
1da177e4 2337
4447d351
TH
2338 rc = ahci_reset_controller(host);
2339 if (rc)
2340 return rc;
1da177e4 2341
4447d351
TH
2342 ahci_init_controller(host);
2343 ahci_print_info(host);
1da177e4 2344
4447d351
TH
2345 pci_set_master(pdev);
2346 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2347 &ahci_sht);
907f4678 2348}
1da177e4
LT
2349
2350static int __init ahci_init(void)
2351{
b7887196 2352 return pci_register_driver(&ahci_pci_driver);
1da177e4
LT
2353}
2354
1da177e4
LT
2355static void __exit ahci_exit(void)
2356{
2357 pci_unregister_driver(&ahci_pci_driver);
2358}
2359
2360
2361MODULE_AUTHOR("Jeff Garzik");
2362MODULE_DESCRIPTION("AHCI SATA low-level driver");
2363MODULE_LICENSE("GPL");
2364MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
6885433c 2365MODULE_VERSION(DRV_VERSION);
1da177e4
LT
2366
2367module_init(ahci_init);
2368module_exit(ahci_exit);
This page took 0.403318 seconds and 5 git commands to generate.