ahci: add missing nv IDs
[deliverable/linux.git] / drivers / ata / ahci.c
CommitLineData
1da177e4
LT
1/*
2 * ahci.c - AHCI SATA support
3 *
af36d7f0
JG
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004-2005 Red Hat, Inc.
9 *
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
1da177e4 30 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
af36d7f0 31 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
1da177e4
LT
32 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
87507cfd 42#include <linux/dma-mapping.h>
a9524a76 43#include <linux/device.h>
edc93052 44#include <linux/dmi.h>
1da177e4 45#include <scsi/scsi_host.h>
193515d5 46#include <scsi/scsi_cmnd.h>
1da177e4 47#include <linux/libata.h>
1da177e4
LT
48
49#define DRV_NAME "ahci"
7d50b60b 50#define DRV_VERSION "3.0"
1da177e4 51
87943acf
DM
52/* Enclosure Management Control */
53#define EM_CTRL_MSG_TYPE 0x000f0000
54
55/* Enclosure Management LED Message Type */
56#define EM_MSG_LED_HBA_PORT 0x0000000f
57#define EM_MSG_LED_PMP_SLOT 0x0000ff00
58#define EM_MSG_LED_VALUE 0xffff0000
59#define EM_MSG_LED_VALUE_ACTIVITY 0x00070000
60#define EM_MSG_LED_VALUE_OFF 0xfff80000
61#define EM_MSG_LED_VALUE_ON 0x00010000
62
a22e6444 63static int ahci_skip_host_reset;
f3d7f23f
AV
64static int ahci_ignore_sss;
65
a22e6444
TH
66module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
67MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
68
f3d7f23f
AV
69module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
70MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
71
31556594
KCA
72static int ahci_enable_alpm(struct ata_port *ap,
73 enum link_pm policy);
74static void ahci_disable_alpm(struct ata_port *ap);
18f7ba4c
KCA
75static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
76static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
77 size_t size);
78static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
79 ssize_t size);
1da177e4
LT
80
81enum {
82 AHCI_PCI_BAR = 5,
648a88be 83 AHCI_MAX_PORTS = 32,
1da177e4
LT
84 AHCI_MAX_SG = 168, /* hardware max is 64K */
85 AHCI_DMA_BOUNDARY = 0xffffffff,
12fad3f9 86 AHCI_MAX_CMDS = 32,
dd410ff1 87 AHCI_CMD_SZ = 32,
12fad3f9 88 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
1da177e4 89 AHCI_RX_FIS_SZ = 256,
a0ea7328 90 AHCI_CMD_TBL_CDB = 0x40,
dd410ff1
TH
91 AHCI_CMD_TBL_HDR_SZ = 0x80,
92 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
93 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
94 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
1da177e4 95 AHCI_RX_FIS_SZ,
d6ef3153
SH
96 AHCI_PORT_PRIV_FBS_DMA_SZ = AHCI_CMD_SLOT_SZ +
97 AHCI_CMD_TBL_AR_SZ +
98 (AHCI_RX_FIS_SZ * 16),
1da177e4
LT
99 AHCI_IRQ_ON_SG = (1 << 31),
100 AHCI_CMD_ATAPI = (1 << 5),
101 AHCI_CMD_WRITE = (1 << 6),
4b10e559 102 AHCI_CMD_PREFETCH = (1 << 7),
22b49985
TH
103 AHCI_CMD_RESET = (1 << 8),
104 AHCI_CMD_CLR_BUSY = (1 << 10),
1da177e4
LT
105
106 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
0291f95f 107 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
78cd52d0 108 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
1da177e4
LT
109
110 board_ahci = 0,
7a234aff
TH
111 board_ahci_vt8251 = 1,
112 board_ahci_ign_iferr = 2,
113 board_ahci_sb600 = 3,
114 board_ahci_mv = 4,
e427fe04 115 board_ahci_sb700 = 5, /* for SB700 and SB800 */
e297d99e 116 board_ahci_mcp65 = 6,
9a3b103c 117 board_ahci_nopmp = 7,
aa431dd3 118 board_ahci_yesncq = 8,
1b677afd 119 board_ahci_nosntf = 9,
1da177e4
LT
120
121 /* global controller registers */
122 HOST_CAP = 0x00, /* host capabilities */
123 HOST_CTL = 0x04, /* global host control */
124 HOST_IRQ_STAT = 0x08, /* interrupt status */
125 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
126 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
18f7ba4c
KCA
127 HOST_EM_LOC = 0x1c, /* Enclosure Management location */
128 HOST_EM_CTL = 0x20, /* Enclosure Management Control */
4c521c8e 129 HOST_CAP2 = 0x24, /* host capabilities, extended */
1da177e4
LT
130
131 /* HOST_CTL bits */
132 HOST_RESET = (1 << 0), /* reset controller; self-clear */
133 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
134 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
135
136 /* HOST_CAP bits */
4c521c8e 137 HOST_CAP_SXS = (1 << 5), /* Supports External SATA */
18f7ba4c 138 HOST_CAP_EMS = (1 << 6), /* Enclosure Management support */
4c521c8e
RH
139 HOST_CAP_CCC = (1 << 7), /* Command Completion Coalescing */
140 HOST_CAP_PART = (1 << 13), /* Partial state capable */
141 HOST_CAP_SSC = (1 << 14), /* Slumber state capable */
142 HOST_CAP_PIO_MULTI = (1 << 15), /* PIO multiple DRQ support */
143 HOST_CAP_FBS = (1 << 16), /* FIS-based switching support */
7d50b60b 144 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
4c521c8e 145 HOST_CAP_ONLY = (1 << 18), /* Supports AHCI mode only */
22b49985 146 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
4c521c8e 147 HOST_CAP_LED = (1 << 25), /* Supports activity LED */
31556594 148 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
0be0aa98 149 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
4c521c8e 150 HOST_CAP_MPS = (1 << 28), /* Mechanical presence switch */
203ef6c4 151 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
979db803 152 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
dd410ff1 153 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
1da177e4 154
4c521c8e
RH
155 /* HOST_CAP2 bits */
156 HOST_CAP2_BOH = (1 << 0), /* BIOS/OS handoff supported */
157 HOST_CAP2_NVMHCI = (1 << 1), /* NVMHCI supported */
158 HOST_CAP2_APST = (1 << 2), /* Automatic partial to slumber */
159
1da177e4
LT
160 /* registers for each SATA port */
161 PORT_LST_ADDR = 0x00, /* command list DMA addr */
162 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
163 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
164 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
165 PORT_IRQ_STAT = 0x10, /* interrupt status */
166 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
167 PORT_CMD = 0x18, /* port command */
168 PORT_TFDATA = 0x20, /* taskfile data */
169 PORT_SIG = 0x24, /* device TF signature */
170 PORT_CMD_ISSUE = 0x38, /* command issue */
1da177e4
LT
171 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
172 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
173 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
174 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
203ef6c4 175 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
d6ef3153 176 PORT_FBS = 0x40, /* FIS-based Switching */
1da177e4
LT
177
178 /* PORT_IRQ_{STAT,MASK} bits */
179 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
180 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
181 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
182 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
183 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
184 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
185 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
186 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
187
188 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
189 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
190 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
191 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
192 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
193 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
194 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
195 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
196 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
197
78cd52d0
TH
198 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
199 PORT_IRQ_IF_ERR |
200 PORT_IRQ_CONNECT |
4296971d 201 PORT_IRQ_PHYRDY |
7d50b60b
TH
202 PORT_IRQ_UNK_FIS |
203 PORT_IRQ_BAD_PMP,
78cd52d0
TH
204 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
205 PORT_IRQ_TF_ERR |
206 PORT_IRQ_HBUS_DATA_ERR,
207 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
208 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
209 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
1da177e4
LT
210
211 /* PORT_CMD bits */
31556594
KCA
212 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
213 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
02eaa666 214 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
d6ef3153 215 PORT_CMD_FBSCP = (1 << 22), /* FBS Capable Port */
7d50b60b 216 PORT_CMD_PMP = (1 << 17), /* PMP attached */
1da177e4
LT
217 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
218 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
219 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
22b49985 220 PORT_CMD_CLO = (1 << 3), /* Command list override */
1da177e4
LT
221 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
222 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
223 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
224
0be0aa98 225 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
1da177e4
LT
226 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
227 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
228 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
4b0060f4 229
d6ef3153
SH
230 PORT_FBS_DWE_OFFSET = 16, /* FBS device with error offset */
231 PORT_FBS_ADO_OFFSET = 12, /* FBS active dev optimization offset */
232 PORT_FBS_DEV_OFFSET = 8, /* FBS device to issue offset */
233 PORT_FBS_DEV_MASK = (0xf << PORT_FBS_DEV_OFFSET), /* FBS.DEV */
234 PORT_FBS_SDE = (1 << 2), /* FBS single device error */
235 PORT_FBS_DEC = (1 << 1), /* FBS device error clear */
236 PORT_FBS_EN = (1 << 0), /* Enable FBS */
237
417a1a6d
TH
238 /* hpriv->flags bits */
239 AHCI_HFLAG_NO_NCQ = (1 << 0),
240 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
241 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
242 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
243 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
244 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
6949b914 245 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
31556594 246 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
a878539e 247 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
e297d99e 248 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
9b10ae86 249 AHCI_HFLAG_NO_SUSPEND = (1 << 10), /* don't suspend */
5594639a
TH
250 AHCI_HFLAG_SRST_TOUT_IS_OFFLINE = (1 << 11), /* treat SRST timeout as
251 link offline */
1b677afd 252 AHCI_HFLAG_NO_SNTF = (1 << 12), /* no sntf */
417a1a6d 253
bf2af2a2 254 /* ap->flags bits */
1188c0d8
TH
255
256 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
257 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
31556594
KCA
258 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
259 ATA_FLAG_IPM,
c4f7792c
TH
260
261 ICH_MAP = 0x90, /* ICH MAP register */
18f7ba4c 262
d50ce07d
TH
263 /* em constants */
264 EM_MAX_SLOTS = 8,
265 EM_MAX_RETRY = 5,
266
18f7ba4c
KCA
267 /* em_ctl bits */
268 EM_CTL_RST = (1 << 9), /* Reset */
269 EM_CTL_TM = (1 << 8), /* Transmit Message */
270 EM_CTL_ALHD = (1 << 26), /* Activity LED */
1da177e4
LT
271};
272
273struct ahci_cmd_hdr {
4ca4e439
AV
274 __le32 opts;
275 __le32 status;
276 __le32 tbl_addr;
277 __le32 tbl_addr_hi;
278 __le32 reserved[4];
1da177e4
LT
279};
280
281struct ahci_sg {
4ca4e439
AV
282 __le32 addr;
283 __le32 addr_hi;
284 __le32 reserved;
285 __le32 flags_size;
1da177e4
LT
286};
287
18f7ba4c
KCA
288struct ahci_em_priv {
289 enum sw_activity blink_policy;
290 struct timer_list timer;
291 unsigned long saved_activity;
292 unsigned long activity;
293 unsigned long led_state;
294};
295
1da177e4 296struct ahci_host_priv {
417a1a6d 297 unsigned int flags; /* AHCI_HFLAG_* */
d447df14 298 u32 cap; /* cap to use */
4c521c8e 299 u32 cap2; /* cap2 to use */
d447df14
TH
300 u32 port_map; /* port map to use */
301 u32 saved_cap; /* saved initial cap */
4c521c8e 302 u32 saved_cap2; /* saved initial cap2 */
d447df14 303 u32 saved_port_map; /* saved initial port_map */
18f7ba4c 304 u32 em_loc; /* enclosure management location */
1da177e4
LT
305};
306
307struct ahci_port_priv {
7d50b60b 308 struct ata_link *active_link;
1da177e4
LT
309 struct ahci_cmd_hdr *cmd_slot;
310 dma_addr_t cmd_slot_dma;
311 void *cmd_tbl;
312 dma_addr_t cmd_tbl_dma;
1da177e4
LT
313 void *rx_fis;
314 dma_addr_t rx_fis_dma;
0291f95f 315 /* for NCQ spurious interrupt analysis */
0291f95f
TH
316 unsigned int ncq_saw_d2h:1;
317 unsigned int ncq_saw_dmas:1;
afb2d552 318 unsigned int ncq_saw_sdb:1;
a7384925 319 u32 intr_mask; /* interrupts to enable */
d6ef3153
SH
320 bool fbs_supported; /* set iff FBS is supported */
321 bool fbs_enabled; /* set iff FBS is enabled */
322 int fbs_last_dev; /* save FBS.DEV of last FIS */
d50ce07d
TH
323 /* enclosure management info per PM slot */
324 struct ahci_em_priv em_priv[EM_MAX_SLOTS];
1da177e4
LT
325};
326
82ef04fb
TH
327static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
328static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
2dcb407e 329static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
9a3d9eb0 330static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
4c9bf4e7 331static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
1da177e4
LT
332static int ahci_port_start(struct ata_port *ap);
333static void ahci_port_stop(struct ata_port *ap);
d6ef3153 334static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
1da177e4 335static void ahci_qc_prep(struct ata_queued_cmd *qc);
78cd52d0
TH
336static void ahci_freeze(struct ata_port *ap);
337static void ahci_thaw(struct ata_port *ap);
d6ef3153
SH
338static void ahci_enable_fbs(struct ata_port *ap);
339static void ahci_disable_fbs(struct ata_port *ap);
7d50b60b
TH
340static void ahci_pmp_attach(struct ata_port *ap);
341static void ahci_pmp_detach(struct ata_port *ap);
a1efdaba
TH
342static int ahci_softreset(struct ata_link *link, unsigned int *class,
343 unsigned long deadline);
bd17243a
SH
344static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
345 unsigned long deadline);
a1efdaba
TH
346static int ahci_hardreset(struct ata_link *link, unsigned int *class,
347 unsigned long deadline);
348static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
349 unsigned long deadline);
350static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
351 unsigned long deadline);
352static void ahci_postreset(struct ata_link *link, unsigned int *class);
78cd52d0
TH
353static void ahci_error_handler(struct ata_port *ap);
354static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
df69c9c5 355static int ahci_port_resume(struct ata_port *ap);
a878539e 356static void ahci_dev_config(struct ata_device *dev);
dab632e8
JG
357static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
358 u32 opts);
438ac6d5 359#ifdef CONFIG_PM
c1332875 360static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
c1332875
TH
361static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
362static int ahci_pci_device_resume(struct pci_dev *pdev);
438ac6d5 363#endif
18f7ba4c
KCA
364static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
365static ssize_t ahci_activity_store(struct ata_device *dev,
366 enum sw_activity val);
367static void ahci_init_sw_activity(struct ata_link *link);
1da177e4 368
77cdec1a
MG
369static ssize_t ahci_show_host_caps(struct device *dev,
370 struct device_attribute *attr, char *buf);
4c521c8e
RH
371static ssize_t ahci_show_host_cap2(struct device *dev,
372 struct device_attribute *attr, char *buf);
77cdec1a
MG
373static ssize_t ahci_show_host_version(struct device *dev,
374 struct device_attribute *attr, char *buf);
375static ssize_t ahci_show_port_cmd(struct device *dev,
376 struct device_attribute *attr, char *buf);
377
9ffc5da5
RH
378static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
379static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
380static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
381static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
77cdec1a 382
ee959b00
TJ
383static struct device_attribute *ahci_shost_attrs[] = {
384 &dev_attr_link_power_management_policy,
18f7ba4c
KCA
385 &dev_attr_em_message_type,
386 &dev_attr_em_message,
77cdec1a 387 &dev_attr_ahci_host_caps,
4c521c8e 388 &dev_attr_ahci_host_cap2,
77cdec1a
MG
389 &dev_attr_ahci_host_version,
390 &dev_attr_ahci_port_cmd,
18f7ba4c
KCA
391 NULL
392};
393
394static struct device_attribute *ahci_sdev_attrs[] = {
395 &dev_attr_sw_activity,
45fabbb7 396 &dev_attr_unload_heads,
31556594
KCA
397 NULL
398};
399
193515d5 400static struct scsi_host_template ahci_sht = {
68d1d07b 401 ATA_NCQ_SHT(DRV_NAME),
12fad3f9 402 .can_queue = AHCI_MAX_CMDS - 1,
1da177e4 403 .sg_tablesize = AHCI_MAX_SG,
1da177e4 404 .dma_boundary = AHCI_DMA_BOUNDARY,
31556594 405 .shost_attrs = ahci_shost_attrs,
18f7ba4c 406 .sdev_attrs = ahci_sdev_attrs,
1da177e4
LT
407};
408
029cfd6b
TH
409static struct ata_port_operations ahci_ops = {
410 .inherits = &sata_pmp_port_ops,
411
d6ef3153 412 .qc_defer = ahci_pmp_qc_defer,
1da177e4
LT
413 .qc_prep = ahci_qc_prep,
414 .qc_issue = ahci_qc_issue,
4c9bf4e7 415 .qc_fill_rtf = ahci_qc_fill_rtf,
1da177e4 416
78cd52d0
TH
417 .freeze = ahci_freeze,
418 .thaw = ahci_thaw,
a1efdaba
TH
419 .softreset = ahci_softreset,
420 .hardreset = ahci_hardreset,
421 .postreset = ahci_postreset,
071f44b1 422 .pmp_softreset = ahci_softreset,
78cd52d0
TH
423 .error_handler = ahci_error_handler,
424 .post_internal_cmd = ahci_post_internal_cmd,
6bd99b4e
TH
425 .dev_config = ahci_dev_config,
426
ad616ffb
TH
427 .scr_read = ahci_scr_read,
428 .scr_write = ahci_scr_write,
7d50b60b
TH
429 .pmp_attach = ahci_pmp_attach,
430 .pmp_detach = ahci_pmp_detach,
7d50b60b 431
029cfd6b
TH
432 .enable_pm = ahci_enable_alpm,
433 .disable_pm = ahci_disable_alpm,
18f7ba4c
KCA
434 .em_show = ahci_led_show,
435 .em_store = ahci_led_store,
436 .sw_activity_show = ahci_activity_show,
437 .sw_activity_store = ahci_activity_store,
438ac6d5 438#ifdef CONFIG_PM
ad616ffb
TH
439 .port_suspend = ahci_port_suspend,
440 .port_resume = ahci_port_resume,
438ac6d5 441#endif
ad616ffb
TH
442 .port_start = ahci_port_start,
443 .port_stop = ahci_port_stop,
444};
445
029cfd6b
TH
446static struct ata_port_operations ahci_vt8251_ops = {
447 .inherits = &ahci_ops,
a1efdaba 448 .hardreset = ahci_vt8251_hardreset,
029cfd6b 449};
edc93052 450
029cfd6b
TH
451static struct ata_port_operations ahci_p5wdh_ops = {
452 .inherits = &ahci_ops,
a1efdaba 453 .hardreset = ahci_p5wdh_hardreset,
edc93052
TH
454};
455
bd17243a
SH
456static struct ata_port_operations ahci_sb600_ops = {
457 .inherits = &ahci_ops,
458 .softreset = ahci_sb600_softreset,
459 .pmp_softreset = ahci_sb600_softreset,
460};
461
417a1a6d
TH
462#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
463
98ac62de 464static const struct ata_port_info ahci_port_info[] = {
4da646b7 465 [board_ahci] =
1da177e4 466 {
1188c0d8 467 .flags = AHCI_FLAG_COMMON,
14bdef98 468 .pio_mask = ATA_PIO4,
469248ab 469 .udma_mask = ATA_UDMA6,
1da177e4
LT
470 .port_ops = &ahci_ops,
471 },
4da646b7 472 [board_ahci_vt8251] =
bf2af2a2 473 {
6949b914 474 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
417a1a6d 475 .flags = AHCI_FLAG_COMMON,
14bdef98 476 .pio_mask = ATA_PIO4,
469248ab 477 .udma_mask = ATA_UDMA6,
ad616ffb 478 .port_ops = &ahci_vt8251_ops,
bf2af2a2 479 },
4da646b7 480 [board_ahci_ign_iferr] =
41669553 481 {
417a1a6d
TH
482 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
483 .flags = AHCI_FLAG_COMMON,
14bdef98 484 .pio_mask = ATA_PIO4,
469248ab 485 .udma_mask = ATA_UDMA6,
41669553
TH
486 .port_ops = &ahci_ops,
487 },
4da646b7 488 [board_ahci_sb600] =
55a61604 489 {
417a1a6d 490 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
2fcad9d2
TH
491 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
492 AHCI_HFLAG_32BIT_ONLY),
417a1a6d 493 .flags = AHCI_FLAG_COMMON,
14bdef98 494 .pio_mask = ATA_PIO4,
469248ab 495 .udma_mask = ATA_UDMA6,
bd17243a 496 .port_ops = &ahci_sb600_ops,
55a61604 497 },
4da646b7 498 [board_ahci_mv] =
cd70c266 499 {
417a1a6d 500 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
17248461 501 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
cd70c266 502 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
417a1a6d 503 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
14bdef98 504 .pio_mask = ATA_PIO4,
cd70c266
JG
505 .udma_mask = ATA_UDMA6,
506 .port_ops = &ahci_ops,
507 },
4da646b7 508 [board_ahci_sb700] = /* for SB700 and SB800 */
e39fc8c9 509 {
bd17243a 510 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
e39fc8c9 511 .flags = AHCI_FLAG_COMMON,
14bdef98 512 .pio_mask = ATA_PIO4,
e39fc8c9 513 .udma_mask = ATA_UDMA6,
bd17243a 514 .port_ops = &ahci_sb600_ops,
e39fc8c9 515 },
4da646b7 516 [board_ahci_mcp65] =
e297d99e
TH
517 {
518 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
519 .flags = AHCI_FLAG_COMMON,
14bdef98 520 .pio_mask = ATA_PIO4,
e297d99e
TH
521 .udma_mask = ATA_UDMA6,
522 .port_ops = &ahci_ops,
523 },
4da646b7 524 [board_ahci_nopmp] =
9a3b103c
TH
525 {
526 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
527 .flags = AHCI_FLAG_COMMON,
14bdef98 528 .pio_mask = ATA_PIO4,
9a3b103c
TH
529 .udma_mask = ATA_UDMA6,
530 .port_ops = &ahci_ops,
531 },
1b677afd 532 [board_ahci_yesncq] =
aa431dd3
TH
533 {
534 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
535 .flags = AHCI_FLAG_COMMON,
536 .pio_mask = ATA_PIO4,
537 .udma_mask = ATA_UDMA6,
538 .port_ops = &ahci_ops,
539 },
1b677afd
SL
540 [board_ahci_nosntf] =
541 {
542 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
543 .flags = AHCI_FLAG_COMMON,
544 .pio_mask = ATA_PIO4,
545 .udma_mask = ATA_UDMA6,
546 .port_ops = &ahci_ops,
547 },
1da177e4
LT
548};
549
3b7d697d 550static const struct pci_device_id ahci_pci_tbl[] = {
fe7fa31a 551 /* Intel */
54bb3a94
JG
552 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
553 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
554 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
555 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
556 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
82490c09 557 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
54bb3a94
JG
558 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
559 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
560 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
561 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
7a234aff 562 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
1b677afd 563 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
7a234aff
TH
564 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
565 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
566 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
567 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
568 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
569 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
570 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
571 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
572 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
573 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
574 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
575 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
576 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
577 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
578 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
d4155e6f
JG
579 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
580 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
16ad1ad9 581 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
b2dde6af 582 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
16ad1ad9 583 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
c1f57d9b
DM
584 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
585 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
adcb5308 586 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
8e48b6b3 587 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
c1f57d9b 588 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
adcb5308 589 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
8e48b6b3 590 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
c1f57d9b 591 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
5623cab8
SH
592 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
593 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
594 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
595 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
596 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
597 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
fe7fa31a 598
e34bb370
TH
599 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
600 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
601 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
fe7fa31a
JG
602
603 /* ATI */
c65ec1c2 604 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
e39fc8c9
SH
605 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
606 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
607 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
608 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
609 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
610 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
fe7fa31a 611
e2dd90b1 612 /* AMD */
5deab536 613 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
e2dd90b1
SH
614 /* AMD is using RAID class only for ahci controllers */
615 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
616 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
617
fe7fa31a 618 /* VIA */
54bb3a94 619 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
bf335542 620 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
fe7fa31a
JG
621
622 /* NVIDIA */
e297d99e
TH
623 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
624 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
625 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
626 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
627 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
628 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
629 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
630 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
aa431dd3
TH
631 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq }, /* MCP67 */
632 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq }, /* MCP67 */
633 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq }, /* MCP67 */
634 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq }, /* MCP67 */
635 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq }, /* MCP67 */
636 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq }, /* MCP67 */
637 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq }, /* MCP67 */
638 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq }, /* MCP67 */
639 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq }, /* MCP67 */
640 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq }, /* MCP67 */
641 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq }, /* MCP67 */
642 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq }, /* MCP67 */
726206f8 643 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_yesncq }, /* Linux ID */
603037c3
TH
644 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_yesncq }, /* Linux ID */
645 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_yesncq }, /* Linux ID */
646 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_yesncq }, /* Linux ID */
647 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_yesncq }, /* Linux ID */
648 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_yesncq }, /* Linux ID */
649 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_yesncq }, /* Linux ID */
650 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_yesncq }, /* Linux ID */
651 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_yesncq }, /* Linux ID */
652 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_yesncq }, /* Linux ID */
653 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_yesncq }, /* Linux ID */
654 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_yesncq }, /* Linux ID */
655 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_yesncq }, /* Linux ID */
656 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_yesncq }, /* Linux ID */
657 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_yesncq }, /* Linux ID */
658 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_yesncq }, /* Linux ID */
aa431dd3
TH
659 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq }, /* MCP73 */
660 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq }, /* MCP73 */
661 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq }, /* MCP73 */
662 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq }, /* MCP73 */
663 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq }, /* MCP73 */
664 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq }, /* MCP73 */
665 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq }, /* MCP73 */
666 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq }, /* MCP73 */
667 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq }, /* MCP73 */
668 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq }, /* MCP73 */
669 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq }, /* MCP73 */
670 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq }, /* MCP73 */
0522b286
PC
671 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
672 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
673 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
674 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
675 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
676 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
677 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
678 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
679 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
680 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
681 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
682 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
6ba86958 683 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
684 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
685 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
686 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
7100819f
PC
687 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
688 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
689 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
690 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
691 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
692 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
693 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
694 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
7adbe46b 695 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci }, /* MCP89 */
696 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci }, /* MCP89 */
697 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci }, /* MCP89 */
698 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci }, /* MCP89 */
699 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci }, /* MCP89 */
700 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci }, /* MCP89 */
701 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci }, /* MCP89 */
702 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci }, /* MCP89 */
703 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci }, /* MCP89 */
704 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci }, /* MCP89 */
705 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci }, /* MCP89 */
706 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci }, /* MCP89 */
fe7fa31a 707
95916edd 708 /* SiS */
20e2de4a
TH
709 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
710 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
711 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
95916edd 712
cd70c266
JG
713 /* Marvell */
714 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
c40e7cb8 715 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
cd70c266 716
c77a036b
MN
717 /* Promise */
718 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
719
415ae2b5
JG
720 /* Generic, PCI class code for AHCI */
721 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
c9f89475 722 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
415ae2b5 723
1da177e4
LT
724 { } /* terminate list */
725};
726
727
728static struct pci_driver ahci_pci_driver = {
729 .name = DRV_NAME,
730 .id_table = ahci_pci_tbl,
731 .probe = ahci_init_one,
24dc5f33 732 .remove = ata_pci_remove_one,
438ac6d5 733#ifdef CONFIG_PM
c1332875
TH
734 .suspend = ahci_pci_device_suspend,
735 .resume = ahci_pci_device_resume,
438ac6d5 736#endif
1da177e4
LT
737};
738
18f7ba4c
KCA
739static int ahci_em_messages = 1;
740module_param(ahci_em_messages, int, 0444);
741/* add other LED protocol types when they become supported */
742MODULE_PARM_DESC(ahci_em_messages,
743 "Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
1da177e4 744
5b66c829
AC
745#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
746static int marvell_enable;
747#else
748static int marvell_enable = 1;
749#endif
750module_param(marvell_enable, int, 0644);
751MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
752
753
98fa4b60
TH
754static inline int ahci_nr_ports(u32 cap)
755{
756 return (cap & 0x1f) + 1;
757}
758
dab632e8
JG
759static inline void __iomem *__ahci_port_base(struct ata_host *host,
760 unsigned int port_no)
1da177e4 761{
dab632e8 762 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
4447d351 763
dab632e8
JG
764 return mmio + 0x100 + (port_no * 0x80);
765}
766
767static inline void __iomem *ahci_port_base(struct ata_port *ap)
768{
769 return __ahci_port_base(ap->host, ap->port_no);
1da177e4
LT
770}
771
b710a1f4
TH
772static void ahci_enable_ahci(void __iomem *mmio)
773{
15fe982e 774 int i;
b710a1f4
TH
775 u32 tmp;
776
777 /* turn on AHCI_EN */
778 tmp = readl(mmio + HOST_CTL);
15fe982e
TH
779 if (tmp & HOST_AHCI_EN)
780 return;
781
782 /* Some controllers need AHCI_EN to be written multiple times.
783 * Try a few times before giving up.
784 */
785 for (i = 0; i < 5; i++) {
b710a1f4
TH
786 tmp |= HOST_AHCI_EN;
787 writel(tmp, mmio + HOST_CTL);
788 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
15fe982e
TH
789 if (tmp & HOST_AHCI_EN)
790 return;
791 msleep(10);
b710a1f4 792 }
15fe982e
TH
793
794 WARN_ON(1);
b710a1f4
TH
795}
796
77cdec1a
MG
797static ssize_t ahci_show_host_caps(struct device *dev,
798 struct device_attribute *attr, char *buf)
799{
800 struct Scsi_Host *shost = class_to_shost(dev);
801 struct ata_port *ap = ata_shost_to_port(shost);
802 struct ahci_host_priv *hpriv = ap->host->private_data;
803
804 return sprintf(buf, "%x\n", hpriv->cap);
805}
806
4c521c8e
RH
807static ssize_t ahci_show_host_cap2(struct device *dev,
808 struct device_attribute *attr, char *buf)
809{
810 struct Scsi_Host *shost = class_to_shost(dev);
811 struct ata_port *ap = ata_shost_to_port(shost);
812 struct ahci_host_priv *hpriv = ap->host->private_data;
813
814 return sprintf(buf, "%x\n", hpriv->cap2);
815}
816
77cdec1a
MG
817static ssize_t ahci_show_host_version(struct device *dev,
818 struct device_attribute *attr, char *buf)
819{
820 struct Scsi_Host *shost = class_to_shost(dev);
821 struct ata_port *ap = ata_shost_to_port(shost);
822 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
823
824 return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
825}
826
827static ssize_t ahci_show_port_cmd(struct device *dev,
828 struct device_attribute *attr, char *buf)
829{
830 struct Scsi_Host *shost = class_to_shost(dev);
831 struct ata_port *ap = ata_shost_to_port(shost);
832 void __iomem *port_mmio = ahci_port_base(ap);
833
834 return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
835}
836
d447df14
TH
837/**
838 * ahci_save_initial_config - Save and fixup initial config values
4447d351 839 * @pdev: target PCI device
4447d351 840 * @hpriv: host private area to store config values
d447df14
TH
841 *
842 * Some registers containing configuration info might be setup by
843 * BIOS and might be cleared on reset. This function saves the
844 * initial values of those registers into @hpriv such that they
845 * can be restored after controller reset.
846 *
847 * If inconsistent, config values are fixed up by this function.
848 *
849 * LOCKING:
850 * None.
851 */
4447d351 852static void ahci_save_initial_config(struct pci_dev *pdev,
4447d351 853 struct ahci_host_priv *hpriv)
d447df14 854{
4447d351 855 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
4c521c8e 856 u32 cap, cap2, vers, port_map;
17199b18 857 int i;
c40e7cb8 858 int mv;
d447df14 859
b710a1f4
TH
860 /* make sure AHCI mode is enabled before accessing CAP */
861 ahci_enable_ahci(mmio);
862
d447df14
TH
863 /* Values prefixed with saved_ are written back to host after
864 * reset. Values without are used for driver operation.
865 */
866 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
867 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
868
4c521c8e
RH
869 /* CAP2 register is only defined for AHCI 1.2 and later */
870 vers = readl(mmio + HOST_VERSION);
871 if ((vers >> 16) > 1 ||
872 ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
873 hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
874 else
875 hpriv->saved_cap2 = cap2 = 0;
876
274c1fde 877 /* some chips have errata preventing 64bit use */
417a1a6d 878 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
c7a42156
TH
879 dev_printk(KERN_INFO, &pdev->dev,
880 "controller can't do 64bit DMA, forcing 32bit\n");
881 cap &= ~HOST_CAP_64;
882 }
883
417a1a6d 884 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
274c1fde
TH
885 dev_printk(KERN_INFO, &pdev->dev,
886 "controller can't do NCQ, turning off CAP_NCQ\n");
887 cap &= ~HOST_CAP_NCQ;
888 }
889
e297d99e
TH
890 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
891 dev_printk(KERN_INFO, &pdev->dev,
892 "controller can do NCQ, turning on CAP_NCQ\n");
893 cap |= HOST_CAP_NCQ;
894 }
895
258cd846 896 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
6949b914
TH
897 dev_printk(KERN_INFO, &pdev->dev,
898 "controller can't do PMP, turning off CAP_PMP\n");
899 cap &= ~HOST_CAP_PMP;
900 }
901
1b677afd
SL
902 if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
903 dev_printk(KERN_INFO, &pdev->dev,
904 "controller can't do SNTF, turning off CAP_SNTF\n");
905 cap &= ~HOST_CAP_SNTF;
906 }
907
d799e083
TH
908 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
909 port_map != 1) {
910 dev_printk(KERN_INFO, &pdev->dev,
911 "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
912 port_map, 1);
913 port_map = 1;
914 }
915
cd70c266
JG
916 /*
917 * Temporary Marvell 6145 hack: PATA port presence
918 * is asserted through the standard AHCI port
919 * presence register, as bit 4 (counting from 0)
920 */
417a1a6d 921 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
c40e7cb8
JAR
922 if (pdev->device == 0x6121)
923 mv = 0x3;
924 else
925 mv = 0xf;
cd70c266
JG
926 dev_printk(KERN_ERR, &pdev->dev,
927 "MV_AHCI HACK: port_map %x -> %x\n",
c40e7cb8
JAR
928 port_map,
929 port_map & mv);
5b66c829
AC
930 dev_printk(KERN_ERR, &pdev->dev,
931 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
cd70c266 932
c40e7cb8 933 port_map &= mv;
cd70c266
JG
934 }
935
17199b18 936 /* cross check port_map and cap.n_ports */
7a234aff 937 if (port_map) {
837f5f8f 938 int map_ports = 0;
17199b18 939
837f5f8f
TH
940 for (i = 0; i < AHCI_MAX_PORTS; i++)
941 if (port_map & (1 << i))
942 map_ports++;
17199b18 943
837f5f8f
TH
944 /* If PI has more ports than n_ports, whine, clear
945 * port_map and let it be generated from n_ports.
17199b18 946 */
837f5f8f 947 if (map_ports > ahci_nr_ports(cap)) {
4447d351 948 dev_printk(KERN_WARNING, &pdev->dev,
837f5f8f
TH
949 "implemented port map (0x%x) contains more "
950 "ports than nr_ports (%u), using nr_ports\n",
951 port_map, ahci_nr_ports(cap));
7a234aff
TH
952 port_map = 0;
953 }
954 }
955
956 /* fabricate port_map from cap.nr_ports */
957 if (!port_map) {
17199b18 958 port_map = (1 << ahci_nr_ports(cap)) - 1;
7a234aff
TH
959 dev_printk(KERN_WARNING, &pdev->dev,
960 "forcing PORTS_IMPL to 0x%x\n", port_map);
961
962 /* write the fixed up value to the PI register */
963 hpriv->saved_port_map = port_map;
17199b18
TH
964 }
965
d447df14
TH
966 /* record values to use during operation */
967 hpriv->cap = cap;
4c521c8e 968 hpriv->cap2 = cap2;
d447df14
TH
969 hpriv->port_map = port_map;
970}
971
972/**
973 * ahci_restore_initial_config - Restore initial config
4447d351 974 * @host: target ATA host
d447df14
TH
975 *
976 * Restore initial config stored by ahci_save_initial_config().
977 *
978 * LOCKING:
979 * None.
980 */
4447d351 981static void ahci_restore_initial_config(struct ata_host *host)
d447df14 982{
4447d351
TH
983 struct ahci_host_priv *hpriv = host->private_data;
984 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
985
d447df14 986 writel(hpriv->saved_cap, mmio + HOST_CAP);
4c521c8e
RH
987 if (hpriv->saved_cap2)
988 writel(hpriv->saved_cap2, mmio + HOST_CAP2);
d447df14
TH
989 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
990 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
991}
992
203ef6c4 993static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
1da177e4 994{
203ef6c4
TH
995 static const int offset[] = {
996 [SCR_STATUS] = PORT_SCR_STAT,
997 [SCR_CONTROL] = PORT_SCR_CTL,
998 [SCR_ERROR] = PORT_SCR_ERR,
999 [SCR_ACTIVE] = PORT_SCR_ACT,
1000 [SCR_NOTIFICATION] = PORT_SCR_NTF,
1001 };
1002 struct ahci_host_priv *hpriv = ap->host->private_data;
1da177e4 1003
203ef6c4
TH
1004 if (sc_reg < ARRAY_SIZE(offset) &&
1005 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
1006 return offset[sc_reg];
da3dbb17 1007 return 0;
1da177e4
LT
1008}
1009
82ef04fb 1010static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
1da177e4 1011{
82ef04fb
TH
1012 void __iomem *port_mmio = ahci_port_base(link->ap);
1013 int offset = ahci_scr_offset(link->ap, sc_reg);
203ef6c4
TH
1014
1015 if (offset) {
1016 *val = readl(port_mmio + offset);
1017 return 0;
1da177e4 1018 }
203ef6c4
TH
1019 return -EINVAL;
1020}
1da177e4 1021
82ef04fb 1022static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
203ef6c4 1023{
82ef04fb
TH
1024 void __iomem *port_mmio = ahci_port_base(link->ap);
1025 int offset = ahci_scr_offset(link->ap, sc_reg);
203ef6c4
TH
1026
1027 if (offset) {
1028 writel(val, port_mmio + offset);
1029 return 0;
1030 }
1031 return -EINVAL;
1da177e4
LT
1032}
1033
4447d351 1034static void ahci_start_engine(struct ata_port *ap)
7c76d1e8 1035{
4447d351 1036 void __iomem *port_mmio = ahci_port_base(ap);
7c76d1e8
TH
1037 u32 tmp;
1038
d8fcd116 1039 /* start DMA */
9f592056 1040 tmp = readl(port_mmio + PORT_CMD);
7c76d1e8
TH
1041 tmp |= PORT_CMD_START;
1042 writel(tmp, port_mmio + PORT_CMD);
1043 readl(port_mmio + PORT_CMD); /* flush */
1044}
1045
4447d351 1046static int ahci_stop_engine(struct ata_port *ap)
254950cd 1047{
4447d351 1048 void __iomem *port_mmio = ahci_port_base(ap);
254950cd
TH
1049 u32 tmp;
1050
1051 tmp = readl(port_mmio + PORT_CMD);
1052
d8fcd116 1053 /* check if the HBA is idle */
254950cd
TH
1054 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
1055 return 0;
1056
d8fcd116 1057 /* setting HBA to idle */
254950cd
TH
1058 tmp &= ~PORT_CMD_START;
1059 writel(tmp, port_mmio + PORT_CMD);
1060
d8fcd116 1061 /* wait for engine to stop. This could be as long as 500 msec */
254950cd 1062 tmp = ata_wait_register(port_mmio + PORT_CMD,
2dcb407e 1063 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
d8fcd116 1064 if (tmp & PORT_CMD_LIST_ON)
254950cd
TH
1065 return -EIO;
1066
1067 return 0;
1068}
1069
4447d351 1070static void ahci_start_fis_rx(struct ata_port *ap)
0be0aa98 1071{
4447d351
TH
1072 void __iomem *port_mmio = ahci_port_base(ap);
1073 struct ahci_host_priv *hpriv = ap->host->private_data;
1074 struct ahci_port_priv *pp = ap->private_data;
0be0aa98
TH
1075 u32 tmp;
1076
1077 /* set FIS registers */
4447d351
TH
1078 if (hpriv->cap & HOST_CAP_64)
1079 writel((pp->cmd_slot_dma >> 16) >> 16,
1080 port_mmio + PORT_LST_ADDR_HI);
1081 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
0be0aa98 1082
4447d351
TH
1083 if (hpriv->cap & HOST_CAP_64)
1084 writel((pp->rx_fis_dma >> 16) >> 16,
1085 port_mmio + PORT_FIS_ADDR_HI);
1086 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
0be0aa98
TH
1087
1088 /* enable FIS reception */
1089 tmp = readl(port_mmio + PORT_CMD);
1090 tmp |= PORT_CMD_FIS_RX;
1091 writel(tmp, port_mmio + PORT_CMD);
1092
1093 /* flush */
1094 readl(port_mmio + PORT_CMD);
1095}
1096
4447d351 1097static int ahci_stop_fis_rx(struct ata_port *ap)
0be0aa98 1098{
4447d351 1099 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
1100 u32 tmp;
1101
1102 /* disable FIS reception */
1103 tmp = readl(port_mmio + PORT_CMD);
1104 tmp &= ~PORT_CMD_FIS_RX;
1105 writel(tmp, port_mmio + PORT_CMD);
1106
1107 /* wait for completion, spec says 500ms, give it 1000 */
1108 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
1109 PORT_CMD_FIS_ON, 10, 1000);
1110 if (tmp & PORT_CMD_FIS_ON)
1111 return -EBUSY;
1112
1113 return 0;
1114}
1115
4447d351 1116static void ahci_power_up(struct ata_port *ap)
0be0aa98 1117{
4447d351
TH
1118 struct ahci_host_priv *hpriv = ap->host->private_data;
1119 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
1120 u32 cmd;
1121
1122 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
1123
1124 /* spin up device */
4447d351 1125 if (hpriv->cap & HOST_CAP_SSS) {
0be0aa98
TH
1126 cmd |= PORT_CMD_SPIN_UP;
1127 writel(cmd, port_mmio + PORT_CMD);
1128 }
1129
1130 /* wake up link */
1131 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
1132}
1133
31556594
KCA
1134static void ahci_disable_alpm(struct ata_port *ap)
1135{
1136 struct ahci_host_priv *hpriv = ap->host->private_data;
1137 void __iomem *port_mmio = ahci_port_base(ap);
1138 u32 cmd;
1139 struct ahci_port_priv *pp = ap->private_data;
1140
1141 /* IPM bits should be disabled by libata-core */
1142 /* get the existing command bits */
1143 cmd = readl(port_mmio + PORT_CMD);
1144
1145 /* disable ALPM and ASP */
1146 cmd &= ~PORT_CMD_ASP;
1147 cmd &= ~PORT_CMD_ALPE;
1148
1149 /* force the interface back to active */
1150 cmd |= PORT_CMD_ICC_ACTIVE;
1151
1152 /* write out new cmd value */
1153 writel(cmd, port_mmio + PORT_CMD);
1154 cmd = readl(port_mmio + PORT_CMD);
1155
1156 /* wait 10ms to be sure we've come out of any low power state */
1157 msleep(10);
1158
1159 /* clear out any PhyRdy stuff from interrupt status */
1160 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
1161
1162 /* go ahead and clean out PhyRdy Change from Serror too */
82ef04fb 1163 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
31556594
KCA
1164
1165 /*
1166 * Clear flag to indicate that we should ignore all PhyRdy
1167 * state changes
1168 */
1169 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
1170
1171 /*
1172 * Enable interrupts on Phy Ready.
1173 */
1174 pp->intr_mask |= PORT_IRQ_PHYRDY;
1175 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1176
1177 /*
1178 * don't change the link pm policy - we can be called
1179 * just to turn of link pm temporarily
1180 */
1181}
1182
1183static int ahci_enable_alpm(struct ata_port *ap,
1184 enum link_pm policy)
1185{
1186 struct ahci_host_priv *hpriv = ap->host->private_data;
1187 void __iomem *port_mmio = ahci_port_base(ap);
1188 u32 cmd;
1189 struct ahci_port_priv *pp = ap->private_data;
1190 u32 asp;
1191
1192 /* Make sure the host is capable of link power management */
1193 if (!(hpriv->cap & HOST_CAP_ALPM))
1194 return -EINVAL;
1195
1196 switch (policy) {
1197 case MAX_PERFORMANCE:
1198 case NOT_AVAILABLE:
1199 /*
1200 * if we came here with NOT_AVAILABLE,
1201 * it just means this is the first time we
1202 * have tried to enable - default to max performance,
1203 * and let the user go to lower power modes on request.
1204 */
1205 ahci_disable_alpm(ap);
1206 return 0;
1207 case MIN_POWER:
1208 /* configure HBA to enter SLUMBER */
1209 asp = PORT_CMD_ASP;
1210 break;
1211 case MEDIUM_POWER:
1212 /* configure HBA to enter PARTIAL */
1213 asp = 0;
1214 break;
1215 default:
1216 return -EINVAL;
1217 }
1218
1219 /*
1220 * Disable interrupts on Phy Ready. This keeps us from
1221 * getting woken up due to spurious phy ready interrupts
1222 * TBD - Hot plug should be done via polling now, is
1223 * that even supported?
1224 */
1225 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
1226 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1227
1228 /*
1229 * Set a flag to indicate that we should ignore all PhyRdy
1230 * state changes since these can happen now whenever we
1231 * change link state
1232 */
1233 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1234
1235 /* get the existing command bits */
1236 cmd = readl(port_mmio + PORT_CMD);
1237
1238 /*
1239 * Set ASP based on Policy
1240 */
1241 cmd |= asp;
1242
1243 /*
1244 * Setting this bit will instruct the HBA to aggressively
1245 * enter a lower power link state when it's appropriate and
1246 * based on the value set above for ASP
1247 */
1248 cmd |= PORT_CMD_ALPE;
1249
1250 /* write out new cmd value */
1251 writel(cmd, port_mmio + PORT_CMD);
1252 cmd = readl(port_mmio + PORT_CMD);
1253
1254 /* IPM bits should be set by libata-core */
1255 return 0;
1256}
1257
438ac6d5 1258#ifdef CONFIG_PM
4447d351 1259static void ahci_power_down(struct ata_port *ap)
0be0aa98 1260{
4447d351
TH
1261 struct ahci_host_priv *hpriv = ap->host->private_data;
1262 void __iomem *port_mmio = ahci_port_base(ap);
0be0aa98
TH
1263 u32 cmd, scontrol;
1264
4447d351 1265 if (!(hpriv->cap & HOST_CAP_SSS))
07c53dac 1266 return;
0be0aa98 1267
07c53dac
TH
1268 /* put device into listen mode, first set PxSCTL.DET to 0 */
1269 scontrol = readl(port_mmio + PORT_SCR_CTL);
1270 scontrol &= ~0xf;
1271 writel(scontrol, port_mmio + PORT_SCR_CTL);
0be0aa98 1272
07c53dac
TH
1273 /* then set PxCMD.SUD to 0 */
1274 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
1275 cmd &= ~PORT_CMD_SPIN_UP;
1276 writel(cmd, port_mmio + PORT_CMD);
0be0aa98 1277}
438ac6d5 1278#endif
0be0aa98 1279
df69c9c5 1280static void ahci_start_port(struct ata_port *ap)
0be0aa98 1281{
18f7ba4c
KCA
1282 struct ahci_port_priv *pp = ap->private_data;
1283 struct ata_link *link;
1284 struct ahci_em_priv *emp;
4c1e9aa4
DM
1285 ssize_t rc;
1286 int i;
18f7ba4c 1287
0be0aa98 1288 /* enable FIS reception */
4447d351 1289 ahci_start_fis_rx(ap);
0be0aa98
TH
1290
1291 /* enable DMA */
4447d351 1292 ahci_start_engine(ap);
18f7ba4c
KCA
1293
1294 /* turn on LEDs */
1295 if (ap->flags & ATA_FLAG_EM) {
1eca4365 1296 ata_for_each_link(link, ap, EDGE) {
18f7ba4c 1297 emp = &pp->em_priv[link->pmp];
4c1e9aa4
DM
1298
1299 /* EM Transmit bit maybe busy during init */
d50ce07d 1300 for (i = 0; i < EM_MAX_RETRY; i++) {
4c1e9aa4
DM
1301 rc = ahci_transmit_led_message(ap,
1302 emp->led_state,
1303 4);
1304 if (rc == -EBUSY)
d50ce07d 1305 msleep(1);
4c1e9aa4
DM
1306 else
1307 break;
1308 }
18f7ba4c
KCA
1309 }
1310 }
1311
1312 if (ap->flags & ATA_FLAG_SW_ACTIVITY)
1eca4365 1313 ata_for_each_link(link, ap, EDGE)
18f7ba4c
KCA
1314 ahci_init_sw_activity(link);
1315
0be0aa98
TH
1316}
1317
4447d351 1318static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
0be0aa98
TH
1319{
1320 int rc;
1321
1322 /* disable DMA */
4447d351 1323 rc = ahci_stop_engine(ap);
0be0aa98
TH
1324 if (rc) {
1325 *emsg = "failed to stop engine";
1326 return rc;
1327 }
1328
1329 /* disable FIS reception */
4447d351 1330 rc = ahci_stop_fis_rx(ap);
0be0aa98
TH
1331 if (rc) {
1332 *emsg = "failed stop FIS RX";
1333 return rc;
1334 }
1335
0be0aa98
TH
1336 return 0;
1337}
1338
4447d351 1339static int ahci_reset_controller(struct ata_host *host)
d91542c1 1340{
4447d351 1341 struct pci_dev *pdev = to_pci_dev(host->dev);
49f29090 1342 struct ahci_host_priv *hpriv = host->private_data;
4447d351 1343 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
d447df14 1344 u32 tmp;
d91542c1 1345
3cc3eb11
JG
1346 /* we must be in AHCI mode, before using anything
1347 * AHCI-specific, such as HOST_RESET.
1348 */
b710a1f4 1349 ahci_enable_ahci(mmio);
3cc3eb11
JG
1350
1351 /* global controller reset */
a22e6444
TH
1352 if (!ahci_skip_host_reset) {
1353 tmp = readl(mmio + HOST_CTL);
1354 if ((tmp & HOST_RESET) == 0) {
1355 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1356 readl(mmio + HOST_CTL); /* flush */
1357 }
d91542c1 1358
24920c8a
ZR
1359 /*
1360 * to perform host reset, OS should set HOST_RESET
1361 * and poll until this bit is read to be "0".
1362 * reset must complete within 1 second, or
a22e6444
TH
1363 * the hardware should be considered fried.
1364 */
24920c8a
ZR
1365 tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
1366 HOST_RESET, 10, 1000);
d91542c1 1367
a22e6444
TH
1368 if (tmp & HOST_RESET) {
1369 dev_printk(KERN_ERR, host->dev,
1370 "controller reset failed (0x%x)\n", tmp);
1371 return -EIO;
1372 }
d91542c1 1373
a22e6444
TH
1374 /* turn on AHCI mode */
1375 ahci_enable_ahci(mmio);
98fa4b60 1376
a22e6444
TH
1377 /* Some registers might be cleared on reset. Restore
1378 * initial values.
1379 */
1380 ahci_restore_initial_config(host);
1381 } else
1382 dev_printk(KERN_INFO, host->dev,
1383 "skipping global host reset\n");
d91542c1
TH
1384
1385 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1386 u16 tmp16;
1387
1388 /* configure PCS */
1389 pci_read_config_word(pdev, 0x92, &tmp16);
49f29090
TH
1390 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1391 tmp16 |= hpriv->port_map;
1392 pci_write_config_word(pdev, 0x92, tmp16);
1393 }
d91542c1
TH
1394 }
1395
1396 return 0;
1397}
1398
18f7ba4c
KCA
1399static void ahci_sw_activity(struct ata_link *link)
1400{
1401 struct ata_port *ap = link->ap;
1402 struct ahci_port_priv *pp = ap->private_data;
1403 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1404
1405 if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
1406 return;
1407
1408 emp->activity++;
1409 if (!timer_pending(&emp->timer))
1410 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
1411}
1412
1413static void ahci_sw_activity_blink(unsigned long arg)
1414{
1415 struct ata_link *link = (struct ata_link *)arg;
1416 struct ata_port *ap = link->ap;
1417 struct ahci_port_priv *pp = ap->private_data;
1418 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1419 unsigned long led_message = emp->led_state;
1420 u32 activity_led_state;
eb40963c 1421 unsigned long flags;
18f7ba4c 1422
87943acf 1423 led_message &= EM_MSG_LED_VALUE;
18f7ba4c
KCA
1424 led_message |= ap->port_no | (link->pmp << 8);
1425
1426 /* check to see if we've had activity. If so,
1427 * toggle state of LED and reset timer. If not,
1428 * turn LED to desired idle state.
1429 */
eb40963c 1430 spin_lock_irqsave(ap->lock, flags);
18f7ba4c
KCA
1431 if (emp->saved_activity != emp->activity) {
1432 emp->saved_activity = emp->activity;
1433 /* get the current LED state */
87943acf 1434 activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
18f7ba4c
KCA
1435
1436 if (activity_led_state)
1437 activity_led_state = 0;
1438 else
1439 activity_led_state = 1;
1440
1441 /* clear old state */
87943acf 1442 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
18f7ba4c
KCA
1443
1444 /* toggle state */
1445 led_message |= (activity_led_state << 16);
1446 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
1447 } else {
1448 /* switch to idle */
87943acf 1449 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
18f7ba4c
KCA
1450 if (emp->blink_policy == BLINK_OFF)
1451 led_message |= (1 << 16);
1452 }
eb40963c 1453 spin_unlock_irqrestore(ap->lock, flags);
18f7ba4c
KCA
1454 ahci_transmit_led_message(ap, led_message, 4);
1455}
1456
1457static void ahci_init_sw_activity(struct ata_link *link)
1458{
1459 struct ata_port *ap = link->ap;
1460 struct ahci_port_priv *pp = ap->private_data;
1461 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1462
1463 /* init activity stats, setup timer */
1464 emp->saved_activity = emp->activity = 0;
1465 setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
1466
1467 /* check our blink policy and set flag for link if it's enabled */
1468 if (emp->blink_policy)
1469 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1470}
1471
1472static int ahci_reset_em(struct ata_host *host)
1473{
1474 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1475 u32 em_ctl;
1476
1477 em_ctl = readl(mmio + HOST_EM_CTL);
1478 if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
1479 return -EINVAL;
1480
1481 writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
1482 return 0;
1483}
1484
1485static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
1486 ssize_t size)
1487{
1488 struct ahci_host_priv *hpriv = ap->host->private_data;
1489 struct ahci_port_priv *pp = ap->private_data;
1490 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1491 u32 em_ctl;
1492 u32 message[] = {0, 0};
93082f0b 1493 unsigned long flags;
18f7ba4c
KCA
1494 int pmp;
1495 struct ahci_em_priv *emp;
1496
1497 /* get the slot number from the message */
87943acf 1498 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
d50ce07d 1499 if (pmp < EM_MAX_SLOTS)
18f7ba4c
KCA
1500 emp = &pp->em_priv[pmp];
1501 else
1502 return -EINVAL;
1503
1504 spin_lock_irqsave(ap->lock, flags);
1505
1506 /*
1507 * if we are still busy transmitting a previous message,
1508 * do not allow
1509 */
1510 em_ctl = readl(mmio + HOST_EM_CTL);
1511 if (em_ctl & EM_CTL_TM) {
1512 spin_unlock_irqrestore(ap->lock, flags);
4c1e9aa4 1513 return -EBUSY;
18f7ba4c
KCA
1514 }
1515
1516 /*
1517 * create message header - this is all zero except for
1518 * the message size, which is 4 bytes.
1519 */
1520 message[0] |= (4 << 8);
1521
1522 /* ignore 0:4 of byte zero, fill in port info yourself */
87943acf 1523 message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
18f7ba4c
KCA
1524
1525 /* write message to EM_LOC */
1526 writel(message[0], mmio + hpriv->em_loc);
1527 writel(message[1], mmio + hpriv->em_loc+4);
1528
1529 /* save off new led state for port/slot */
208f2a88 1530 emp->led_state = state;
18f7ba4c
KCA
1531
1532 /*
1533 * tell hardware to transmit the message
1534 */
1535 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1536
1537 spin_unlock_irqrestore(ap->lock, flags);
1538 return size;
1539}
1540
1541static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1542{
1543 struct ahci_port_priv *pp = ap->private_data;
1544 struct ata_link *link;
1545 struct ahci_em_priv *emp;
1546 int rc = 0;
1547
1eca4365 1548 ata_for_each_link(link, ap, EDGE) {
18f7ba4c
KCA
1549 emp = &pp->em_priv[link->pmp];
1550 rc += sprintf(buf, "%lx\n", emp->led_state);
1551 }
1552 return rc;
1553}
1554
1555static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1556 size_t size)
1557{
1558 int state;
1559 int pmp;
1560 struct ahci_port_priv *pp = ap->private_data;
1561 struct ahci_em_priv *emp;
1562
1563 state = simple_strtoul(buf, NULL, 0);
1564
1565 /* get the slot number from the message */
87943acf 1566 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
d50ce07d 1567 if (pmp < EM_MAX_SLOTS)
18f7ba4c
KCA
1568 emp = &pp->em_priv[pmp];
1569 else
1570 return -EINVAL;
1571
1572 /* mask off the activity bits if we are in sw_activity
1573 * mode, user should turn off sw_activity before setting
1574 * activity led through em_message
1575 */
1576 if (emp->blink_policy)
87943acf 1577 state &= ~EM_MSG_LED_VALUE_ACTIVITY;
18f7ba4c
KCA
1578
1579 return ahci_transmit_led_message(ap, state, size);
1580}
1581
1582static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1583{
1584 struct ata_link *link = dev->link;
1585 struct ata_port *ap = link->ap;
1586 struct ahci_port_priv *pp = ap->private_data;
1587 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1588 u32 port_led_state = emp->led_state;
1589
1590 /* save the desired Activity LED behavior */
1591 if (val == OFF) {
1592 /* clear LFLAG */
1593 link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1594
1595 /* set the LED to OFF */
87943acf 1596 port_led_state &= EM_MSG_LED_VALUE_OFF;
18f7ba4c
KCA
1597 port_led_state |= (ap->port_no | (link->pmp << 8));
1598 ahci_transmit_led_message(ap, port_led_state, 4);
1599 } else {
1600 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1601 if (val == BLINK_OFF) {
1602 /* set LED to ON for idle */
87943acf 1603 port_led_state &= EM_MSG_LED_VALUE_OFF;
18f7ba4c 1604 port_led_state |= (ap->port_no | (link->pmp << 8));
87943acf 1605 port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
18f7ba4c
KCA
1606 ahci_transmit_led_message(ap, port_led_state, 4);
1607 }
1608 }
1609 emp->blink_policy = val;
1610 return 0;
1611}
1612
1613static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1614{
1615 struct ata_link *link = dev->link;
1616 struct ata_port *ap = link->ap;
1617 struct ahci_port_priv *pp = ap->private_data;
1618 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1619
1620 /* display the saved value of activity behavior for this
1621 * disk.
1622 */
1623 return sprintf(buf, "%d\n", emp->blink_policy);
1624}
1625
2bcd866b
JG
1626static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1627 int port_no, void __iomem *mmio,
1628 void __iomem *port_mmio)
1629{
1630 const char *emsg = NULL;
1631 int rc;
1632 u32 tmp;
1633
1634 /* make sure port is not active */
1635 rc = ahci_deinit_port(ap, &emsg);
1636 if (rc)
1637 dev_printk(KERN_WARNING, &pdev->dev,
1638 "%s (%d)\n", emsg, rc);
1639
1640 /* clear SError */
1641 tmp = readl(port_mmio + PORT_SCR_ERR);
1642 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1643 writel(tmp, port_mmio + PORT_SCR_ERR);
1644
1645 /* clear port IRQ */
1646 tmp = readl(port_mmio + PORT_IRQ_STAT);
1647 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1648 if (tmp)
1649 writel(tmp, port_mmio + PORT_IRQ_STAT);
1650
1651 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1652}
1653
4447d351 1654static void ahci_init_controller(struct ata_host *host)
d91542c1 1655{
417a1a6d 1656 struct ahci_host_priv *hpriv = host->private_data;
4447d351
TH
1657 struct pci_dev *pdev = to_pci_dev(host->dev);
1658 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
2bcd866b 1659 int i;
cd70c266 1660 void __iomem *port_mmio;
d91542c1 1661 u32 tmp;
c40e7cb8 1662 int mv;
d91542c1 1663
417a1a6d 1664 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
c40e7cb8
JAR
1665 if (pdev->device == 0x6121)
1666 mv = 2;
1667 else
1668 mv = 4;
1669 port_mmio = __ahci_port_base(host, mv);
cd70c266
JG
1670
1671 writel(0, port_mmio + PORT_IRQ_MASK);
1672
1673 /* clear port IRQ */
1674 tmp = readl(port_mmio + PORT_IRQ_STAT);
1675 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1676 if (tmp)
1677 writel(tmp, port_mmio + PORT_IRQ_STAT);
1678 }
1679
4447d351
TH
1680 for (i = 0; i < host->n_ports; i++) {
1681 struct ata_port *ap = host->ports[i];
d91542c1 1682
cd70c266 1683 port_mmio = ahci_port_base(ap);
4447d351 1684 if (ata_port_is_dummy(ap))
d91542c1 1685 continue;
d91542c1 1686
2bcd866b 1687 ahci_port_init(pdev, ap, i, mmio, port_mmio);
d91542c1
TH
1688 }
1689
1690 tmp = readl(mmio + HOST_CTL);
1691 VPRINTK("HOST_CTL 0x%x\n", tmp);
1692 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1693 tmp = readl(mmio + HOST_CTL);
1694 VPRINTK("HOST_CTL 0x%x\n", tmp);
1695}
1696
a878539e
JG
1697static void ahci_dev_config(struct ata_device *dev)
1698{
1699 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1700
4cde32fc 1701 if (hpriv->flags & AHCI_HFLAG_SECT255) {
a878539e 1702 dev->max_sectors = 255;
4cde32fc
JG
1703 ata_dev_printk(dev, KERN_INFO,
1704 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1705 }
a878539e
JG
1706}
1707
422b7595 1708static unsigned int ahci_dev_classify(struct ata_port *ap)
1da177e4 1709{
4447d351 1710 void __iomem *port_mmio = ahci_port_base(ap);
1da177e4 1711 struct ata_taskfile tf;
422b7595
TH
1712 u32 tmp;
1713
1714 tmp = readl(port_mmio + PORT_SIG);
1715 tf.lbah = (tmp >> 24) & 0xff;
1716 tf.lbam = (tmp >> 16) & 0xff;
1717 tf.lbal = (tmp >> 8) & 0xff;
1718 tf.nsect = (tmp) & 0xff;
1719
1720 return ata_dev_classify(&tf);
1721}
1722
12fad3f9
TH
1723static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1724 u32 opts)
cc9278ed 1725{
12fad3f9
TH
1726 dma_addr_t cmd_tbl_dma;
1727
1728 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1729
1730 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1731 pp->cmd_slot[tag].status = 0;
1732 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1733 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
cc9278ed
TH
1734}
1735
78d5ae39 1736static int ahci_kick_engine(struct ata_port *ap)
4658f79b 1737{
350756f6 1738 void __iomem *port_mmio = ahci_port_base(ap);
cca3974e 1739 struct ahci_host_priv *hpriv = ap->host->private_data;
520d06f9 1740 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
bf2af2a2 1741 u32 tmp;
d2e75dff 1742 int busy, rc;
bf2af2a2 1743
d2e75dff
TH
1744 /* stop engine */
1745 rc = ahci_stop_engine(ap);
1746 if (rc)
1747 goto out_restart;
1748
78d5ae39
SH
1749 /* need to do CLO?
1750 * always do CLO if PMP is attached (AHCI-1.3 9.2)
1751 */
1752 busy = status & (ATA_BUSY | ATA_DRQ);
1753 if (!busy && !sata_pmp_attached(ap)) {
d2e75dff
TH
1754 rc = 0;
1755 goto out_restart;
1756 }
1757
1758 if (!(hpriv->cap & HOST_CAP_CLO)) {
1759 rc = -EOPNOTSUPP;
1760 goto out_restart;
1761 }
bf2af2a2 1762
d2e75dff 1763 /* perform CLO */
bf2af2a2
BJ
1764 tmp = readl(port_mmio + PORT_CMD);
1765 tmp |= PORT_CMD_CLO;
1766 writel(tmp, port_mmio + PORT_CMD);
1767
d2e75dff 1768 rc = 0;
bf2af2a2
BJ
1769 tmp = ata_wait_register(port_mmio + PORT_CMD,
1770 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1771 if (tmp & PORT_CMD_CLO)
d2e75dff 1772 rc = -EIO;
bf2af2a2 1773
d2e75dff
TH
1774 /* restart engine */
1775 out_restart:
1776 ahci_start_engine(ap);
1777 return rc;
bf2af2a2
BJ
1778}
1779
91c4a2e0
TH
1780static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1781 struct ata_taskfile *tf, int is_cmd, u16 flags,
1782 unsigned long timeout_msec)
bf2af2a2 1783{
91c4a2e0 1784 const u32 cmd_fis_len = 5; /* five dwords */
4658f79b 1785 struct ahci_port_priv *pp = ap->private_data;
4447d351 1786 void __iomem *port_mmio = ahci_port_base(ap);
91c4a2e0
TH
1787 u8 *fis = pp->cmd_tbl;
1788 u32 tmp;
1789
1790 /* prep the command */
1791 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1792 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1793
1794 /* issue & wait */
1795 writel(1, port_mmio + PORT_CMD_ISSUE);
1796
1797 if (timeout_msec) {
1798 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1799 1, timeout_msec);
1800 if (tmp & 0x1) {
78d5ae39 1801 ahci_kick_engine(ap);
91c4a2e0
TH
1802 return -EBUSY;
1803 }
1804 } else
1805 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1806
1807 return 0;
1808}
1809
bd17243a
SH
1810static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1811 int pmp, unsigned long deadline,
1812 int (*check_ready)(struct ata_link *link))
91c4a2e0 1813{
cc0680a5 1814 struct ata_port *ap = link->ap;
5594639a 1815 struct ahci_host_priv *hpriv = ap->host->private_data;
4658f79b 1816 const char *reason = NULL;
2cbb79eb 1817 unsigned long now, msecs;
4658f79b 1818 struct ata_taskfile tf;
4658f79b
TH
1819 int rc;
1820
1821 DPRINTK("ENTER\n");
1822
1823 /* prepare for SRST (AHCI-1.1 10.4.1) */
78d5ae39 1824 rc = ahci_kick_engine(ap);
994056d7 1825 if (rc && rc != -EOPNOTSUPP)
cc0680a5 1826 ata_link_printk(link, KERN_WARNING,
994056d7 1827 "failed to reset engine (errno=%d)\n", rc);
4658f79b 1828
cc0680a5 1829 ata_tf_init(link->device, &tf);
4658f79b
TH
1830
1831 /* issue the first D2H Register FIS */
2cbb79eb
TH
1832 msecs = 0;
1833 now = jiffies;
1834 if (time_after(now, deadline))
1835 msecs = jiffies_to_msecs(deadline - now);
1836
4658f79b 1837 tf.ctl |= ATA_SRST;
a9cf5e85 1838 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
91c4a2e0 1839 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
4658f79b
TH
1840 rc = -EIO;
1841 reason = "1st FIS failed";
1842 goto fail;
1843 }
1844
1845 /* spec says at least 5us, but be generous and sleep for 1ms */
1846 msleep(1);
1847
1848 /* issue the second D2H Register FIS */
4658f79b 1849 tf.ctl &= ~ATA_SRST;
a9cf5e85 1850 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
4658f79b 1851
705e76be 1852 /* wait for link to become ready */
bd17243a 1853 rc = ata_wait_after_reset(link, deadline, check_ready);
5594639a
TH
1854 if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
1855 /*
1856 * Workaround for cases where link online status can't
1857 * be trusted. Treat device readiness timeout as link
1858 * offline.
1859 */
1860 ata_link_printk(link, KERN_INFO,
1861 "device not ready, treating as offline\n");
1862 *class = ATA_DEV_NONE;
1863 } else if (rc) {
1864 /* link occupied, -ENODEV too is an error */
9b89391c
TH
1865 reason = "device not ready";
1866 goto fail;
5594639a
TH
1867 } else
1868 *class = ahci_dev_classify(ap);
4658f79b
TH
1869
1870 DPRINTK("EXIT, class=%u\n", *class);
1871 return 0;
1872
4658f79b 1873 fail:
cc0680a5 1874 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
4658f79b
TH
1875 return rc;
1876}
1877
bd17243a
SH
1878static int ahci_check_ready(struct ata_link *link)
1879{
1880 void __iomem *port_mmio = ahci_port_base(link->ap);
1881 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1882
1883 return ata_check_ready(status);
1884}
1885
1886static int ahci_softreset(struct ata_link *link, unsigned int *class,
1887 unsigned long deadline)
1888{
1889 int pmp = sata_srst_pmp(link);
1890
1891 DPRINTK("ENTER\n");
1892
1893 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1894}
1895
1896static int ahci_sb600_check_ready(struct ata_link *link)
1897{
1898 void __iomem *port_mmio = ahci_port_base(link->ap);
1899 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1900 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1901
1902 /*
1903 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1904 * which can save timeout delay.
1905 */
1906 if (irq_status & PORT_IRQ_BAD_PMP)
1907 return -EIO;
1908
1909 return ata_check_ready(status);
1910}
1911
1912static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1913 unsigned long deadline)
1914{
1915 struct ata_port *ap = link->ap;
1916 void __iomem *port_mmio = ahci_port_base(ap);
1917 int pmp = sata_srst_pmp(link);
1918 int rc;
1919 u32 irq_sts;
1920
1921 DPRINTK("ENTER\n");
1922
1923 rc = ahci_do_softreset(link, class, pmp, deadline,
1924 ahci_sb600_check_ready);
1925
1926 /*
1927 * Soft reset fails on some ATI chips with IPMS set when PMP
1928 * is enabled but SATA HDD/ODD is connected to SATA port,
1929 * do soft reset again to port 0.
1930 */
1931 if (rc == -EIO) {
1932 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1933 if (irq_sts & PORT_IRQ_BAD_PMP) {
1934 ata_link_printk(link, KERN_WARNING,
b6931c1f
SH
1935 "applying SB600 PMP SRST workaround "
1936 "and retrying\n");
bd17243a
SH
1937 rc = ahci_do_softreset(link, class, 0, deadline,
1938 ahci_check_ready);
1939 }
1940 }
1941
1942 return rc;
1943}
1944
cc0680a5 1945static int ahci_hardreset(struct ata_link *link, unsigned int *class,
d4b2bab4 1946 unsigned long deadline)
422b7595 1947{
9dadd45b 1948 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
cc0680a5 1949 struct ata_port *ap = link->ap;
4296971d
TH
1950 struct ahci_port_priv *pp = ap->private_data;
1951 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1952 struct ata_taskfile tf;
9dadd45b 1953 bool online;
4bd00f6a
TH
1954 int rc;
1955
1956 DPRINTK("ENTER\n");
1da177e4 1957
4447d351 1958 ahci_stop_engine(ap);
4296971d
TH
1959
1960 /* clear D2H reception area to properly wait for D2H FIS */
cc0680a5 1961 ata_tf_init(link->device, &tf);
dfd7a3db 1962 tf.command = 0x80;
9977126c 1963 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
4296971d 1964
9dadd45b
TH
1965 rc = sata_link_hardreset(link, timing, deadline, &online,
1966 ahci_check_ready);
4296971d 1967
4447d351 1968 ahci_start_engine(ap);
1da177e4 1969
9dadd45b 1970 if (online)
4bd00f6a 1971 *class = ahci_dev_classify(ap);
1da177e4 1972
4bd00f6a
TH
1973 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1974 return rc;
1975}
1976
cc0680a5 1977static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
d4b2bab4 1978 unsigned long deadline)
ad616ffb 1979{
cc0680a5 1980 struct ata_port *ap = link->ap;
9dadd45b 1981 bool online;
ad616ffb
TH
1982 int rc;
1983
1984 DPRINTK("ENTER\n");
1985
4447d351 1986 ahci_stop_engine(ap);
ad616ffb 1987
cc0680a5 1988 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
9dadd45b 1989 deadline, &online, NULL);
ad616ffb 1990
4447d351 1991 ahci_start_engine(ap);
ad616ffb
TH
1992
1993 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1994
1995 /* vt8251 doesn't clear BSY on signature FIS reception,
1996 * request follow-up softreset.
1997 */
9dadd45b 1998 return online ? -EAGAIN : rc;
ad616ffb
TH
1999}
2000
edc93052
TH
2001static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
2002 unsigned long deadline)
2003{
2004 struct ata_port *ap = link->ap;
2005 struct ahci_port_priv *pp = ap->private_data;
2006 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2007 struct ata_taskfile tf;
9dadd45b 2008 bool online;
edc93052
TH
2009 int rc;
2010
2011 ahci_stop_engine(ap);
2012
2013 /* clear D2H reception area to properly wait for D2H FIS */
2014 ata_tf_init(link->device, &tf);
2015 tf.command = 0x80;
2016 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
2017
2018 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
9dadd45b 2019 deadline, &online, NULL);
edc93052
TH
2020
2021 ahci_start_engine(ap);
2022
edc93052
TH
2023 /* The pseudo configuration device on SIMG4726 attached to
2024 * ASUS P5W-DH Deluxe doesn't send signature FIS after
2025 * hardreset if no device is attached to the first downstream
2026 * port && the pseudo device locks up on SRST w/ PMP==0. To
2027 * work around this, wait for !BSY only briefly. If BSY isn't
2028 * cleared, perform CLO and proceed to IDENTIFY (achieved by
2029 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
2030 *
2031 * Wait for two seconds. Devices attached to downstream port
2032 * which can't process the following IDENTIFY after this will
2033 * have to be reset again. For most cases, this should
2034 * suffice while making probing snappish enough.
2035 */
9dadd45b
TH
2036 if (online) {
2037 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
2038 ahci_check_ready);
2039 if (rc)
78d5ae39 2040 ahci_kick_engine(ap);
9dadd45b 2041 }
9dadd45b 2042 return rc;
edc93052
TH
2043}
2044
cc0680a5 2045static void ahci_postreset(struct ata_link *link, unsigned int *class)
4bd00f6a 2046{
cc0680a5 2047 struct ata_port *ap = link->ap;
4447d351 2048 void __iomem *port_mmio = ahci_port_base(ap);
4bd00f6a
TH
2049 u32 new_tmp, tmp;
2050
203c75b8 2051 ata_std_postreset(link, class);
02eaa666
JG
2052
2053 /* Make sure port's ATAPI bit is set appropriately */
2054 new_tmp = tmp = readl(port_mmio + PORT_CMD);
4bd00f6a 2055 if (*class == ATA_DEV_ATAPI)
02eaa666
JG
2056 new_tmp |= PORT_CMD_ATAPI;
2057 else
2058 new_tmp &= ~PORT_CMD_ATAPI;
2059 if (new_tmp != tmp) {
2060 writel(new_tmp, port_mmio + PORT_CMD);
2061 readl(port_mmio + PORT_CMD); /* flush */
2062 }
1da177e4
LT
2063}
2064
12fad3f9 2065static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
1da177e4 2066{
cedc9a47 2067 struct scatterlist *sg;
ff2aeb1e
TH
2068 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
2069 unsigned int si;
1da177e4
LT
2070
2071 VPRINTK("ENTER\n");
2072
2073 /*
2074 * Next, the S/G list.
2075 */
ff2aeb1e 2076 for_each_sg(qc->sg, sg, qc->n_elem, si) {
cedc9a47
JG
2077 dma_addr_t addr = sg_dma_address(sg);
2078 u32 sg_len = sg_dma_len(sg);
2079
ff2aeb1e
TH
2080 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
2081 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
2082 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
1da177e4 2083 }
828d09de 2084
ff2aeb1e 2085 return si;
1da177e4
LT
2086}
2087
d6ef3153
SH
2088static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
2089{
2090 struct ata_port *ap = qc->ap;
2091 struct ahci_port_priv *pp = ap->private_data;
2092
2093 if (!sata_pmp_attached(ap) || pp->fbs_enabled)
2094 return ata_std_qc_defer(qc);
2095 else
2096 return sata_pmp_qc_defer_cmd_switch(qc);
2097}
2098
1da177e4
LT
2099static void ahci_qc_prep(struct ata_queued_cmd *qc)
2100{
a0ea7328
JG
2101 struct ata_port *ap = qc->ap;
2102 struct ahci_port_priv *pp = ap->private_data;
405e66b3 2103 int is_atapi = ata_is_atapi(qc->tf.protocol);
12fad3f9 2104 void *cmd_tbl;
1da177e4
LT
2105 u32 opts;
2106 const u32 cmd_fis_len = 5; /* five dwords */
828d09de 2107 unsigned int n_elem;
1da177e4 2108
1da177e4
LT
2109 /*
2110 * Fill in command table information. First, the header,
2111 * a SATA Register - Host to Device command FIS.
2112 */
12fad3f9
TH
2113 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
2114
7d50b60b 2115 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
cc9278ed 2116 if (is_atapi) {
12fad3f9
TH
2117 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
2118 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
a0ea7328 2119 }
1da177e4 2120
cc9278ed
TH
2121 n_elem = 0;
2122 if (qc->flags & ATA_QCFLAG_DMAMAP)
12fad3f9 2123 n_elem = ahci_fill_sg(qc, cmd_tbl);
1da177e4 2124
cc9278ed
TH
2125 /*
2126 * Fill in command slot information.
2127 */
7d50b60b 2128 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
cc9278ed
TH
2129 if (qc->tf.flags & ATA_TFLAG_WRITE)
2130 opts |= AHCI_CMD_WRITE;
2131 if (is_atapi)
4b10e559 2132 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
828d09de 2133
12fad3f9 2134 ahci_fill_cmd_slot(pp, qc->tag, opts);
1da177e4
LT
2135}
2136
d6ef3153
SH
2137static void ahci_fbs_dec_intr(struct ata_port *ap)
2138{
2139 struct ahci_port_priv *pp = ap->private_data;
2140 void __iomem *port_mmio = ahci_port_base(ap);
2141 u32 fbs = readl(port_mmio + PORT_FBS);
2142 int retries = 3;
2143
2144 DPRINTK("ENTER\n");
2145 BUG_ON(!pp->fbs_enabled);
2146
2147 /* time to wait for DEC is not specified by AHCI spec,
2148 * add a retry loop for safety.
2149 */
2150 writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
2151 fbs = readl(port_mmio + PORT_FBS);
2152 while ((fbs & PORT_FBS_DEC) && retries--) {
2153 udelay(1);
2154 fbs = readl(port_mmio + PORT_FBS);
2155 }
2156
2157 if (fbs & PORT_FBS_DEC)
2158 dev_printk(KERN_ERR, ap->host->dev,
2159 "failed to clear device error\n");
2160}
2161
78cd52d0 2162static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
1da177e4 2163{
417a1a6d 2164 struct ahci_host_priv *hpriv = ap->host->private_data;
78cd52d0 2165 struct ahci_port_priv *pp = ap->private_data;
7d50b60b
TH
2166 struct ata_eh_info *host_ehi = &ap->link.eh_info;
2167 struct ata_link *link = NULL;
2168 struct ata_queued_cmd *active_qc;
2169 struct ata_eh_info *active_ehi;
d6ef3153 2170 bool fbs_need_dec = false;
78cd52d0 2171 u32 serror;
1da177e4 2172
d6ef3153
SH
2173 /* determine active link with error */
2174 if (pp->fbs_enabled) {
2175 void __iomem *port_mmio = ahci_port_base(ap);
2176 u32 fbs = readl(port_mmio + PORT_FBS);
2177 int pmp = fbs >> PORT_FBS_DWE_OFFSET;
2178
2179 if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links) &&
2180 ata_link_online(&ap->pmp_link[pmp])) {
2181 link = &ap->pmp_link[pmp];
2182 fbs_need_dec = true;
2183 }
2184
2185 } else
2186 ata_for_each_link(link, ap, EDGE)
2187 if (ata_link_active(link))
2188 break;
2189
7d50b60b
TH
2190 if (!link)
2191 link = &ap->link;
2192
2193 active_qc = ata_qc_from_tag(ap, link->active_tag);
2194 active_ehi = &link->eh_info;
2195
2196 /* record irq stat */
2197 ata_ehi_clear_desc(host_ehi);
2198 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
1da177e4 2199
78cd52d0 2200 /* AHCI needs SError cleared; otherwise, it might lock up */
82ef04fb
TH
2201 ahci_scr_read(&ap->link, SCR_ERROR, &serror);
2202 ahci_scr_write(&ap->link, SCR_ERROR, serror);
7d50b60b 2203 host_ehi->serror |= serror;
78cd52d0 2204
41669553 2205 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
417a1a6d 2206 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
41669553
TH
2207 irq_stat &= ~PORT_IRQ_IF_ERR;
2208
55a61604 2209 if (irq_stat & PORT_IRQ_TF_ERR) {
7d50b60b
TH
2210 /* If qc is active, charge it; otherwise, the active
2211 * link. There's no active qc on NCQ errors. It will
2212 * be determined by EH by reading log page 10h.
2213 */
2214 if (active_qc)
2215 active_qc->err_mask |= AC_ERR_DEV;
2216 else
2217 active_ehi->err_mask |= AC_ERR_DEV;
2218
417a1a6d 2219 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
7d50b60b
TH
2220 host_ehi->serror &= ~SERR_INTERNAL;
2221 }
2222
2223 if (irq_stat & PORT_IRQ_UNK_FIS) {
2224 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
2225
2226 active_ehi->err_mask |= AC_ERR_HSM;
cf480626 2227 active_ehi->action |= ATA_EH_RESET;
7d50b60b
TH
2228 ata_ehi_push_desc(active_ehi,
2229 "unknown FIS %08x %08x %08x %08x" ,
2230 unk[0], unk[1], unk[2], unk[3]);
2231 }
2232
071f44b1 2233 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
7d50b60b 2234 active_ehi->err_mask |= AC_ERR_HSM;
cf480626 2235 active_ehi->action |= ATA_EH_RESET;
7d50b60b 2236 ata_ehi_push_desc(active_ehi, "incorrect PMP");
55a61604 2237 }
78cd52d0
TH
2238
2239 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
7d50b60b 2240 host_ehi->err_mask |= AC_ERR_HOST_BUS;
cf480626 2241 host_ehi->action |= ATA_EH_RESET;
7d50b60b 2242 ata_ehi_push_desc(host_ehi, "host bus error");
1da177e4
LT
2243 }
2244
78cd52d0 2245 if (irq_stat & PORT_IRQ_IF_ERR) {
d6ef3153
SH
2246 if (fbs_need_dec)
2247 active_ehi->err_mask |= AC_ERR_DEV;
2248 else {
2249 host_ehi->err_mask |= AC_ERR_ATA_BUS;
2250 host_ehi->action |= ATA_EH_RESET;
2251 }
2252
7d50b60b 2253 ata_ehi_push_desc(host_ehi, "interface fatal error");
78cd52d0 2254 }
1da177e4 2255
78cd52d0 2256 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
7d50b60b
TH
2257 ata_ehi_hotplugged(host_ehi);
2258 ata_ehi_push_desc(host_ehi, "%s",
2259 irq_stat & PORT_IRQ_CONNECT ?
78cd52d0
TH
2260 "connection status changed" : "PHY RDY changed");
2261 }
2262
78cd52d0 2263 /* okay, let's hand over to EH */
a72ec4ce 2264
78cd52d0
TH
2265 if (irq_stat & PORT_IRQ_FREEZE)
2266 ata_port_freeze(ap);
d6ef3153
SH
2267 else if (fbs_need_dec) {
2268 ata_link_abort(link);
2269 ahci_fbs_dec_intr(ap);
2270 } else
78cd52d0 2271 ata_port_abort(ap);
1da177e4
LT
2272}
2273
df69c9c5 2274static void ahci_port_intr(struct ata_port *ap)
1da177e4 2275{
350756f6 2276 void __iomem *port_mmio = ahci_port_base(ap);
9af5c9c9 2277 struct ata_eh_info *ehi = &ap->link.eh_info;
0291f95f 2278 struct ahci_port_priv *pp = ap->private_data;
5f226c6b 2279 struct ahci_host_priv *hpriv = ap->host->private_data;
b06ce3e5 2280 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
12fad3f9 2281 u32 status, qc_active;
459ad688 2282 int rc;
1da177e4
LT
2283
2284 status = readl(port_mmio + PORT_IRQ_STAT);
2285 writel(status, port_mmio + PORT_IRQ_STAT);
2286
b06ce3e5
TH
2287 /* ignore BAD_PMP while resetting */
2288 if (unlikely(resetting))
2289 status &= ~PORT_IRQ_BAD_PMP;
2290
31556594
KCA
2291 /* If we are getting PhyRdy, this is
2292 * just a power state change, we should
2293 * clear out this, plus the PhyRdy/Comm
2294 * Wake bits from Serror
2295 */
2296 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
2297 (status & PORT_IRQ_PHYRDY)) {
2298 status &= ~PORT_IRQ_PHYRDY;
82ef04fb 2299 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
31556594
KCA
2300 }
2301
78cd52d0
TH
2302 if (unlikely(status & PORT_IRQ_ERROR)) {
2303 ahci_error_intr(ap, status);
2304 return;
1da177e4
LT
2305 }
2306
2f294968 2307 if (status & PORT_IRQ_SDB_FIS) {
5f226c6b
TH
2308 /* If SNotification is available, leave notification
2309 * handling to sata_async_notification(). If not,
2310 * emulate it by snooping SDB FIS RX area.
2311 *
2312 * Snooping FIS RX area is probably cheaper than
2313 * poking SNotification but some constrollers which
2314 * implement SNotification, ICH9 for example, don't
2315 * store AN SDB FIS into receive area.
2f294968 2316 */
5f226c6b 2317 if (hpriv->cap & HOST_CAP_SNTF)
7d77b247 2318 sata_async_notification(ap);
5f226c6b
TH
2319 else {
2320 /* If the 'N' bit in word 0 of the FIS is set,
2321 * we just received asynchronous notification.
2322 * Tell libata about it.
d6ef3153
SH
2323 *
2324 * Lack of SNotification should not appear in
2325 * ahci 1.2, so the workaround is unnecessary
2326 * when FBS is enabled.
5f226c6b 2327 */
d6ef3153
SH
2328 if (pp->fbs_enabled)
2329 WARN_ON_ONCE(1);
2330 else {
2331 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
2332 u32 f0 = le32_to_cpu(f[0]);
2333 if (f0 & (1 << 15))
2334 sata_async_notification(ap);
2335 }
5f226c6b 2336 }
2f294968
KCA
2337 }
2338
7d50b60b
TH
2339 /* pp->active_link is valid iff any command is in flight */
2340 if (ap->qc_active && pp->active_link->sactive)
12fad3f9
TH
2341 qc_active = readl(port_mmio + PORT_SCR_ACT);
2342 else
2343 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
2344
79f97dad 2345 rc = ata_qc_complete_multiple(ap, qc_active);
b06ce3e5 2346
459ad688
TH
2347 /* while resetting, invalid completions are expected */
2348 if (unlikely(rc < 0 && !resetting)) {
12fad3f9 2349 ehi->err_mask |= AC_ERR_HSM;
cf480626 2350 ehi->action |= ATA_EH_RESET;
12fad3f9 2351 ata_port_freeze(ap);
1da177e4 2352 }
1da177e4
LT
2353}
2354
7d12e780 2355static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
1da177e4 2356{
cca3974e 2357 struct ata_host *host = dev_instance;
1da177e4
LT
2358 struct ahci_host_priv *hpriv;
2359 unsigned int i, handled = 0;
ea6ba10b 2360 void __iomem *mmio;
d28f87aa 2361 u32 irq_stat, irq_masked;
1da177e4
LT
2362
2363 VPRINTK("ENTER\n");
2364
cca3974e 2365 hpriv = host->private_data;
0d5ff566 2366 mmio = host->iomap[AHCI_PCI_BAR];
1da177e4
LT
2367
2368 /* sigh. 0xffffffff is a valid return from h/w */
2369 irq_stat = readl(mmio + HOST_IRQ_STAT);
1da177e4
LT
2370 if (!irq_stat)
2371 return IRQ_NONE;
2372
d28f87aa
TH
2373 irq_masked = irq_stat & hpriv->port_map;
2374
2dcb407e 2375 spin_lock(&host->lock);
1da177e4 2376
2dcb407e 2377 for (i = 0; i < host->n_ports; i++) {
1da177e4 2378 struct ata_port *ap;
1da177e4 2379
d28f87aa 2380 if (!(irq_masked & (1 << i)))
67846b30
JG
2381 continue;
2382
cca3974e 2383 ap = host->ports[i];
67846b30 2384 if (ap) {
df69c9c5 2385 ahci_port_intr(ap);
67846b30
JG
2386 VPRINTK("port %u\n", i);
2387 } else {
2388 VPRINTK("port %u (no irq)\n", i);
6971ed1f 2389 if (ata_ratelimit())
cca3974e 2390 dev_printk(KERN_WARNING, host->dev,
a9524a76 2391 "interrupt on disabled port %u\n", i);
1da177e4 2392 }
67846b30 2393
1da177e4
LT
2394 handled = 1;
2395 }
2396
d28f87aa
TH
2397 /* HOST_IRQ_STAT behaves as level triggered latch meaning that
2398 * it should be cleared after all the port events are cleared;
2399 * otherwise, it will raise a spurious interrupt after each
2400 * valid one. Please read section 10.6.2 of ahci 1.1 for more
2401 * information.
2402 *
2403 * Also, use the unmasked value to clear interrupt as spurious
2404 * pending event on a dummy port might cause screaming IRQ.
2405 */
ea0c62f7
TH
2406 writel(irq_stat, mmio + HOST_IRQ_STAT);
2407
cca3974e 2408 spin_unlock(&host->lock);
1da177e4
LT
2409
2410 VPRINTK("EXIT\n");
2411
2412 return IRQ_RETVAL(handled);
2413}
2414
9a3d9eb0 2415static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
2416{
2417 struct ata_port *ap = qc->ap;
4447d351 2418 void __iomem *port_mmio = ahci_port_base(ap);
7d50b60b
TH
2419 struct ahci_port_priv *pp = ap->private_data;
2420
2421 /* Keep track of the currently active link. It will be used
2422 * in completion path to determine whether NCQ phase is in
2423 * progress.
2424 */
2425 pp->active_link = qc->dev->link;
1da177e4 2426
12fad3f9
TH
2427 if (qc->tf.protocol == ATA_PROT_NCQ)
2428 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
d6ef3153
SH
2429
2430 if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
2431 u32 fbs = readl(port_mmio + PORT_FBS);
2432 fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
2433 fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
2434 writel(fbs, port_mmio + PORT_FBS);
2435 pp->fbs_last_dev = qc->dev->link->pmp;
2436 }
2437
12fad3f9 2438 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
1da177e4 2439
18f7ba4c
KCA
2440 ahci_sw_activity(qc->dev->link);
2441
1da177e4
LT
2442 return 0;
2443}
2444
4c9bf4e7
TH
2445static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
2446{
2447 struct ahci_port_priv *pp = qc->ap->private_data;
2448 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2449
d6ef3153
SH
2450 if (pp->fbs_enabled)
2451 d2h_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
2452
4c9bf4e7
TH
2453 ata_tf_from_fis(d2h_fis, &qc->result_tf);
2454 return true;
2455}
2456
78cd52d0
TH
2457static void ahci_freeze(struct ata_port *ap)
2458{
4447d351 2459 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0
TH
2460
2461 /* turn IRQ off */
2462 writel(0, port_mmio + PORT_IRQ_MASK);
2463}
2464
2465static void ahci_thaw(struct ata_port *ap)
2466{
0d5ff566 2467 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
4447d351 2468 void __iomem *port_mmio = ahci_port_base(ap);
78cd52d0 2469 u32 tmp;
a7384925 2470 struct ahci_port_priv *pp = ap->private_data;
78cd52d0
TH
2471
2472 /* clear IRQ */
2473 tmp = readl(port_mmio + PORT_IRQ_STAT);
2474 writel(tmp, port_mmio + PORT_IRQ_STAT);
a718728f 2475 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
78cd52d0 2476
1c954a4d
TH
2477 /* turn IRQ back on */
2478 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
78cd52d0
TH
2479}
2480
2481static void ahci_error_handler(struct ata_port *ap)
2482{
b51e9e5d 2483 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
78cd52d0 2484 /* restart engine */
4447d351
TH
2485 ahci_stop_engine(ap);
2486 ahci_start_engine(ap);
78cd52d0
TH
2487 }
2488
a1efdaba 2489 sata_pmp_error_handler(ap);
edc93052
TH
2490}
2491
78cd52d0
TH
2492static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2493{
2494 struct ata_port *ap = qc->ap;
2495
d2e75dff
TH
2496 /* make DMA engine forget about the failed command */
2497 if (qc->flags & ATA_QCFLAG_FAILED)
78d5ae39 2498 ahci_kick_engine(ap);
78cd52d0
TH
2499}
2500
d6ef3153
SH
2501static void ahci_enable_fbs(struct ata_port *ap)
2502{
2503 struct ahci_port_priv *pp = ap->private_data;
2504 void __iomem *port_mmio = ahci_port_base(ap);
2505 u32 fbs;
2506 int rc;
2507
2508 if (!pp->fbs_supported)
2509 return;
2510
2511 fbs = readl(port_mmio + PORT_FBS);
2512 if (fbs & PORT_FBS_EN) {
2513 pp->fbs_enabled = true;
2514 pp->fbs_last_dev = -1; /* initialization */
2515 return;
2516 }
2517
2518 rc = ahci_stop_engine(ap);
2519 if (rc)
2520 return;
2521
2522 writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
2523 fbs = readl(port_mmio + PORT_FBS);
2524 if (fbs & PORT_FBS_EN) {
2525 dev_printk(KERN_INFO, ap->host->dev, "FBS is enabled.\n");
2526 pp->fbs_enabled = true;
2527 pp->fbs_last_dev = -1; /* initialization */
2528 } else
2529 dev_printk(KERN_ERR, ap->host->dev, "Failed to enable FBS\n");
2530
2531 ahci_start_engine(ap);
2532}
2533
2534static void ahci_disable_fbs(struct ata_port *ap)
2535{
2536 struct ahci_port_priv *pp = ap->private_data;
2537 void __iomem *port_mmio = ahci_port_base(ap);
2538 u32 fbs;
2539 int rc;
2540
2541 if (!pp->fbs_supported)
2542 return;
2543
2544 fbs = readl(port_mmio + PORT_FBS);
2545 if ((fbs & PORT_FBS_EN) == 0) {
2546 pp->fbs_enabled = false;
2547 return;
2548 }
2549
2550 rc = ahci_stop_engine(ap);
2551 if (rc)
2552 return;
2553
2554 writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
2555 fbs = readl(port_mmio + PORT_FBS);
2556 if (fbs & PORT_FBS_EN)
2557 dev_printk(KERN_ERR, ap->host->dev, "Failed to disable FBS\n");
2558 else {
2559 dev_printk(KERN_INFO, ap->host->dev, "FBS is disabled.\n");
2560 pp->fbs_enabled = false;
2561 }
2562
2563 ahci_start_engine(ap);
2564}
2565
7d50b60b
TH
2566static void ahci_pmp_attach(struct ata_port *ap)
2567{
2568 void __iomem *port_mmio = ahci_port_base(ap);
1c954a4d 2569 struct ahci_port_priv *pp = ap->private_data;
7d50b60b
TH
2570 u32 cmd;
2571
2572 cmd = readl(port_mmio + PORT_CMD);
2573 cmd |= PORT_CMD_PMP;
2574 writel(cmd, port_mmio + PORT_CMD);
1c954a4d 2575
d6ef3153
SH
2576 ahci_enable_fbs(ap);
2577
1c954a4d
TH
2578 pp->intr_mask |= PORT_IRQ_BAD_PMP;
2579 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
7d50b60b
TH
2580}
2581
2582static void ahci_pmp_detach(struct ata_port *ap)
2583{
2584 void __iomem *port_mmio = ahci_port_base(ap);
1c954a4d 2585 struct ahci_port_priv *pp = ap->private_data;
7d50b60b
TH
2586 u32 cmd;
2587
d6ef3153
SH
2588 ahci_disable_fbs(ap);
2589
7d50b60b
TH
2590 cmd = readl(port_mmio + PORT_CMD);
2591 cmd &= ~PORT_CMD_PMP;
2592 writel(cmd, port_mmio + PORT_CMD);
1c954a4d
TH
2593
2594 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2595 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
7d50b60b
TH
2596}
2597
028a2596
AD
2598static int ahci_port_resume(struct ata_port *ap)
2599{
2600 ahci_power_up(ap);
2601 ahci_start_port(ap);
2602
071f44b1 2603 if (sata_pmp_attached(ap))
7d50b60b
TH
2604 ahci_pmp_attach(ap);
2605 else
2606 ahci_pmp_detach(ap);
2607
028a2596
AD
2608 return 0;
2609}
2610
438ac6d5 2611#ifdef CONFIG_PM
c1332875
TH
2612static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2613{
c1332875
TH
2614 const char *emsg = NULL;
2615 int rc;
2616
4447d351 2617 rc = ahci_deinit_port(ap, &emsg);
8e16f941 2618 if (rc == 0)
4447d351 2619 ahci_power_down(ap);
8e16f941 2620 else {
c1332875 2621 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
df69c9c5 2622 ahci_start_port(ap);
c1332875
TH
2623 }
2624
2625 return rc;
2626}
2627
c1332875
TH
2628static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
2629{
cca3974e 2630 struct ata_host *host = dev_get_drvdata(&pdev->dev);
9b10ae86 2631 struct ahci_host_priv *hpriv = host->private_data;
0d5ff566 2632 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
c1332875
TH
2633 u32 ctl;
2634
9b10ae86
TH
2635 if (mesg.event & PM_EVENT_SUSPEND &&
2636 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
2637 dev_printk(KERN_ERR, &pdev->dev,
2638 "BIOS update required for suspend/resume\n");
2639 return -EIO;
2640 }
2641
3a2d5b70 2642 if (mesg.event & PM_EVENT_SLEEP) {
c1332875
TH
2643 /* AHCI spec rev1.1 section 8.3.3:
2644 * Software must disable interrupts prior to requesting a
2645 * transition of the HBA to D3 state.
2646 */
2647 ctl = readl(mmio + HOST_CTL);
2648 ctl &= ~HOST_IRQ_EN;
2649 writel(ctl, mmio + HOST_CTL);
2650 readl(mmio + HOST_CTL); /* flush */
2651 }
2652
2653 return ata_pci_device_suspend(pdev, mesg);
2654}
2655
2656static int ahci_pci_device_resume(struct pci_dev *pdev)
2657{
cca3974e 2658 struct ata_host *host = dev_get_drvdata(&pdev->dev);
c1332875
TH
2659 int rc;
2660
553c4aa6
TH
2661 rc = ata_pci_device_do_resume(pdev);
2662 if (rc)
2663 return rc;
c1332875
TH
2664
2665 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
4447d351 2666 rc = ahci_reset_controller(host);
c1332875
TH
2667 if (rc)
2668 return rc;
2669
4447d351 2670 ahci_init_controller(host);
c1332875
TH
2671 }
2672
cca3974e 2673 ata_host_resume(host);
c1332875
TH
2674
2675 return 0;
2676}
438ac6d5 2677#endif
c1332875 2678
254950cd
TH
2679static int ahci_port_start(struct ata_port *ap)
2680{
d6ef3153 2681 struct ahci_host_priv *hpriv = ap->host->private_data;
cca3974e 2682 struct device *dev = ap->host->dev;
254950cd 2683 struct ahci_port_priv *pp;
254950cd
TH
2684 void *mem;
2685 dma_addr_t mem_dma;
d6ef3153 2686 size_t dma_sz, rx_fis_sz;
254950cd 2687
24dc5f33 2688 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
254950cd
TH
2689 if (!pp)
2690 return -ENOMEM;
254950cd 2691
d6ef3153
SH
2692 /* check FBS capability */
2693 if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
2694 void __iomem *port_mmio = ahci_port_base(ap);
2695 u32 cmd = readl(port_mmio + PORT_CMD);
2696 if (cmd & PORT_CMD_FBSCP)
2697 pp->fbs_supported = true;
2698 else
2699 dev_printk(KERN_WARNING, dev,
2700 "The port is not capable of FBS\n");
2701 }
2702
2703 if (pp->fbs_supported) {
2704 dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
2705 rx_fis_sz = AHCI_RX_FIS_SZ * 16;
2706 } else {
2707 dma_sz = AHCI_PORT_PRIV_DMA_SZ;
2708 rx_fis_sz = AHCI_RX_FIS_SZ;
2709 }
2710
2711 mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
24dc5f33 2712 if (!mem)
254950cd 2713 return -ENOMEM;
d6ef3153 2714 memset(mem, 0, dma_sz);
254950cd
TH
2715
2716 /*
2717 * First item in chunk of DMA memory: 32-slot command table,
2718 * 32 bytes each in size
2719 */
2720 pp->cmd_slot = mem;
2721 pp->cmd_slot_dma = mem_dma;
2722
2723 mem += AHCI_CMD_SLOT_SZ;
2724 mem_dma += AHCI_CMD_SLOT_SZ;
2725
2726 /*
2727 * Second item: Received-FIS area
2728 */
2729 pp->rx_fis = mem;
2730 pp->rx_fis_dma = mem_dma;
2731
d6ef3153
SH
2732 mem += rx_fis_sz;
2733 mem_dma += rx_fis_sz;
254950cd
TH
2734
2735 /*
2736 * Third item: data area for storing a single command
2737 * and its scatter-gather table
2738 */
2739 pp->cmd_tbl = mem;
2740 pp->cmd_tbl_dma = mem_dma;
2741
a7384925 2742 /*
2dcb407e
JG
2743 * Save off initial list of interrupts to be enabled.
2744 * This could be changed later
2745 */
a7384925
KCA
2746 pp->intr_mask = DEF_PORT_IRQ;
2747
254950cd
TH
2748 ap->private_data = pp;
2749
df69c9c5
JG
2750 /* engage engines, captain */
2751 return ahci_port_resume(ap);
254950cd
TH
2752}
2753
2754static void ahci_port_stop(struct ata_port *ap)
2755{
0be0aa98
TH
2756 const char *emsg = NULL;
2757 int rc;
254950cd 2758
0be0aa98 2759 /* de-initialize port */
4447d351 2760 rc = ahci_deinit_port(ap, &emsg);
0be0aa98
TH
2761 if (rc)
2762 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
254950cd
TH
2763}
2764
4447d351 2765static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
1da177e4 2766{
1da177e4 2767 int rc;
1da177e4 2768
1da177e4 2769 if (using_dac &&
6a35528a
YH
2770 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
2771 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1da177e4 2772 if (rc) {
284901a9 2773 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1da177e4 2774 if (rc) {
a9524a76
JG
2775 dev_printk(KERN_ERR, &pdev->dev,
2776 "64-bit DMA enable failed\n");
1da177e4
LT
2777 return rc;
2778 }
2779 }
1da177e4 2780 } else {
284901a9 2781 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1da177e4 2782 if (rc) {
a9524a76
JG
2783 dev_printk(KERN_ERR, &pdev->dev,
2784 "32-bit DMA enable failed\n");
1da177e4
LT
2785 return rc;
2786 }
284901a9 2787 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1da177e4 2788 if (rc) {
a9524a76
JG
2789 dev_printk(KERN_ERR, &pdev->dev,
2790 "32-bit consistent DMA enable failed\n");
1da177e4
LT
2791 return rc;
2792 }
2793 }
1da177e4
LT
2794 return 0;
2795}
2796
4447d351 2797static void ahci_print_info(struct ata_host *host)
1da177e4 2798{
4447d351
TH
2799 struct ahci_host_priv *hpriv = host->private_data;
2800 struct pci_dev *pdev = to_pci_dev(host->dev);
2801 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
4c521c8e 2802 u32 vers, cap, cap2, impl, speed;
1da177e4
LT
2803 const char *speed_s;
2804 u16 cc;
2805 const char *scc_s;
2806
2807 vers = readl(mmio + HOST_VERSION);
2808 cap = hpriv->cap;
4c521c8e 2809 cap2 = hpriv->cap2;
1da177e4
LT
2810 impl = hpriv->port_map;
2811
2812 speed = (cap >> 20) & 0xf;
2813 if (speed == 1)
2814 speed_s = "1.5";
2815 else if (speed == 2)
2816 speed_s = "3";
8522ee25
SH
2817 else if (speed == 3)
2818 speed_s = "6";
1da177e4
LT
2819 else
2820 speed_s = "?";
2821
2822 pci_read_config_word(pdev, 0x0a, &cc);
c9f89475 2823 if (cc == PCI_CLASS_STORAGE_IDE)
1da177e4 2824 scc_s = "IDE";
c9f89475 2825 else if (cc == PCI_CLASS_STORAGE_SATA)
1da177e4 2826 scc_s = "SATA";
c9f89475 2827 else if (cc == PCI_CLASS_STORAGE_RAID)
1da177e4
LT
2828 scc_s = "RAID";
2829 else
2830 scc_s = "unknown";
2831
a9524a76
JG
2832 dev_printk(KERN_INFO, &pdev->dev,
2833 "AHCI %02x%02x.%02x%02x "
1da177e4 2834 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2dcb407e 2835 ,
1da177e4 2836
2dcb407e
JG
2837 (vers >> 24) & 0xff,
2838 (vers >> 16) & 0xff,
2839 (vers >> 8) & 0xff,
2840 vers & 0xff,
1da177e4
LT
2841
2842 ((cap >> 8) & 0x1f) + 1,
2843 (cap & 0x1f) + 1,
2844 speed_s,
2845 impl,
2846 scc_s);
2847
a9524a76
JG
2848 dev_printk(KERN_INFO, &pdev->dev,
2849 "flags: "
203ef6c4 2850 "%s%s%s%s%s%s%s"
18f7ba4c 2851 "%s%s%s%s%s%s%s"
4c521c8e 2852 "%s%s%s%s%s%s\n"
2dcb407e 2853 ,
1da177e4 2854
4c521c8e
RH
2855 cap & HOST_CAP_64 ? "64bit " : "",
2856 cap & HOST_CAP_NCQ ? "ncq " : "",
2857 cap & HOST_CAP_SNTF ? "sntf " : "",
2858 cap & HOST_CAP_MPS ? "ilck " : "",
2859 cap & HOST_CAP_SSS ? "stag " : "",
2860 cap & HOST_CAP_ALPM ? "pm " : "",
2861 cap & HOST_CAP_LED ? "led " : "",
2862 cap & HOST_CAP_CLO ? "clo " : "",
2863 cap & HOST_CAP_ONLY ? "only " : "",
2864 cap & HOST_CAP_PMP ? "pmp " : "",
2865 cap & HOST_CAP_FBS ? "fbs " : "",
2866 cap & HOST_CAP_PIO_MULTI ? "pio " : "",
2867 cap & HOST_CAP_SSC ? "slum " : "",
2868 cap & HOST_CAP_PART ? "part " : "",
2869 cap & HOST_CAP_CCC ? "ccc " : "",
2870 cap & HOST_CAP_EMS ? "ems " : "",
2871 cap & HOST_CAP_SXS ? "sxs " : "",
2872 cap2 & HOST_CAP2_APST ? "apst " : "",
2873 cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
2874 cap2 & HOST_CAP2_BOH ? "boh " : ""
1da177e4
LT
2875 );
2876}
2877
edc93052
TH
2878/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2879 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2880 * support PMP and the 4726 either directly exports the device
2881 * attached to the first downstream port or acts as a hardware storage
2882 * controller and emulate a single ATA device (can be RAID 0/1 or some
2883 * other configuration).
2884 *
2885 * When there's no device attached to the first downstream port of the
2886 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2887 * configure the 4726. However, ATA emulation of the device is very
2888 * lame. It doesn't send signature D2H Reg FIS after the initial
2889 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2890 *
2891 * The following function works around the problem by always using
2892 * hardreset on the port and not depending on receiving signature FIS
2893 * afterward. If signature FIS isn't received soon, ATA class is
2894 * assumed without follow-up softreset.
2895 */
2896static void ahci_p5wdh_workaround(struct ata_host *host)
2897{
2898 static struct dmi_system_id sysids[] = {
2899 {
2900 .ident = "P5W DH Deluxe",
2901 .matches = {
2902 DMI_MATCH(DMI_SYS_VENDOR,
2903 "ASUSTEK COMPUTER INC"),
2904 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2905 },
2906 },
2907 { }
2908 };
2909 struct pci_dev *pdev = to_pci_dev(host->dev);
2910
2911 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2912 dmi_check_system(sysids)) {
2913 struct ata_port *ap = host->ports[1];
2914
2915 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2916 "Deluxe on-board SIMG4726 workaround\n");
2917
2918 ap->ops = &ahci_p5wdh_ops;
2919 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2920 }
2921}
2922
2fcad9d2
TH
2923/* only some SB600 ahci controllers can do 64bit DMA */
2924static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
58a09b38
SH
2925{
2926 static const struct dmi_system_id sysids[] = {
03d783bf
TH
2927 /*
2928 * The oldest version known to be broken is 0901 and
2929 * working is 1501 which was released on 2007-10-26.
2fcad9d2
TH
2930 * Enable 64bit DMA on 1501 and anything newer.
2931 *
03d783bf
TH
2932 * Please read bko#9412 for more info.
2933 */
58a09b38
SH
2934 {
2935 .ident = "ASUS M2A-VM",
2936 .matches = {
2937 DMI_MATCH(DMI_BOARD_VENDOR,
2938 "ASUSTeK Computer INC."),
2939 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
2940 },
03d783bf 2941 .driver_data = "20071026", /* yyyymmdd */
58a09b38 2942 },
e65cc194
MN
2943 /*
2944 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
2945 * support 64bit DMA.
2946 *
2947 * BIOS versions earlier than 1.5 had the Manufacturer DMI
2948 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
2949 * This spelling mistake was fixed in BIOS version 1.5, so
2950 * 1.5 and later have the Manufacturer as
2951 * "MICRO-STAR INTERNATIONAL CO.,LTD".
2952 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
2953 *
2954 * BIOS versions earlier than 1.9 had a Board Product Name
2955 * DMI field of "MS-7376". This was changed to be
2956 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
2957 * match on DMI_BOARD_NAME of "MS-7376".
2958 */
2959 {
2960 .ident = "MSI K9A2 Platinum",
2961 .matches = {
2962 DMI_MATCH(DMI_BOARD_VENDOR,
2963 "MICRO-STAR INTER"),
2964 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
2965 },
2966 },
58a09b38
SH
2967 { }
2968 };
03d783bf 2969 const struct dmi_system_id *match;
2fcad9d2
TH
2970 int year, month, date;
2971 char buf[9];
58a09b38 2972
03d783bf 2973 match = dmi_first_match(sysids);
58a09b38 2974 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
03d783bf 2975 !match)
58a09b38
SH
2976 return false;
2977
e65cc194
MN
2978 if (!match->driver_data)
2979 goto enable_64bit;
2980
2fcad9d2
TH
2981 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
2982 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
03d783bf 2983
e65cc194
MN
2984 if (strcmp(buf, match->driver_data) >= 0)
2985 goto enable_64bit;
2986 else {
03d783bf
TH
2987 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
2988 "forcing 32bit DMA, update BIOS\n", match->ident);
2fcad9d2
TH
2989 return false;
2990 }
e65cc194
MN
2991
2992enable_64bit:
2993 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
2994 match->ident);
2995 return true;
58a09b38
SH
2996}
2997
1fd68434
RW
2998static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
2999{
3000 static const struct dmi_system_id broken_systems[] = {
3001 {
3002 .ident = "HP Compaq nx6310",
3003 .matches = {
3004 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3005 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
3006 },
3007 /* PCI slot number of the controller */
3008 .driver_data = (void *)0x1FUL,
3009 },
d2f9c061
MR
3010 {
3011 .ident = "HP Compaq 6720s",
3012 .matches = {
3013 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3014 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
3015 },
3016 /* PCI slot number of the controller */
3017 .driver_data = (void *)0x1FUL,
3018 },
1fd68434
RW
3019
3020 { } /* terminate list */
3021 };
3022 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
3023
3024 if (dmi) {
3025 unsigned long slot = (unsigned long)dmi->driver_data;
3026 /* apply the quirk only to on-board controllers */
3027 return slot == PCI_SLOT(pdev->devfn);
3028 }
3029
3030 return false;
3031}
3032
9b10ae86
TH
3033static bool ahci_broken_suspend(struct pci_dev *pdev)
3034{
3035 static const struct dmi_system_id sysids[] = {
3036 /*
3037 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
3038 * to the harddisk doesn't become online after
3039 * resuming from STR. Warn and fail suspend.
3040 */
3041 {
3042 .ident = "dv4",
3043 .matches = {
3044 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3045 DMI_MATCH(DMI_PRODUCT_NAME,
3046 "HP Pavilion dv4 Notebook PC"),
3047 },
3048 .driver_data = "F.30", /* cutoff BIOS version */
3049 },
3050 {
3051 .ident = "dv5",
3052 .matches = {
3053 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3054 DMI_MATCH(DMI_PRODUCT_NAME,
3055 "HP Pavilion dv5 Notebook PC"),
3056 },
3057 .driver_data = "F.16", /* cutoff BIOS version */
3058 },
3059 {
3060 .ident = "dv6",
3061 .matches = {
3062 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3063 DMI_MATCH(DMI_PRODUCT_NAME,
3064 "HP Pavilion dv6 Notebook PC"),
3065 },
3066 .driver_data = "F.21", /* cutoff BIOS version */
3067 },
3068 {
3069 .ident = "HDX18",
3070 .matches = {
3071 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3072 DMI_MATCH(DMI_PRODUCT_NAME,
3073 "HP HDX18 Notebook PC"),
3074 },
3075 .driver_data = "F.23", /* cutoff BIOS version */
3076 },
cedc9bf9
TH
3077 /*
3078 * Acer eMachines G725 has the same problem. BIOS
3079 * V1.03 is known to be broken. V3.04 is known to
3080 * work. Inbetween, there are V1.06, V2.06 and V3.03
3081 * that we don't have much idea about. For now,
3082 * blacklist anything older than V3.04.
3083 */
3084 {
3085 .ident = "G725",
3086 .matches = {
3087 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
3088 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
3089 },
3090 .driver_data = "V3.04", /* cutoff BIOS version */
3091 },
9b10ae86
TH
3092 { } /* terminate list */
3093 };
3094 const struct dmi_system_id *dmi = dmi_first_match(sysids);
3095 const char *ver;
3096
3097 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
3098 return false;
3099
3100 ver = dmi_get_system_info(DMI_BIOS_VERSION);
3101
3102 return !ver || strcmp(ver, dmi->driver_data) < 0;
3103}
3104
5594639a
TH
3105static bool ahci_broken_online(struct pci_dev *pdev)
3106{
3107#define ENCODE_BUSDEVFN(bus, slot, func) \
3108 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
3109 static const struct dmi_system_id sysids[] = {
3110 /*
3111 * There are several gigabyte boards which use
3112 * SIMG5723s configured as hardware RAID. Certain
3113 * 5723 firmware revisions shipped there keep the link
3114 * online but fail to answer properly to SRST or
3115 * IDENTIFY when no device is attached downstream
3116 * causing libata to retry quite a few times leading
3117 * to excessive detection delay.
3118 *
3119 * As these firmwares respond to the second reset try
3120 * with invalid device signature, considering unknown
3121 * sig as offline works around the problem acceptably.
3122 */
3123 {
3124 .ident = "EP45-DQ6",
3125 .matches = {
3126 DMI_MATCH(DMI_BOARD_VENDOR,
3127 "Gigabyte Technology Co., Ltd."),
3128 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
3129 },
3130 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
3131 },
3132 {
3133 .ident = "EP45-DS5",
3134 .matches = {
3135 DMI_MATCH(DMI_BOARD_VENDOR,
3136 "Gigabyte Technology Co., Ltd."),
3137 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
3138 },
3139 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
3140 },
3141 { } /* terminate list */
3142 };
3143#undef ENCODE_BUSDEVFN
3144 const struct dmi_system_id *dmi = dmi_first_match(sysids);
3145 unsigned int val;
3146
3147 if (!dmi)
3148 return false;
3149
3150 val = (unsigned long)dmi->driver_data;
3151
3152 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
3153}
3154
8e513217 3155#ifdef CONFIG_ATA_ACPI
f80ae7e4
TH
3156static void ahci_gtf_filter_workaround(struct ata_host *host)
3157{
3158 static const struct dmi_system_id sysids[] = {
3159 /*
3160 * Aspire 3810T issues a bunch of SATA enable commands
3161 * via _GTF including an invalid one and one which is
3162 * rejected by the device. Among the successful ones
3163 * is FPDMA non-zero offset enable which when enabled
3164 * only on the drive side leads to NCQ command
3165 * failures. Filter it out.
3166 */
3167 {
3168 .ident = "Aspire 3810T",
3169 .matches = {
3170 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
3171 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
3172 },
3173 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
3174 },
3175 { }
3176 };
3177 const struct dmi_system_id *dmi = dmi_first_match(sysids);
3178 unsigned int filter;
3179 int i;
3180
3181 if (!dmi)
3182 return;
3183
3184 filter = (unsigned long)dmi->driver_data;
3185 dev_printk(KERN_INFO, host->dev,
3186 "applying extra ACPI _GTF filter 0x%x for %s\n",
3187 filter, dmi->ident);
3188
3189 for (i = 0; i < host->n_ports; i++) {
3190 struct ata_port *ap = host->ports[i];
3191 struct ata_link *link;
3192 struct ata_device *dev;
3193
3194 ata_for_each_link(link, ap, EDGE)
3195 ata_for_each_dev(dev, link, ALL)
3196 dev->gtf_filter |= filter;
3197 }
3198}
8e513217
MT
3199#else
3200static inline void ahci_gtf_filter_workaround(struct ata_host *host)
3201{}
3202#endif
f80ae7e4 3203
24dc5f33 3204static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1da177e4
LT
3205{
3206 static int printed_version;
e297d99e
TH
3207 unsigned int board_id = ent->driver_data;
3208 struct ata_port_info pi = ahci_port_info[board_id];
4447d351 3209 const struct ata_port_info *ppi[] = { &pi, NULL };
24dc5f33 3210 struct device *dev = &pdev->dev;
1da177e4 3211 struct ahci_host_priv *hpriv;
4447d351 3212 struct ata_host *host;
837f5f8f 3213 int n_ports, i, rc;
1da177e4
LT
3214
3215 VPRINTK("ENTER\n");
3216
12fad3f9
TH
3217 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
3218
1da177e4 3219 if (!printed_version++)
a9524a76 3220 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 3221
5b66c829
AC
3222 /* The AHCI driver can only drive the SATA ports, the PATA driver
3223 can drive them all so if both drivers are selected make sure
3224 AHCI stays out of the way */
3225 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
3226 return -ENODEV;
3227
7a02267e
MN
3228 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
3229 * At the moment, we can only use the AHCI mode. Let the users know
3230 * that for SAS drives they're out of luck.
3231 */
3232 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
3233 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
3234 "can only drive SATA devices with this driver\n");
3235
4447d351 3236 /* acquire resources */
24dc5f33 3237 rc = pcim_enable_device(pdev);
1da177e4
LT
3238 if (rc)
3239 return rc;
3240
dea55137
TH
3241 /* AHCI controllers often implement SFF compatible interface.
3242 * Grab all PCI BARs just in case.
3243 */
3244 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
0d5ff566 3245 if (rc == -EBUSY)
24dc5f33 3246 pcim_pin_device(pdev);
0d5ff566 3247 if (rc)
24dc5f33 3248 return rc;
1da177e4 3249
c4f7792c
TH
3250 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
3251 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
3252 u8 map;
3253
3254 /* ICH6s share the same PCI ID for both piix and ahci
3255 * modes. Enabling ahci mode while MAP indicates
3256 * combined mode is a bad idea. Yield to ata_piix.
3257 */
3258 pci_read_config_byte(pdev, ICH_MAP, &map);
3259 if (map & 0x3) {
3260 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
3261 "combined mode, can't enable AHCI mode\n");
3262 return -ENODEV;
3263 }
3264 }
3265
24dc5f33
TH
3266 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
3267 if (!hpriv)
3268 return -ENOMEM;
417a1a6d
TH
3269 hpriv->flags |= (unsigned long)pi.private_data;
3270
e297d99e
TH
3271 /* MCP65 revision A1 and A2 can't do MSI */
3272 if (board_id == board_ahci_mcp65 &&
3273 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
3274 hpriv->flags |= AHCI_HFLAG_NO_MSI;
3275
e427fe04
SH
3276 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
3277 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
3278 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
3279
2fcad9d2
TH
3280 /* only some SB600s can do 64bit DMA */
3281 if (ahci_sb600_enable_64bit(pdev))
3282 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
58a09b38 3283
31b239ad
TH
3284 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
3285 pci_intx(pdev, 1);
1da177e4 3286
4447d351 3287 /* save initial config */
417a1a6d 3288 ahci_save_initial_config(pdev, hpriv);
1da177e4 3289
4447d351 3290 /* prepare host */
453d3131
RH
3291 if (hpriv->cap & HOST_CAP_NCQ) {
3292 pi.flags |= ATA_FLAG_NCQ;
3293 /* Auto-activate optimization is supposed to be supported on
3294 all AHCI controllers indicating NCQ support, but it seems
3295 to be broken at least on some NVIDIA MCP79 chipsets.
3296 Until we get info on which NVIDIA chipsets don't have this
3297 issue, if any, disable AA on all NVIDIA AHCIs. */
3298 if (pdev->vendor != PCI_VENDOR_ID_NVIDIA)
3299 pi.flags |= ATA_FLAG_FPDMA_AA;
3300 }
1da177e4 3301
7d50b60b
TH
3302 if (hpriv->cap & HOST_CAP_PMP)
3303 pi.flags |= ATA_FLAG_PMP;
3304
18f7ba4c
KCA
3305 if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
3306 u8 messages;
3307 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
3308 u32 em_loc = readl(mmio + HOST_EM_LOC);
3309 u32 em_ctl = readl(mmio + HOST_EM_CTL);
3310
87943acf 3311 messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
18f7ba4c
KCA
3312
3313 /* we only support LED message type right now */
3314 if ((messages & 0x01) && (ahci_em_messages == 1)) {
3315 /* store em_loc */
3316 hpriv->em_loc = ((em_loc >> 16) * 4);
3317 pi.flags |= ATA_FLAG_EM;
3318 if (!(em_ctl & EM_CTL_ALHD))
3319 pi.flags |= ATA_FLAG_SW_ACTIVITY;
3320 }
3321 }
3322
1fd68434
RW
3323 if (ahci_broken_system_poweroff(pdev)) {
3324 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
3325 dev_info(&pdev->dev,
3326 "quirky BIOS, skipping spindown on poweroff\n");
3327 }
3328
9b10ae86
TH
3329 if (ahci_broken_suspend(pdev)) {
3330 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
3331 dev_printk(KERN_WARNING, &pdev->dev,
3332 "BIOS update required for suspend/resume\n");
3333 }
3334
5594639a
TH
3335 if (ahci_broken_online(pdev)) {
3336 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
3337 dev_info(&pdev->dev,
3338 "online status unreliable, applying workaround\n");
3339 }
3340
837f5f8f
TH
3341 /* CAP.NP sometimes indicate the index of the last enabled
3342 * port, at other times, that of the last possible port, so
3343 * determining the maximum port number requires looking at
3344 * both CAP.NP and port_map.
3345 */
3346 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
3347
3348 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
4447d351
TH
3349 if (!host)
3350 return -ENOMEM;
3351 host->iomap = pcim_iomap_table(pdev);
3352 host->private_data = hpriv;
3353
f3d7f23f 3354 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
886ad09f 3355 host->flags |= ATA_HOST_PARALLEL_SCAN;
f3d7f23f
AV
3356 else
3357 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
886ad09f 3358
18f7ba4c
KCA
3359 if (pi.flags & ATA_FLAG_EM)
3360 ahci_reset_em(host);
3361
4447d351 3362 for (i = 0; i < host->n_ports; i++) {
dab632e8 3363 struct ata_port *ap = host->ports[i];
4447d351 3364
cbcdd875
TH
3365 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
3366 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
3367 0x100 + ap->port_no * 0x80, "port");
3368
31556594
KCA
3369 /* set initial link pm policy */
3370 ap->pm_policy = NOT_AVAILABLE;
3371
18f7ba4c
KCA
3372 /* set enclosure management message type */
3373 if (ap->flags & ATA_FLAG_EM)
3374 ap->em_message_type = ahci_em_messages;
3375
3376
dab632e8 3377 /* disabled/not-implemented port */
350756f6 3378 if (!(hpriv->port_map & (1 << i)))
dab632e8 3379 ap->ops = &ata_dummy_port_ops;
4447d351 3380 }
d447df14 3381
edc93052
TH
3382 /* apply workaround for ASUS P5W DH Deluxe mainboard */
3383 ahci_p5wdh_workaround(host);
3384
f80ae7e4
TH
3385 /* apply gtf filter quirk */
3386 ahci_gtf_filter_workaround(host);
3387
4447d351
TH
3388 /* initialize adapter */
3389 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
1da177e4 3390 if (rc)
24dc5f33 3391 return rc;
1da177e4 3392
4447d351
TH
3393 rc = ahci_reset_controller(host);
3394 if (rc)
3395 return rc;
1da177e4 3396
4447d351
TH
3397 ahci_init_controller(host);
3398 ahci_print_info(host);
1da177e4 3399
4447d351
TH
3400 pci_set_master(pdev);
3401 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
3402 &ahci_sht);
907f4678 3403}
1da177e4
LT
3404
3405static int __init ahci_init(void)
3406{
b7887196 3407 return pci_register_driver(&ahci_pci_driver);
1da177e4
LT
3408}
3409
1da177e4
LT
3410static void __exit ahci_exit(void)
3411{
3412 pci_unregister_driver(&ahci_pci_driver);
3413}
3414
3415
3416MODULE_AUTHOR("Jeff Garzik");
3417MODULE_DESCRIPTION("AHCI SATA low-level driver");
3418MODULE_LICENSE("GPL");
3419MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
6885433c 3420MODULE_VERSION(DRV_VERSION);
1da177e4
LT
3421
3422module_init(ahci_init);
3423module_exit(ahci_exit);
This page took 0.700035 seconds and 5 git commands to generate.