ata_piix: Add new short cable ID
[deliverable/linux.git] / drivers / ata / ata_piix.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
ab771630 17 * Copyright (C) 2003 Red Hat Inc
af36d7f0
JG
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
d96212ed
AC
40 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
2c5ff671 43 * driver the list of errata that are relevant is below, going back to
d96212ed
AC
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
c611bed7 75 * ICH7 errata #16 - MWDMA1 timings are incorrect
d96212ed
AC
76 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
1da177e4
LT
84 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
6248e647 92#include <linux/device.h>
1da177e4
LT
93#include <scsi/scsi_host.h>
94#include <linux/libata.h>
b8b275ef 95#include <linux/dmi.h>
1da177e4
LT
96
97#define DRV_NAME "ata_piix"
c611bed7 98#define DRV_VERSION "2.13"
1da177e4
LT
99
100enum {
101 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
102 ICH5_PMR = 0x90, /* port mapping register */
103 ICH5_PCS = 0x92, /* port control and status */
c7290724
TH
104 PIIX_SIDPR_BAR = 5,
105 PIIX_SIDPR_LEN = 16,
106 PIIX_SIDPR_IDX = 0,
107 PIIX_SIDPR_DATA = 4,
1da177e4 108
ff0fc146 109 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
c7290724 110 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
1da177e4 111
800b3996
TH
112 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
113 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
b3362f88 114
1da177e4
LT
115 PIIX_80C_PRI = (1 << 5) | (1 << 4),
116 PIIX_80C_SEC = (1 << 7) | (1 << 6),
117
d33f58b8
TH
118 /* constants for mapping table */
119 P0 = 0, /* port 0 */
120 P1 = 1, /* port 1 */
121 P2 = 2, /* port 2 */
122 P3 = 3, /* port 3 */
123 IDE = -1, /* IDE */
124 NA = -2, /* not avaliable */
125 RV = -3, /* reserved */
126
7b6dbd68 127 PIIX_AHCI_DEVICE = 6,
b8b275ef
TH
128
129 /* host->flags bits */
130 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
1da177e4
LT
131};
132
9cde9ed1
TH
133enum piix_controller_ids {
134 /* controller IDs */
135 piix_pata_mwdma, /* PIIX3 MWDMA only */
136 piix_pata_33, /* PIIX4 at 33Mhz */
137 ich_pata_33, /* ICH up to UDMA 33 only */
138 ich_pata_66, /* ICH up to 66 Mhz */
139 ich_pata_100, /* ICH up to UDMA 100 */
c611bed7 140 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
9cde9ed1
TH
141 ich5_sata,
142 ich6_sata,
9c0bf675
TH
143 ich6m_sata,
144 ich8_sata,
9cde9ed1 145 ich8_2port_sata,
9c0bf675
TH
146 ich8m_apple_sata, /* locks up on second port enable */
147 tolapai_sata,
9cde9ed1
TH
148 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
149};
150
d33f58b8
TH
151struct piix_map_db {
152 const u32 mask;
73291a1c 153 const u16 port_enable;
d33f58b8
TH
154 const int map[][4];
155};
156
d96715c1
TH
157struct piix_host_priv {
158 const int *map;
2852bcf7 159 u32 saved_iocfg;
c7290724 160 void __iomem *sidpr;
d96715c1
TH
161};
162
2dcb407e
JG
163static int piix_init_one(struct pci_dev *pdev,
164 const struct pci_device_id *ent);
2852bcf7 165static void piix_remove_one(struct pci_dev *pdev);
a1efdaba 166static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
2dcb407e
JG
167static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
168static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
169static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
eb4a2c7f 170static int ich_pata_cable_detect(struct ata_port *ap);
25f98131 171static u8 piix_vmw_bmdma_status(struct ata_port *ap);
82ef04fb
TH
172static int piix_sidpr_scr_read(struct ata_link *link,
173 unsigned int reg, u32 *val);
174static int piix_sidpr_scr_write(struct ata_link *link,
175 unsigned int reg, u32 val);
b8b275ef
TH
176#ifdef CONFIG_PM
177static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
178static int piix_pci_device_resume(struct pci_dev *pdev);
179#endif
1da177e4
LT
180
181static unsigned int in_module_init = 1;
182
3b7d697d 183static const struct pci_device_id piix_pci_tbl[] = {
d2cdfc0d
A
184 /* Intel PIIX3 for the 430HX etc */
185 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
25f98131
TH
186 /* VMware ICH4 */
187 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
669a5db4
JG
188 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
189 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
190 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
669a5db4
JG
191 /* Intel PIIX4 */
192 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
193 /* Intel PIIX4 */
194 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
195 /* Intel PIIX */
196 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
197 /* Intel ICH (i810, i815, i840) UDMA 66*/
198 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
199 /* Intel ICH0 : UDMA 33*/
200 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
201 /* Intel ICH2M */
202 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
204 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* Intel ICH3M */
206 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* Intel ICH3 (E7500/1) UDMA 100 */
208 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
210 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* Intel ICH5 */
2eb829e9 213 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
214 /* C-ICH (i810E2) */
215 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
85cd7251 216 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
669a5db4
JG
217 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218 /* ICH6 (and 6) (i915) UDMA 100 */
219 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
220 /* ICH7/7-R (i945, i975) UDMA 100*/
c611bed7
AC
221 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
222 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
c1e6f28c
CL
223 /* ICH8 Mobile PATA Controller */
224 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
1da177e4 225
7654db1a
AC
226 /* SATA ports */
227
1d076e5b 228 /* 82801EB (ICH5) */
1da177e4 229 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 230 /* 82801EB (ICH5) */
1da177e4 231 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 232 /* 6300ESB (ICH5 variant with broken PCS present bits) */
5e56a37c 233 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 234 /* 6300ESB pretending RAID */
5e56a37c 235 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 236 /* 82801FB/FW (ICH6/ICH6W) */
1da177e4 237 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 238 /* 82801FR/FRW (ICH6R/ICH6RW) */
9c0bf675 239 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
5016d7d2
TH
240 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
241 * Attach iff the controller is in IDE mode. */
242 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
9c0bf675 243 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
1d076e5b 244 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
9c0bf675 245 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 246 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
9c0bf675 247 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
f98b6573 248 /* Enterprise Southbridge 2 (631xESB/632xESB) */
9c0bf675 249 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
f98b6573 250 /* SATA Controller 1 IDE (ICH8) */
9c0bf675 251 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 252 /* SATA Controller 2 IDE (ICH8) */
00242ec8 253 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
8d8ef2fb 254 /* Mobile SATA Controller IDE (ICH8M), Apple */
9c0bf675 255 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
23cf296e 256 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
487eff68 257 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
23cf296e
TH
258 /* Mobile SATA Controller IDE (ICH8M) */
259 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 260 /* SATA Controller IDE (ICH9) */
9c0bf675 261 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 262 /* SATA Controller IDE (ICH9) */
00242ec8 263 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 264 /* SATA Controller IDE (ICH9) */
00242ec8 265 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 266 /* SATA Controller IDE (ICH9M) */
00242ec8 267 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 268 /* SATA Controller IDE (ICH9M) */
00242ec8 269 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 270 /* SATA Controller IDE (ICH9M) */
9c0bf675 271 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
c5cf0ffa 272 /* SATA Controller IDE (Tolapai) */
9c0bf675 273 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
bf7f22b9 274 /* SATA Controller IDE (ICH10) */
9c0bf675 275 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
276 /* SATA Controller IDE (ICH10) */
277 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
278 /* SATA Controller IDE (ICH10) */
9c0bf675 279 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
280 /* SATA Controller IDE (ICH10) */
281 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
c6c6a1af
SH
282 /* SATA Controller IDE (PCH) */
283 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
284 /* SATA Controller IDE (PCH) */
0395e61b
SH
285 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
286 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
287 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (PCH) */
0395e61b
SH
289 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
290 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
291 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
292 /* SATA Controller IDE (PCH) */
293 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
1da177e4
LT
294 { } /* terminate list */
295};
296
297static struct pci_driver piix_pci_driver = {
298 .name = DRV_NAME,
299 .id_table = piix_pci_tbl,
300 .probe = piix_init_one,
2852bcf7 301 .remove = piix_remove_one,
438ac6d5 302#ifdef CONFIG_PM
b8b275ef
TH
303 .suspend = piix_pci_device_suspend,
304 .resume = piix_pci_device_resume,
438ac6d5 305#endif
1da177e4
LT
306};
307
193515d5 308static struct scsi_host_template piix_sht = {
68d1d07b 309 ATA_BMDMA_SHT(DRV_NAME),
1da177e4
LT
310};
311
029cfd6b 312static struct ata_port_operations piix_pata_ops = {
871af121 313 .inherits = &ata_bmdma32_port_ops,
029cfd6b 314 .cable_detect = ata_cable_40wire,
1da177e4
LT
315 .set_piomode = piix_set_piomode,
316 .set_dmamode = piix_set_dmamode,
a1efdaba 317 .prereset = piix_pata_prereset,
1da177e4
LT
318};
319
029cfd6b
TH
320static struct ata_port_operations piix_vmw_ops = {
321 .inherits = &piix_pata_ops,
322 .bmdma_status = piix_vmw_bmdma_status,
669a5db4
JG
323};
324
029cfd6b
TH
325static struct ata_port_operations ich_pata_ops = {
326 .inherits = &piix_pata_ops,
327 .cable_detect = ich_pata_cable_detect,
328 .set_dmamode = ich_set_dmamode,
1da177e4
LT
329};
330
029cfd6b
TH
331static struct ata_port_operations piix_sata_ops = {
332 .inherits = &ata_bmdma_port_ops,
25f98131
TH
333};
334
029cfd6b
TH
335static struct ata_port_operations piix_sidpr_sata_ops = {
336 .inherits = &piix_sata_ops,
57c9efdf 337 .hardreset = sata_std_hardreset,
c7290724
TH
338 .scr_read = piix_sidpr_scr_read,
339 .scr_write = piix_sidpr_scr_write,
c7290724
TH
340};
341
d96715c1 342static const struct piix_map_db ich5_map_db = {
d33f58b8 343 .mask = 0x7,
ea35d29e 344 .port_enable = 0x3,
d33f58b8
TH
345 .map = {
346 /* PM PS SM SS MAP */
347 { P0, NA, P1, NA }, /* 000b */
348 { P1, NA, P0, NA }, /* 001b */
349 { RV, RV, RV, RV },
350 { RV, RV, RV, RV },
351 { P0, P1, IDE, IDE }, /* 100b */
352 { P1, P0, IDE, IDE }, /* 101b */
353 { IDE, IDE, P0, P1 }, /* 110b */
354 { IDE, IDE, P1, P0 }, /* 111b */
355 },
356};
357
d96715c1 358static const struct piix_map_db ich6_map_db = {
d33f58b8 359 .mask = 0x3,
ea35d29e 360 .port_enable = 0xf,
d33f58b8
TH
361 .map = {
362 /* PM PS SM SS MAP */
79ea24e7 363 { P0, P2, P1, P3 }, /* 00b */
d33f58b8
TH
364 { IDE, IDE, P1, P3 }, /* 01b */
365 { P0, P2, IDE, IDE }, /* 10b */
366 { RV, RV, RV, RV },
367 },
368};
369
d96715c1 370static const struct piix_map_db ich6m_map_db = {
d33f58b8 371 .mask = 0x3,
ea35d29e 372 .port_enable = 0x5,
67083741
TH
373
374 /* Map 01b isn't specified in the doc but some notebooks use
c6446a4c
TH
375 * it anyway. MAP 01b have been spotted on both ICH6M and
376 * ICH7M.
67083741
TH
377 */
378 .map = {
379 /* PM PS SM SS MAP */
e04b3b9d 380 { P0, P2, NA, NA }, /* 00b */
67083741
TH
381 { IDE, IDE, P1, P3 }, /* 01b */
382 { P0, P2, IDE, IDE }, /* 10b */
383 { RV, RV, RV, RV },
384 },
385};
386
08f12edc
JG
387static const struct piix_map_db ich8_map_db = {
388 .mask = 0x3,
a0ce9aca 389 .port_enable = 0xf,
08f12edc
JG
390 .map = {
391 /* PM PS SM SS MAP */
158f30c8 392 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
08f12edc 393 { RV, RV, RV, RV },
ac2b0437 394 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
08f12edc
JG
395 { RV, RV, RV, RV },
396 },
397};
398
00242ec8 399static const struct piix_map_db ich8_2port_map_db = {
e2d352af
JG
400 .mask = 0x3,
401 .port_enable = 0x3,
402 .map = {
403 /* PM PS SM SS MAP */
404 { P0, NA, P1, NA }, /* 00b */
405 { RV, RV, RV, RV }, /* 01b */
406 { RV, RV, RV, RV }, /* 10b */
407 { RV, RV, RV, RV },
408 },
c5cf0ffa
JG
409};
410
8d8ef2fb
TR
411static const struct piix_map_db ich8m_apple_map_db = {
412 .mask = 0x3,
413 .port_enable = 0x1,
414 .map = {
415 /* PM PS SM SS MAP */
416 { P0, NA, NA, NA }, /* 00b */
417 { RV, RV, RV, RV },
418 { P0, P2, IDE, IDE }, /* 10b */
419 { RV, RV, RV, RV },
420 },
421};
422
00242ec8 423static const struct piix_map_db tolapai_map_db = {
8f73a688
JG
424 .mask = 0x3,
425 .port_enable = 0x3,
426 .map = {
427 /* PM PS SM SS MAP */
428 { P0, NA, P1, NA }, /* 00b */
429 { RV, RV, RV, RV }, /* 01b */
430 { RV, RV, RV, RV }, /* 10b */
431 { RV, RV, RV, RV },
432 },
433};
434
d96715c1
TH
435static const struct piix_map_db *piix_map_db_table[] = {
436 [ich5_sata] = &ich5_map_db,
d96715c1 437 [ich6_sata] = &ich6_map_db,
9c0bf675
TH
438 [ich6m_sata] = &ich6m_map_db,
439 [ich8_sata] = &ich8_map_db,
00242ec8 440 [ich8_2port_sata] = &ich8_2port_map_db,
9c0bf675
TH
441 [ich8m_apple_sata] = &ich8m_apple_map_db,
442 [tolapai_sata] = &tolapai_map_db,
d96715c1
TH
443};
444
1da177e4 445static struct ata_port_info piix_port_info[] = {
00242ec8
TH
446 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
447 {
00242ec8 448 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
449 .pio_mask = ATA_PIO4,
450 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
00242ec8
TH
451 .port_ops = &piix_pata_ops,
452 },
453
ec300d99 454 [piix_pata_33] = /* PIIX4 at 33MHz */
1d076e5b 455 {
b3362f88 456 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
457 .pio_mask = ATA_PIO4,
458 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
459 .udma_mask = ATA_UDMA2,
1d076e5b
TH
460 .port_ops = &piix_pata_ops,
461 },
462
ec300d99 463 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
669a5db4 464 {
b3362f88 465 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
466 .pio_mask = ATA_PIO4,
467 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
468 .udma_mask = ATA_UDMA2,
669a5db4
JG
469 .port_ops = &ich_pata_ops,
470 },
ec300d99
JG
471
472 [ich_pata_66] = /* ICH controllers up to 66MHz */
1da177e4 473 {
b3362f88 474 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
475 .pio_mask = ATA_PIO4,
476 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
669a5db4
JG
477 .udma_mask = ATA_UDMA4,
478 .port_ops = &ich_pata_ops,
479 },
85cd7251 480
ec300d99 481 [ich_pata_100] =
669a5db4 482 {
b3362f88 483 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
14bdef98
EIB
484 .pio_mask = ATA_PIO4,
485 .mwdma_mask = ATA_MWDMA12_ONLY,
486 .udma_mask = ATA_UDMA5,
669a5db4 487 .port_ops = &ich_pata_ops,
1da177e4
LT
488 },
489
c611bed7
AC
490 [ich_pata_100_nomwdma1] =
491 {
492 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
493 .pio_mask = ATA_PIO4,
494 .mwdma_mask = ATA_MWDMA2_ONLY,
495 .udma_mask = ATA_UDMA5,
496 .port_ops = &ich_pata_ops,
497 },
498
ec300d99 499 [ich5_sata] =
1da177e4 500 {
228c1590 501 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
502 .pio_mask = ATA_PIO4,
503 .mwdma_mask = ATA_MWDMA2,
bf6263a8 504 .udma_mask = ATA_UDMA6,
1da177e4
LT
505 .port_ops = &piix_sata_ops,
506 },
507
ec300d99 508 [ich6_sata] =
1da177e4 509 {
723159c5 510 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
511 .pio_mask = ATA_PIO4,
512 .mwdma_mask = ATA_MWDMA2,
bf6263a8 513 .udma_mask = ATA_UDMA6,
1da177e4
LT
514 .port_ops = &piix_sata_ops,
515 },
516
9c0bf675 517 [ich6m_sata] =
c368ca4e 518 {
5016d7d2 519 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
520 .pio_mask = ATA_PIO4,
521 .mwdma_mask = ATA_MWDMA2,
bf6263a8 522 .udma_mask = ATA_UDMA6,
c368ca4e
JG
523 .port_ops = &piix_sata_ops,
524 },
1d076e5b 525
9c0bf675 526 [ich8_sata] =
08f12edc 527 {
5016d7d2 528 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
529 .pio_mask = ATA_PIO4,
530 .mwdma_mask = ATA_MWDMA2,
bf6263a8 531 .udma_mask = ATA_UDMA6,
08f12edc
JG
532 .port_ops = &piix_sata_ops,
533 },
669a5db4 534
00242ec8 535 [ich8_2port_sata] =
c5cf0ffa 536 {
5016d7d2 537 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
538 .pio_mask = ATA_PIO4,
539 .mwdma_mask = ATA_MWDMA2,
c5cf0ffa
JG
540 .udma_mask = ATA_UDMA6,
541 .port_ops = &piix_sata_ops,
542 },
8f73a688 543
9c0bf675 544 [tolapai_sata] =
8f73a688 545 {
5016d7d2 546 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
547 .pio_mask = ATA_PIO4,
548 .mwdma_mask = ATA_MWDMA2,
8f73a688
JG
549 .udma_mask = ATA_UDMA6,
550 .port_ops = &piix_sata_ops,
551 },
8d8ef2fb 552
9c0bf675 553 [ich8m_apple_sata] =
8d8ef2fb 554 {
23cf296e 555 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
556 .pio_mask = ATA_PIO4,
557 .mwdma_mask = ATA_MWDMA2,
8d8ef2fb
TR
558 .udma_mask = ATA_UDMA6,
559 .port_ops = &piix_sata_ops,
560 },
561
25f98131
TH
562 [piix_pata_vmw] =
563 {
25f98131 564 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
565 .pio_mask = ATA_PIO4,
566 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
567 .udma_mask = ATA_UDMA2,
25f98131
TH
568 .port_ops = &piix_vmw_ops,
569 },
570
1da177e4
LT
571};
572
573static struct pci_bits piix_enable_bits[] = {
574 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
575 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
576};
577
578MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
579MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
580MODULE_LICENSE("GPL");
581MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
582MODULE_VERSION(DRV_VERSION);
583
fc085150
AC
584struct ich_laptop {
585 u16 device;
586 u16 subvendor;
587 u16 subdevice;
588};
589
590/*
591 * List of laptops that use short cables rather than 80 wire
592 */
593
594static const struct ich_laptop ich_laptop[] = {
595 /* devid, subvendor, subdev */
596 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
2655e2ce 597 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
babfb682 598 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
6034734d 599 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
12340106 600 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
54174db3 601 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
760cdb77 602 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unkown HP */
d09addf6 603 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
6034734d 604 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
b33620f9 605 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
e1fefea9
CIK
606 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
607 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
01ce2601 608 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
124a6eec 609 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
fc085150
AC
610 /* end marker */
611 { 0, }
612};
613
1da177e4 614/**
eb4a2c7f 615 * ich_pata_cable_detect - Probe host controller cable detect info
1da177e4
LT
616 * @ap: Port for which cable detect info is desired
617 *
618 * Read 80c cable indicator from ATA PCI device's PCI config
619 * register. This register is normally set by firmware (BIOS).
620 *
621 * LOCKING:
622 * None (inherited from caller).
623 */
669a5db4 624
eb4a2c7f 625static int ich_pata_cable_detect(struct ata_port *ap)
1da177e4 626{
cca3974e 627 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
2852bcf7 628 struct piix_host_priv *hpriv = ap->host->private_data;
fc085150 629 const struct ich_laptop *lap = &ich_laptop[0];
2852bcf7 630 u8 mask;
1da177e4 631
fc085150
AC
632 /* Check for specials - Acer Aspire 5602WLMi */
633 while (lap->device) {
634 if (lap->device == pdev->device &&
635 lap->subvendor == pdev->subsystem_vendor &&
2dcb407e 636 lap->subdevice == pdev->subsystem_device)
eb4a2c7f 637 return ATA_CBL_PATA40_SHORT;
2dcb407e 638
fc085150
AC
639 lap++;
640 }
641
1da177e4 642 /* check BIOS cable detect results */
2a88d1ac 643 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
2852bcf7 644 if ((hpriv->saved_iocfg & mask) == 0)
eb4a2c7f
AC
645 return ATA_CBL_PATA40;
646 return ATA_CBL_PATA80;
1da177e4
LT
647}
648
649/**
ccc4672a 650 * piix_pata_prereset - prereset for PATA host controller
cc0680a5 651 * @link: Target link
d4b2bab4 652 * @deadline: deadline jiffies for the operation
1da177e4 653 *
573db6b8
TH
654 * LOCKING:
655 * None (inherited from caller).
656 */
cc0680a5 657static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
1da177e4 658{
cc0680a5 659 struct ata_port *ap = link->ap;
cca3974e 660 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1da177e4 661
c961922b
AC
662 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
663 return -ENOENT;
9363c382 664 return ata_sff_prereset(link, deadline);
ccc4672a
TH
665}
666
1da177e4
LT
667/**
668 * piix_set_piomode - Initialize host controller PATA PIO timings
669 * @ap: Port whose timings we are configuring
670 * @adev: um
1da177e4
LT
671 *
672 * Set PIO mode for device, in host controller PCI config space.
673 *
674 * LOCKING:
675 * None (inherited from caller).
676 */
677
2dcb407e 678static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
1da177e4
LT
679{
680 unsigned int pio = adev->pio_mode - XFER_PIO_0;
cca3974e 681 struct pci_dev *dev = to_pci_dev(ap->host->dev);
1da177e4 682 unsigned int is_slave = (adev->devno != 0);
2a88d1ac 683 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
1da177e4
LT
684 unsigned int slave_port = 0x44;
685 u16 master_data;
686 u8 slave_data;
669a5db4
JG
687 u8 udma_enable;
688 int control = 0;
85cd7251 689
669a5db4
JG
690 /*
691 * See Intel Document 298600-004 for the timing programing rules
692 * for ICH controllers.
693 */
1da177e4
LT
694
695 static const /* ISP RTC */
696 u8 timings[][2] = { { 0, 0 },
697 { 0, 0 },
698 { 1, 0 },
699 { 2, 1 },
700 { 2, 3 }, };
701
669a5db4
JG
702 if (pio >= 2)
703 control |= 1; /* TIME1 enable */
704 if (ata_pio_need_iordy(adev))
705 control |= 2; /* IE enable */
706
85cd7251 707 /* Intel specifies that the PPE functionality is for disk only */
669a5db4
JG
708 if (adev->class == ATA_DEV_ATA)
709 control |= 4; /* PPE enable */
710
a5bf5f5a
TH
711 /* PIO configuration clears DTE unconditionally. It will be
712 * programmed in set_dmamode which is guaranteed to be called
713 * after set_piomode if any DMA mode is available.
714 */
1da177e4
LT
715 pci_read_config_word(dev, master_port, &master_data);
716 if (is_slave) {
a5bf5f5a
TH
717 /* clear TIME1|IE1|PPE1|DTE1 */
718 master_data &= 0xff0f;
1967b7ff 719 /* Enable SITRE (separate slave timing register) */
1da177e4 720 master_data |= 0x4000;
669a5db4
JG
721 /* enable PPE1, IE1 and TIME1 as needed */
722 master_data |= (control << 4);
1da177e4 723 pci_read_config_byte(dev, slave_port, &slave_data);
2a88d1ac 724 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4 725 /* Load the timing nibble for this slave */
a5bf5f5a
TH
726 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
727 << (ap->port_no ? 4 : 0);
1da177e4 728 } else {
a5bf5f5a
TH
729 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
730 master_data &= 0xccf0;
669a5db4
JG
731 /* Enable PPE, IE and TIME as appropriate */
732 master_data |= control;
a5bf5f5a 733 /* load ISP and RCT */
1da177e4
LT
734 master_data |=
735 (timings[pio][0] << 12) |
736 (timings[pio][1] << 8);
737 }
738 pci_write_config_word(dev, master_port, master_data);
739 if (is_slave)
740 pci_write_config_byte(dev, slave_port, slave_data);
669a5db4
JG
741
742 /* Ensure the UDMA bit is off - it will be turned back on if
743 UDMA is selected */
85cd7251 744
669a5db4
JG
745 if (ap->udma_mask) {
746 pci_read_config_byte(dev, 0x48, &udma_enable);
747 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
748 pci_write_config_byte(dev, 0x48, udma_enable);
749 }
1da177e4
LT
750}
751
752/**
669a5db4 753 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
1da177e4 754 * @ap: Port whose timings we are configuring
669a5db4 755 * @adev: Drive in question
c32a8fd7 756 * @isich: set if the chip is an ICH device
1da177e4
LT
757 *
758 * Set UDMA mode for device, in host controller PCI config space.
759 *
760 * LOCKING:
761 * None (inherited from caller).
762 */
763
2dcb407e 764static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
1da177e4 765{
cca3974e 766 struct pci_dev *dev = to_pci_dev(ap->host->dev);
669a5db4
JG
767 u8 master_port = ap->port_no ? 0x42 : 0x40;
768 u16 master_data;
769 u8 speed = adev->dma_mode;
770 int devid = adev->devno + 2 * ap->port_no;
dedf61db 771 u8 udma_enable = 0;
85cd7251 772
669a5db4
JG
773 static const /* ISP RTC */
774 u8 timings[][2] = { { 0, 0 },
775 { 0, 0 },
776 { 1, 0 },
777 { 2, 1 },
778 { 2, 3 }, };
779
780 pci_read_config_word(dev, master_port, &master_data);
d2cdfc0d
A
781 if (ap->udma_mask)
782 pci_read_config_byte(dev, 0x48, &udma_enable);
1da177e4
LT
783
784 if (speed >= XFER_UDMA_0) {
669a5db4
JG
785 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
786 u16 udma_timing;
787 u16 ideconf;
788 int u_clock, u_speed;
85cd7251 789
669a5db4 790 /*
2dcb407e 791 * UDMA is handled by a combination of clock switching and
85cd7251
JG
792 * selection of dividers
793 *
669a5db4 794 * Handy rule: Odd modes are UDMATIMx 01, even are 02
85cd7251 795 * except UDMA0 which is 00
669a5db4
JG
796 */
797 u_speed = min(2 - (udma & 1), udma);
798 if (udma == 5)
799 u_clock = 0x1000; /* 100Mhz */
800 else if (udma > 2)
801 u_clock = 1; /* 66Mhz */
802 else
803 u_clock = 0; /* 33Mhz */
85cd7251 804
669a5db4 805 udma_enable |= (1 << devid);
85cd7251 806
669a5db4
JG
807 /* Load the CT/RP selection */
808 pci_read_config_word(dev, 0x4A, &udma_timing);
809 udma_timing &= ~(3 << (4 * devid));
810 udma_timing |= u_speed << (4 * devid);
811 pci_write_config_word(dev, 0x4A, udma_timing);
812
85cd7251 813 if (isich) {
669a5db4
JG
814 /* Select a 33/66/100Mhz clock */
815 pci_read_config_word(dev, 0x54, &ideconf);
816 ideconf &= ~(0x1001 << devid);
817 ideconf |= u_clock << devid;
818 /* For ICH or later we should set bit 10 for better
819 performance (WR_PingPong_En) */
820 pci_write_config_word(dev, 0x54, ideconf);
1da177e4 821 }
1da177e4 822 } else {
669a5db4
JG
823 /*
824 * MWDMA is driven by the PIO timings. We must also enable
825 * IORDY unconditionally along with TIME1. PPE has already
826 * been set when the PIO timing was set.
827 */
828 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
829 unsigned int control;
830 u8 slave_data;
831 const unsigned int needed_pio[3] = {
832 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
833 };
834 int pio = needed_pio[mwdma] - XFER_PIO_0;
85cd7251 835
669a5db4 836 control = 3; /* IORDY|TIME1 */
85cd7251 837
669a5db4
JG
838 /* If the drive MWDMA is faster than it can do PIO then
839 we must force PIO into PIO0 */
85cd7251 840
669a5db4
JG
841 if (adev->pio_mode < needed_pio[mwdma])
842 /* Enable DMA timing only */
843 control |= 8; /* PIO cycles in PIO0 */
844
845 if (adev->devno) { /* Slave */
846 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
847 master_data |= control << 4;
848 pci_read_config_byte(dev, 0x44, &slave_data);
a5bf5f5a 849 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4
JG
850 /* Load the matching timing */
851 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
852 pci_write_config_byte(dev, 0x44, slave_data);
853 } else { /* Master */
85cd7251 854 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
669a5db4
JG
855 and master timing bits */
856 master_data |= control;
857 master_data |=
858 (timings[pio][0] << 12) |
859 (timings[pio][1] << 8);
860 }
a5bf5f5a
TH
861
862 if (ap->udma_mask) {
863 udma_enable &= ~(1 << devid);
864 pci_write_config_word(dev, master_port, master_data);
865 }
1da177e4 866 }
669a5db4
JG
867 /* Don't scribble on 0x48 if the controller does not support UDMA */
868 if (ap->udma_mask)
869 pci_write_config_byte(dev, 0x48, udma_enable);
870}
871
872/**
873 * piix_set_dmamode - Initialize host controller PATA DMA timings
874 * @ap: Port whose timings we are configuring
875 * @adev: um
876 *
877 * Set MW/UDMA mode for device, in host controller PCI config space.
878 *
879 * LOCKING:
880 * None (inherited from caller).
881 */
882
2dcb407e 883static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
884{
885 do_pata_set_dmamode(ap, adev, 0);
886}
887
888/**
889 * ich_set_dmamode - Initialize host controller PATA DMA timings
890 * @ap: Port whose timings we are configuring
891 * @adev: um
892 *
893 * Set MW/UDMA mode for device, in host controller PCI config space.
894 *
895 * LOCKING:
896 * None (inherited from caller).
897 */
898
2dcb407e 899static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
900{
901 do_pata_set_dmamode(ap, adev, 1);
1da177e4
LT
902}
903
c7290724
TH
904/*
905 * Serial ATA Index/Data Pair Superset Registers access
906 *
907 * Beginning from ICH8, there's a sane way to access SCRs using index
be77e43a
TH
908 * and data register pair located at BAR5 which means that we have
909 * separate SCRs for master and slave. This is handled using libata
910 * slave_link facility.
c7290724
TH
911 */
912static const int piix_sidx_map[] = {
913 [SCR_STATUS] = 0,
914 [SCR_ERROR] = 2,
915 [SCR_CONTROL] = 1,
916};
917
be77e43a 918static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
c7290724 919{
be77e43a 920 struct ata_port *ap = link->ap;
c7290724
TH
921 struct piix_host_priv *hpriv = ap->host->private_data;
922
be77e43a 923 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
c7290724
TH
924 hpriv->sidpr + PIIX_SIDPR_IDX);
925}
926
82ef04fb
TH
927static int piix_sidpr_scr_read(struct ata_link *link,
928 unsigned int reg, u32 *val)
c7290724 929{
be77e43a 930 struct piix_host_priv *hpriv = link->ap->host->private_data;
c7290724
TH
931
932 if (reg >= ARRAY_SIZE(piix_sidx_map))
933 return -EINVAL;
934
be77e43a
TH
935 piix_sidpr_sel(link, reg);
936 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
937 return 0;
938}
939
82ef04fb
TH
940static int piix_sidpr_scr_write(struct ata_link *link,
941 unsigned int reg, u32 val)
c7290724 942{
be77e43a 943 struct piix_host_priv *hpriv = link->ap->host->private_data;
82ef04fb 944
c7290724
TH
945 if (reg >= ARRAY_SIZE(piix_sidx_map))
946 return -EINVAL;
947
be77e43a
TH
948 piix_sidpr_sel(link, reg);
949 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
950 return 0;
951}
952
b8b275ef 953#ifdef CONFIG_PM
8c3832eb
TH
954static int piix_broken_suspend(void)
955{
1855256c 956 static const struct dmi_system_id sysids[] = {
4c74d4ec
TH
957 {
958 .ident = "TECRA M3",
959 .matches = {
960 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
961 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
962 },
963 },
04d86d6f
PS
964 {
965 .ident = "TECRA M3",
966 .matches = {
967 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
968 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
969 },
970 },
d1aa690a
PS
971 {
972 .ident = "TECRA M4",
973 .matches = {
974 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
975 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
976 },
977 },
040dee53
TH
978 {
979 .ident = "TECRA M4",
980 .matches = {
981 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
982 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
983 },
984 },
8c3832eb
TH
985 {
986 .ident = "TECRA M5",
987 .matches = {
988 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
989 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
990 },
b8b275ef 991 },
ffe188dd
PS
992 {
993 .ident = "TECRA M6",
994 .matches = {
995 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
996 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
997 },
998 },
5c08ea01
TH
999 {
1000 .ident = "TECRA M7",
1001 .matches = {
1002 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1003 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1004 },
1005 },
04d86d6f
PS
1006 {
1007 .ident = "TECRA A8",
1008 .matches = {
1009 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1010 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1011 },
1012 },
ffe188dd
PS
1013 {
1014 .ident = "Satellite R20",
1015 .matches = {
1016 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1017 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1018 },
1019 },
04d86d6f
PS
1020 {
1021 .ident = "Satellite R25",
1022 .matches = {
1023 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1024 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1025 },
1026 },
3cc0b9d3
TH
1027 {
1028 .ident = "Satellite U200",
1029 .matches = {
1030 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1031 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1032 },
1033 },
04d86d6f
PS
1034 {
1035 .ident = "Satellite U200",
1036 .matches = {
1037 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1038 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1039 },
1040 },
62320e23
YC
1041 {
1042 .ident = "Satellite Pro U200",
1043 .matches = {
1044 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1045 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1046 },
1047 },
8c3832eb
TH
1048 {
1049 .ident = "Satellite U205",
1050 .matches = {
1051 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1052 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1053 },
b8b275ef 1054 },
de753e5e
TH
1055 {
1056 .ident = "SATELLITE U205",
1057 .matches = {
1058 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1059 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1060 },
1061 },
8c3832eb
TH
1062 {
1063 .ident = "Portege M500",
1064 .matches = {
1065 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1066 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1067 },
b8b275ef 1068 },
c3f93b8f
TH
1069 {
1070 .ident = "VGN-BX297XP",
1071 .matches = {
1072 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1073 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1074 },
1075 },
7d051548
JG
1076
1077 { } /* terminate list */
8c3832eb 1078 };
7abe79c3
TH
1079 static const char *oemstrs[] = {
1080 "Tecra M3,",
1081 };
1082 int i;
8c3832eb
TH
1083
1084 if (dmi_check_system(sysids))
1085 return 1;
1086
7abe79c3
TH
1087 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1088 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1089 return 1;
1090
1eedb4a9
TH
1091 /* TECRA M4 sometimes forgets its identify and reports bogus
1092 * DMI information. As the bogus information is a bit
1093 * generic, match as many entries as possible. This manual
1094 * matching is necessary because dmi_system_id.matches is
1095 * limited to four entries.
1096 */
3c387730
JS
1097 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1098 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1099 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1100 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1101 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1102 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1103 dmi_match(DMI_BOARD_VERSION, "Version A0"))
1eedb4a9
TH
1104 return 1;
1105
8c3832eb
TH
1106 return 0;
1107}
b8b275ef
TH
1108
1109static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1110{
1111 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1112 unsigned long flags;
1113 int rc = 0;
1114
1115 rc = ata_host_suspend(host, mesg);
1116 if (rc)
1117 return rc;
1118
1119 /* Some braindamaged ACPI suspend implementations expect the
1120 * controller to be awake on entry; otherwise, it burns cpu
1121 * cycles and power trying to do something to the sleeping
1122 * beauty.
1123 */
3a2d5b70 1124 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
b8b275ef
TH
1125 pci_save_state(pdev);
1126
1127 /* mark its power state as "unknown", since we don't
1128 * know if e.g. the BIOS will change its device state
1129 * when we suspend.
1130 */
1131 if (pdev->current_state == PCI_D0)
1132 pdev->current_state = PCI_UNKNOWN;
1133
1134 /* tell resume that it's waking up from broken suspend */
1135 spin_lock_irqsave(&host->lock, flags);
1136 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1137 spin_unlock_irqrestore(&host->lock, flags);
1138 } else
1139 ata_pci_device_do_suspend(pdev, mesg);
1140
1141 return 0;
1142}
1143
1144static int piix_pci_device_resume(struct pci_dev *pdev)
1145{
1146 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1147 unsigned long flags;
1148 int rc;
1149
1150 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1151 spin_lock_irqsave(&host->lock, flags);
1152 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1153 spin_unlock_irqrestore(&host->lock, flags);
1154
1155 pci_set_power_state(pdev, PCI_D0);
1156 pci_restore_state(pdev);
1157
1158 /* PCI device wasn't disabled during suspend. Use
0b62e13b
TH
1159 * pci_reenable_device() to avoid affecting the enable
1160 * count.
b8b275ef 1161 */
0b62e13b 1162 rc = pci_reenable_device(pdev);
b8b275ef
TH
1163 if (rc)
1164 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1165 "device after resume (%d)\n", rc);
1166 } else
1167 rc = ata_pci_device_do_resume(pdev);
1168
1169 if (rc == 0)
1170 ata_host_resume(host);
1171
1172 return rc;
1173}
1174#endif
1175
25f98131
TH
1176static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1177{
1178 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1179}
1180
1da177e4
LT
1181#define AHCI_PCI_BAR 5
1182#define AHCI_GLOBAL_CTL 0x04
1183#define AHCI_ENABLE (1 << 31)
1184static int piix_disable_ahci(struct pci_dev *pdev)
1185{
ea6ba10b 1186 void __iomem *mmio;
1da177e4
LT
1187 u32 tmp;
1188 int rc = 0;
1189
1190 /* BUG: pci_enable_device has not yet been called. This
1191 * works because this device is usually set up by BIOS.
1192 */
1193
374b1873
JG
1194 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1195 !pci_resource_len(pdev, AHCI_PCI_BAR))
1da177e4 1196 return 0;
7b6dbd68 1197
374b1873 1198 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1da177e4
LT
1199 if (!mmio)
1200 return -ENOMEM;
7b6dbd68 1201
c47a631f 1202 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1203 if (tmp & AHCI_ENABLE) {
1204 tmp &= ~AHCI_ENABLE;
c47a631f 1205 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
1da177e4 1206
c47a631f 1207 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1208 if (tmp & AHCI_ENABLE)
1209 rc = -EIO;
1210 }
7b6dbd68 1211
374b1873 1212 pci_iounmap(pdev, mmio);
1da177e4
LT
1213 return rc;
1214}
1215
c621b140
AC
1216/**
1217 * piix_check_450nx_errata - Check for problem 450NX setup
c893a3ae 1218 * @ata_dev: the PCI device to check
2e9edbf8 1219 *
c621b140
AC
1220 * Check for the present of 450NX errata #19 and errata #25. If
1221 * they are found return an error code so we can turn off DMA
1222 */
1223
1224static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1225{
1226 struct pci_dev *pdev = NULL;
1227 u16 cfg;
c621b140 1228 int no_piix_dma = 0;
2e9edbf8 1229
2dcb407e 1230 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
c621b140
AC
1231 /* Look for 450NX PXB. Check for problem configurations
1232 A PCI quirk checks bit 6 already */
c621b140
AC
1233 pci_read_config_word(pdev, 0x41, &cfg);
1234 /* Only on the original revision: IDE DMA can hang */
44c10138 1235 if (pdev->revision == 0x00)
c621b140
AC
1236 no_piix_dma = 1;
1237 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
44c10138 1238 else if (cfg & (1<<14) && pdev->revision < 5)
c621b140
AC
1239 no_piix_dma = 2;
1240 }
31a34fe7 1241 if (no_piix_dma)
c621b140 1242 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
31a34fe7 1243 if (no_piix_dma == 2)
c621b140
AC
1244 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1245 return no_piix_dma;
2e9edbf8 1246}
c621b140 1247
8b09f0da 1248static void __devinit piix_init_pcs(struct ata_host *host,
ea35d29e
JG
1249 const struct piix_map_db *map_db)
1250{
8b09f0da 1251 struct pci_dev *pdev = to_pci_dev(host->dev);
ea35d29e
JG
1252 u16 pcs, new_pcs;
1253
1254 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1255
1256 new_pcs = pcs | map_db->port_enable;
1257
1258 if (new_pcs != pcs) {
1259 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1260 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1261 msleep(150);
1262 }
1263}
1264
8b09f0da
TH
1265static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1266 struct ata_port_info *pinfo,
1267 const struct piix_map_db *map_db)
d33f58b8 1268{
b4482a4b 1269 const int *map;
d33f58b8
TH
1270 int i, invalid_map = 0;
1271 u8 map_value;
1272
1273 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1274
1275 map = map_db->map[map_value & map_db->mask];
1276
1277 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1278 for (i = 0; i < 4; i++) {
1279 switch (map[i]) {
1280 case RV:
1281 invalid_map = 1;
1282 printk(" XX");
1283 break;
1284
1285 case NA:
1286 printk(" --");
1287 break;
1288
1289 case IDE:
1290 WARN_ON((i & 1) || map[i + 1] != IDE);
669a5db4 1291 pinfo[i / 2] = piix_port_info[ich_pata_100];
d33f58b8
TH
1292 i++;
1293 printk(" IDE IDE");
1294 break;
1295
1296 default:
1297 printk(" P%d", map[i]);
1298 if (i & 1)
cca3974e 1299 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
d33f58b8
TH
1300 break;
1301 }
1302 }
1303 printk(" ]\n");
1304
1305 if (invalid_map)
1306 dev_printk(KERN_ERR, &pdev->dev,
1307 "invalid MAP value %u\n", map_value);
1308
8b09f0da 1309 return map;
d33f58b8
TH
1310}
1311
e9c1670c
TH
1312static bool piix_no_sidpr(struct ata_host *host)
1313{
1314 struct pci_dev *pdev = to_pci_dev(host->dev);
1315
1316 /*
1317 * Samsung DB-P70 only has three ATA ports exposed and
1318 * curiously the unconnected first port reports link online
1319 * while not responding to SRST protocol causing excessive
1320 * detection delay.
1321 *
1322 * Unfortunately, the system doesn't carry enough DMI
1323 * information to identify the machine but does have subsystem
1324 * vendor and device set. As it's unclear whether the
1325 * subsystem vendor/device is used only for this specific
1326 * board, the port can't be disabled solely with the
1327 * information; however, turning off SIDPR access works around
1328 * the problem. Turn it off.
1329 *
1330 * This problem is reported in bnc#441240.
1331 *
1332 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1333 */
1334 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1335 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1336 pdev->subsystem_device == 0xb049) {
1337 dev_printk(KERN_WARNING, host->dev,
1338 "Samsung DB-P70 detected, disabling SIDPR\n");
1339 return true;
1340 }
1341
1342 return false;
1343}
1344
be77e43a 1345static int __devinit piix_init_sidpr(struct ata_host *host)
c7290724
TH
1346{
1347 struct pci_dev *pdev = to_pci_dev(host->dev);
1348 struct piix_host_priv *hpriv = host->private_data;
be77e43a 1349 struct ata_link *link0 = &host->ports[0]->link;
cb6716c8 1350 u32 scontrol;
be77e43a 1351 int i, rc;
c7290724
TH
1352
1353 /* check for availability */
1354 for (i = 0; i < 4; i++)
1355 if (hpriv->map[i] == IDE)
be77e43a 1356 return 0;
c7290724 1357
e9c1670c
TH
1358 /* is it blacklisted? */
1359 if (piix_no_sidpr(host))
1360 return 0;
1361
c7290724 1362 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
be77e43a 1363 return 0;
c7290724
TH
1364
1365 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1366 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
be77e43a 1367 return 0;
c7290724
TH
1368
1369 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
be77e43a 1370 return 0;
c7290724
TH
1371
1372 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
cb6716c8
TH
1373
1374 /* SCR access via SIDPR doesn't work on some configurations.
1375 * Give it a test drive by inhibiting power save modes which
1376 * we'll do anyway.
1377 */
be77e43a 1378 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1379
1380 /* if IPM is already 3, SCR access is probably working. Don't
1381 * un-inhibit power save modes as BIOS might have inhibited
1382 * them for a reason.
1383 */
1384 if ((scontrol & 0xf00) != 0x300) {
1385 scontrol |= 0x300;
be77e43a
TH
1386 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1387 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1388
1389 if ((scontrol & 0xf00) != 0x300) {
1390 dev_printk(KERN_INFO, host->dev, "SCR access via "
1391 "SIDPR is available but doesn't work\n");
be77e43a 1392 return 0;
cb6716c8
TH
1393 }
1394 }
1395
be77e43a
TH
1396 /* okay, SCRs available, set ops and ask libata for slave_link */
1397 for (i = 0; i < 2; i++) {
1398 struct ata_port *ap = host->ports[i];
1399
1400 ap->ops = &piix_sidpr_sata_ops;
1401
1402 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1403 rc = ata_slave_link_init(ap);
1404 if (rc)
1405 return rc;
1406 }
1407 }
1408
1409 return 0;
c7290724
TH
1410}
1411
2852bcf7 1412static void piix_iocfg_bit18_quirk(struct ata_host *host)
43a98f05 1413{
1855256c 1414 static const struct dmi_system_id sysids[] = {
43a98f05
TH
1415 {
1416 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1417 * isn't used to boot the system which
1418 * disables the channel.
1419 */
1420 .ident = "M570U",
1421 .matches = {
1422 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1423 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1424 },
1425 },
7d051548
JG
1426
1427 { } /* terminate list */
43a98f05 1428 };
2852bcf7
TH
1429 struct pci_dev *pdev = to_pci_dev(host->dev);
1430 struct piix_host_priv *hpriv = host->private_data;
43a98f05
TH
1431
1432 if (!dmi_check_system(sysids))
1433 return;
1434
1435 /* The datasheet says that bit 18 is NOOP but certain systems
1436 * seem to use it to disable a channel. Clear the bit on the
1437 * affected systems.
1438 */
2852bcf7 1439 if (hpriv->saved_iocfg & (1 << 18)) {
43a98f05
TH
1440 dev_printk(KERN_INFO, &pdev->dev,
1441 "applying IOCFG bit18 quirk\n");
2852bcf7
TH
1442 pci_write_config_dword(pdev, PIIX_IOCFG,
1443 hpriv->saved_iocfg & ~(1 << 18));
43a98f05
TH
1444 }
1445}
1446
5f451fe1
RW
1447static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1448{
1449 static const struct dmi_system_id broken_systems[] = {
1450 {
1451 .ident = "HP Compaq 2510p",
1452 .matches = {
1453 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1454 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1455 },
1456 /* PCI slot number of the controller */
1457 .driver_data = (void *)0x1FUL,
1458 },
65e31643
VS
1459 {
1460 .ident = "HP Compaq nc6000",
1461 .matches = {
1462 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1463 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1464 },
1465 /* PCI slot number of the controller */
1466 .driver_data = (void *)0x1FUL,
1467 },
5f451fe1
RW
1468
1469 { } /* terminate list */
1470 };
1471 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1472
1473 if (dmi) {
1474 unsigned long slot = (unsigned long)dmi->driver_data;
1475 /* apply the quirk only to on-board controllers */
1476 return slot == PCI_SLOT(pdev->devfn);
1477 }
1478
1479 return false;
1480}
1481
1da177e4
LT
1482/**
1483 * piix_init_one - Register PIIX ATA PCI device with kernel services
1484 * @pdev: PCI device to register
1485 * @ent: Entry in piix_pci_tbl matching with @pdev
1486 *
1487 * Called from kernel PCI layer. We probe for combined mode (sigh),
1488 * and then hand over control to libata, for it to do the rest.
1489 *
1490 * LOCKING:
1491 * Inherited from PCI layer (may sleep).
1492 *
1493 * RETURNS:
1494 * Zero on success, or -ERRNO value.
1495 */
1496
bc5468f5
AB
1497static int __devinit piix_init_one(struct pci_dev *pdev,
1498 const struct pci_device_id *ent)
1da177e4
LT
1499{
1500 static int printed_version;
24dc5f33 1501 struct device *dev = &pdev->dev;
d33f58b8 1502 struct ata_port_info port_info[2];
1626aeb8 1503 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
cca3974e 1504 unsigned long port_flags;
8b09f0da
TH
1505 struct ata_host *host;
1506 struct piix_host_priv *hpriv;
1507 int rc;
1da177e4
LT
1508
1509 if (!printed_version++)
6248e647
JG
1510 dev_printk(KERN_DEBUG, &pdev->dev,
1511 "version " DRV_VERSION "\n");
1da177e4 1512
347979a0
AC
1513 /* no hotplugging support for later devices (FIXME) */
1514 if (!in_module_init && ent->driver_data >= ich5_sata)
1da177e4
LT
1515 return -ENODEV;
1516
5f451fe1
RW
1517 if (piix_broken_system_poweroff(pdev)) {
1518 piix_port_info[ent->driver_data].flags |=
1519 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1520 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1521 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1522 "on poweroff and hibernation\n");
1523 }
1524
8b09f0da
TH
1525 port_info[0] = piix_port_info[ent->driver_data];
1526 port_info[1] = piix_port_info[ent->driver_data];
1527
1528 port_flags = port_info[0].flags;
1529
1530 /* enable device and prepare host */
1531 rc = pcim_enable_device(pdev);
1532 if (rc)
1533 return rc;
1534
2852bcf7
TH
1535 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1536 if (!hpriv)
1537 return -ENOMEM;
1538
1539 /* Save IOCFG, this will be used for cable detection, quirk
1540 * detection and restoration on detach. This is necessary
1541 * because some ACPI implementations mess up cable related
1542 * bits on _STM. Reported on kernel bz#11879.
1543 */
1544 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1545
5016d7d2
TH
1546 /* ICH6R may be driven by either ata_piix or ahci driver
1547 * regardless of BIOS configuration. Make sure AHCI mode is
1548 * off.
1549 */
1550 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
da3ceb22 1551 rc = piix_disable_ahci(pdev);
5016d7d2
TH
1552 if (rc)
1553 return rc;
1554 }
1555
8b09f0da 1556 /* SATA map init can change port_info, do it before prepping host */
8b09f0da
TH
1557 if (port_flags & ATA_FLAG_SATA)
1558 hpriv->map = piix_init_sata_map(pdev, port_info,
1559 piix_map_db_table[ent->driver_data]);
1da177e4 1560
9363c382 1561 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
8b09f0da
TH
1562 if (rc)
1563 return rc;
1564 host->private_data = hpriv;
ff0fc146 1565
8b09f0da 1566 /* initialize controller */
c7290724 1567 if (port_flags & ATA_FLAG_SATA) {
8b09f0da 1568 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
be77e43a
TH
1569 rc = piix_init_sidpr(host);
1570 if (rc)
1571 return rc;
c7290724 1572 }
1da177e4 1573
43a98f05 1574 /* apply IOCFG bit18 quirk */
2852bcf7 1575 piix_iocfg_bit18_quirk(host);
43a98f05 1576
1da177e4
LT
1577 /* On ICH5, some BIOSen disable the interrupt using the
1578 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1579 * On ICH6, this bit has the same effect, but only when
1580 * MSI is disabled (and it is disabled, as we don't use
1581 * message-signalled interrupts currently).
1582 */
cca3974e 1583 if (port_flags & PIIX_FLAG_CHECKINTR)
a04ce0ff 1584 pci_intx(pdev, 1);
1da177e4 1585
c621b140
AC
1586 if (piix_check_450nx_errata(pdev)) {
1587 /* This writes into the master table but it does not
1588 really matter for this errata as we will apply it to
1589 all the PIIX devices on the board */
8b09f0da
TH
1590 host->ports[0]->mwdma_mask = 0;
1591 host->ports[0]->udma_mask = 0;
1592 host->ports[1]->mwdma_mask = 0;
1593 host->ports[1]->udma_mask = 0;
c621b140 1594 }
517d3cc1 1595 host->flags |= ATA_HOST_PARALLEL_SCAN;
8b09f0da
TH
1596
1597 pci_set_master(pdev);
9363c382 1598 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
1da177e4
LT
1599}
1600
2852bcf7
TH
1601static void piix_remove_one(struct pci_dev *pdev)
1602{
1603 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1604 struct piix_host_priv *hpriv = host->private_data;
1605
1606 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1607
1608 ata_pci_remove_one(pdev);
1609}
1610
1da177e4
LT
1611static int __init piix_init(void)
1612{
1613 int rc;
1614
b7887196
PR
1615 DPRINTK("pci_register_driver\n");
1616 rc = pci_register_driver(&piix_pci_driver);
1da177e4
LT
1617 if (rc)
1618 return rc;
1619
1620 in_module_init = 0;
1621
1622 DPRINTK("done\n");
1623 return 0;
1624}
1625
1da177e4
LT
1626static void __exit piix_exit(void)
1627{
1628 pci_unregister_driver(&piix_pci_driver);
1629}
1630
1631module_init(piix_init);
1632module_exit(piix_exit);
This page took 0.541726 seconds and 5 git commands to generate.