ata_piix: ICH7 does not support correct MWDMA timings
[deliverable/linux.git] / drivers / ata / ata_piix.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
ab771630 17 * Copyright (C) 2003 Red Hat Inc
af36d7f0
JG
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
d96212ed
AC
40 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
2c5ff671 43 * driver the list of errata that are relevant is below, going back to
d96212ed
AC
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
c611bed7 75 * ICH7 errata #16 - MWDMA1 timings are incorrect
d96212ed
AC
76 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
1da177e4
LT
84 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
6248e647 92#include <linux/device.h>
1da177e4
LT
93#include <scsi/scsi_host.h>
94#include <linux/libata.h>
b8b275ef 95#include <linux/dmi.h>
1da177e4
LT
96
97#define DRV_NAME "ata_piix"
c611bed7 98#define DRV_VERSION "2.13"
1da177e4
LT
99
100enum {
101 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
102 ICH5_PMR = 0x90, /* port mapping register */
103 ICH5_PCS = 0x92, /* port control and status */
c7290724
TH
104 PIIX_SIDPR_BAR = 5,
105 PIIX_SIDPR_LEN = 16,
106 PIIX_SIDPR_IDX = 0,
107 PIIX_SIDPR_DATA = 4,
1da177e4 108
ff0fc146 109 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
c7290724 110 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
1da177e4 111
800b3996
TH
112 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
113 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
b3362f88 114
1da177e4
LT
115 PIIX_80C_PRI = (1 << 5) | (1 << 4),
116 PIIX_80C_SEC = (1 << 7) | (1 << 6),
117
d33f58b8
TH
118 /* constants for mapping table */
119 P0 = 0, /* port 0 */
120 P1 = 1, /* port 1 */
121 P2 = 2, /* port 2 */
122 P3 = 3, /* port 3 */
123 IDE = -1, /* IDE */
124 NA = -2, /* not avaliable */
125 RV = -3, /* reserved */
126
7b6dbd68 127 PIIX_AHCI_DEVICE = 6,
b8b275ef
TH
128
129 /* host->flags bits */
130 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
1da177e4
LT
131};
132
9cde9ed1
TH
133enum piix_controller_ids {
134 /* controller IDs */
135 piix_pata_mwdma, /* PIIX3 MWDMA only */
136 piix_pata_33, /* PIIX4 at 33Mhz */
137 ich_pata_33, /* ICH up to UDMA 33 only */
138 ich_pata_66, /* ICH up to 66 Mhz */
139 ich_pata_100, /* ICH up to UDMA 100 */
c611bed7 140 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
9cde9ed1
TH
141 ich5_sata,
142 ich6_sata,
9c0bf675
TH
143 ich6m_sata,
144 ich8_sata,
9cde9ed1 145 ich8_2port_sata,
9c0bf675
TH
146 ich8m_apple_sata, /* locks up on second port enable */
147 tolapai_sata,
9cde9ed1
TH
148 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
149};
150
d33f58b8
TH
151struct piix_map_db {
152 const u32 mask;
73291a1c 153 const u16 port_enable;
d33f58b8
TH
154 const int map[][4];
155};
156
d96715c1
TH
157struct piix_host_priv {
158 const int *map;
2852bcf7 159 u32 saved_iocfg;
c7290724 160 void __iomem *sidpr;
d96715c1
TH
161};
162
2dcb407e
JG
163static int piix_init_one(struct pci_dev *pdev,
164 const struct pci_device_id *ent);
2852bcf7 165static void piix_remove_one(struct pci_dev *pdev);
a1efdaba 166static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
2dcb407e
JG
167static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
168static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
169static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
eb4a2c7f 170static int ich_pata_cable_detect(struct ata_port *ap);
25f98131 171static u8 piix_vmw_bmdma_status(struct ata_port *ap);
82ef04fb
TH
172static int piix_sidpr_scr_read(struct ata_link *link,
173 unsigned int reg, u32 *val);
174static int piix_sidpr_scr_write(struct ata_link *link,
175 unsigned int reg, u32 val);
b8b275ef
TH
176#ifdef CONFIG_PM
177static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
178static int piix_pci_device_resume(struct pci_dev *pdev);
179#endif
1da177e4
LT
180
181static unsigned int in_module_init = 1;
182
3b7d697d 183static const struct pci_device_id piix_pci_tbl[] = {
d2cdfc0d
A
184 /* Intel PIIX3 for the 430HX etc */
185 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
25f98131
TH
186 /* VMware ICH4 */
187 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
669a5db4
JG
188 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
189 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
190 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
669a5db4
JG
191 /* Intel PIIX4 */
192 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
193 /* Intel PIIX4 */
194 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
195 /* Intel PIIX */
196 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
197 /* Intel ICH (i810, i815, i840) UDMA 66*/
198 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
199 /* Intel ICH0 : UDMA 33*/
200 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
201 /* Intel ICH2M */
202 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
204 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* Intel ICH3M */
206 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* Intel ICH3 (E7500/1) UDMA 100 */
208 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
210 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* Intel ICH5 */
2eb829e9 213 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
214 /* C-ICH (i810E2) */
215 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
85cd7251 216 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
669a5db4
JG
217 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218 /* ICH6 (and 6) (i915) UDMA 100 */
219 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
220 /* ICH7/7-R (i945, i975) UDMA 100*/
c611bed7
AC
221 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
222 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
c1e6f28c
CL
223 /* ICH8 Mobile PATA Controller */
224 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
1da177e4
LT
225
226 /* NOTE: The following PCI ids must be kept in sync with the
227 * list in drivers/pci/quirks.c.
228 */
229
1d076e5b 230 /* 82801EB (ICH5) */
1da177e4 231 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 232 /* 82801EB (ICH5) */
1da177e4 233 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 234 /* 6300ESB (ICH5 variant with broken PCS present bits) */
5e56a37c 235 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 236 /* 6300ESB pretending RAID */
5e56a37c 237 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 238 /* 82801FB/FW (ICH6/ICH6W) */
1da177e4 239 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 240 /* 82801FR/FRW (ICH6R/ICH6RW) */
9c0bf675 241 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
5016d7d2
TH
242 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
243 * Attach iff the controller is in IDE mode. */
244 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
9c0bf675 245 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
1d076e5b 246 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
9c0bf675 247 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 248 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
9c0bf675 249 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
f98b6573 250 /* Enterprise Southbridge 2 (631xESB/632xESB) */
9c0bf675 251 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
f98b6573 252 /* SATA Controller 1 IDE (ICH8) */
9c0bf675 253 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 254 /* SATA Controller 2 IDE (ICH8) */
00242ec8 255 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
8d8ef2fb 256 /* Mobile SATA Controller IDE (ICH8M), Apple */
9c0bf675 257 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
23cf296e 258 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
487eff68 259 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
23cf296e
TH
260 /* Mobile SATA Controller IDE (ICH8M) */
261 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 262 /* SATA Controller IDE (ICH9) */
9c0bf675 263 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 264 /* SATA Controller IDE (ICH9) */
00242ec8 265 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 266 /* SATA Controller IDE (ICH9) */
00242ec8 267 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 268 /* SATA Controller IDE (ICH9M) */
00242ec8 269 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 270 /* SATA Controller IDE (ICH9M) */
00242ec8 271 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 272 /* SATA Controller IDE (ICH9M) */
9c0bf675 273 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
c5cf0ffa 274 /* SATA Controller IDE (Tolapai) */
9c0bf675 275 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
bf7f22b9 276 /* SATA Controller IDE (ICH10) */
9c0bf675 277 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
278 /* SATA Controller IDE (ICH10) */
279 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
280 /* SATA Controller IDE (ICH10) */
9c0bf675 281 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
282 /* SATA Controller IDE (ICH10) */
283 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
c6c6a1af
SH
284 /* SATA Controller IDE (PCH) */
285 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
286 /* SATA Controller IDE (PCH) */
0395e61b
SH
287 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
289 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
290 /* SATA Controller IDE (PCH) */
0395e61b
SH
291 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
292 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
293 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
294 /* SATA Controller IDE (PCH) */
295 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
1da177e4
LT
296 { } /* terminate list */
297};
298
299static struct pci_driver piix_pci_driver = {
300 .name = DRV_NAME,
301 .id_table = piix_pci_tbl,
302 .probe = piix_init_one,
2852bcf7 303 .remove = piix_remove_one,
438ac6d5 304#ifdef CONFIG_PM
b8b275ef
TH
305 .suspend = piix_pci_device_suspend,
306 .resume = piix_pci_device_resume,
438ac6d5 307#endif
1da177e4
LT
308};
309
193515d5 310static struct scsi_host_template piix_sht = {
68d1d07b 311 ATA_BMDMA_SHT(DRV_NAME),
1da177e4
LT
312};
313
029cfd6b 314static struct ata_port_operations piix_pata_ops = {
871af121 315 .inherits = &ata_bmdma32_port_ops,
029cfd6b 316 .cable_detect = ata_cable_40wire,
1da177e4
LT
317 .set_piomode = piix_set_piomode,
318 .set_dmamode = piix_set_dmamode,
a1efdaba 319 .prereset = piix_pata_prereset,
1da177e4
LT
320};
321
029cfd6b
TH
322static struct ata_port_operations piix_vmw_ops = {
323 .inherits = &piix_pata_ops,
324 .bmdma_status = piix_vmw_bmdma_status,
669a5db4
JG
325};
326
029cfd6b
TH
327static struct ata_port_operations ich_pata_ops = {
328 .inherits = &piix_pata_ops,
329 .cable_detect = ich_pata_cable_detect,
330 .set_dmamode = ich_set_dmamode,
1da177e4
LT
331};
332
029cfd6b
TH
333static struct ata_port_operations piix_sata_ops = {
334 .inherits = &ata_bmdma_port_ops,
25f98131
TH
335};
336
029cfd6b
TH
337static struct ata_port_operations piix_sidpr_sata_ops = {
338 .inherits = &piix_sata_ops,
57c9efdf 339 .hardreset = sata_std_hardreset,
c7290724
TH
340 .scr_read = piix_sidpr_scr_read,
341 .scr_write = piix_sidpr_scr_write,
c7290724
TH
342};
343
d96715c1 344static const struct piix_map_db ich5_map_db = {
d33f58b8 345 .mask = 0x7,
ea35d29e 346 .port_enable = 0x3,
d33f58b8
TH
347 .map = {
348 /* PM PS SM SS MAP */
349 { P0, NA, P1, NA }, /* 000b */
350 { P1, NA, P0, NA }, /* 001b */
351 { RV, RV, RV, RV },
352 { RV, RV, RV, RV },
353 { P0, P1, IDE, IDE }, /* 100b */
354 { P1, P0, IDE, IDE }, /* 101b */
355 { IDE, IDE, P0, P1 }, /* 110b */
356 { IDE, IDE, P1, P0 }, /* 111b */
357 },
358};
359
d96715c1 360static const struct piix_map_db ich6_map_db = {
d33f58b8 361 .mask = 0x3,
ea35d29e 362 .port_enable = 0xf,
d33f58b8
TH
363 .map = {
364 /* PM PS SM SS MAP */
79ea24e7 365 { P0, P2, P1, P3 }, /* 00b */
d33f58b8
TH
366 { IDE, IDE, P1, P3 }, /* 01b */
367 { P0, P2, IDE, IDE }, /* 10b */
368 { RV, RV, RV, RV },
369 },
370};
371
d96715c1 372static const struct piix_map_db ich6m_map_db = {
d33f58b8 373 .mask = 0x3,
ea35d29e 374 .port_enable = 0x5,
67083741
TH
375
376 /* Map 01b isn't specified in the doc but some notebooks use
c6446a4c
TH
377 * it anyway. MAP 01b have been spotted on both ICH6M and
378 * ICH7M.
67083741
TH
379 */
380 .map = {
381 /* PM PS SM SS MAP */
e04b3b9d 382 { P0, P2, NA, NA }, /* 00b */
67083741
TH
383 { IDE, IDE, P1, P3 }, /* 01b */
384 { P0, P2, IDE, IDE }, /* 10b */
385 { RV, RV, RV, RV },
386 },
387};
388
08f12edc
JG
389static const struct piix_map_db ich8_map_db = {
390 .mask = 0x3,
a0ce9aca 391 .port_enable = 0xf,
08f12edc
JG
392 .map = {
393 /* PM PS SM SS MAP */
158f30c8 394 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
08f12edc 395 { RV, RV, RV, RV },
ac2b0437 396 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
08f12edc
JG
397 { RV, RV, RV, RV },
398 },
399};
400
00242ec8 401static const struct piix_map_db ich8_2port_map_db = {
e2d352af
JG
402 .mask = 0x3,
403 .port_enable = 0x3,
404 .map = {
405 /* PM PS SM SS MAP */
406 { P0, NA, P1, NA }, /* 00b */
407 { RV, RV, RV, RV }, /* 01b */
408 { RV, RV, RV, RV }, /* 10b */
409 { RV, RV, RV, RV },
410 },
c5cf0ffa
JG
411};
412
8d8ef2fb
TR
413static const struct piix_map_db ich8m_apple_map_db = {
414 .mask = 0x3,
415 .port_enable = 0x1,
416 .map = {
417 /* PM PS SM SS MAP */
418 { P0, NA, NA, NA }, /* 00b */
419 { RV, RV, RV, RV },
420 { P0, P2, IDE, IDE }, /* 10b */
421 { RV, RV, RV, RV },
422 },
423};
424
00242ec8 425static const struct piix_map_db tolapai_map_db = {
8f73a688
JG
426 .mask = 0x3,
427 .port_enable = 0x3,
428 .map = {
429 /* PM PS SM SS MAP */
430 { P0, NA, P1, NA }, /* 00b */
431 { RV, RV, RV, RV }, /* 01b */
432 { RV, RV, RV, RV }, /* 10b */
433 { RV, RV, RV, RV },
434 },
435};
436
d96715c1
TH
437static const struct piix_map_db *piix_map_db_table[] = {
438 [ich5_sata] = &ich5_map_db,
d96715c1 439 [ich6_sata] = &ich6_map_db,
9c0bf675
TH
440 [ich6m_sata] = &ich6m_map_db,
441 [ich8_sata] = &ich8_map_db,
00242ec8 442 [ich8_2port_sata] = &ich8_2port_map_db,
9c0bf675
TH
443 [ich8m_apple_sata] = &ich8m_apple_map_db,
444 [tolapai_sata] = &tolapai_map_db,
d96715c1
TH
445};
446
1da177e4 447static struct ata_port_info piix_port_info[] = {
00242ec8
TH
448 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
449 {
00242ec8 450 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
451 .pio_mask = ATA_PIO4,
452 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
00242ec8
TH
453 .port_ops = &piix_pata_ops,
454 },
455
ec300d99 456 [piix_pata_33] = /* PIIX4 at 33MHz */
1d076e5b 457 {
b3362f88 458 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
459 .pio_mask = ATA_PIO4,
460 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
461 .udma_mask = ATA_UDMA2,
1d076e5b
TH
462 .port_ops = &piix_pata_ops,
463 },
464
ec300d99 465 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
669a5db4 466 {
b3362f88 467 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
468 .pio_mask = ATA_PIO4,
469 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
470 .udma_mask = ATA_UDMA2,
669a5db4
JG
471 .port_ops = &ich_pata_ops,
472 },
ec300d99
JG
473
474 [ich_pata_66] = /* ICH controllers up to 66MHz */
1da177e4 475 {
b3362f88 476 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
477 .pio_mask = ATA_PIO4,
478 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
669a5db4
JG
479 .udma_mask = ATA_UDMA4,
480 .port_ops = &ich_pata_ops,
481 },
85cd7251 482
ec300d99 483 [ich_pata_100] =
669a5db4 484 {
b3362f88 485 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
14bdef98
EIB
486 .pio_mask = ATA_PIO4,
487 .mwdma_mask = ATA_MWDMA12_ONLY,
488 .udma_mask = ATA_UDMA5,
669a5db4 489 .port_ops = &ich_pata_ops,
1da177e4
LT
490 },
491
c611bed7
AC
492 [ich_pata_100_nomwdma1] =
493 {
494 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
495 .pio_mask = ATA_PIO4,
496 .mwdma_mask = ATA_MWDMA2_ONLY,
497 .udma_mask = ATA_UDMA5,
498 .port_ops = &ich_pata_ops,
499 },
500
ec300d99 501 [ich5_sata] =
1da177e4 502 {
228c1590 503 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
504 .pio_mask = ATA_PIO4,
505 .mwdma_mask = ATA_MWDMA2,
bf6263a8 506 .udma_mask = ATA_UDMA6,
1da177e4
LT
507 .port_ops = &piix_sata_ops,
508 },
509
ec300d99 510 [ich6_sata] =
1da177e4 511 {
723159c5 512 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
513 .pio_mask = ATA_PIO4,
514 .mwdma_mask = ATA_MWDMA2,
bf6263a8 515 .udma_mask = ATA_UDMA6,
1da177e4
LT
516 .port_ops = &piix_sata_ops,
517 },
518
9c0bf675 519 [ich6m_sata] =
c368ca4e 520 {
5016d7d2 521 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
522 .pio_mask = ATA_PIO4,
523 .mwdma_mask = ATA_MWDMA2,
bf6263a8 524 .udma_mask = ATA_UDMA6,
c368ca4e
JG
525 .port_ops = &piix_sata_ops,
526 },
1d076e5b 527
9c0bf675 528 [ich8_sata] =
08f12edc 529 {
5016d7d2 530 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
531 .pio_mask = ATA_PIO4,
532 .mwdma_mask = ATA_MWDMA2,
bf6263a8 533 .udma_mask = ATA_UDMA6,
08f12edc
JG
534 .port_ops = &piix_sata_ops,
535 },
669a5db4 536
00242ec8 537 [ich8_2port_sata] =
c5cf0ffa 538 {
5016d7d2 539 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
540 .pio_mask = ATA_PIO4,
541 .mwdma_mask = ATA_MWDMA2,
c5cf0ffa
JG
542 .udma_mask = ATA_UDMA6,
543 .port_ops = &piix_sata_ops,
544 },
8f73a688 545
9c0bf675 546 [tolapai_sata] =
8f73a688 547 {
5016d7d2 548 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
549 .pio_mask = ATA_PIO4,
550 .mwdma_mask = ATA_MWDMA2,
8f73a688
JG
551 .udma_mask = ATA_UDMA6,
552 .port_ops = &piix_sata_ops,
553 },
8d8ef2fb 554
9c0bf675 555 [ich8m_apple_sata] =
8d8ef2fb 556 {
23cf296e 557 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
558 .pio_mask = ATA_PIO4,
559 .mwdma_mask = ATA_MWDMA2,
8d8ef2fb
TR
560 .udma_mask = ATA_UDMA6,
561 .port_ops = &piix_sata_ops,
562 },
563
25f98131
TH
564 [piix_pata_vmw] =
565 {
25f98131 566 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
567 .pio_mask = ATA_PIO4,
568 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
569 .udma_mask = ATA_UDMA2,
25f98131
TH
570 .port_ops = &piix_vmw_ops,
571 },
572
1da177e4
LT
573};
574
575static struct pci_bits piix_enable_bits[] = {
576 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
577 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
578};
579
580MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
581MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
582MODULE_LICENSE("GPL");
583MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
584MODULE_VERSION(DRV_VERSION);
585
fc085150
AC
586struct ich_laptop {
587 u16 device;
588 u16 subvendor;
589 u16 subdevice;
590};
591
592/*
593 * List of laptops that use short cables rather than 80 wire
594 */
595
596static const struct ich_laptop ich_laptop[] = {
597 /* devid, subvendor, subdev */
598 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
2655e2ce 599 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
babfb682 600 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
12340106 601 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
54174db3 602 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
d09addf6 603 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
b33620f9 604 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
e1fefea9
CIK
605 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
606 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
01ce2601 607 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
fc085150
AC
608 /* end marker */
609 { 0, }
610};
611
1da177e4 612/**
eb4a2c7f 613 * ich_pata_cable_detect - Probe host controller cable detect info
1da177e4
LT
614 * @ap: Port for which cable detect info is desired
615 *
616 * Read 80c cable indicator from ATA PCI device's PCI config
617 * register. This register is normally set by firmware (BIOS).
618 *
619 * LOCKING:
620 * None (inherited from caller).
621 */
669a5db4 622
eb4a2c7f 623static int ich_pata_cable_detect(struct ata_port *ap)
1da177e4 624{
cca3974e 625 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
2852bcf7 626 struct piix_host_priv *hpriv = ap->host->private_data;
fc085150 627 const struct ich_laptop *lap = &ich_laptop[0];
2852bcf7 628 u8 mask;
1da177e4 629
fc085150
AC
630 /* Check for specials - Acer Aspire 5602WLMi */
631 while (lap->device) {
632 if (lap->device == pdev->device &&
633 lap->subvendor == pdev->subsystem_vendor &&
2dcb407e 634 lap->subdevice == pdev->subsystem_device)
eb4a2c7f 635 return ATA_CBL_PATA40_SHORT;
2dcb407e 636
fc085150
AC
637 lap++;
638 }
639
1da177e4 640 /* check BIOS cable detect results */
2a88d1ac 641 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
2852bcf7 642 if ((hpriv->saved_iocfg & mask) == 0)
eb4a2c7f
AC
643 return ATA_CBL_PATA40;
644 return ATA_CBL_PATA80;
1da177e4
LT
645}
646
647/**
ccc4672a 648 * piix_pata_prereset - prereset for PATA host controller
cc0680a5 649 * @link: Target link
d4b2bab4 650 * @deadline: deadline jiffies for the operation
1da177e4 651 *
573db6b8
TH
652 * LOCKING:
653 * None (inherited from caller).
654 */
cc0680a5 655static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
1da177e4 656{
cc0680a5 657 struct ata_port *ap = link->ap;
cca3974e 658 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1da177e4 659
c961922b
AC
660 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
661 return -ENOENT;
9363c382 662 return ata_sff_prereset(link, deadline);
ccc4672a
TH
663}
664
1da177e4
LT
665/**
666 * piix_set_piomode - Initialize host controller PATA PIO timings
667 * @ap: Port whose timings we are configuring
668 * @adev: um
1da177e4
LT
669 *
670 * Set PIO mode for device, in host controller PCI config space.
671 *
672 * LOCKING:
673 * None (inherited from caller).
674 */
675
2dcb407e 676static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
1da177e4
LT
677{
678 unsigned int pio = adev->pio_mode - XFER_PIO_0;
cca3974e 679 struct pci_dev *dev = to_pci_dev(ap->host->dev);
1da177e4 680 unsigned int is_slave = (adev->devno != 0);
2a88d1ac 681 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
1da177e4
LT
682 unsigned int slave_port = 0x44;
683 u16 master_data;
684 u8 slave_data;
669a5db4
JG
685 u8 udma_enable;
686 int control = 0;
85cd7251 687
669a5db4
JG
688 /*
689 * See Intel Document 298600-004 for the timing programing rules
690 * for ICH controllers.
691 */
1da177e4
LT
692
693 static const /* ISP RTC */
694 u8 timings[][2] = { { 0, 0 },
695 { 0, 0 },
696 { 1, 0 },
697 { 2, 1 },
698 { 2, 3 }, };
699
669a5db4
JG
700 if (pio >= 2)
701 control |= 1; /* TIME1 enable */
702 if (ata_pio_need_iordy(adev))
703 control |= 2; /* IE enable */
704
85cd7251 705 /* Intel specifies that the PPE functionality is for disk only */
669a5db4
JG
706 if (adev->class == ATA_DEV_ATA)
707 control |= 4; /* PPE enable */
708
a5bf5f5a
TH
709 /* PIO configuration clears DTE unconditionally. It will be
710 * programmed in set_dmamode which is guaranteed to be called
711 * after set_piomode if any DMA mode is available.
712 */
1da177e4
LT
713 pci_read_config_word(dev, master_port, &master_data);
714 if (is_slave) {
a5bf5f5a
TH
715 /* clear TIME1|IE1|PPE1|DTE1 */
716 master_data &= 0xff0f;
1967b7ff 717 /* Enable SITRE (separate slave timing register) */
1da177e4 718 master_data |= 0x4000;
669a5db4
JG
719 /* enable PPE1, IE1 and TIME1 as needed */
720 master_data |= (control << 4);
1da177e4 721 pci_read_config_byte(dev, slave_port, &slave_data);
2a88d1ac 722 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4 723 /* Load the timing nibble for this slave */
a5bf5f5a
TH
724 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
725 << (ap->port_no ? 4 : 0);
1da177e4 726 } else {
a5bf5f5a
TH
727 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
728 master_data &= 0xccf0;
669a5db4
JG
729 /* Enable PPE, IE and TIME as appropriate */
730 master_data |= control;
a5bf5f5a 731 /* load ISP and RCT */
1da177e4
LT
732 master_data |=
733 (timings[pio][0] << 12) |
734 (timings[pio][1] << 8);
735 }
736 pci_write_config_word(dev, master_port, master_data);
737 if (is_slave)
738 pci_write_config_byte(dev, slave_port, slave_data);
669a5db4
JG
739
740 /* Ensure the UDMA bit is off - it will be turned back on if
741 UDMA is selected */
85cd7251 742
669a5db4
JG
743 if (ap->udma_mask) {
744 pci_read_config_byte(dev, 0x48, &udma_enable);
745 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
746 pci_write_config_byte(dev, 0x48, udma_enable);
747 }
1da177e4
LT
748}
749
750/**
669a5db4 751 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
1da177e4 752 * @ap: Port whose timings we are configuring
669a5db4 753 * @adev: Drive in question
c32a8fd7 754 * @isich: set if the chip is an ICH device
1da177e4
LT
755 *
756 * Set UDMA mode for device, in host controller PCI config space.
757 *
758 * LOCKING:
759 * None (inherited from caller).
760 */
761
2dcb407e 762static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
1da177e4 763{
cca3974e 764 struct pci_dev *dev = to_pci_dev(ap->host->dev);
669a5db4
JG
765 u8 master_port = ap->port_no ? 0x42 : 0x40;
766 u16 master_data;
767 u8 speed = adev->dma_mode;
768 int devid = adev->devno + 2 * ap->port_no;
dedf61db 769 u8 udma_enable = 0;
85cd7251 770
669a5db4
JG
771 static const /* ISP RTC */
772 u8 timings[][2] = { { 0, 0 },
773 { 0, 0 },
774 { 1, 0 },
775 { 2, 1 },
776 { 2, 3 }, };
777
778 pci_read_config_word(dev, master_port, &master_data);
d2cdfc0d
A
779 if (ap->udma_mask)
780 pci_read_config_byte(dev, 0x48, &udma_enable);
1da177e4
LT
781
782 if (speed >= XFER_UDMA_0) {
669a5db4
JG
783 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
784 u16 udma_timing;
785 u16 ideconf;
786 int u_clock, u_speed;
85cd7251 787
669a5db4 788 /*
2dcb407e 789 * UDMA is handled by a combination of clock switching and
85cd7251
JG
790 * selection of dividers
791 *
669a5db4 792 * Handy rule: Odd modes are UDMATIMx 01, even are 02
85cd7251 793 * except UDMA0 which is 00
669a5db4
JG
794 */
795 u_speed = min(2 - (udma & 1), udma);
796 if (udma == 5)
797 u_clock = 0x1000; /* 100Mhz */
798 else if (udma > 2)
799 u_clock = 1; /* 66Mhz */
800 else
801 u_clock = 0; /* 33Mhz */
85cd7251 802
669a5db4 803 udma_enable |= (1 << devid);
85cd7251 804
669a5db4
JG
805 /* Load the CT/RP selection */
806 pci_read_config_word(dev, 0x4A, &udma_timing);
807 udma_timing &= ~(3 << (4 * devid));
808 udma_timing |= u_speed << (4 * devid);
809 pci_write_config_word(dev, 0x4A, udma_timing);
810
85cd7251 811 if (isich) {
669a5db4
JG
812 /* Select a 33/66/100Mhz clock */
813 pci_read_config_word(dev, 0x54, &ideconf);
814 ideconf &= ~(0x1001 << devid);
815 ideconf |= u_clock << devid;
816 /* For ICH or later we should set bit 10 for better
817 performance (WR_PingPong_En) */
818 pci_write_config_word(dev, 0x54, ideconf);
1da177e4 819 }
1da177e4 820 } else {
669a5db4
JG
821 /*
822 * MWDMA is driven by the PIO timings. We must also enable
823 * IORDY unconditionally along with TIME1. PPE has already
824 * been set when the PIO timing was set.
825 */
826 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
827 unsigned int control;
828 u8 slave_data;
829 const unsigned int needed_pio[3] = {
830 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
831 };
832 int pio = needed_pio[mwdma] - XFER_PIO_0;
85cd7251 833
669a5db4 834 control = 3; /* IORDY|TIME1 */
85cd7251 835
669a5db4
JG
836 /* If the drive MWDMA is faster than it can do PIO then
837 we must force PIO into PIO0 */
85cd7251 838
669a5db4
JG
839 if (adev->pio_mode < needed_pio[mwdma])
840 /* Enable DMA timing only */
841 control |= 8; /* PIO cycles in PIO0 */
842
843 if (adev->devno) { /* Slave */
844 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
845 master_data |= control << 4;
846 pci_read_config_byte(dev, 0x44, &slave_data);
a5bf5f5a 847 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4
JG
848 /* Load the matching timing */
849 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
850 pci_write_config_byte(dev, 0x44, slave_data);
851 } else { /* Master */
85cd7251 852 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
669a5db4
JG
853 and master timing bits */
854 master_data |= control;
855 master_data |=
856 (timings[pio][0] << 12) |
857 (timings[pio][1] << 8);
858 }
a5bf5f5a
TH
859
860 if (ap->udma_mask) {
861 udma_enable &= ~(1 << devid);
862 pci_write_config_word(dev, master_port, master_data);
863 }
1da177e4 864 }
669a5db4
JG
865 /* Don't scribble on 0x48 if the controller does not support UDMA */
866 if (ap->udma_mask)
867 pci_write_config_byte(dev, 0x48, udma_enable);
868}
869
870/**
871 * piix_set_dmamode - Initialize host controller PATA DMA timings
872 * @ap: Port whose timings we are configuring
873 * @adev: um
874 *
875 * Set MW/UDMA mode for device, in host controller PCI config space.
876 *
877 * LOCKING:
878 * None (inherited from caller).
879 */
880
2dcb407e 881static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
882{
883 do_pata_set_dmamode(ap, adev, 0);
884}
885
886/**
887 * ich_set_dmamode - Initialize host controller PATA DMA timings
888 * @ap: Port whose timings we are configuring
889 * @adev: um
890 *
891 * Set MW/UDMA mode for device, in host controller PCI config space.
892 *
893 * LOCKING:
894 * None (inherited from caller).
895 */
896
2dcb407e 897static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
898{
899 do_pata_set_dmamode(ap, adev, 1);
1da177e4
LT
900}
901
c7290724
TH
902/*
903 * Serial ATA Index/Data Pair Superset Registers access
904 *
905 * Beginning from ICH8, there's a sane way to access SCRs using index
be77e43a
TH
906 * and data register pair located at BAR5 which means that we have
907 * separate SCRs for master and slave. This is handled using libata
908 * slave_link facility.
c7290724
TH
909 */
910static const int piix_sidx_map[] = {
911 [SCR_STATUS] = 0,
912 [SCR_ERROR] = 2,
913 [SCR_CONTROL] = 1,
914};
915
be77e43a 916static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
c7290724 917{
be77e43a 918 struct ata_port *ap = link->ap;
c7290724
TH
919 struct piix_host_priv *hpriv = ap->host->private_data;
920
be77e43a 921 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
c7290724
TH
922 hpriv->sidpr + PIIX_SIDPR_IDX);
923}
924
82ef04fb
TH
925static int piix_sidpr_scr_read(struct ata_link *link,
926 unsigned int reg, u32 *val)
c7290724 927{
be77e43a 928 struct piix_host_priv *hpriv = link->ap->host->private_data;
c7290724
TH
929
930 if (reg >= ARRAY_SIZE(piix_sidx_map))
931 return -EINVAL;
932
be77e43a
TH
933 piix_sidpr_sel(link, reg);
934 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
935 return 0;
936}
937
82ef04fb
TH
938static int piix_sidpr_scr_write(struct ata_link *link,
939 unsigned int reg, u32 val)
c7290724 940{
be77e43a 941 struct piix_host_priv *hpriv = link->ap->host->private_data;
82ef04fb 942
c7290724
TH
943 if (reg >= ARRAY_SIZE(piix_sidx_map))
944 return -EINVAL;
945
be77e43a
TH
946 piix_sidpr_sel(link, reg);
947 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
948 return 0;
949}
950
b8b275ef 951#ifdef CONFIG_PM
8c3832eb
TH
952static int piix_broken_suspend(void)
953{
1855256c 954 static const struct dmi_system_id sysids[] = {
4c74d4ec
TH
955 {
956 .ident = "TECRA M3",
957 .matches = {
958 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
959 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
960 },
961 },
04d86d6f
PS
962 {
963 .ident = "TECRA M3",
964 .matches = {
965 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
966 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
967 },
968 },
d1aa690a
PS
969 {
970 .ident = "TECRA M4",
971 .matches = {
972 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
973 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
974 },
975 },
040dee53
TH
976 {
977 .ident = "TECRA M4",
978 .matches = {
979 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
980 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
981 },
982 },
8c3832eb
TH
983 {
984 .ident = "TECRA M5",
985 .matches = {
986 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
987 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
988 },
b8b275ef 989 },
ffe188dd
PS
990 {
991 .ident = "TECRA M6",
992 .matches = {
993 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
994 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
995 },
996 },
5c08ea01
TH
997 {
998 .ident = "TECRA M7",
999 .matches = {
1000 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1001 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1002 },
1003 },
04d86d6f
PS
1004 {
1005 .ident = "TECRA A8",
1006 .matches = {
1007 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1008 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1009 },
1010 },
ffe188dd
PS
1011 {
1012 .ident = "Satellite R20",
1013 .matches = {
1014 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1015 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1016 },
1017 },
04d86d6f
PS
1018 {
1019 .ident = "Satellite R25",
1020 .matches = {
1021 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1022 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1023 },
1024 },
3cc0b9d3
TH
1025 {
1026 .ident = "Satellite U200",
1027 .matches = {
1028 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1029 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1030 },
1031 },
04d86d6f
PS
1032 {
1033 .ident = "Satellite U200",
1034 .matches = {
1035 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1036 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1037 },
1038 },
62320e23
YC
1039 {
1040 .ident = "Satellite Pro U200",
1041 .matches = {
1042 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1043 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1044 },
1045 },
8c3832eb
TH
1046 {
1047 .ident = "Satellite U205",
1048 .matches = {
1049 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1050 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1051 },
b8b275ef 1052 },
de753e5e
TH
1053 {
1054 .ident = "SATELLITE U205",
1055 .matches = {
1056 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1057 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1058 },
1059 },
8c3832eb
TH
1060 {
1061 .ident = "Portege M500",
1062 .matches = {
1063 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1064 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1065 },
b8b275ef 1066 },
c3f93b8f
TH
1067 {
1068 .ident = "VGN-BX297XP",
1069 .matches = {
1070 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1071 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1072 },
1073 },
7d051548
JG
1074
1075 { } /* terminate list */
8c3832eb 1076 };
7abe79c3
TH
1077 static const char *oemstrs[] = {
1078 "Tecra M3,",
1079 };
1080 int i;
8c3832eb
TH
1081
1082 if (dmi_check_system(sysids))
1083 return 1;
1084
7abe79c3
TH
1085 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1086 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1087 return 1;
1088
1eedb4a9
TH
1089 /* TECRA M4 sometimes forgets its identify and reports bogus
1090 * DMI information. As the bogus information is a bit
1091 * generic, match as many entries as possible. This manual
1092 * matching is necessary because dmi_system_id.matches is
1093 * limited to four entries.
1094 */
3c387730
JS
1095 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1096 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1097 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1098 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1099 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1100 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1101 dmi_match(DMI_BOARD_VERSION, "Version A0"))
1eedb4a9
TH
1102 return 1;
1103
8c3832eb
TH
1104 return 0;
1105}
b8b275ef
TH
1106
1107static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1108{
1109 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1110 unsigned long flags;
1111 int rc = 0;
1112
1113 rc = ata_host_suspend(host, mesg);
1114 if (rc)
1115 return rc;
1116
1117 /* Some braindamaged ACPI suspend implementations expect the
1118 * controller to be awake on entry; otherwise, it burns cpu
1119 * cycles and power trying to do something to the sleeping
1120 * beauty.
1121 */
3a2d5b70 1122 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
b8b275ef
TH
1123 pci_save_state(pdev);
1124
1125 /* mark its power state as "unknown", since we don't
1126 * know if e.g. the BIOS will change its device state
1127 * when we suspend.
1128 */
1129 if (pdev->current_state == PCI_D0)
1130 pdev->current_state = PCI_UNKNOWN;
1131
1132 /* tell resume that it's waking up from broken suspend */
1133 spin_lock_irqsave(&host->lock, flags);
1134 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1135 spin_unlock_irqrestore(&host->lock, flags);
1136 } else
1137 ata_pci_device_do_suspend(pdev, mesg);
1138
1139 return 0;
1140}
1141
1142static int piix_pci_device_resume(struct pci_dev *pdev)
1143{
1144 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1145 unsigned long flags;
1146 int rc;
1147
1148 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1149 spin_lock_irqsave(&host->lock, flags);
1150 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1151 spin_unlock_irqrestore(&host->lock, flags);
1152
1153 pci_set_power_state(pdev, PCI_D0);
1154 pci_restore_state(pdev);
1155
1156 /* PCI device wasn't disabled during suspend. Use
0b62e13b
TH
1157 * pci_reenable_device() to avoid affecting the enable
1158 * count.
b8b275ef 1159 */
0b62e13b 1160 rc = pci_reenable_device(pdev);
b8b275ef
TH
1161 if (rc)
1162 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1163 "device after resume (%d)\n", rc);
1164 } else
1165 rc = ata_pci_device_do_resume(pdev);
1166
1167 if (rc == 0)
1168 ata_host_resume(host);
1169
1170 return rc;
1171}
1172#endif
1173
25f98131
TH
1174static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1175{
1176 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1177}
1178
1da177e4
LT
1179#define AHCI_PCI_BAR 5
1180#define AHCI_GLOBAL_CTL 0x04
1181#define AHCI_ENABLE (1 << 31)
1182static int piix_disable_ahci(struct pci_dev *pdev)
1183{
ea6ba10b 1184 void __iomem *mmio;
1da177e4
LT
1185 u32 tmp;
1186 int rc = 0;
1187
1188 /* BUG: pci_enable_device has not yet been called. This
1189 * works because this device is usually set up by BIOS.
1190 */
1191
374b1873
JG
1192 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1193 !pci_resource_len(pdev, AHCI_PCI_BAR))
1da177e4 1194 return 0;
7b6dbd68 1195
374b1873 1196 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1da177e4
LT
1197 if (!mmio)
1198 return -ENOMEM;
7b6dbd68 1199
c47a631f 1200 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1201 if (tmp & AHCI_ENABLE) {
1202 tmp &= ~AHCI_ENABLE;
c47a631f 1203 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
1da177e4 1204
c47a631f 1205 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1206 if (tmp & AHCI_ENABLE)
1207 rc = -EIO;
1208 }
7b6dbd68 1209
374b1873 1210 pci_iounmap(pdev, mmio);
1da177e4
LT
1211 return rc;
1212}
1213
c621b140
AC
1214/**
1215 * piix_check_450nx_errata - Check for problem 450NX setup
c893a3ae 1216 * @ata_dev: the PCI device to check
2e9edbf8 1217 *
c621b140
AC
1218 * Check for the present of 450NX errata #19 and errata #25. If
1219 * they are found return an error code so we can turn off DMA
1220 */
1221
1222static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1223{
1224 struct pci_dev *pdev = NULL;
1225 u16 cfg;
c621b140 1226 int no_piix_dma = 0;
2e9edbf8 1227
2dcb407e 1228 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
c621b140
AC
1229 /* Look for 450NX PXB. Check for problem configurations
1230 A PCI quirk checks bit 6 already */
c621b140
AC
1231 pci_read_config_word(pdev, 0x41, &cfg);
1232 /* Only on the original revision: IDE DMA can hang */
44c10138 1233 if (pdev->revision == 0x00)
c621b140
AC
1234 no_piix_dma = 1;
1235 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
44c10138 1236 else if (cfg & (1<<14) && pdev->revision < 5)
c621b140
AC
1237 no_piix_dma = 2;
1238 }
31a34fe7 1239 if (no_piix_dma)
c621b140 1240 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
31a34fe7 1241 if (no_piix_dma == 2)
c621b140
AC
1242 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1243 return no_piix_dma;
2e9edbf8 1244}
c621b140 1245
8b09f0da 1246static void __devinit piix_init_pcs(struct ata_host *host,
ea35d29e
JG
1247 const struct piix_map_db *map_db)
1248{
8b09f0da 1249 struct pci_dev *pdev = to_pci_dev(host->dev);
ea35d29e
JG
1250 u16 pcs, new_pcs;
1251
1252 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1253
1254 new_pcs = pcs | map_db->port_enable;
1255
1256 if (new_pcs != pcs) {
1257 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1258 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1259 msleep(150);
1260 }
1261}
1262
8b09f0da
TH
1263static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1264 struct ata_port_info *pinfo,
1265 const struct piix_map_db *map_db)
d33f58b8 1266{
b4482a4b 1267 const int *map;
d33f58b8
TH
1268 int i, invalid_map = 0;
1269 u8 map_value;
1270
1271 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1272
1273 map = map_db->map[map_value & map_db->mask];
1274
1275 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1276 for (i = 0; i < 4; i++) {
1277 switch (map[i]) {
1278 case RV:
1279 invalid_map = 1;
1280 printk(" XX");
1281 break;
1282
1283 case NA:
1284 printk(" --");
1285 break;
1286
1287 case IDE:
1288 WARN_ON((i & 1) || map[i + 1] != IDE);
669a5db4 1289 pinfo[i / 2] = piix_port_info[ich_pata_100];
d33f58b8
TH
1290 i++;
1291 printk(" IDE IDE");
1292 break;
1293
1294 default:
1295 printk(" P%d", map[i]);
1296 if (i & 1)
cca3974e 1297 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
d33f58b8
TH
1298 break;
1299 }
1300 }
1301 printk(" ]\n");
1302
1303 if (invalid_map)
1304 dev_printk(KERN_ERR, &pdev->dev,
1305 "invalid MAP value %u\n", map_value);
1306
8b09f0da 1307 return map;
d33f58b8
TH
1308}
1309
e9c1670c
TH
1310static bool piix_no_sidpr(struct ata_host *host)
1311{
1312 struct pci_dev *pdev = to_pci_dev(host->dev);
1313
1314 /*
1315 * Samsung DB-P70 only has three ATA ports exposed and
1316 * curiously the unconnected first port reports link online
1317 * while not responding to SRST protocol causing excessive
1318 * detection delay.
1319 *
1320 * Unfortunately, the system doesn't carry enough DMI
1321 * information to identify the machine but does have subsystem
1322 * vendor and device set. As it's unclear whether the
1323 * subsystem vendor/device is used only for this specific
1324 * board, the port can't be disabled solely with the
1325 * information; however, turning off SIDPR access works around
1326 * the problem. Turn it off.
1327 *
1328 * This problem is reported in bnc#441240.
1329 *
1330 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1331 */
1332 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1333 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1334 pdev->subsystem_device == 0xb049) {
1335 dev_printk(KERN_WARNING, host->dev,
1336 "Samsung DB-P70 detected, disabling SIDPR\n");
1337 return true;
1338 }
1339
1340 return false;
1341}
1342
be77e43a 1343static int __devinit piix_init_sidpr(struct ata_host *host)
c7290724
TH
1344{
1345 struct pci_dev *pdev = to_pci_dev(host->dev);
1346 struct piix_host_priv *hpriv = host->private_data;
be77e43a 1347 struct ata_link *link0 = &host->ports[0]->link;
cb6716c8 1348 u32 scontrol;
be77e43a 1349 int i, rc;
c7290724
TH
1350
1351 /* check for availability */
1352 for (i = 0; i < 4; i++)
1353 if (hpriv->map[i] == IDE)
be77e43a 1354 return 0;
c7290724 1355
e9c1670c
TH
1356 /* is it blacklisted? */
1357 if (piix_no_sidpr(host))
1358 return 0;
1359
c7290724 1360 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
be77e43a 1361 return 0;
c7290724
TH
1362
1363 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1364 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
be77e43a 1365 return 0;
c7290724
TH
1366
1367 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
be77e43a 1368 return 0;
c7290724
TH
1369
1370 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
cb6716c8
TH
1371
1372 /* SCR access via SIDPR doesn't work on some configurations.
1373 * Give it a test drive by inhibiting power save modes which
1374 * we'll do anyway.
1375 */
be77e43a 1376 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1377
1378 /* if IPM is already 3, SCR access is probably working. Don't
1379 * un-inhibit power save modes as BIOS might have inhibited
1380 * them for a reason.
1381 */
1382 if ((scontrol & 0xf00) != 0x300) {
1383 scontrol |= 0x300;
be77e43a
TH
1384 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1385 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1386
1387 if ((scontrol & 0xf00) != 0x300) {
1388 dev_printk(KERN_INFO, host->dev, "SCR access via "
1389 "SIDPR is available but doesn't work\n");
be77e43a 1390 return 0;
cb6716c8
TH
1391 }
1392 }
1393
be77e43a
TH
1394 /* okay, SCRs available, set ops and ask libata for slave_link */
1395 for (i = 0; i < 2; i++) {
1396 struct ata_port *ap = host->ports[i];
1397
1398 ap->ops = &piix_sidpr_sata_ops;
1399
1400 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1401 rc = ata_slave_link_init(ap);
1402 if (rc)
1403 return rc;
1404 }
1405 }
1406
1407 return 0;
c7290724
TH
1408}
1409
2852bcf7 1410static void piix_iocfg_bit18_quirk(struct ata_host *host)
43a98f05 1411{
1855256c 1412 static const struct dmi_system_id sysids[] = {
43a98f05
TH
1413 {
1414 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1415 * isn't used to boot the system which
1416 * disables the channel.
1417 */
1418 .ident = "M570U",
1419 .matches = {
1420 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1421 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1422 },
1423 },
7d051548
JG
1424
1425 { } /* terminate list */
43a98f05 1426 };
2852bcf7
TH
1427 struct pci_dev *pdev = to_pci_dev(host->dev);
1428 struct piix_host_priv *hpriv = host->private_data;
43a98f05
TH
1429
1430 if (!dmi_check_system(sysids))
1431 return;
1432
1433 /* The datasheet says that bit 18 is NOOP but certain systems
1434 * seem to use it to disable a channel. Clear the bit on the
1435 * affected systems.
1436 */
2852bcf7 1437 if (hpriv->saved_iocfg & (1 << 18)) {
43a98f05
TH
1438 dev_printk(KERN_INFO, &pdev->dev,
1439 "applying IOCFG bit18 quirk\n");
2852bcf7
TH
1440 pci_write_config_dword(pdev, PIIX_IOCFG,
1441 hpriv->saved_iocfg & ~(1 << 18));
43a98f05
TH
1442 }
1443}
1444
5f451fe1
RW
1445static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1446{
1447 static const struct dmi_system_id broken_systems[] = {
1448 {
1449 .ident = "HP Compaq 2510p",
1450 .matches = {
1451 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1452 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1453 },
1454 /* PCI slot number of the controller */
1455 .driver_data = (void *)0x1FUL,
1456 },
1457
1458 { } /* terminate list */
1459 };
1460 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1461
1462 if (dmi) {
1463 unsigned long slot = (unsigned long)dmi->driver_data;
1464 /* apply the quirk only to on-board controllers */
1465 return slot == PCI_SLOT(pdev->devfn);
1466 }
1467
1468 return false;
1469}
1470
1da177e4
LT
1471/**
1472 * piix_init_one - Register PIIX ATA PCI device with kernel services
1473 * @pdev: PCI device to register
1474 * @ent: Entry in piix_pci_tbl matching with @pdev
1475 *
1476 * Called from kernel PCI layer. We probe for combined mode (sigh),
1477 * and then hand over control to libata, for it to do the rest.
1478 *
1479 * LOCKING:
1480 * Inherited from PCI layer (may sleep).
1481 *
1482 * RETURNS:
1483 * Zero on success, or -ERRNO value.
1484 */
1485
bc5468f5
AB
1486static int __devinit piix_init_one(struct pci_dev *pdev,
1487 const struct pci_device_id *ent)
1da177e4
LT
1488{
1489 static int printed_version;
24dc5f33 1490 struct device *dev = &pdev->dev;
d33f58b8 1491 struct ata_port_info port_info[2];
1626aeb8 1492 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
cca3974e 1493 unsigned long port_flags;
8b09f0da
TH
1494 struct ata_host *host;
1495 struct piix_host_priv *hpriv;
1496 int rc;
1da177e4
LT
1497
1498 if (!printed_version++)
6248e647
JG
1499 dev_printk(KERN_DEBUG, &pdev->dev,
1500 "version " DRV_VERSION "\n");
1da177e4
LT
1501
1502 /* no hotplugging support (FIXME) */
1503 if (!in_module_init)
1504 return -ENODEV;
1505
5f451fe1
RW
1506 if (piix_broken_system_poweroff(pdev)) {
1507 piix_port_info[ent->driver_data].flags |=
1508 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1509 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1510 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1511 "on poweroff and hibernation\n");
1512 }
1513
8b09f0da
TH
1514 port_info[0] = piix_port_info[ent->driver_data];
1515 port_info[1] = piix_port_info[ent->driver_data];
1516
1517 port_flags = port_info[0].flags;
1518
1519 /* enable device and prepare host */
1520 rc = pcim_enable_device(pdev);
1521 if (rc)
1522 return rc;
1523
2852bcf7
TH
1524 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1525 if (!hpriv)
1526 return -ENOMEM;
1527
1528 /* Save IOCFG, this will be used for cable detection, quirk
1529 * detection and restoration on detach. This is necessary
1530 * because some ACPI implementations mess up cable related
1531 * bits on _STM. Reported on kernel bz#11879.
1532 */
1533 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1534
5016d7d2
TH
1535 /* ICH6R may be driven by either ata_piix or ahci driver
1536 * regardless of BIOS configuration. Make sure AHCI mode is
1537 * off.
1538 */
1539 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
da3ceb22 1540 rc = piix_disable_ahci(pdev);
5016d7d2
TH
1541 if (rc)
1542 return rc;
1543 }
1544
8b09f0da 1545 /* SATA map init can change port_info, do it before prepping host */
8b09f0da
TH
1546 if (port_flags & ATA_FLAG_SATA)
1547 hpriv->map = piix_init_sata_map(pdev, port_info,
1548 piix_map_db_table[ent->driver_data]);
1da177e4 1549
9363c382 1550 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
8b09f0da
TH
1551 if (rc)
1552 return rc;
1553 host->private_data = hpriv;
ff0fc146 1554
8b09f0da 1555 /* initialize controller */
c7290724 1556 if (port_flags & ATA_FLAG_SATA) {
8b09f0da 1557 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
be77e43a
TH
1558 rc = piix_init_sidpr(host);
1559 if (rc)
1560 return rc;
c7290724 1561 }
1da177e4 1562
43a98f05 1563 /* apply IOCFG bit18 quirk */
2852bcf7 1564 piix_iocfg_bit18_quirk(host);
43a98f05 1565
1da177e4
LT
1566 /* On ICH5, some BIOSen disable the interrupt using the
1567 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1568 * On ICH6, this bit has the same effect, but only when
1569 * MSI is disabled (and it is disabled, as we don't use
1570 * message-signalled interrupts currently).
1571 */
cca3974e 1572 if (port_flags & PIIX_FLAG_CHECKINTR)
a04ce0ff 1573 pci_intx(pdev, 1);
1da177e4 1574
c621b140
AC
1575 if (piix_check_450nx_errata(pdev)) {
1576 /* This writes into the master table but it does not
1577 really matter for this errata as we will apply it to
1578 all the PIIX devices on the board */
8b09f0da
TH
1579 host->ports[0]->mwdma_mask = 0;
1580 host->ports[0]->udma_mask = 0;
1581 host->ports[1]->mwdma_mask = 0;
1582 host->ports[1]->udma_mask = 0;
c621b140 1583 }
8b09f0da
TH
1584
1585 pci_set_master(pdev);
9363c382 1586 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
1da177e4
LT
1587}
1588
2852bcf7
TH
1589static void piix_remove_one(struct pci_dev *pdev)
1590{
1591 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1592 struct piix_host_priv *hpriv = host->private_data;
1593
1594 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1595
1596 ata_pci_remove_one(pdev);
1597}
1598
1da177e4
LT
1599static int __init piix_init(void)
1600{
1601 int rc;
1602
b7887196
PR
1603 DPRINTK("pci_register_driver\n");
1604 rc = pci_register_driver(&piix_pci_driver);
1da177e4
LT
1605 if (rc)
1606 return rc;
1607
1608 in_module_init = 0;
1609
1610 DPRINTK("done\n");
1611 return 0;
1612}
1613
1da177e4
LT
1614static void __exit piix_exit(void)
1615{
1616 pci_unregister_driver(&piix_pci_driver);
1617}
1618
1619module_init(piix_init);
1620module_exit(piix_exit);
This page took 0.69629 seconds and 5 git commands to generate.