Merge branch 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/tytso/ext4
[deliverable/linux.git] / drivers / ata / sata_promise.c
CommitLineData
1da177e4
LT
1/*
2 * sata_promise.c - Promise SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5595ddf9 5 * Mikael Pettersson <mikpe@it.uu.se>
1da177e4
LT
6 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2003-2004 Red Hat, Inc.
10 *
1da177e4 11 *
af36d7f0
JG
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
29 *
30 * Hardware information only available under NDA.
1da177e4
LT
31 *
32 */
33
34#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/pci.h>
37#include <linux/init.h>
38#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
a9524a76 41#include <linux/device.h>
95006188 42#include <scsi/scsi.h>
1da177e4 43#include <scsi/scsi_host.h>
193515d5 44#include <scsi/scsi_cmnd.h>
1da177e4 45#include <linux/libata.h>
1da177e4
LT
46#include "sata_promise.h"
47
48#define DRV_NAME "sata_promise"
c07a9c49 49#define DRV_VERSION "2.12"
1da177e4
LT
50
51enum {
eca25dca 52 PDC_MAX_PORTS = 4,
0d5ff566 53 PDC_MMIO_BAR = 3,
b9ccd4a9 54 PDC_MAX_PRD = LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */
0d5ff566 55
821d22cd
MP
56 /* host register offsets (from host->iomap[PDC_MMIO_BAR]) */
57 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
58 PDC_FLASH_CTL = 0x44, /* Flash control register */
59 PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
60 PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */
61 PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */
62 PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */
63
64 /* per-port ATA register offsets (from ap->ioaddr.cmd_addr) */
95006188
MP
65 PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */
66 PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */
67 PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */
68 PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */
69 PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */
70 PDC_DEVICE = 0x18, /* Device/Head reg (per port) */
71 PDC_COMMAND = 0x1C, /* Command/status reg (per port) */
73fd456b 72 PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */
1da177e4 73 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
1da177e4
LT
74 PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
75 PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
821d22cd
MP
76
77 /* per-port SATA register offsets (from ap->ioaddr.scr_addr) */
78 PDC_PHYMODE4 = 0x14,
1da177e4 79
176efb05
MP
80 /* PDC_GLOBAL_CTL bit definitions */
81 PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */
82 PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */
83 PDC_DH_ERR = (1 << 10), /* PCI error while loading data */
84 PDC2_HTO_ERR = (1 << 12), /* host bus timeout */
85 PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */
86 PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */
87 PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */
88 PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */
89 PDC_DRIVE_ERR = (1 << 21), /* drive error */
90 PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */
91 PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */
92 PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR,
5796d1c4
JG
93 PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR |
94 PDC2_ATA_DMA_CNT_ERR,
95 PDC_ERR_MASK = PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR |
96 PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR |
97 PDC_DRIVE_ERR | PDC_PCI_SYS_ERR |
98 PDC1_ERR_MASK | PDC2_ERR_MASK,
1da177e4
LT
99
100 board_2037x = 0, /* FastTrak S150 TX2plus */
eca25dca
TH
101 board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */
102 board_20319 = 2, /* FastTrak S150 TX4 */
103 board_20619 = 3, /* FastTrak TX4000 */
104 board_2057x = 4, /* SATAII150 Tx2plus */
d0e58031 105 board_2057x_pata = 5, /* SATAII150 Tx2plus PATA port */
eca25dca 106 board_40518 = 6, /* SATAII150 Tx4 */
1da177e4 107
6340f019 108 PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */
1da177e4 109
95006188
MP
110 /* Sequence counter control registers bit definitions */
111 PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */
112
113 /* Feature register values */
114 PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */
115 PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */
116
117 /* Device/Head register values */
118 PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */
119
25b93d81
MP
120 /* PDC_CTLSTAT bit definitions */
121 PDC_DMA_ENABLE = (1 << 7),
122 PDC_IRQ_DISABLE = (1 << 10),
1da177e4 123 PDC_RESET = (1 << 11), /* HDMA reset */
50630195 124
25b93d81 125 PDC_COMMON_FLAGS = ATA_FLAG_NO_LEGACY |
95006188 126 ATA_FLAG_MMIO |
3d0a59c0 127 ATA_FLAG_PIO_POLLING,
b2d1eee1 128
eca25dca
TH
129 /* ap->flags bits */
130 PDC_FLAG_GEN_II = (1 << 24),
131 PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */
132 PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */
1da177e4
LT
133};
134
1da177e4
LT
135struct pdc_port_priv {
136 u8 *pkt;
137 dma_addr_t pkt_dma;
138};
139
82ef04fb
TH
140static int pdc_sata_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
141static int pdc_sata_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
7715a6f9 142static int pdc_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
eca25dca
TH
143static int pdc_common_port_start(struct ata_port *ap);
144static int pdc_sata_port_start(struct ata_port *ap);
1da177e4 145static void pdc_qc_prep(struct ata_queued_cmd *qc);
057ace5e
JG
146static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
147static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
95006188 148static int pdc_check_atapi_dma(struct ata_queued_cmd *qc);
724114a5 149static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc);
1da177e4 150static void pdc_irq_clear(struct ata_port *ap);
9363c382 151static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc);
25b93d81 152static void pdc_freeze(struct ata_port *ap);
c07a9c49 153static void pdc_sata_freeze(struct ata_port *ap);
25b93d81 154static void pdc_thaw(struct ata_port *ap);
c07a9c49 155static void pdc_sata_thaw(struct ata_port *ap);
a1efdaba 156static void pdc_error_handler(struct ata_port *ap);
25b93d81 157static void pdc_post_internal_cmd(struct ata_queued_cmd *qc);
724114a5
MP
158static int pdc_pata_cable_detect(struct ata_port *ap);
159static int pdc_sata_cable_detect(struct ata_port *ap);
374b1873 160
193515d5 161static struct scsi_host_template pdc_ata_sht = {
68d1d07b 162 ATA_BASE_SHT(DRV_NAME),
b9ccd4a9 163 .sg_tablesize = PDC_MAX_PRD,
1da177e4 164 .dma_boundary = ATA_DMA_BOUNDARY,
1da177e4
LT
165};
166
029cfd6b
TH
167static const struct ata_port_operations pdc_common_ops = {
168 .inherits = &ata_sff_port_ops,
169
5682ed33
TH
170 .sff_tf_load = pdc_tf_load_mmio,
171 .sff_exec_command = pdc_exec_command_mmio,
95006188 172 .check_atapi_dma = pdc_check_atapi_dma,
95006188 173 .qc_prep = pdc_qc_prep,
9363c382 174 .qc_issue = pdc_qc_issue,
5682ed33 175 .sff_irq_clear = pdc_irq_clear,
95006188 176
029cfd6b 177 .post_internal_cmd = pdc_post_internal_cmd,
a1efdaba 178 .error_handler = pdc_error_handler,
95006188
MP
179};
180
029cfd6b
TH
181static struct ata_port_operations pdc_sata_ops = {
182 .inherits = &pdc_common_ops,
183 .cable_detect = pdc_sata_cable_detect,
c07a9c49
MP
184 .freeze = pdc_sata_freeze,
185 .thaw = pdc_sata_thaw,
1da177e4
LT
186 .scr_read = pdc_sata_scr_read,
187 .scr_write = pdc_sata_scr_write,
eca25dca 188 .port_start = pdc_sata_port_start,
1da177e4
LT
189};
190
029cfd6b
TH
191/* First-generation chips need a more restrictive ->check_atapi_dma op */
192static struct ata_port_operations pdc_old_sata_ops = {
193 .inherits = &pdc_sata_ops,
194 .check_atapi_dma = pdc_old_sata_check_atapi_dma,
195};
2cba582a 196
029cfd6b
TH
197static struct ata_port_operations pdc_pata_ops = {
198 .inherits = &pdc_common_ops,
199 .cable_detect = pdc_pata_cable_detect,
5387373b
MP
200 .freeze = pdc_freeze,
201 .thaw = pdc_thaw,
eca25dca 202 .port_start = pdc_common_port_start,
2cba582a
JG
203};
204
98ac62de 205static const struct ata_port_info pdc_port_info[] = {
5595ddf9 206 [board_2037x] =
1da177e4 207 {
eca25dca
TH
208 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
209 PDC_FLAG_SATA_PATA,
1da177e4
LT
210 .pio_mask = 0x1f, /* pio0-4 */
211 .mwdma_mask = 0x07, /* mwdma0-2 */
469248ab 212 .udma_mask = ATA_UDMA6,
95006188 213 .port_ops = &pdc_old_sata_ops,
1da177e4
LT
214 },
215
5595ddf9 216 [board_2037x_pata] =
eca25dca
TH
217 {
218 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
219 .pio_mask = 0x1f, /* pio0-4 */
220 .mwdma_mask = 0x07, /* mwdma0-2 */
469248ab 221 .udma_mask = ATA_UDMA6,
eca25dca
TH
222 .port_ops = &pdc_pata_ops,
223 },
224
5595ddf9 225 [board_20319] =
1da177e4 226 {
eca25dca
TH
227 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
228 PDC_FLAG_4_PORTS,
1da177e4
LT
229 .pio_mask = 0x1f, /* pio0-4 */
230 .mwdma_mask = 0x07, /* mwdma0-2 */
469248ab 231 .udma_mask = ATA_UDMA6,
95006188 232 .port_ops = &pdc_old_sata_ops,
1da177e4 233 },
f497ba73 234
5595ddf9 235 [board_20619] =
f497ba73 236 {
eca25dca
TH
237 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
238 PDC_FLAG_4_PORTS,
f497ba73
TL
239 .pio_mask = 0x1f, /* pio0-4 */
240 .mwdma_mask = 0x07, /* mwdma0-2 */
469248ab 241 .udma_mask = ATA_UDMA6,
2cba582a 242 .port_ops = &pdc_pata_ops,
f497ba73 243 },
5a46fe89 244
5595ddf9 245 [board_2057x] =
6340f019 246 {
eca25dca
TH
247 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
248 PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA,
6340f019
LK
249 .pio_mask = 0x1f, /* pio0-4 */
250 .mwdma_mask = 0x07, /* mwdma0-2 */
469248ab 251 .udma_mask = ATA_UDMA6,
6340f019
LK
252 .port_ops = &pdc_sata_ops,
253 },
254
5595ddf9 255 [board_2057x_pata] =
eca25dca 256 {
bb312235 257 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
eca25dca
TH
258 PDC_FLAG_GEN_II,
259 .pio_mask = 0x1f, /* pio0-4 */
260 .mwdma_mask = 0x07, /* mwdma0-2 */
469248ab 261 .udma_mask = ATA_UDMA6,
eca25dca
TH
262 .port_ops = &pdc_pata_ops,
263 },
264
5595ddf9 265 [board_40518] =
6340f019 266 {
eca25dca
TH
267 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
268 PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS,
6340f019
LK
269 .pio_mask = 0x1f, /* pio0-4 */
270 .mwdma_mask = 0x07, /* mwdma0-2 */
469248ab 271 .udma_mask = ATA_UDMA6,
6340f019
LK
272 .port_ops = &pdc_sata_ops,
273 },
1da177e4
LT
274};
275
3b7d697d 276static const struct pci_device_id pdc_ata_pci_tbl[] = {
54bb3a94 277 { PCI_VDEVICE(PROMISE, 0x3371), board_2037x },
54bb3a94
JG
278 { PCI_VDEVICE(PROMISE, 0x3373), board_2037x },
279 { PCI_VDEVICE(PROMISE, 0x3375), board_2037x },
280 { PCI_VDEVICE(PROMISE, 0x3376), board_2037x },
b2d1eee1
MP
281 { PCI_VDEVICE(PROMISE, 0x3570), board_2057x },
282 { PCI_VDEVICE(PROMISE, 0x3571), board_2057x },
54bb3a94 283 { PCI_VDEVICE(PROMISE, 0x3574), board_2057x },
d324d462 284 { PCI_VDEVICE(PROMISE, 0x3577), board_2057x },
b2d1eee1 285 { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x },
54bb3a94 286 { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x },
54bb3a94
JG
287
288 { PCI_VDEVICE(PROMISE, 0x3318), board_20319 },
289 { PCI_VDEVICE(PROMISE, 0x3319), board_20319 },
7f9992a2
MP
290 { PCI_VDEVICE(PROMISE, 0x3515), board_40518 },
291 { PCI_VDEVICE(PROMISE, 0x3519), board_40518 },
b2d1eee1 292 { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 },
54bb3a94
JG
293 { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 },
294
295 { PCI_VDEVICE(PROMISE, 0x6629), board_20619 },
f497ba73 296
1da177e4
LT
297 { } /* terminate list */
298};
299
1da177e4
LT
300static struct pci_driver pdc_ata_pci_driver = {
301 .name = DRV_NAME,
302 .id_table = pdc_ata_pci_tbl,
303 .probe = pdc_ata_init_one,
304 .remove = ata_pci_remove_one,
305};
306
724114a5 307static int pdc_common_port_start(struct ata_port *ap)
1da177e4 308{
cca3974e 309 struct device *dev = ap->host->dev;
1da177e4
LT
310 struct pdc_port_priv *pp;
311 int rc;
312
313 rc = ata_port_start(ap);
314 if (rc)
315 return rc;
316
24dc5f33
TH
317 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
318 if (!pp)
319 return -ENOMEM;
1da177e4 320
24dc5f33
TH
321 pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
322 if (!pp->pkt)
323 return -ENOMEM;
1da177e4
LT
324
325 ap->private_data = pp;
326
724114a5
MP
327 return 0;
328}
329
330static int pdc_sata_port_start(struct ata_port *ap)
331{
724114a5
MP
332 int rc;
333
334 rc = pdc_common_port_start(ap);
335 if (rc)
336 return rc;
337
599b7202 338 /* fix up PHYMODE4 align timing */
eca25dca 339 if (ap->flags & PDC_FLAG_GEN_II) {
821d22cd 340 void __iomem *sata_mmio = ap->ioaddr.scr_addr;
599b7202
MP
341 unsigned int tmp;
342
821d22cd 343 tmp = readl(sata_mmio + PDC_PHYMODE4);
599b7202 344 tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */
821d22cd 345 writel(tmp, sata_mmio + PDC_PHYMODE4);
599b7202
MP
346 }
347
1da177e4 348 return 0;
1da177e4
LT
349}
350
1da177e4
LT
351static void pdc_reset_port(struct ata_port *ap)
352{
821d22cd 353 void __iomem *ata_ctlstat_mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT;
1da177e4
LT
354 unsigned int i;
355 u32 tmp;
356
357 for (i = 11; i > 0; i--) {
821d22cd 358 tmp = readl(ata_ctlstat_mmio);
1da177e4
LT
359 if (tmp & PDC_RESET)
360 break;
361
362 udelay(100);
363
364 tmp |= PDC_RESET;
821d22cd 365 writel(tmp, ata_ctlstat_mmio);
1da177e4
LT
366 }
367
368 tmp &= ~PDC_RESET;
821d22cd
MP
369 writel(tmp, ata_ctlstat_mmio);
370 readl(ata_ctlstat_mmio); /* flush */
1da177e4
LT
371}
372
724114a5 373static int pdc_pata_cable_detect(struct ata_port *ap)
2cba582a 374{
d3fb4e8d 375 u8 tmp;
821d22cd 376 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
d3fb4e8d 377
821d22cd 378 tmp = readb(ata_mmio + PDC_CTLSTAT + 3);
724114a5
MP
379 if (tmp & 0x01)
380 return ATA_CBL_PATA40;
381 return ATA_CBL_PATA80;
382}
383
384static int pdc_sata_cable_detect(struct ata_port *ap)
385{
e2a9752a 386 return ATA_CBL_SATA;
d3fb4e8d 387}
2cba582a 388
82ef04fb
TH
389static int pdc_sata_scr_read(struct ata_link *link,
390 unsigned int sc_reg, u32 *val)
1da177e4 391{
724114a5 392 if (sc_reg > SCR_CONTROL)
da3dbb17 393 return -EINVAL;
82ef04fb 394 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
da3dbb17 395 return 0;
1da177e4
LT
396}
397
82ef04fb
TH
398static int pdc_sata_scr_write(struct ata_link *link,
399 unsigned int sc_reg, u32 val)
1da177e4 400{
724114a5 401 if (sc_reg > SCR_CONTROL)
da3dbb17 402 return -EINVAL;
82ef04fb 403 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
da3dbb17 404 return 0;
1da177e4
LT
405}
406
fba6edbd 407static void pdc_atapi_pkt(struct ata_queued_cmd *qc)
95006188 408{
4113bb6b
MP
409 struct ata_port *ap = qc->ap;
410 dma_addr_t sg_table = ap->prd_dma;
411 unsigned int cdb_len = qc->dev->cdb_len;
412 u8 *cdb = qc->cdb;
413 struct pdc_port_priv *pp = ap->private_data;
414 u8 *buf = pp->pkt;
826cd156 415 __le32 *buf32 = (__le32 *) buf;
46a67143 416 unsigned int dev_sel, feature;
95006188
MP
417
418 /* set control bits (byte 0), zero delay seq id (byte 3),
419 * and seq id (byte 2)
420 */
fba6edbd 421 switch (qc->tf.protocol) {
0dc36888 422 case ATAPI_PROT_DMA:
fba6edbd
MP
423 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
424 buf32[0] = cpu_to_le32(PDC_PKT_READ);
425 else
426 buf32[0] = 0;
427 break;
0dc36888 428 case ATAPI_PROT_NODATA:
fba6edbd
MP
429 buf32[0] = cpu_to_le32(PDC_PKT_NODATA);
430 break;
431 default:
432 BUG();
433 break;
434 }
95006188
MP
435 buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */
436 buf32[2] = 0; /* no next-packet */
437
4113bb6b 438 /* select drive */
46a67143 439 if (sata_scr_valid(&ap->link))
4113bb6b 440 dev_sel = PDC_DEVICE_SATA;
46a67143
TH
441 else
442 dev_sel = qc->tf.device;
443
4113bb6b
MP
444 buf[12] = (1 << 5) | ATA_REG_DEVICE;
445 buf[13] = dev_sel;
446 buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY;
447 buf[15] = dev_sel; /* once more, waiting for BSY to clear */
448
449 buf[16] = (1 << 5) | ATA_REG_NSECT;
46a67143 450 buf[17] = qc->tf.nsect;
4113bb6b 451 buf[18] = (1 << 5) | ATA_REG_LBAL;
46a67143 452 buf[19] = qc->tf.lbal;
4113bb6b
MP
453
454 /* set feature and byte counter registers */
0dc36888 455 if (qc->tf.protocol != ATAPI_PROT_DMA)
4113bb6b 456 feature = PDC_FEATURE_ATAPI_PIO;
46a67143 457 else
4113bb6b 458 feature = PDC_FEATURE_ATAPI_DMA;
46a67143 459
4113bb6b
MP
460 buf[20] = (1 << 5) | ATA_REG_FEATURE;
461 buf[21] = feature;
462 buf[22] = (1 << 5) | ATA_REG_BYTEL;
46a67143 463 buf[23] = qc->tf.lbam;
4113bb6b 464 buf[24] = (1 << 5) | ATA_REG_BYTEH;
46a67143 465 buf[25] = qc->tf.lbah;
4113bb6b
MP
466
467 /* send ATAPI packet command 0xA0 */
468 buf[26] = (1 << 5) | ATA_REG_CMD;
46a67143 469 buf[27] = qc->tf.command;
4113bb6b
MP
470
471 /* select drive and check DRQ */
472 buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY;
473 buf[29] = dev_sel;
474
95006188
MP
475 /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */
476 BUG_ON(cdb_len & ~0x1E);
477
4113bb6b
MP
478 /* append the CDB as the final part */
479 buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG;
480 memcpy(buf+31, cdb, cdb_len);
95006188
MP
481}
482
b9ccd4a9
MP
483/**
484 * pdc_fill_sg - Fill PCI IDE PRD table
485 * @qc: Metadata associated with taskfile to be transferred
486 *
487 * Fill PCI IDE PRD (scatter-gather) table with segments
488 * associated with the current disk command.
489 * Make sure hardware does not choke on it.
490 *
491 * LOCKING:
492 * spin_lock_irqsave(host lock)
493 *
494 */
495static void pdc_fill_sg(struct ata_queued_cmd *qc)
496{
497 struct ata_port *ap = qc->ap;
498 struct scatterlist *sg;
b9ccd4a9 499 const u32 SG_COUNT_ASIC_BUG = 41*4;
ff2aeb1e
TH
500 unsigned int si, idx;
501 u32 len;
b9ccd4a9
MP
502
503 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
504 return;
505
b9ccd4a9 506 idx = 0;
ff2aeb1e 507 for_each_sg(qc->sg, sg, qc->n_elem, si) {
b9ccd4a9 508 u32 addr, offset;
6903c0f7 509 u32 sg_len;
b9ccd4a9
MP
510
511 /* determine if physical DMA addr spans 64K boundary.
512 * Note h/w doesn't support 64-bit, so we unconditionally
513 * truncate dma_addr_t to u32.
514 */
515 addr = (u32) sg_dma_address(sg);
516 sg_len = sg_dma_len(sg);
517
518 while (sg_len) {
519 offset = addr & 0xffff;
520 len = sg_len;
521 if ((offset + sg_len) > 0x10000)
522 len = 0x10000 - offset;
523
524 ap->prd[idx].addr = cpu_to_le32(addr);
525 ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
526 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
527
528 idx++;
529 sg_len -= len;
530 addr += len;
531 }
532 }
533
ff2aeb1e 534 len = le32_to_cpu(ap->prd[idx - 1].flags_len);
b9ccd4a9 535
ff2aeb1e
TH
536 if (len > SG_COUNT_ASIC_BUG) {
537 u32 addr;
b9ccd4a9 538
ff2aeb1e 539 VPRINTK("Splitting last PRD.\n");
b9ccd4a9 540
ff2aeb1e
TH
541 addr = le32_to_cpu(ap->prd[idx - 1].addr);
542 ap->prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG);
543 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx - 1, addr, SG_COUNT_ASIC_BUG);
b9ccd4a9 544
ff2aeb1e
TH
545 addr = addr + len - SG_COUNT_ASIC_BUG;
546 len = SG_COUNT_ASIC_BUG;
547 ap->prd[idx].addr = cpu_to_le32(addr);
548 ap->prd[idx].flags_len = cpu_to_le32(len);
549 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
b9ccd4a9 550
ff2aeb1e 551 idx++;
b9ccd4a9 552 }
ff2aeb1e
TH
553
554 ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
b9ccd4a9
MP
555}
556
1da177e4
LT
557static void pdc_qc_prep(struct ata_queued_cmd *qc)
558{
559 struct pdc_port_priv *pp = qc->ap->private_data;
560 unsigned int i;
561
562 VPRINTK("ENTER\n");
563
564 switch (qc->tf.protocol) {
565 case ATA_PROT_DMA:
b9ccd4a9 566 pdc_fill_sg(qc);
7715a6f9 567 /*FALLTHROUGH*/
1da177e4
LT
568 case ATA_PROT_NODATA:
569 i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
570 qc->dev->devno, pp->pkt);
1da177e4
LT
571 if (qc->tf.flags & ATA_TFLAG_LBA48)
572 i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
573 else
574 i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
1da177e4
LT
575 pdc_pkt_footer(&qc->tf, pp->pkt, i);
576 break;
0dc36888 577 case ATAPI_PROT_PIO:
b9ccd4a9 578 pdc_fill_sg(qc);
95006188 579 break;
0dc36888 580 case ATAPI_PROT_DMA:
b9ccd4a9 581 pdc_fill_sg(qc);
fba6edbd 582 /*FALLTHROUGH*/
0dc36888 583 case ATAPI_PROT_NODATA:
fba6edbd 584 pdc_atapi_pkt(qc);
95006188 585 break;
1da177e4
LT
586 default:
587 break;
588 }
589}
590
c07a9c49
MP
591static int pdc_is_sataii_tx4(unsigned long flags)
592{
593 const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS;
594 return (flags & mask) == mask;
595}
596
597static unsigned int pdc_port_no_to_ata_no(unsigned int port_no,
598 int is_sataii_tx4)
599{
600 static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2};
601 return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no;
602}
603
604static unsigned int pdc_sata_nr_ports(const struct ata_port *ap)
605{
606 return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2;
607}
608
609static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap)
610{
611 const struct ata_host *host = ap->host;
612 unsigned int nr_ports = pdc_sata_nr_ports(ap);
613 unsigned int i;
614
7715a6f9 615 for (i = 0; i < nr_ports && host->ports[i] != ap; ++i)
c07a9c49
MP
616 ;
617 BUG_ON(i >= nr_ports);
618 return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags));
619}
620
621static unsigned int pdc_sata_hotplug_offset(const struct ata_port *ap)
622{
623 return (ap->flags & PDC_FLAG_GEN_II) ? PDC2_SATA_PLUG_CSR : PDC_SATA_PLUG_CSR;
624}
625
25b93d81
MP
626static void pdc_freeze(struct ata_port *ap)
627{
821d22cd 628 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
25b93d81
MP
629 u32 tmp;
630
821d22cd 631 tmp = readl(ata_mmio + PDC_CTLSTAT);
25b93d81
MP
632 tmp |= PDC_IRQ_DISABLE;
633 tmp &= ~PDC_DMA_ENABLE;
821d22cd
MP
634 writel(tmp, ata_mmio + PDC_CTLSTAT);
635 readl(ata_mmio + PDC_CTLSTAT); /* flush */
25b93d81
MP
636}
637
c07a9c49
MP
638static void pdc_sata_freeze(struct ata_port *ap)
639{
640 struct ata_host *host = ap->host;
641 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
642 unsigned int hotplug_offset = pdc_sata_hotplug_offset(ap);
643 unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
644 u32 hotplug_status;
645
646 /* Disable hotplug events on this port.
647 *
648 * Locking:
649 * 1) hotplug register accesses must be serialised via host->lock
650 * 2) ap->lock == &ap->host->lock
651 * 3) ->freeze() and ->thaw() are called with ap->lock held
652 */
653 hotplug_status = readl(host_mmio + hotplug_offset);
654 hotplug_status |= 0x11 << (ata_no + 16);
655 writel(hotplug_status, host_mmio + hotplug_offset);
656 readl(host_mmio + hotplug_offset); /* flush */
657
658 pdc_freeze(ap);
659}
660
25b93d81
MP
661static void pdc_thaw(struct ata_port *ap)
662{
821d22cd 663 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
25b93d81
MP
664 u32 tmp;
665
666 /* clear IRQ */
821d22cd 667 readl(ata_mmio + PDC_COMMAND);
25b93d81
MP
668
669 /* turn IRQ back on */
821d22cd 670 tmp = readl(ata_mmio + PDC_CTLSTAT);
25b93d81 671 tmp &= ~PDC_IRQ_DISABLE;
821d22cd
MP
672 writel(tmp, ata_mmio + PDC_CTLSTAT);
673 readl(ata_mmio + PDC_CTLSTAT); /* flush */
25b93d81
MP
674}
675
c07a9c49
MP
676static void pdc_sata_thaw(struct ata_port *ap)
677{
678 struct ata_host *host = ap->host;
679 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
680 unsigned int hotplug_offset = pdc_sata_hotplug_offset(ap);
681 unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
682 u32 hotplug_status;
683
684 pdc_thaw(ap);
685
686 /* Enable hotplug events on this port.
687 * Locking: see pdc_sata_freeze().
688 */
689 hotplug_status = readl(host_mmio + hotplug_offset);
690 hotplug_status |= 0x11 << ata_no;
691 hotplug_status &= ~(0x11 << (ata_no + 16));
692 writel(hotplug_status, host_mmio + hotplug_offset);
693 readl(host_mmio + hotplug_offset); /* flush */
694}
695
a1efdaba 696static void pdc_error_handler(struct ata_port *ap)
25b93d81 697{
25b93d81
MP
698 if (!(ap->pflags & ATA_PFLAG_FROZEN))
699 pdc_reset_port(ap);
700
a1efdaba 701 ata_std_error_handler(ap);
724114a5
MP
702}
703
25b93d81
MP
704static void pdc_post_internal_cmd(struct ata_queued_cmd *qc)
705{
706 struct ata_port *ap = qc->ap;
707
25b93d81 708 /* make DMA engine forget about the failed command */
a51d644a 709 if (qc->flags & ATA_QCFLAG_FAILED)
25b93d81
MP
710 pdc_reset_port(ap);
711}
712
176efb05
MP
713static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc,
714 u32 port_status, u32 err_mask)
715{
9af5c9c9 716 struct ata_eh_info *ehi = &ap->link.eh_info;
176efb05
MP
717 unsigned int ac_err_mask = 0;
718
719 ata_ehi_clear_desc(ehi);
720 ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status);
721 port_status &= err_mask;
722
723 if (port_status & PDC_DRIVE_ERR)
724 ac_err_mask |= AC_ERR_DEV;
725 if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR))
726 ac_err_mask |= AC_ERR_HSM;
727 if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR))
728 ac_err_mask |= AC_ERR_ATA_BUS;
729 if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR
730 | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR))
731 ac_err_mask |= AC_ERR_HOST_BUS;
732
936fd732 733 if (sata_scr_valid(&ap->link)) {
da3dbb17
TH
734 u32 serror;
735
82ef04fb 736 pdc_sata_scr_read(&ap->link, SCR_ERROR, &serror);
da3dbb17
TH
737 ehi->serror |= serror;
738 }
ce2d3abc 739
176efb05 740 qc->err_mask |= ac_err_mask;
ce2d3abc
MP
741
742 pdc_reset_port(ap);
8ffcfd9d
MP
743
744 ata_port_abort(ap);
176efb05
MP
745}
746
7715a6f9
MP
747static unsigned int pdc_host_intr(struct ata_port *ap,
748 struct ata_queued_cmd *qc)
1da177e4 749{
a22e2eb0 750 unsigned int handled = 0;
821d22cd 751 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
176efb05
MP
752 u32 port_status, err_mask;
753
754 err_mask = PDC_ERR_MASK;
eca25dca 755 if (ap->flags & PDC_FLAG_GEN_II)
176efb05
MP
756 err_mask &= ~PDC1_ERR_MASK;
757 else
758 err_mask &= ~PDC2_ERR_MASK;
821d22cd 759 port_status = readl(ata_mmio + PDC_GLOBAL_CTL);
176efb05
MP
760 if (unlikely(port_status & err_mask)) {
761 pdc_error_intr(ap, qc, port_status, err_mask);
762 return 1;
1da177e4
LT
763 }
764
765 switch (qc->tf.protocol) {
766 case ATA_PROT_DMA:
767 case ATA_PROT_NODATA:
0dc36888
TH
768 case ATAPI_PROT_DMA:
769 case ATAPI_PROT_NODATA:
a22e2eb0
AL
770 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
771 ata_qc_complete(qc);
1da177e4
LT
772 handled = 1;
773 break;
d0e58031 774 default:
ee500aab
AL
775 ap->stats.idle_irq++;
776 break;
d0e58031 777 }
1da177e4 778
ee500aab 779 return handled;
1da177e4
LT
780}
781
782static void pdc_irq_clear(struct ata_port *ap)
783{
821d22cd 784 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
1da177e4 785
821d22cd 786 readl(ata_mmio + PDC_COMMAND);
1da177e4
LT
787}
788
5796d1c4 789static irqreturn_t pdc_interrupt(int irq, void *dev_instance)
1da177e4 790{
cca3974e 791 struct ata_host *host = dev_instance;
1da177e4
LT
792 struct ata_port *ap;
793 u32 mask = 0;
794 unsigned int i, tmp;
795 unsigned int handled = 0;
821d22cd 796 void __iomem *host_mmio;
a77720ad
MP
797 unsigned int hotplug_offset, ata_no;
798 u32 hotplug_status;
799 int is_sataii_tx4;
1da177e4
LT
800
801 VPRINTK("ENTER\n");
802
0d5ff566 803 if (!host || !host->iomap[PDC_MMIO_BAR]) {
1da177e4
LT
804 VPRINTK("QUICK EXIT\n");
805 return IRQ_NONE;
806 }
807
821d22cd 808 host_mmio = host->iomap[PDC_MMIO_BAR];
1da177e4 809
c07a9c49
MP
810 spin_lock(&host->lock);
811
a77720ad
MP
812 /* read and clear hotplug flags for all ports */
813 if (host->ports[0]->flags & PDC_FLAG_GEN_II)
814 hotplug_offset = PDC2_SATA_PLUG_CSR;
815 else
816 hotplug_offset = PDC_SATA_PLUG_CSR;
821d22cd 817 hotplug_status = readl(host_mmio + hotplug_offset);
a77720ad 818 if (hotplug_status & 0xff)
821d22cd 819 writel(hotplug_status | 0xff, host_mmio + hotplug_offset);
a77720ad
MP
820 hotplug_status &= 0xff; /* clear uninteresting bits */
821
1da177e4 822 /* reading should also clear interrupts */
821d22cd 823 mask = readl(host_mmio + PDC_INT_SEQMASK);
1da177e4 824
a77720ad 825 if (mask == 0xffffffff && hotplug_status == 0) {
1da177e4 826 VPRINTK("QUICK EXIT 2\n");
c07a9c49 827 goto done_irq;
1da177e4 828 }
6340f019 829
7715a6f9 830 mask &= 0xffff; /* only 16 SEQIDs possible */
a77720ad 831 if (mask == 0 && hotplug_status == 0) {
1da177e4 832 VPRINTK("QUICK EXIT 3\n");
6340f019 833 goto done_irq;
1da177e4
LT
834 }
835
821d22cd 836 writel(mask, host_mmio + PDC_INT_SEQMASK);
1da177e4 837
a77720ad
MP
838 is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags);
839
cca3974e 840 for (i = 0; i < host->n_ports; i++) {
1da177e4 841 VPRINTK("port %u\n", i);
cca3974e 842 ap = host->ports[i];
a77720ad
MP
843
844 /* check for a plug or unplug event */
845 ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
846 tmp = hotplug_status & (0x11 << ata_no);
847 if (tmp && ap &&
848 !(ap->flags & ATA_FLAG_DISABLED)) {
9af5c9c9 849 struct ata_eh_info *ehi = &ap->link.eh_info;
a77720ad
MP
850 ata_ehi_clear_desc(ehi);
851 ata_ehi_hotplugged(ehi);
852 ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp);
853 ata_port_freeze(ap);
854 ++handled;
855 continue;
856 }
857
858 /* check for a packet interrupt */
1da177e4 859 tmp = mask & (1 << (i + 1));
c1389503 860 if (tmp && ap &&
029f5468 861 !(ap->flags & ATA_FLAG_DISABLED)) {
1da177e4
LT
862 struct ata_queued_cmd *qc;
863
9af5c9c9 864 qc = ata_qc_from_tag(ap, ap->link.active_tag);
e50362ec 865 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
1da177e4
LT
866 handled += pdc_host_intr(ap, qc);
867 }
868 }
869
1da177e4
LT
870 VPRINTK("EXIT\n");
871
6340f019 872done_irq:
cca3974e 873 spin_unlock(&host->lock);
1da177e4
LT
874 return IRQ_RETVAL(handled);
875}
876
7715a6f9 877static void pdc_packet_start(struct ata_queued_cmd *qc)
1da177e4
LT
878{
879 struct ata_port *ap = qc->ap;
880 struct pdc_port_priv *pp = ap->private_data;
821d22cd
MP
881 void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
882 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
1da177e4
LT
883 unsigned int port_no = ap->port_no;
884 u8 seq = (u8) (port_no + 1);
885
886 VPRINTK("ENTER, ap %p\n", ap);
887
821d22cd
MP
888 writel(0x00000001, host_mmio + (seq * 4));
889 readl(host_mmio + (seq * 4)); /* flush */
1da177e4
LT
890
891 pp->pkt[2] = seq;
892 wmb(); /* flush PRD, pkt writes */
821d22cd
MP
893 writel(pp->pkt_dma, ata_mmio + PDC_PKT_SUBMIT);
894 readl(ata_mmio + PDC_PKT_SUBMIT); /* flush */
1da177e4
LT
895}
896
9363c382 897static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
898{
899 switch (qc->tf.protocol) {
0dc36888 900 case ATAPI_PROT_NODATA:
fba6edbd
MP
901 if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
902 break;
903 /*FALLTHROUGH*/
51b94d2a
TH
904 case ATA_PROT_NODATA:
905 if (qc->tf.flags & ATA_TFLAG_POLLING)
906 break;
907 /*FALLTHROUGH*/
0dc36888 908 case ATAPI_PROT_DMA:
1da177e4 909 case ATA_PROT_DMA:
1da177e4
LT
910 pdc_packet_start(qc);
911 return 0;
1da177e4
LT
912 default:
913 break;
914 }
9363c382 915 return ata_sff_qc_issue(qc);
1da177e4
LT
916}
917
057ace5e 918static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
1da177e4 919{
0dc36888 920 WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
9363c382 921 ata_sff_tf_load(ap, tf);
1da177e4
LT
922}
923
5796d1c4
JG
924static void pdc_exec_command_mmio(struct ata_port *ap,
925 const struct ata_taskfile *tf)
1da177e4 926{
0dc36888 927 WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
9363c382 928 ata_sff_exec_command(ap, tf);
1da177e4
LT
929}
930
95006188
MP
931static int pdc_check_atapi_dma(struct ata_queued_cmd *qc)
932{
933 u8 *scsicmd = qc->scsicmd->cmnd;
934 int pio = 1; /* atapi dma off by default */
935
936 /* Whitelist commands that may use DMA. */
937 switch (scsicmd[0]) {
938 case WRITE_12:
939 case WRITE_10:
940 case WRITE_6:
941 case READ_12:
942 case READ_10:
943 case READ_6:
944 case 0xad: /* READ_DVD_STRUCTURE */
945 case 0xbe: /* READ_CD */
946 pio = 0;
947 }
948 /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */
949 if (scsicmd[0] == WRITE_10) {
5796d1c4
JG
950 unsigned int lba =
951 (scsicmd[2] << 24) |
952 (scsicmd[3] << 16) |
953 (scsicmd[4] << 8) |
954 scsicmd[5];
95006188
MP
955 if (lba >= 0xFFFF4FA2)
956 pio = 1;
957 }
958 return pio;
959}
960
724114a5 961static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc)
95006188 962{
95006188 963 /* First generation chips cannot use ATAPI DMA on SATA ports */
724114a5 964 return 1;
95006188 965}
1da177e4 966
eca25dca
TH
967static void pdc_ata_setup_port(struct ata_port *ap,
968 void __iomem *base, void __iomem *scr_addr)
1da177e4 969{
eca25dca
TH
970 ap->ioaddr.cmd_addr = base;
971 ap->ioaddr.data_addr = base;
972 ap->ioaddr.feature_addr =
973 ap->ioaddr.error_addr = base + 0x4;
974 ap->ioaddr.nsect_addr = base + 0x8;
975 ap->ioaddr.lbal_addr = base + 0xc;
976 ap->ioaddr.lbam_addr = base + 0x10;
977 ap->ioaddr.lbah_addr = base + 0x14;
978 ap->ioaddr.device_addr = base + 0x18;
979 ap->ioaddr.command_addr =
980 ap->ioaddr.status_addr = base + 0x1c;
981 ap->ioaddr.altstatus_addr =
982 ap->ioaddr.ctl_addr = base + 0x38;
983 ap->ioaddr.scr_addr = scr_addr;
1da177e4
LT
984}
985
eca25dca 986static void pdc_host_init(struct ata_host *host)
1da177e4 987{
821d22cd 988 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
eca25dca 989 int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II;
d324d462 990 int hotplug_offset;
1da177e4
LT
991 u32 tmp;
992
eca25dca 993 if (is_gen2)
d324d462
MP
994 hotplug_offset = PDC2_SATA_PLUG_CSR;
995 else
996 hotplug_offset = PDC_SATA_PLUG_CSR;
997
1da177e4
LT
998 /*
999 * Except for the hotplug stuff, this is voodoo from the
1000 * Promise driver. Label this entire section
1001 * "TODO: figure out why we do this"
1002 */
1003
b2d1eee1 1004 /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */
821d22cd 1005 tmp = readl(host_mmio + PDC_FLASH_CTL);
b2d1eee1 1006 tmp |= 0x02000; /* bit 13 (enable bmr burst) */
eca25dca 1007 if (!is_gen2)
b2d1eee1 1008 tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */
821d22cd 1009 writel(tmp, host_mmio + PDC_FLASH_CTL);
1da177e4
LT
1010
1011 /* clear plug/unplug flags for all ports */
821d22cd
MP
1012 tmp = readl(host_mmio + hotplug_offset);
1013 writel(tmp | 0xff, host_mmio + hotplug_offset);
1da177e4 1014
a77720ad 1015 /* unmask plug/unplug ints */
821d22cd
MP
1016 tmp = readl(host_mmio + hotplug_offset);
1017 writel(tmp & ~0xff0000, host_mmio + hotplug_offset);
1da177e4 1018
b2d1eee1 1019 /* don't initialise TBG or SLEW on 2nd generation chips */
eca25dca 1020 if (is_gen2)
b2d1eee1
MP
1021 return;
1022
1da177e4 1023 /* reduce TBG clock to 133 Mhz. */
821d22cd 1024 tmp = readl(host_mmio + PDC_TBG_MODE);
1da177e4
LT
1025 tmp &= ~0x30000; /* clear bit 17, 16*/
1026 tmp |= 0x10000; /* set bit 17:16 = 0:1 */
821d22cd 1027 writel(tmp, host_mmio + PDC_TBG_MODE);
1da177e4 1028
821d22cd 1029 readl(host_mmio + PDC_TBG_MODE); /* flush */
1da177e4
LT
1030 msleep(10);
1031
1032 /* adjust slew rate control register. */
821d22cd 1033 tmp = readl(host_mmio + PDC_SLEW_CTL);
1da177e4
LT
1034 tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
1035 tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
821d22cd 1036 writel(tmp, host_mmio + PDC_SLEW_CTL);
1da177e4
LT
1037}
1038
5796d1c4
JG
1039static int pdc_ata_init_one(struct pci_dev *pdev,
1040 const struct pci_device_id *ent)
1da177e4
LT
1041{
1042 static int printed_version;
eca25dca
TH
1043 const struct ata_port_info *pi = &pdc_port_info[ent->driver_data];
1044 const struct ata_port_info *ppi[PDC_MAX_PORTS];
1045 struct ata_host *host;
821d22cd 1046 void __iomem *host_mmio;
eca25dca 1047 int n_ports, i, rc;
5ac2fe57 1048 int is_sataii_tx4;
1da177e4
LT
1049
1050 if (!printed_version++)
a9524a76 1051 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 1052
eca25dca 1053 /* enable and acquire resources */
24dc5f33 1054 rc = pcim_enable_device(pdev);
1da177e4
LT
1055 if (rc)
1056 return rc;
1057
0d5ff566
TH
1058 rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
1059 if (rc == -EBUSY)
24dc5f33 1060 pcim_pin_device(pdev);
0d5ff566 1061 if (rc)
24dc5f33 1062 return rc;
821d22cd 1063 host_mmio = pcim_iomap_table(pdev)[PDC_MMIO_BAR];
1da177e4 1064
eca25dca
TH
1065 /* determine port configuration and setup host */
1066 n_ports = 2;
1067 if (pi->flags & PDC_FLAG_4_PORTS)
1068 n_ports = 4;
1069 for (i = 0; i < n_ports; i++)
1070 ppi[i] = pi;
1da177e4 1071
eca25dca 1072 if (pi->flags & PDC_FLAG_SATA_PATA) {
821d22cd 1073 u8 tmp = readb(host_mmio + PDC_FLASH_CTL + 1);
d0e58031 1074 if (!(tmp & 0x80))
eca25dca 1075 ppi[n_ports++] = pi + 1;
eca25dca 1076 }
1da177e4 1077
eca25dca
TH
1078 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
1079 if (!host) {
1080 dev_printk(KERN_ERR, &pdev->dev, "failed to allocate host\n");
24dc5f33 1081 return -ENOMEM;
1da177e4 1082 }
eca25dca 1083 host->iomap = pcim_iomap_table(pdev);
1da177e4 1084
d0e58031 1085 is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags);
5ac2fe57 1086 for (i = 0; i < host->n_ports; i++) {
cbcdd875 1087 struct ata_port *ap = host->ports[i];
d0e58031 1088 unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
821d22cd 1089 unsigned int ata_offset = 0x200 + ata_no * 0x80;
cbcdd875
TH
1090 unsigned int scr_offset = 0x400 + ata_no * 0x100;
1091
821d22cd 1092 pdc_ata_setup_port(ap, host_mmio + ata_offset, host_mmio + scr_offset);
cbcdd875
TH
1093
1094 ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
821d22cd 1095 ata_port_pbar_desc(ap, PDC_MMIO_BAR, ata_offset, "ata");
5ac2fe57 1096 }
1da177e4
LT
1097
1098 /* initialize adapter */
eca25dca 1099 pdc_host_init(host);
1da177e4 1100
eca25dca
TH
1101 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1102 if (rc)
1103 return rc;
1104 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1105 if (rc)
1106 return rc;
1da177e4 1107
eca25dca
TH
1108 /* start host, request IRQ and attach */
1109 pci_set_master(pdev);
1110 return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED,
1111 &pdc_ata_sht);
1da177e4
LT
1112}
1113
1da177e4
LT
1114static int __init pdc_ata_init(void)
1115{
b7887196 1116 return pci_register_driver(&pdc_ata_pci_driver);
1da177e4
LT
1117}
1118
1da177e4
LT
1119static void __exit pdc_ata_exit(void)
1120{
1121 pci_unregister_driver(&pdc_ata_pci_driver);
1122}
1123
1da177e4 1124MODULE_AUTHOR("Jeff Garzik");
f497ba73 1125MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
1da177e4
LT
1126MODULE_LICENSE("GPL");
1127MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
1128MODULE_VERSION(DRV_VERSION);
1129
1130module_init(pdc_ata_init);
1131module_exit(pdc_ata_exit);
This page took 0.625514 seconds and 5 git commands to generate.