libata-sff: port_task is SFF specific
[deliverable/linux.git] / drivers / ata / sata_qstor.c
CommitLineData
1da177e4
LT
1/*
2 * sata_qstor.c - Pacific Digital Corporation QStor SATA
3 *
4 * Maintained by: Mark Lord <mlord@pobox.com>
5 *
6 * Copyright 2005 Pacific Digital Corporation.
7 * (OSL/GPL code release authorized by Jalil Fadavi).
8 *
af36d7f0
JG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; see the file COPYING. If not, write to
22 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
23 *
24 *
25 * libata documentation is available via 'make {ps|pdf}docs',
26 * as Documentation/DocBook/libata.*
1da177e4
LT
27 *
28 */
29
30#include <linux/kernel.h>
31#include <linux/module.h>
5a0e3ad6 32#include <linux/gfp.h>
1da177e4
LT
33#include <linux/pci.h>
34#include <linux/init.h>
35#include <linux/blkdev.h>
36#include <linux/delay.h>
37#include <linux/interrupt.h>
a9524a76 38#include <linux/device.h>
1da177e4 39#include <scsi/scsi_host.h>
1da177e4
LT
40#include <linux/libata.h>
41
42#define DRV_NAME "sata_qstor"
2a3103ce 43#define DRV_VERSION "0.09"
1da177e4
LT
44
45enum {
0d5ff566
TH
46 QS_MMIO_BAR = 4,
47
1da177e4
LT
48 QS_PORTS = 4,
49 QS_MAX_PRD = LIBATA_MAX_PRD,
50 QS_CPB_ORDER = 6,
51 QS_CPB_BYTES = (1 << QS_CPB_ORDER),
52 QS_PRD_BYTES = QS_MAX_PRD * 16,
53 QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
54
1da177e4
LT
55 /* global register offsets */
56 QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
57 QS_HID_HPHY = 0x0004, /* host physical interface info */
58 QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
59 QS_HST_SFF = 0x0100, /* host status fifo offset */
60 QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
61
62 /* global control bits */
63 QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
64 QS_CNFG3_GSRST = 0x01, /* global chip reset */
65 QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
66
67 /* per-channel register offsets */
68 QS_CCF_CPBA = 0x0710, /* chan CPB base address */
69 QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
70 QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
71 QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
72 QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
73 QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
74 QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
75 QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
76 QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
77
78 /* channel control bits */
79 QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
80 QS_CTR0_CLER = (1 << 2), /* clear channel errors */
81 QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
82 QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
83 QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
84
85 /* pkt sub-field headers */
86 QS_HCB_HDR = 0x01, /* Host Control Block header */
87 QS_DCB_HDR = 0x02, /* Device Control Block header */
88
89 /* pkt HCB flag bits */
90 QS_HF_DIRO = (1 << 0), /* data DIRection Out */
91 QS_HF_DAT = (1 << 3), /* DATa pkt */
92 QS_HF_IEN = (1 << 4), /* Interrupt ENable */
93 QS_HF_VLD = (1 << 5), /* VaLiD pkt */
94
95 /* pkt DCB flag bits */
96 QS_DF_PORD = (1 << 2), /* Pio OR Dma */
97 QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
98
99 /* PCI device IDs */
100 board_2068_idx = 0, /* QStor 4-port SATA/RAID */
101};
102
0420dd12
AV
103enum {
104 QS_DMA_BOUNDARY = ~0UL
105};
106
12ee7d3c 107typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t;
1da177e4
LT
108
109struct qs_port_priv {
110 u8 *pkt;
111 dma_addr_t pkt_dma;
112 qs_state_t state;
113};
114
82ef04fb
TH
115static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
116static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
5796d1c4 117static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
1da177e4 118static int qs_port_start(struct ata_port *ap);
cca3974e 119static void qs_host_stop(struct ata_host *host);
1da177e4 120static void qs_qc_prep(struct ata_queued_cmd *qc);
9a3d9eb0 121static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
1da177e4 122static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
b73fc89f 123static void qs_bmdma_stop(struct ata_queued_cmd *qc);
1da177e4 124static u8 qs_bmdma_status(struct ata_port *ap);
6004bda1
ML
125static void qs_freeze(struct ata_port *ap);
126static void qs_thaw(struct ata_port *ap);
a1efdaba 127static int qs_prereset(struct ata_link *link, unsigned long deadline);
6004bda1 128static void qs_error_handler(struct ata_port *ap);
1da177e4 129
193515d5 130static struct scsi_host_template qs_ata_sht = {
68d1d07b 131 ATA_BASE_SHT(DRV_NAME),
1da177e4 132 .sg_tablesize = QS_MAX_PRD,
1da177e4 133 .dma_boundary = QS_DMA_BOUNDARY,
1da177e4
LT
134};
135
029cfd6b
TH
136static struct ata_port_operations qs_ata_ops = {
137 .inherits = &ata_sff_port_ops,
138
1da177e4 139 .check_atapi_dma = qs_check_atapi_dma,
029cfd6b
TH
140 .bmdma_stop = qs_bmdma_stop,
141 .bmdma_status = qs_bmdma_status,
1da177e4
LT
142 .qc_prep = qs_qc_prep,
143 .qc_issue = qs_qc_issue,
029cfd6b 144
6004bda1
ML
145 .freeze = qs_freeze,
146 .thaw = qs_thaw,
a1efdaba
TH
147 .prereset = qs_prereset,
148 .softreset = ATA_OP_NULL,
6004bda1 149 .error_handler = qs_error_handler,
029cfd6b 150 .post_internal_cmd = ATA_OP_NULL,
c96f1732 151 .lost_interrupt = ATA_OP_NULL,
029cfd6b 152
1da177e4
LT
153 .scr_read = qs_scr_read,
154 .scr_write = qs_scr_write,
029cfd6b 155
1da177e4 156 .port_start = qs_port_start,
1da177e4 157 .host_stop = qs_host_stop,
1da177e4
LT
158};
159
98ac62de 160static const struct ata_port_info qs_port_info[] = {
1da177e4
LT
161 /* board_2068_idx */
162 {
cca3974e 163 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
e50362ec 164 ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
14bdef98 165 .pio_mask = ATA_PIO4_ONLY,
bf6263a8 166 .udma_mask = ATA_UDMA6,
1da177e4
LT
167 .port_ops = &qs_ata_ops,
168 },
169};
170
3b7d697d 171static const struct pci_device_id qs_ata_pci_tbl[] = {
2d2744fc 172 { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
1da177e4
LT
173
174 { } /* terminate list */
175};
176
177static struct pci_driver qs_ata_pci_driver = {
178 .name = DRV_NAME,
179 .id_table = qs_ata_pci_tbl,
180 .probe = qs_ata_init_one,
181 .remove = ata_pci_remove_one,
182};
183
0d5ff566
TH
184static void __iomem *qs_mmio_base(struct ata_host *host)
185{
186 return host->iomap[QS_MMIO_BAR];
187}
188
1da177e4
LT
189static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
190{
191 return 1; /* ATAPI DMA not supported */
192}
193
d18d36b4 194static void qs_bmdma_stop(struct ata_queued_cmd *qc)
1da177e4
LT
195{
196 /* nothing */
197}
198
199static u8 qs_bmdma_status(struct ata_port *ap)
200{
201 return 0;
202}
203
1da177e4
LT
204static inline void qs_enter_reg_mode(struct ata_port *ap)
205{
0d5ff566 206 u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
12ee7d3c 207 struct qs_port_priv *pp = ap->private_data;
1da177e4 208
12ee7d3c 209 pp->state = qs_state_mmio;
1da177e4
LT
210 writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
211 readb(chan + QS_CCT_CTR0); /* flush */
212}
213
214static inline void qs_reset_channel_logic(struct ata_port *ap)
215{
0d5ff566 216 u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
1da177e4
LT
217
218 writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
219 readb(chan + QS_CCT_CTR0); /* flush */
220 qs_enter_reg_mode(ap);
221}
222
6004bda1 223static void qs_freeze(struct ata_port *ap)
1da177e4 224{
6004bda1
ML
225 u8 __iomem *mmio_base = qs_mmio_base(ap->host);
226
227 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
228 qs_enter_reg_mode(ap);
1da177e4
LT
229}
230
6004bda1 231static void qs_thaw(struct ata_port *ap)
1da177e4 232{
6004bda1
ML
233 u8 __iomem *mmio_base = qs_mmio_base(ap->host);
234
235 qs_enter_reg_mode(ap);
236 writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
237}
238
239static int qs_prereset(struct ata_link *link, unsigned long deadline)
240{
241 struct ata_port *ap = link->ap;
242
1da177e4 243 qs_reset_channel_logic(ap);
9363c382 244 return ata_sff_prereset(link, deadline);
1da177e4
LT
245}
246
82ef04fb 247static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
1da177e4
LT
248{
249 if (sc_reg > SCR_CONTROL)
da3dbb17 250 return -EINVAL;
82ef04fb 251 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 8));
da3dbb17 252 return 0;
1da177e4
LT
253}
254
6004bda1
ML
255static void qs_error_handler(struct ata_port *ap)
256{
257 qs_enter_reg_mode(ap);
a1efdaba 258 ata_std_error_handler(ap);
6004bda1
ML
259}
260
82ef04fb 261static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
1da177e4
LT
262{
263 if (sc_reg > SCR_CONTROL)
da3dbb17 264 return -EINVAL;
82ef04fb 265 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 8));
da3dbb17 266 return 0;
1da177e4
LT
267}
268
828d09de 269static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
1da177e4 270{
cedc9a47 271 struct scatterlist *sg;
1da177e4
LT
272 struct ata_port *ap = qc->ap;
273 struct qs_port_priv *pp = ap->private_data;
1da177e4 274 u8 *prd = pp->pkt + QS_CPB_BYTES;
ff2aeb1e 275 unsigned int si;
1da177e4 276
ff2aeb1e 277 for_each_sg(qc->sg, sg, qc->n_elem, si) {
1da177e4
LT
278 u64 addr;
279 u32 len;
280
281 addr = sg_dma_address(sg);
282 *(__le64 *)prd = cpu_to_le64(addr);
283 prd += sizeof(u64);
284
285 len = sg_dma_len(sg);
286 *(__le32 *)prd = cpu_to_le32(len);
287 prd += sizeof(u64);
288
ff2aeb1e 289 VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", si,
1da177e4
LT
290 (unsigned long long)addr, len);
291 }
828d09de 292
ff2aeb1e 293 return si;
1da177e4
LT
294}
295
296static void qs_qc_prep(struct ata_queued_cmd *qc)
297{
298 struct qs_port_priv *pp = qc->ap->private_data;
299 u8 dflags = QS_DF_PORD, *buf = pp->pkt;
300 u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
301 u64 addr;
828d09de 302 unsigned int nelem;
1da177e4
LT
303
304 VPRINTK("ENTER\n");
305
306 qs_enter_reg_mode(qc->ap);
307 if (qc->tf.protocol != ATA_PROT_DMA) {
9363c382 308 ata_sff_qc_prep(qc);
1da177e4
LT
309 return;
310 }
311
828d09de 312 nelem = qs_fill_sg(qc);
1da177e4
LT
313
314 if ((qc->tf.flags & ATA_TFLAG_WRITE))
315 hflags |= QS_HF_DIRO;
316 if ((qc->tf.flags & ATA_TFLAG_LBA48))
317 dflags |= QS_DF_ELBA;
318
319 /* host control block (HCB) */
320 buf[ 0] = QS_HCB_HDR;
321 buf[ 1] = hflags;
726f0785 322 *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
828d09de 323 *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
1da177e4
LT
324 addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
325 *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
326
327 /* device control block (DCB) */
328 buf[24] = QS_DCB_HDR;
329 buf[28] = dflags;
330
331 /* frame information structure (FIS) */
9977126c 332 ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
1da177e4
LT
333}
334
335static inline void qs_packet_start(struct ata_queued_cmd *qc)
336{
337 struct ata_port *ap = qc->ap;
0d5ff566 338 u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
1da177e4
LT
339
340 VPRINTK("ENTER, ap %p\n", ap);
341
342 writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
343 wmb(); /* flush PRDs and pkt to memory */
344 writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
345 readl(chan + QS_CCT_CFF); /* flush */
346}
347
9a3d9eb0 348static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
349{
350 struct qs_port_priv *pp = qc->ap->private_data;
351
352 switch (qc->tf.protocol) {
353 case ATA_PROT_DMA:
1da177e4
LT
354 pp->state = qs_state_pkt;
355 qs_packet_start(qc);
356 return 0;
357
0dc36888 358 case ATAPI_PROT_DMA:
1da177e4
LT
359 BUG();
360 break;
361
362 default:
363 break;
364 }
365
366 pp->state = qs_state_mmio;
9363c382 367 return ata_sff_qc_issue(qc);
1da177e4
LT
368}
369
6004bda1
ML
370static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status)
371{
372 qc->err_mask |= ac_err_mask(status);
373
374 if (!qc->err_mask) {
375 ata_qc_complete(qc);
376 } else {
377 struct ata_port *ap = qc->ap;
378 struct ata_eh_info *ehi = &ap->link.eh_info;
379
380 ata_ehi_clear_desc(ehi);
381 ata_ehi_push_desc(ehi, "status 0x%02X", status);
382
383 if (qc->err_mask == AC_ERR_DEV)
384 ata_port_abort(ap);
385 else
386 ata_port_freeze(ap);
387 }
388}
389
cca3974e 390static inline unsigned int qs_intr_pkt(struct ata_host *host)
1da177e4
LT
391{
392 unsigned int handled = 0;
393 u8 sFFE;
0d5ff566 394 u8 __iomem *mmio_base = qs_mmio_base(host);
1da177e4
LT
395
396 do {
397 u32 sff0 = readl(mmio_base + QS_HST_SFF);
398 u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
399 u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
400 sFFE = sff1 >> 31; /* empty flag */
401
402 if (sEVLD) {
403 u8 sDST = sff0 >> 16; /* dev status */
404 u8 sHST = sff1 & 0x3f; /* host status */
405 unsigned int port_no = (sff1 >> 8) & 0x03;
cca3974e 406 struct ata_port *ap = host->ports[port_no];
3e4ec344
TH
407 struct qs_port_priv *pp = ap->private_data;
408 struct ata_queued_cmd *qc;
1da177e4
LT
409
410 DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
411 sff1, sff0, port_no, sHST, sDST);
412 handled = 1;
3e4ec344
TH
413 if (!pp || pp->state != qs_state_pkt)
414 continue;
415 qc = ata_qc_from_tag(ap, ap->link.active_tag);
416 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
417 switch (sHST) {
418 case 0: /* successful CPB */
419 case 3: /* device error */
420 qs_enter_reg_mode(qc->ap);
421 qs_do_or_die(qc, sDST);
422 break;
423 default:
424 break;
1da177e4
LT
425 }
426 }
427 }
428 } while (!sFFE);
429 return handled;
430}
431
cca3974e 432static inline unsigned int qs_intr_mmio(struct ata_host *host)
1da177e4
LT
433{
434 unsigned int handled = 0, port_no;
435
cca3974e 436 for (port_no = 0; port_no < host->n_ports; ++port_no) {
3e4ec344
TH
437 struct ata_port *ap = host->ports[port_no];
438 struct qs_port_priv *pp = ap->private_data;
439 struct ata_queued_cmd *qc;
440
441 qc = ata_qc_from_tag(ap, ap->link.active_tag);
442 if (!qc) {
443 /*
444 * The qstor hardware generates spurious
445 * interrupts from time to time when switching
446 * in and out of packet mode. There's no
447 * obvious way to know if we're here now due
448 * to that, so just ack the irq and pretend we
449 * knew it was ours.. (ugh). This does not
450 * affect packet mode.
451 */
452 ata_sff_check_status(ap);
453 handled = 1;
454 continue;
1da177e4 455 }
3e4ec344
TH
456
457 if (!pp || pp->state != qs_state_mmio)
458 continue;
459 if (!(qc->tf.flags & ATA_TFLAG_POLLING))
460 handled |= ata_sff_host_intr(ap, qc);
1da177e4
LT
461 }
462 return handled;
463}
464
7d12e780 465static irqreturn_t qs_intr(int irq, void *dev_instance)
1da177e4 466{
cca3974e 467 struct ata_host *host = dev_instance;
1da177e4 468 unsigned int handled = 0;
904c7bad 469 unsigned long flags;
1da177e4
LT
470
471 VPRINTK("ENTER\n");
472
904c7bad 473 spin_lock_irqsave(&host->lock, flags);
cca3974e 474 handled = qs_intr_pkt(host) | qs_intr_mmio(host);
904c7bad 475 spin_unlock_irqrestore(&host->lock, flags);
1da177e4
LT
476
477 VPRINTK("EXIT\n");
478
479 return IRQ_RETVAL(handled);
480}
481
0d5ff566 482static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
1da177e4
LT
483{
484 port->cmd_addr =
485 port->data_addr = base + 0x400;
486 port->error_addr =
487 port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
488 port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
489 port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
490 port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
491 port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
492 port->device_addr = base + 0x430;
493 port->status_addr =
494 port->command_addr = base + 0x438;
495 port->altstatus_addr =
496 port->ctl_addr = base + 0x440;
497 port->scr_addr = base + 0xc00;
498}
499
500static int qs_port_start(struct ata_port *ap)
501{
cca3974e 502 struct device *dev = ap->host->dev;
1da177e4 503 struct qs_port_priv *pp;
0d5ff566 504 void __iomem *mmio_base = qs_mmio_base(ap->host);
1da177e4
LT
505 void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
506 u64 addr;
1da177e4 507
24dc5f33
TH
508 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
509 if (!pp)
510 return -ENOMEM;
511 pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
512 GFP_KERNEL);
513 if (!pp->pkt)
514 return -ENOMEM;
1da177e4
LT
515 memset(pp->pkt, 0, QS_PKT_BYTES);
516 ap->private_data = pp;
517
12ee7d3c 518 qs_enter_reg_mode(ap);
1da177e4
LT
519 addr = (u64)pp->pkt_dma;
520 writel((u32) addr, chan + QS_CCF_CPBA);
521 writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
522 return 0;
1da177e4
LT
523}
524
cca3974e 525static void qs_host_stop(struct ata_host *host)
1da177e4 526{
0d5ff566 527 void __iomem *mmio_base = qs_mmio_base(host);
1da177e4
LT
528
529 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
530 writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
531}
532
4447d351 533static void qs_host_init(struct ata_host *host, unsigned int chip_id)
1da177e4 534{
4447d351 535 void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
1da177e4
LT
536 unsigned int port_no;
537
538 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
539 writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
540
541 /* reset each channel in turn */
4447d351 542 for (port_no = 0; port_no < host->n_ports; ++port_no) {
1da177e4
LT
543 u8 __iomem *chan = mmio_base + (port_no * 0x4000);
544 writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
545 writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
546 readb(chan + QS_CCT_CTR0); /* flush */
547 }
548 writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
549
4447d351 550 for (port_no = 0; port_no < host->n_ports; ++port_no) {
1da177e4
LT
551 u8 __iomem *chan = mmio_base + (port_no * 0x4000);
552 /* set FIFO depths to same settings as Windows driver */
553 writew(32, chan + QS_CFC_HUFT);
554 writew(32, chan + QS_CFC_HDFT);
555 writew(10, chan + QS_CFC_DUFT);
556 writew( 8, chan + QS_CFC_DDFT);
557 /* set CPB size in bytes, as a power of two */
558 writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
559 }
560 writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
561}
562
563/*
564 * The QStor understands 64-bit buses, and uses 64-bit fields
565 * for DMA pointers regardless of bus width. We just have to
566 * make sure our DMA masks are set appropriately for whatever
567 * bridge lies between us and the QStor, and then the DMA mapping
568 * code will ensure we only ever "see" appropriate buffer addresses.
569 * If we're 32-bit limited somewhere, then our 64-bit fields will
570 * just end up with zeros in the upper 32-bits, without any special
571 * logic required outside of this routine (below).
572 */
573static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
574{
575 u32 bus_info = readl(mmio_base + QS_HID_HPHY);
576 int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
577
578 if (have_64bit_bus &&
6a35528a
YH
579 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
580 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1da177e4 581 if (rc) {
284901a9 582 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1da177e4 583 if (rc) {
a9524a76
JG
584 dev_printk(KERN_ERR, &pdev->dev,
585 "64-bit DMA enable failed\n");
1da177e4
LT
586 return rc;
587 }
588 }
589 } else {
284901a9 590 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1da177e4 591 if (rc) {
a9524a76
JG
592 dev_printk(KERN_ERR, &pdev->dev,
593 "32-bit DMA enable failed\n");
1da177e4
LT
594 return rc;
595 }
284901a9 596 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1da177e4 597 if (rc) {
a9524a76
JG
598 dev_printk(KERN_ERR, &pdev->dev,
599 "32-bit consistent DMA enable failed\n");
1da177e4
LT
600 return rc;
601 }
602 }
603 return 0;
604}
605
606static int qs_ata_init_one(struct pci_dev *pdev,
607 const struct pci_device_id *ent)
608{
609 static int printed_version;
1da177e4 610 unsigned int board_idx = (unsigned int) ent->driver_data;
4447d351
TH
611 const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
612 struct ata_host *host;
1da177e4
LT
613 int rc, port_no;
614
615 if (!printed_version++)
a9524a76 616 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 617
4447d351
TH
618 /* alloc host */
619 host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
620 if (!host)
621 return -ENOMEM;
622
623 /* acquire resources and fill host */
24dc5f33 624 rc = pcim_enable_device(pdev);
1da177e4
LT
625 if (rc)
626 return rc;
627
0d5ff566 628 if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
24dc5f33 629 return -ENODEV;
1da177e4 630
0d5ff566
TH
631 rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
632 if (rc)
633 return rc;
4447d351 634 host->iomap = pcim_iomap_table(pdev);
1da177e4 635
4447d351 636 rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
1da177e4 637 if (rc)
24dc5f33 638 return rc;
1da177e4 639
4447d351 640 for (port_no = 0; port_no < host->n_ports; ++port_no) {
cbcdd875
TH
641 struct ata_port *ap = host->ports[port_no];
642 unsigned int offset = port_no * 0x4000;
643 void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
644
645 qs_ata_setup_port(&ap->ioaddr, chan);
646
647 ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
648 ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
1da177e4
LT
649 }
650
1da177e4 651 /* initialize adapter */
4447d351 652 qs_host_init(host, board_idx);
1da177e4 653
4447d351
TH
654 pci_set_master(pdev);
655 return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
656 &qs_ata_sht);
1da177e4
LT
657}
658
659static int __init qs_ata_init(void)
660{
b7887196 661 return pci_register_driver(&qs_ata_pci_driver);
1da177e4
LT
662}
663
664static void __exit qs_ata_exit(void)
665{
666 pci_unregister_driver(&qs_ata_pci_driver);
667}
668
669MODULE_AUTHOR("Mark Lord");
670MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
671MODULE_LICENSE("GPL");
672MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
673MODULE_VERSION(DRV_VERSION);
674
675module_init(qs_ata_init);
676module_exit(qs_ata_exit);
This page took 0.444619 seconds and 5 git commands to generate.