convert ill defined log2() to ilog2()
[deliverable/linux.git] / drivers / ata / sata_sis.c
CommitLineData
1da177e4
LT
1/*
2 * sata_sis.c - Silicon Integrated Systems SATA
3 *
4 * Maintained by: Uwe Koziolek
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004 Uwe Koziolek
9 *
af36d7f0
JG
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware documentation available under NDA.
1da177e4
LT
30 *
31 */
32
1da177e4
LT
33#include <linux/kernel.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/init.h>
37#include <linux/blkdev.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
a9524a76 40#include <linux/device.h>
1da177e4
LT
41#include <scsi/scsi_host.h>
42#include <linux/libata.h>
4bb64fb9 43#include "sis.h"
1da177e4
LT
44
45#define DRV_NAME "sata_sis"
2a3103ce 46#define DRV_VERSION "1.0"
1da177e4
LT
47
48enum {
49 sis_180 = 0,
50 SIS_SCR_PCI_BAR = 5,
51
52 /* PCI configuration registers */
53 SIS_GENCTL = 0x54, /* IDE General Control register */
54 SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
f2c853bc
AP
55 SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
56 SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
57 SIS_PMR = 0x90, /* port mapping register */
8add7885 58 SIS_PMR_COMBINED = 0x30,
1da177e4
LT
59
60 /* random bits */
61 SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
62
63 GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
64};
65
66static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
da3dbb17
TH
67static int sis_scr_read (struct ata_port *ap, unsigned int sc_reg, u32 *val);
68static int sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
1da177e4 69
3b7d697d 70static const struct pci_device_id sis_pci_tbl[] = {
3f3e7313
UK
71 { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
72 { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
73 { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
74 { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
a3cabb27
UK
75 { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
76 { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
2d2744fc 77
1da177e4
LT
78 { } /* terminate list */
79};
80
1da177e4
LT
81static struct pci_driver sis_pci_driver = {
82 .name = DRV_NAME,
83 .id_table = sis_pci_tbl,
84 .probe = sis_init_one,
85 .remove = ata_pci_remove_one,
86};
87
193515d5 88static struct scsi_host_template sis_sht = {
1da177e4
LT
89 .module = THIS_MODULE,
90 .name = DRV_NAME,
91 .ioctl = ata_scsi_ioctl,
92 .queuecommand = ata_scsi_queuecmd,
1da177e4
LT
93 .can_queue = ATA_DEF_QUEUE,
94 .this_id = ATA_SHT_THIS_ID,
95 .sg_tablesize = ATA_MAX_PRD,
1da177e4
LT
96 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
97 .emulated = ATA_SHT_EMULATED,
98 .use_clustering = ATA_SHT_USE_CLUSTERING,
99 .proc_name = DRV_NAME,
100 .dma_boundary = ATA_DMA_BOUNDARY,
101 .slave_configure = ata_scsi_slave_config,
ccf68c34 102 .slave_destroy = ata_scsi_slave_destroy,
1da177e4 103 .bios_param = ata_std_bios_param,
1da177e4
LT
104};
105
057ace5e 106static const struct ata_port_operations sis_ops = {
1da177e4
LT
107 .tf_load = ata_tf_load,
108 .tf_read = ata_tf_read,
109 .check_status = ata_check_status,
110 .exec_command = ata_exec_command,
111 .dev_select = ata_std_dev_select,
1da177e4
LT
112 .bmdma_setup = ata_bmdma_setup,
113 .bmdma_start = ata_bmdma_start,
114 .bmdma_stop = ata_bmdma_stop,
115 .bmdma_status = ata_bmdma_status,
116 .qc_prep = ata_qc_prep,
117 .qc_issue = ata_qc_issue_prot,
0d5ff566 118 .data_xfer = ata_data_xfer,
d7a80dad
TH
119 .freeze = ata_bmdma_freeze,
120 .thaw = ata_bmdma_thaw,
121 .error_handler = ata_bmdma_error_handler,
122 .post_internal_cmd = ata_bmdma_post_internal_cmd,
1da177e4 123 .irq_clear = ata_bmdma_irq_clear,
246ce3b6 124 .irq_on = ata_irq_on,
1da177e4
LT
125 .scr_read = sis_scr_read,
126 .scr_write = sis_scr_write,
127 .port_start = ata_port_start,
1da177e4
LT
128};
129
1626aeb8 130static const struct ata_port_info sis_port_info = {
cca3974e 131 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
1da177e4
LT
132 .pio_mask = 0x1f,
133 .mwdma_mask = 0x7,
bf6263a8 134 .udma_mask = ATA_UDMA6,
1da177e4
LT
135 .port_ops = &sis_ops,
136};
137
1da177e4
LT
138MODULE_AUTHOR("Uwe Koziolek");
139MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
140MODULE_LICENSE("GPL");
141MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
142MODULE_VERSION(DRV_VERSION);
143
9b14dec5 144static unsigned int get_scr_cfg_addr(struct ata_port *ap, unsigned int sc_reg)
1da177e4 145{
9b14dec5 146 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1da177e4 147 unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
9b14dec5 148 u8 pmr;
1da177e4 149
9b14dec5 150 if (ap->port_no) {
3f3e7313
UK
151 switch (pdev->device) {
152 case 0x0180:
153 case 0x0181:
9b14dec5
A
154 pci_read_config_byte(pdev, SIS_PMR, &pmr);
155 if ((pmr & SIS_PMR_COMBINED) == 0)
156 addr += SIS180_SATA1_OFS;
3f3e7313
UK
157 break;
158
159 case 0x0182:
160 case 0x0183:
161 case 0x1182:
3f3e7313
UK
162 addr += SIS182_SATA1_OFS;
163 break;
164 }
8add7885 165 }
1da177e4
LT
166 return addr;
167}
168
169static u32 sis_scr_cfg_read (struct ata_port *ap, unsigned int sc_reg)
170{
cca3974e 171 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
9b14dec5 172 unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
668e4bc7 173 u32 val, val2 = 0;
f2c853bc 174 u8 pmr;
1da177e4
LT
175
176 if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
177 return 0xffffffff;
f2c853bc
AP
178
179 pci_read_config_byte(pdev, SIS_PMR, &pmr);
8add7885 180
1da177e4 181 pci_read_config_dword(pdev, cfg_addr, &val);
f2c853bc 182
a3cabb27
UK
183 if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
184 (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
f2c853bc
AP
185 pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
186
4adccf6f 187 return (val|val2) & 0xfffffffb; /* avoid problems with powerdowned ports */
1da177e4
LT
188}
189
9b14dec5 190static void sis_scr_cfg_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
1da177e4 191{
cca3974e 192 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
9b14dec5 193 unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
f2c853bc 194 u8 pmr;
1da177e4 195
9b14dec5 196 if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
1da177e4 197 return;
f2c853bc
AP
198
199 pci_read_config_byte(pdev, SIS_PMR, &pmr);
8add7885 200
1da177e4 201 pci_write_config_dword(pdev, cfg_addr, val);
f2c853bc 202
a3cabb27
UK
203 if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
204 (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
f2c853bc 205 pci_write_config_dword(pdev, cfg_addr+0x10, val);
1da177e4
LT
206}
207
da3dbb17 208static int sis_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
1da177e4 209{
cca3974e 210 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
f2c853bc
AP
211 u8 pmr;
212
1da177e4 213 if (sc_reg > SCR_CONTROL)
da3dbb17 214 return -EINVAL;
1da177e4
LT
215
216 if (ap->flags & SIS_FLAG_CFGSCR)
217 return sis_scr_cfg_read(ap, sc_reg);
f2c853bc
AP
218
219 pci_read_config_byte(pdev, SIS_PMR, &pmr);
220
da3dbb17 221 *val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
f2c853bc 222
a3cabb27
UK
223 if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
224 (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
da3dbb17
TH
225 *val |= ioread32(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
226
227 *val &= 0xfffffffb;
f2c853bc 228
da3dbb17 229 return 0;
1da177e4
LT
230}
231
da3dbb17 232static int sis_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
1da177e4 233{
cca3974e 234 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
f2c853bc
AP
235 u8 pmr;
236
1da177e4 237 if (sc_reg > SCR_CONTROL)
da3dbb17 238 return -EINVAL;
1da177e4 239
f2c853bc 240 pci_read_config_byte(pdev, SIS_PMR, &pmr);
8add7885 241
1da177e4
LT
242 if (ap->flags & SIS_FLAG_CFGSCR)
243 sis_scr_cfg_write(ap, sc_reg, val);
f2c853bc 244 else {
0d5ff566 245 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
a3cabb27
UK
246 if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
247 (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
0d5ff566 248 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
f2c853bc 249 }
da3dbb17 250 return 0;
1da177e4
LT
251}
252
1da177e4
LT
253static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
254{
a9524a76 255 static int printed_version;
9a829ccf 256 struct ata_port_info pi = sis_port_info;
ddfc87a0 257 const struct ata_port_info *ppi[] = { &pi, &pi };
9a829ccf 258 struct ata_host *host;
4adccf6f 259 u32 genctl, val;
f2c853bc 260 u8 pmr;
3f3e7313 261 u8 port2_start = 0x20;
9a829ccf 262 int rc;
1da177e4 263
a9524a76
JG
264 if (!printed_version++)
265 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
266
24dc5f33 267 rc = pcim_enable_device(pdev);
1da177e4
LT
268 if (rc)
269 return rc;
270
1da177e4
LT
271 /* check and see if the SCRs are in IO space or PCI cfg space */
272 pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
273 if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
cf0e812f 274 pi.flags |= SIS_FLAG_CFGSCR;
8a60a071 275
1da177e4
LT
276 /* if hardware thinks SCRs are in IO space, but there are
277 * no IO resources assigned, change to PCI cfg space.
278 */
cf0e812f 279 if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
1da177e4
LT
280 ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
281 (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
282 genctl &= ~GENCTL_IOMAPPED_SCR;
283 pci_write_config_dword(pdev, SIS_GENCTL, genctl);
cf0e812f 284 pi.flags |= SIS_FLAG_CFGSCR;
1da177e4
LT
285 }
286
f2c853bc 287 pci_read_config_byte(pdev, SIS_PMR, &pmr);
3f3e7313
UK
288 switch (ent->device) {
289 case 0x0180:
290 case 0x0181:
9b14dec5
A
291
292 /* The PATA-handling is provided by pata_sis */
293 switch (pmr & 0x30) {
294 case 0x10:
a3cabb27 295 ppi[1] = &sis_info133_for_sata;
9b14dec5 296 break;
a84471fe 297
9b14dec5 298 case 0x30:
a3cabb27 299 ppi[0] = &sis_info133_for_sata;
9b14dec5
A
300 break;
301 }
f2c853bc 302 if ((pmr & SIS_PMR_COMBINED) == 0) {
a9524a76 303 dev_printk(KERN_INFO, &pdev->dev,
4adccf6f 304 "Detected SiS 180/181/964 chipset in SATA mode\n");
39eb936c 305 port2_start = 64;
3f3e7313 306 } else {
a9524a76
JG
307 dev_printk(KERN_INFO, &pdev->dev,
308 "Detected SiS 180/181 chipset in combined mode\n");
f2c853bc 309 port2_start=0;
4adccf6f 310 pi.flags |= ATA_FLAG_SLAVE_POSS;
f2c853bc 311 }
3f3e7313 312 break;
f20b16ff 313
3f3e7313
UK
314 case 0x0182:
315 case 0x0183:
4adccf6f
UK
316 pci_read_config_dword ( pdev, 0x6C, &val);
317 if (val & (1L << 31)) {
318 dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965 chipset\n");
319 pi.flags |= ATA_FLAG_SLAVE_POSS;
3f3e7313 320 } else {
4adccf6f 321 dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965L chipset\n");
3f3e7313
UK
322 }
323 break;
324
325 case 0x1182:
a3cabb27
UK
326 dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/966/680 SATA controller\n");
327 pi.flags |= ATA_FLAG_SLAVE_POSS;
328 break;
329
3f3e7313 330 case 0x1183:
a3cabb27
UK
331 dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
332 ppi[0] = &sis_info133_for_sata;
333 ppi[1] = &sis_info133_for_sata;
3f3e7313 334 break;
f2c853bc
AP
335 }
336
d583bc18 337 rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
9a829ccf
TH
338 if (rc)
339 return rc;
cf0e812f 340
9a829ccf 341 if (!(pi.flags & SIS_FLAG_CFGSCR)) {
edceec3d 342 void __iomem *mmio;
0d5ff566 343
9a829ccf
TH
344 rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
345 if (rc)
346 return rc;
347 mmio = host->iomap[SIS_SCR_PCI_BAR];
0d5ff566 348
9a829ccf
TH
349 host->ports[0]->ioaddr.scr_addr = mmio;
350 host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
1da177e4
LT
351 }
352
353 pci_set_master(pdev);
a04ce0ff 354 pci_intx(pdev, 1);
9a829ccf
TH
355 return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
356 &sis_sht);
1da177e4
LT
357}
358
359static int __init sis_init(void)
360{
b7887196 361 return pci_register_driver(&sis_pci_driver);
1da177e4
LT
362}
363
364static void __exit sis_exit(void)
365{
366 pci_unregister_driver(&sis_pci_driver);
367}
368
369module_init(sis_init);
370module_exit(sis_exit);
This page took 0.281693 seconds and 5 git commands to generate.