drm: rename driver hooks more understandably
[deliverable/linux.git] / drivers / char / drm / radeon_drv.h
CommitLineData
1da177e4
LT
1/* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
2 *
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
25 *
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
29 */
30
31#ifndef __RADEON_DRV_H__
32#define __RADEON_DRV_H__
33
34/* General customization:
35 */
36
37#define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
38
39#define DRIVER_NAME "radeon"
40#define DRIVER_DESC "ATI Radeon"
ea98a92f 41#define DRIVER_DATE "20050911"
1da177e4
LT
42
43/* Interface history:
44 *
45 * 1.1 - ??
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
b5e89ed5 71 * clients use to tell the DRM where they think the framebuffer is
1da177e4
LT
72 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
76 * (No 3D support yet - just microcode loading)
77 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
414ed537 85 * 1.17- Add initial support for R300 (3D).
9d17601c
DA
86 * 1.18- Add support for GL_ATI_fragment_shader, new packets
87 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
88 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
89 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
ea98a92f 90 * 1.19- Add support for gart table in FB memory and PCIE r300
1da177e4
LT
91 */
92#define DRIVER_MAJOR 1
ea98a92f 93#define DRIVER_MINOR 19
1da177e4
LT
94#define DRIVER_PATCHLEVEL 0
95
96#define GET_RING_HEAD(dev_priv) DRM_READ32( (dev_priv)->ring_rptr, 0 )
97#define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
98
99/*
100 * Radeon chip families
101 */
102enum radeon_family {
103 CHIP_R100,
104 CHIP_RS100,
105 CHIP_RV100,
106 CHIP_R200,
107 CHIP_RV200,
108 CHIP_RS200,
109 CHIP_R250,
110 CHIP_RS250,
111 CHIP_RV250,
112 CHIP_RV280,
113 CHIP_R300,
114 CHIP_RS300,
414ed537 115 CHIP_R350,
1da177e4 116 CHIP_RV350,
414ed537 117 CHIP_R420,
1da177e4
LT
118 CHIP_LAST,
119};
120
121enum radeon_cp_microcode_version {
122 UCODE_R100,
123 UCODE_R200,
124 UCODE_R300,
125};
126
127/*
128 * Chip flags
129 */
130enum radeon_chip_flags {
131 CHIP_FAMILY_MASK = 0x0000ffffUL,
132 CHIP_FLAGS_MASK = 0xffff0000UL,
133 CHIP_IS_MOBILITY = 0x00010000UL,
134 CHIP_IS_IGP = 0x00020000UL,
135 CHIP_SINGLE_CRTC = 0x00040000UL,
136 CHIP_IS_AGP = 0x00080000UL,
b5e89ed5 137 CHIP_HAS_HIERZ = 0x00100000UL,
ea98a92f 138 CHIP_IS_PCIE = 0x00200000UL,
1da177e4
LT
139};
140
141typedef struct drm_radeon_freelist {
b5e89ed5
DA
142 unsigned int age;
143 drm_buf_t *buf;
144 struct drm_radeon_freelist *next;
145 struct drm_radeon_freelist *prev;
1da177e4
LT
146} drm_radeon_freelist_t;
147
148typedef struct drm_radeon_ring_buffer {
149 u32 *start;
150 u32 *end;
151 int size;
152 int size_l2qw;
153
154 u32 tail;
155 u32 tail_mask;
156 int space;
157
158 int high_mark;
159} drm_radeon_ring_buffer_t;
160
161typedef struct drm_radeon_depth_clear_t {
162 u32 rb3d_cntl;
163 u32 rb3d_zstencilcntl;
164 u32 se_cntl;
165} drm_radeon_depth_clear_t;
166
167struct drm_radeon_driver_file_fields {
168 int64_t radeon_fb_delta;
169};
170
171struct mem_block {
172 struct mem_block *next;
173 struct mem_block *prev;
174 int start;
175 int size;
176 DRMFILE filp; /* 0: free, -1: heap, other: real files */
177};
178
179struct radeon_surface {
180 int refcount;
181 u32 lower;
182 u32 upper;
183 u32 flags;
184};
185
186struct radeon_virt_surface {
187 int surface_index;
188 u32 lower;
189 u32 upper;
190 u32 flags;
191 DRMFILE filp;
192};
193
194typedef struct drm_radeon_private {
195 drm_radeon_ring_buffer_t ring;
196 drm_radeon_sarea_t *sarea_priv;
197
198 u32 fb_location;
199
200 int gart_size;
201 u32 gart_vm_start;
202 unsigned long gart_buffers_offset;
203
204 int cp_mode;
205 int cp_running;
206
b5e89ed5
DA
207 drm_radeon_freelist_t *head;
208 drm_radeon_freelist_t *tail;
1da177e4
LT
209 int last_buf;
210 volatile u32 *scratch;
211 int writeback_works;
212
213 int usec_timeout;
214
215 int microcode_version;
216
217 int is_pci;
1da177e4
LT
218
219 struct {
220 u32 boxes;
221 int freelist_timeouts;
222 int freelist_loops;
223 int requested_bufs;
224 int last_frame_reads;
225 int last_clear_reads;
226 int clears;
227 int texture_uploads;
228 } stats;
229
230 int do_boxes;
231 int page_flipping;
232 int current_page;
233
234 u32 color_fmt;
235 unsigned int front_offset;
236 unsigned int front_pitch;
237 unsigned int back_offset;
238 unsigned int back_pitch;
239
240 u32 depth_fmt;
241 unsigned int depth_offset;
242 unsigned int depth_pitch;
243
244 u32 front_pitch_offset;
245 u32 back_pitch_offset;
246 u32 depth_pitch_offset;
247
248 drm_radeon_depth_clear_t depth_clear;
b5e89ed5 249
1da177e4
LT
250 unsigned long fb_offset;
251 unsigned long mmio_offset;
252 unsigned long ring_offset;
253 unsigned long ring_rptr_offset;
254 unsigned long buffers_offset;
255 unsigned long gart_textures_offset;
256
257 drm_local_map_t *sarea;
258 drm_local_map_t *mmio;
259 drm_local_map_t *cp_ring;
260 drm_local_map_t *ring_rptr;
261 drm_local_map_t *gart_textures;
262
263 struct mem_block *gart_heap;
264 struct mem_block *fb_heap;
265
266 /* SW interrupt */
b5e89ed5
DA
267 wait_queue_head_t swi_queue;
268 atomic_t swi_emitted;
1da177e4
LT
269
270 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
b5e89ed5 271 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
1da177e4 272
b5e89ed5
DA
273 unsigned long pcigart_offset;
274 drm_ati_pcigart_info gart_info;
ea98a92f 275
1da177e4
LT
276 /* starting from here on, data is preserved accross an open */
277 uint32_t flags; /* see radeon_chip_flags */
278} drm_radeon_private_t;
279
280typedef struct drm_radeon_buf_priv {
281 u32 age;
282} drm_radeon_buf_priv_t;
283
b3a83639
DA
284typedef struct drm_radeon_kcmd_buffer {
285 int bufsz;
286 char *buf;
287 int nbox;
288 drm_clip_rect_t __user *boxes;
289} drm_radeon_kcmd_buffer_t;
290
689b9d74 291extern int radeon_no_wb;
b3a83639
DA
292extern drm_ioctl_desc_t radeon_ioctls[];
293extern int radeon_max_ioctl;
294
1da177e4 295 /* radeon_cp.c */
b5e89ed5
DA
296extern int radeon_cp_init(DRM_IOCTL_ARGS);
297extern int radeon_cp_start(DRM_IOCTL_ARGS);
298extern int radeon_cp_stop(DRM_IOCTL_ARGS);
299extern int radeon_cp_reset(DRM_IOCTL_ARGS);
300extern int radeon_cp_idle(DRM_IOCTL_ARGS);
301extern int radeon_cp_resume(DRM_IOCTL_ARGS);
302extern int radeon_engine_reset(DRM_IOCTL_ARGS);
303extern int radeon_fullscreen(DRM_IOCTL_ARGS);
304extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
1da177e4 305
b5e89ed5
DA
306extern void radeon_freelist_reset(drm_device_t * dev);
307extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
1da177e4 308
b5e89ed5 309extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
1da177e4 310
b5e89ed5 311extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
1da177e4
LT
312
313extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
836cf046 314extern int radeon_presetup(struct drm_device *dev);
1da177e4
LT
315extern int radeon_driver_postcleanup(struct drm_device *dev);
316
b5e89ed5
DA
317extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
318extern int radeon_mem_free(DRM_IOCTL_ARGS);
319extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
320extern void radeon_mem_takedown(struct mem_block **heap);
321extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
1da177e4
LT
322
323 /* radeon_irq.c */
b5e89ed5
DA
324extern int radeon_irq_emit(DRM_IOCTL_ARGS);
325extern int radeon_irq_wait(DRM_IOCTL_ARGS);
326
327extern void radeon_do_release(drm_device_t * dev);
328extern int radeon_driver_vblank_wait(drm_device_t * dev,
329 unsigned int *sequence);
330extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
331extern void radeon_driver_irq_preinstall(drm_device_t * dev);
332extern void radeon_driver_irq_postinstall(drm_device_t * dev);
333extern void radeon_driver_irq_uninstall(drm_device_t * dev);
1da177e4 334
22eae947
DA
335extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
336extern int radeon_driver_unload(struct drm_device *dev);
337extern int radeon_driver_firstopen(struct drm_device *dev);
338extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
339extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
340extern void radeon_driver_lastclose(drm_device_t * dev);
341extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
9a186645
DA
342extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
343 unsigned long arg);
344
414ed537
DA
345/* r300_cmdbuf.c */
346extern void r300_init_reg_flags(void);
347
b5e89ed5
DA
348extern int r300_do_cp_cmdbuf(drm_device_t * dev, DRMFILE filp,
349 drm_file_t * filp_priv,
b3a83639 350 drm_radeon_kcmd_buffer_t * cmdbuf);
414ed537 351
1da177e4
LT
352/* Flags for stats.boxes
353 */
354#define RADEON_BOX_DMA_IDLE 0x1
355#define RADEON_BOX_RING_FULL 0x2
356#define RADEON_BOX_FLIP 0x4
357#define RADEON_BOX_WAIT_IDLE 0x8
358#define RADEON_BOX_TEXTURE_LOAD 0x10
359
1da177e4
LT
360/* Register definitions, register access macros and drmAddMap constants
361 * for Radeon kernel driver.
362 */
363
364#define RADEON_AGP_COMMAND 0x0f60
365#define RADEON_AUX_SCISSOR_CNTL 0x26f0
366# define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
367# define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
368# define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
369# define RADEON_SCISSOR_0_ENABLE (1 << 28)
370# define RADEON_SCISSOR_1_ENABLE (1 << 29)
371# define RADEON_SCISSOR_2_ENABLE (1 << 30)
372
373#define RADEON_BUS_CNTL 0x0030
374# define RADEON_BUS_MASTER_DIS (1 << 6)
375
376#define RADEON_CLOCK_CNTL_DATA 0x000c
377# define RADEON_PLL_WR_EN (1 << 7)
378#define RADEON_CLOCK_CNTL_INDEX 0x0008
379#define RADEON_CONFIG_APER_SIZE 0x0108
380#define RADEON_CRTC_OFFSET 0x0224
381#define RADEON_CRTC_OFFSET_CNTL 0x0228
382# define RADEON_CRTC_TILE_EN (1 << 15)
383# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
384#define RADEON_CRTC2_OFFSET 0x0324
385#define RADEON_CRTC2_OFFSET_CNTL 0x0328
386
ea98a92f
DA
387#define RADEON_PCIE_INDEX 0x0030
388#define RADEON_PCIE_DATA 0x0034
389#define RADEON_PCIE_TX_GART_CNTL 0x10
390# define RADEON_PCIE_TX_GART_EN (1 << 0)
391# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
392# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
393# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
394# define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
395# define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
396# define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
397# define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
398#define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
399#define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
400#define RADEON_PCIE_TX_GART_BASE 0x13
401#define RADEON_PCIE_TX_GART_START_LO 0x14
402#define RADEON_PCIE_TX_GART_START_HI 0x15
403#define RADEON_PCIE_TX_GART_END_LO 0x16
404#define RADEON_PCIE_TX_GART_END_HI 0x17
405
414ed537
DA
406#define RADEON_MPP_TB_CONFIG 0x01c0
407#define RADEON_MEM_CNTL 0x0140
408#define RADEON_MEM_SDRAM_MODE_REG 0x0158
409#define RADEON_AGP_BASE 0x0170
410
1da177e4
LT
411#define RADEON_RB3D_COLOROFFSET 0x1c40
412#define RADEON_RB3D_COLORPITCH 0x1c48
413
414#define RADEON_DP_GUI_MASTER_CNTL 0x146c
415# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
416# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
417# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
418# define RADEON_GMC_BRUSH_NONE (15 << 4)
419# define RADEON_GMC_DST_16BPP (4 << 8)
420# define RADEON_GMC_DST_24BPP (5 << 8)
421# define RADEON_GMC_DST_32BPP (6 << 8)
422# define RADEON_GMC_DST_DATATYPE_SHIFT 8
423# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
424# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
425# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
426# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
427# define RADEON_GMC_WR_MSK_DIS (1 << 30)
428# define RADEON_ROP3_S 0x00cc0000
429# define RADEON_ROP3_P 0x00f00000
430#define RADEON_DP_WRITE_MASK 0x16cc
431#define RADEON_DST_PITCH_OFFSET 0x142c
432#define RADEON_DST_PITCH_OFFSET_C 0x1c80
433# define RADEON_DST_TILE_LINEAR (0 << 30)
434# define RADEON_DST_TILE_MACRO (1 << 30)
435# define RADEON_DST_TILE_MICRO (2 << 30)
436# define RADEON_DST_TILE_BOTH (3 << 30)
437
438#define RADEON_SCRATCH_REG0 0x15e0
439#define RADEON_SCRATCH_REG1 0x15e4
440#define RADEON_SCRATCH_REG2 0x15e8
441#define RADEON_SCRATCH_REG3 0x15ec
442#define RADEON_SCRATCH_REG4 0x15f0
443#define RADEON_SCRATCH_REG5 0x15f4
444#define RADEON_SCRATCH_UMSK 0x0770
445#define RADEON_SCRATCH_ADDR 0x0774
446
447#define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
448
449#define GET_SCRATCH( x ) (dev_priv->writeback_works \
450 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
451 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
452
1da177e4
LT
453#define RADEON_GEN_INT_CNTL 0x0040
454# define RADEON_CRTC_VBLANK_MASK (1 << 0)
455# define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
456# define RADEON_SW_INT_ENABLE (1 << 25)
457
458#define RADEON_GEN_INT_STATUS 0x0044
459# define RADEON_CRTC_VBLANK_STAT (1 << 0)
460# define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
461# define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
462# define RADEON_SW_INT_TEST (1 << 25)
463# define RADEON_SW_INT_TEST_ACK (1 << 25)
464# define RADEON_SW_INT_FIRE (1 << 26)
465
466#define RADEON_HOST_PATH_CNTL 0x0130
467# define RADEON_HDP_SOFT_RESET (1 << 26)
468# define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
469# define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
470
471#define RADEON_ISYNC_CNTL 0x1724
472# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
473# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
474# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
475# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
476# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
477# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
478
479#define RADEON_RBBM_GUICNTL 0x172c
480# define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
481# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
482# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
483# define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
484
485#define RADEON_MC_AGP_LOCATION 0x014c
486#define RADEON_MC_FB_LOCATION 0x0148
487#define RADEON_MCLK_CNTL 0x0012
488# define RADEON_FORCEON_MCLKA (1 << 16)
489# define RADEON_FORCEON_MCLKB (1 << 17)
490# define RADEON_FORCEON_YCLKA (1 << 18)
491# define RADEON_FORCEON_YCLKB (1 << 19)
492# define RADEON_FORCEON_MC (1 << 20)
493# define RADEON_FORCEON_AIC (1 << 21)
494
495#define RADEON_PP_BORDER_COLOR_0 0x1d40
496#define RADEON_PP_BORDER_COLOR_1 0x1d44
497#define RADEON_PP_BORDER_COLOR_2 0x1d48
498#define RADEON_PP_CNTL 0x1c38
499# define RADEON_SCISSOR_ENABLE (1 << 1)
500#define RADEON_PP_LUM_MATRIX 0x1d00
501#define RADEON_PP_MISC 0x1c14
502#define RADEON_PP_ROT_MATRIX_0 0x1d58
503#define RADEON_PP_TXFILTER_0 0x1c54
504#define RADEON_PP_TXOFFSET_0 0x1c5c
505#define RADEON_PP_TXFILTER_1 0x1c6c
506#define RADEON_PP_TXFILTER_2 0x1c84
507
508#define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
509# define RADEON_RB2D_DC_FLUSH (3 << 0)
510# define RADEON_RB2D_DC_FREE (3 << 2)
511# define RADEON_RB2D_DC_FLUSH_ALL 0xf
512# define RADEON_RB2D_DC_BUSY (1 << 31)
513#define RADEON_RB3D_CNTL 0x1c3c
514# define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
515# define RADEON_PLANE_MASK_ENABLE (1 << 1)
516# define RADEON_DITHER_ENABLE (1 << 2)
517# define RADEON_ROUND_ENABLE (1 << 3)
518# define RADEON_SCALE_DITHER_ENABLE (1 << 4)
519# define RADEON_DITHER_INIT (1 << 5)
520# define RADEON_ROP_ENABLE (1 << 6)
521# define RADEON_STENCIL_ENABLE (1 << 7)
522# define RADEON_Z_ENABLE (1 << 8)
523# define RADEON_ZBLOCK16 (1 << 15)
524#define RADEON_RB3D_DEPTHOFFSET 0x1c24
525#define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
526#define RADEON_RB3D_DEPTHPITCH 0x1c28
527#define RADEON_RB3D_PLANEMASK 0x1d84
528#define RADEON_RB3D_STENCILREFMASK 0x1d7c
529#define RADEON_RB3D_ZCACHE_MODE 0x3250
530#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
531# define RADEON_RB3D_ZC_FLUSH (1 << 0)
532# define RADEON_RB3D_ZC_FREE (1 << 2)
533# define RADEON_RB3D_ZC_FLUSH_ALL 0x5
534# define RADEON_RB3D_ZC_BUSY (1 << 31)
535#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
536# define RADEON_Z_TEST_MASK (7 << 4)
537# define RADEON_Z_TEST_ALWAYS (7 << 4)
538# define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
539# define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
540# define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
541# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
542# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
543# define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
544# define RADEON_FORCE_Z_DIRTY (1 << 29)
545# define RADEON_Z_WRITE_ENABLE (1 << 30)
546# define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
547#define RADEON_RBBM_SOFT_RESET 0x00f0
548# define RADEON_SOFT_RESET_CP (1 << 0)
549# define RADEON_SOFT_RESET_HI (1 << 1)
550# define RADEON_SOFT_RESET_SE (1 << 2)
551# define RADEON_SOFT_RESET_RE (1 << 3)
552# define RADEON_SOFT_RESET_PP (1 << 4)
553# define RADEON_SOFT_RESET_E2 (1 << 5)
554# define RADEON_SOFT_RESET_RB (1 << 6)
555# define RADEON_SOFT_RESET_HDP (1 << 7)
556#define RADEON_RBBM_STATUS 0x0e40
557# define RADEON_RBBM_FIFOCNT_MASK 0x007f
558# define RADEON_RBBM_ACTIVE (1 << 31)
559#define RADEON_RE_LINE_PATTERN 0x1cd0
560#define RADEON_RE_MISC 0x26c4
561#define RADEON_RE_TOP_LEFT 0x26c0
562#define RADEON_RE_WIDTH_HEIGHT 0x1c44
563#define RADEON_RE_STIPPLE_ADDR 0x1cc8
564#define RADEON_RE_STIPPLE_DATA 0x1ccc
565
566#define RADEON_SCISSOR_TL_0 0x1cd8
567#define RADEON_SCISSOR_BR_0 0x1cdc
568#define RADEON_SCISSOR_TL_1 0x1ce0
569#define RADEON_SCISSOR_BR_1 0x1ce4
570#define RADEON_SCISSOR_TL_2 0x1ce8
571#define RADEON_SCISSOR_BR_2 0x1cec
572#define RADEON_SE_COORD_FMT 0x1c50
573#define RADEON_SE_CNTL 0x1c4c
574# define RADEON_FFACE_CULL_CW (0 << 0)
575# define RADEON_BFACE_SOLID (3 << 1)
576# define RADEON_FFACE_SOLID (3 << 3)
577# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
578# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
579# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
580# define RADEON_ALPHA_SHADE_FLAT (1 << 10)
581# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
582# define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
583# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
584# define RADEON_FOG_SHADE_FLAT (1 << 14)
585# define RADEON_FOG_SHADE_GOURAUD (2 << 14)
586# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
587# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
588# define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
589# define RADEON_ROUND_MODE_TRUNC (0 << 28)
590# define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
591#define RADEON_SE_CNTL_STATUS 0x2140
592#define RADEON_SE_LINE_WIDTH 0x1db8
593#define RADEON_SE_VPORT_XSCALE 0x1d98
594#define RADEON_SE_ZBIAS_FACTOR 0x1db0
595#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
596#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
597#define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
598# define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
599# define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
600#define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
601#define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
602# define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
603#define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
604#define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
605#define RADEON_SURFACE_ACCESS_CLR 0x0bfc
606#define RADEON_SURFACE_CNTL 0x0b00
607# define RADEON_SURF_TRANSLATION_DIS (1 << 8)
608# define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
609# define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
610# define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
611# define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
612# define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
613# define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
614# define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
615# define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
616#define RADEON_SURFACE0_INFO 0x0b0c
617# define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
618# define RADEON_SURF_TILE_MODE_MASK (3 << 16)
619# define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
620# define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
621# define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
622# define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
623#define RADEON_SURFACE0_LOWER_BOUND 0x0b04
624#define RADEON_SURFACE0_UPPER_BOUND 0x0b08
625# define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
626#define RADEON_SURFACE1_INFO 0x0b1c
627#define RADEON_SURFACE1_LOWER_BOUND 0x0b14
628#define RADEON_SURFACE1_UPPER_BOUND 0x0b18
629#define RADEON_SURFACE2_INFO 0x0b2c
630#define RADEON_SURFACE2_LOWER_BOUND 0x0b24
631#define RADEON_SURFACE2_UPPER_BOUND 0x0b28
632#define RADEON_SURFACE3_INFO 0x0b3c
633#define RADEON_SURFACE3_LOWER_BOUND 0x0b34
634#define RADEON_SURFACE3_UPPER_BOUND 0x0b38
635#define RADEON_SURFACE4_INFO 0x0b4c
636#define RADEON_SURFACE4_LOWER_BOUND 0x0b44
637#define RADEON_SURFACE4_UPPER_BOUND 0x0b48
638#define RADEON_SURFACE5_INFO 0x0b5c
639#define RADEON_SURFACE5_LOWER_BOUND 0x0b54
640#define RADEON_SURFACE5_UPPER_BOUND 0x0b58
641#define RADEON_SURFACE6_INFO 0x0b6c
642#define RADEON_SURFACE6_LOWER_BOUND 0x0b64
643#define RADEON_SURFACE6_UPPER_BOUND 0x0b68
644#define RADEON_SURFACE7_INFO 0x0b7c
645#define RADEON_SURFACE7_LOWER_BOUND 0x0b74
646#define RADEON_SURFACE7_UPPER_BOUND 0x0b78
647#define RADEON_SW_SEMAPHORE 0x013c
648
649#define RADEON_WAIT_UNTIL 0x1720
650# define RADEON_WAIT_CRTC_PFLIP (1 << 0)
651# define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
652# define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
653# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
654
655#define RADEON_RB3D_ZMASKOFFSET 0x3234
656#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
657# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
658# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
659
1da177e4
LT
660/* CP registers */
661#define RADEON_CP_ME_RAM_ADDR 0x07d4
662#define RADEON_CP_ME_RAM_RADDR 0x07d8
663#define RADEON_CP_ME_RAM_DATAH 0x07dc
664#define RADEON_CP_ME_RAM_DATAL 0x07e0
665
666#define RADEON_CP_RB_BASE 0x0700
667#define RADEON_CP_RB_CNTL 0x0704
668# define RADEON_BUF_SWAP_32BIT (2 << 16)
669#define RADEON_CP_RB_RPTR_ADDR 0x070c
670#define RADEON_CP_RB_RPTR 0x0710
671#define RADEON_CP_RB_WPTR 0x0714
672
673#define RADEON_CP_RB_WPTR_DELAY 0x0718
674# define RADEON_PRE_WRITE_TIMER_SHIFT 0
675# define RADEON_PRE_WRITE_LIMIT_SHIFT 23
676
677#define RADEON_CP_IB_BASE 0x0738
678
679#define RADEON_CP_CSQ_CNTL 0x0740
680# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
681# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
682# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
683# define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
684# define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
685# define RADEON_CSQ_PRIBM_INDBM (4 << 28)
686# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
687
688#define RADEON_AIC_CNTL 0x01d0
689# define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
690#define RADEON_AIC_STAT 0x01d4
691#define RADEON_AIC_PT_BASE 0x01d8
692#define RADEON_AIC_LO_ADDR 0x01dc
693#define RADEON_AIC_HI_ADDR 0x01e0
694#define RADEON_AIC_TLB_ADDR 0x01e4
695#define RADEON_AIC_TLB_DATA 0x01e8
696
697/* CP command packets */
698#define RADEON_CP_PACKET0 0x00000000
699# define RADEON_ONE_REG_WR (1 << 15)
700#define RADEON_CP_PACKET1 0x40000000
701#define RADEON_CP_PACKET2 0x80000000
702#define RADEON_CP_PACKET3 0xC0000000
414ed537
DA
703# define RADEON_CP_NOP 0x00001000
704# define RADEON_CP_NEXT_CHAR 0x00001900
705# define RADEON_CP_PLY_NEXTSCAN 0x00001D00
706# define RADEON_CP_SET_SCISSORS 0x00001E00
b5e89ed5 707 /* GEN_INDX_PRIM is unsupported starting with R300 */
1da177e4
LT
708# define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
709# define RADEON_WAIT_FOR_IDLE 0x00002600
710# define RADEON_3D_DRAW_VBUF 0x00002800
711# define RADEON_3D_DRAW_IMMD 0x00002900
712# define RADEON_3D_DRAW_INDX 0x00002A00
414ed537 713# define RADEON_CP_LOAD_PALETTE 0x00002C00
1da177e4
LT
714# define RADEON_3D_LOAD_VBPNTR 0x00002F00
715# define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
716# define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
717# define RADEON_3D_CLEAR_ZMASK 0x00003200
414ed537
DA
718# define RADEON_CP_INDX_BUFFER 0x00003300
719# define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
720# define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
721# define RADEON_CP_3D_DRAW_INDX_2 0x00003600
1da177e4 722# define RADEON_3D_CLEAR_HIZ 0x00003700
414ed537 723# define RADEON_CP_3D_CLEAR_CMASK 0x00003802
1da177e4
LT
724# define RADEON_CNTL_HOSTDATA_BLT 0x00009400
725# define RADEON_CNTL_PAINT_MULTI 0x00009A00
726# define RADEON_CNTL_BITBLT_MULTI 0x00009B00
727# define RADEON_CNTL_SET_SCISSORS 0xC0001E00
728
729#define RADEON_CP_PACKET_MASK 0xC0000000
730#define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
731#define RADEON_CP_PACKET0_REG_MASK 0x000007ff
732#define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
733#define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
734
735#define RADEON_VTX_Z_PRESENT (1 << 31)
736#define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
737
738#define RADEON_PRIM_TYPE_NONE (0 << 0)
739#define RADEON_PRIM_TYPE_POINT (1 << 0)
740#define RADEON_PRIM_TYPE_LINE (2 << 0)
741#define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
742#define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
743#define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
744#define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
745#define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
746#define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
747#define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
748#define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
749#define RADEON_PRIM_TYPE_MASK 0xf
750#define RADEON_PRIM_WALK_IND (1 << 4)
751#define RADEON_PRIM_WALK_LIST (2 << 4)
752#define RADEON_PRIM_WALK_RING (3 << 4)
753#define RADEON_COLOR_ORDER_BGRA (0 << 6)
754#define RADEON_COLOR_ORDER_RGBA (1 << 6)
755#define RADEON_MAOS_ENABLE (1 << 7)
756#define RADEON_VTX_FMT_R128_MODE (0 << 8)
757#define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
758#define RADEON_NUM_VERTICES_SHIFT 16
759
760#define RADEON_COLOR_FORMAT_CI8 2
761#define RADEON_COLOR_FORMAT_ARGB1555 3
762#define RADEON_COLOR_FORMAT_RGB565 4
763#define RADEON_COLOR_FORMAT_ARGB8888 6
764#define RADEON_COLOR_FORMAT_RGB332 7
765#define RADEON_COLOR_FORMAT_RGB8 9
766#define RADEON_COLOR_FORMAT_ARGB4444 15
767
768#define RADEON_TXFORMAT_I8 0
769#define RADEON_TXFORMAT_AI88 1
770#define RADEON_TXFORMAT_RGB332 2
771#define RADEON_TXFORMAT_ARGB1555 3
772#define RADEON_TXFORMAT_RGB565 4
773#define RADEON_TXFORMAT_ARGB4444 5
774#define RADEON_TXFORMAT_ARGB8888 6
775#define RADEON_TXFORMAT_RGBA8888 7
776#define RADEON_TXFORMAT_Y8 8
777#define RADEON_TXFORMAT_VYUY422 10
778#define RADEON_TXFORMAT_YVYU422 11
779#define RADEON_TXFORMAT_DXT1 12
780#define RADEON_TXFORMAT_DXT23 14
781#define RADEON_TXFORMAT_DXT45 15
782
783#define R200_PP_TXCBLEND_0 0x2f00
784#define R200_PP_TXCBLEND_1 0x2f10
785#define R200_PP_TXCBLEND_2 0x2f20
786#define R200_PP_TXCBLEND_3 0x2f30
787#define R200_PP_TXCBLEND_4 0x2f40
788#define R200_PP_TXCBLEND_5 0x2f50
789#define R200_PP_TXCBLEND_6 0x2f60
790#define R200_PP_TXCBLEND_7 0x2f70
b5e89ed5 791#define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
1da177e4
LT
792#define R200_PP_TFACTOR_0 0x2ee0
793#define R200_SE_VTX_FMT_0 0x2088
794#define R200_SE_VAP_CNTL 0x2080
795#define R200_SE_TCL_MATRIX_SEL_0 0x2230
b5e89ed5
DA
796#define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
797#define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
798#define R200_PP_TXFILTER_5 0x2ca0
799#define R200_PP_TXFILTER_4 0x2c80
800#define R200_PP_TXFILTER_3 0x2c60
801#define R200_PP_TXFILTER_2 0x2c40
802#define R200_PP_TXFILTER_1 0x2c20
803#define R200_PP_TXFILTER_0 0x2c00
1da177e4
LT
804#define R200_PP_TXOFFSET_5 0x2d78
805#define R200_PP_TXOFFSET_4 0x2d60
806#define R200_PP_TXOFFSET_3 0x2d48
807#define R200_PP_TXOFFSET_2 0x2d30
808#define R200_PP_TXOFFSET_1 0x2d18
809#define R200_PP_TXOFFSET_0 0x2d00
810
811#define R200_PP_CUBIC_FACES_0 0x2c18
812#define R200_PP_CUBIC_FACES_1 0x2c38
813#define R200_PP_CUBIC_FACES_2 0x2c58
814#define R200_PP_CUBIC_FACES_3 0x2c78
815#define R200_PP_CUBIC_FACES_4 0x2c98
816#define R200_PP_CUBIC_FACES_5 0x2cb8
817#define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
818#define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
819#define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
820#define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
821#define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
822#define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
823#define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
824#define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
825#define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
826#define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
827#define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
828#define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
829#define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
830#define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
831#define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
832#define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
833#define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
834#define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
835#define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
836#define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
837#define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
838#define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
839#define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
840#define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
841#define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
842#define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
843#define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
844#define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
845#define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
846#define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
847
848#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
849#define R200_SE_VTE_CNTL 0x20b0
850#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
851#define R200_PP_TAM_DEBUG3 0x2d9c
852#define R200_PP_CNTL_X 0x2cc4
853#define R200_SE_VAP_CNTL_STATUS 0x2140
854#define R200_RE_SCISSOR_TL_0 0x1cd8
855#define R200_RE_SCISSOR_TL_1 0x1ce0
856#define R200_RE_SCISSOR_TL_2 0x1ce8
b5e89ed5 857#define R200_RB3D_DEPTHXY_OFFSET 0x1d60
1da177e4
LT
858#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
859#define R200_SE_VTX_STATE_CNTL 0x2180
860#define R200_RE_POINTSIZE 0x2648
861#define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
862
b5e89ed5 863#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
1da177e4
LT
864#define RADEON_PP_TEX_SIZE_1 0x1d0c
865#define RADEON_PP_TEX_SIZE_2 0x1d14
866
867#define RADEON_PP_CUBIC_FACES_0 0x1d24
868#define RADEON_PP_CUBIC_FACES_1 0x1d28
869#define RADEON_PP_CUBIC_FACES_2 0x1d2c
870#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
871#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
872#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
873
874#define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
875#define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
876#define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
877#define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
878#define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
879#define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
880#define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
881#define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
882#define R200_3D_DRAW_IMMD_2 0xC0003500
883#define R200_SE_VTX_FMT_1 0x208c
b5e89ed5 884#define R200_RE_CNTL 0x1c50
1da177e4
LT
885
886#define R200_RB3D_BLENDCOLOR 0x3218
887
888#define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
889
890#define R200_PP_TRI_PERF 0x2cf8
891
9d17601c 892#define R200_PP_AFS_0 0x2f80
b5e89ed5 893#define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
9d17601c 894
1da177e4
LT
895/* Constants */
896#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
897
898#define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
899#define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
900#define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
901#define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
902#define RADEON_LAST_DISPATCH 1
903
904#define RADEON_MAX_VB_AGE 0x7fffffff
905#define RADEON_MAX_VB_VERTS (0xffff)
906
907#define RADEON_RING_HIGH_MARK 128
908
ea98a92f
DA
909#define RADEON_PCIGART_TABLE_SIZE (32*1024)
910
1da177e4
LT
911#define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
912#define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
913#define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
914#define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
915
916#define RADEON_WRITE_PLL( addr, val ) \
917do { \
918 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
919 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
920 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
921} while (0)
922
ea98a92f
DA
923#define RADEON_WRITE_PCIE( addr, val ) \
924do { \
925 RADEON_WRITE8( RADEON_PCIE_INDEX, \
926 ((addr) & 0xff)); \
927 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
928} while (0)
929
1da177e4
LT
930#define CP_PACKET0( reg, n ) \
931 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
932#define CP_PACKET0_TABLE( reg, n ) \
933 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
934#define CP_PACKET1( reg0, reg1 ) \
935 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
936#define CP_PACKET2() \
937 (RADEON_CP_PACKET2)
938#define CP_PACKET3( pkt, n ) \
939 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
940
1da177e4
LT
941/* ================================================================
942 * Engine control helper macros
943 */
944
945#define RADEON_WAIT_UNTIL_2D_IDLE() do { \
946 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
947 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
948 RADEON_WAIT_HOST_IDLECLEAN) ); \
949} while (0)
950
951#define RADEON_WAIT_UNTIL_3D_IDLE() do { \
952 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
953 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
954 RADEON_WAIT_HOST_IDLECLEAN) ); \
955} while (0)
956
957#define RADEON_WAIT_UNTIL_IDLE() do { \
958 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
959 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
960 RADEON_WAIT_3D_IDLECLEAN | \
961 RADEON_WAIT_HOST_IDLECLEAN) ); \
962} while (0)
963
964#define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
965 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
966 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
967} while (0)
968
969#define RADEON_FLUSH_CACHE() do { \
970 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
971 OUT_RING( RADEON_RB2D_DC_FLUSH ); \
972} while (0)
973
974#define RADEON_PURGE_CACHE() do { \
975 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
976 OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
977} while (0)
978
979#define RADEON_FLUSH_ZCACHE() do { \
980 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
981 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
982} while (0)
983
984#define RADEON_PURGE_ZCACHE() do { \
985 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
986 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
987} while (0)
988
1da177e4
LT
989/* ================================================================
990 * Misc helper macros
991 */
992
b5e89ed5 993/* Perfbox functionality only.
1da177e4
LT
994 */
995#define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
996do { \
997 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
998 u32 head = GET_RING_HEAD( dev_priv ); \
999 if (head == dev_priv->ring.tail) \
1000 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1001 } \
1002} while (0)
1003
1004#define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1005do { \
1006 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1007 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1008 int __ret = radeon_do_cp_idle( dev_priv ); \
1009 if ( __ret ) return __ret; \
1010 sarea_priv->last_dispatch = 0; \
1011 radeon_freelist_reset( dev ); \
1012 } \
1013} while (0)
1014
1015#define RADEON_DISPATCH_AGE( age ) do { \
1016 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1017 OUT_RING( age ); \
1018} while (0)
1019
1020#define RADEON_FRAME_AGE( age ) do { \
1021 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1022 OUT_RING( age ); \
1023} while (0)
1024
1025#define RADEON_CLEAR_AGE( age ) do { \
1026 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1027 OUT_RING( age ); \
1028} while (0)
1029
1da177e4
LT
1030/* ================================================================
1031 * Ring control
1032 */
1033
1034#define RADEON_VERBOSE 0
1035
1036#define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1037
1038#define BEGIN_RING( n ) do { \
1039 if ( RADEON_VERBOSE ) { \
1040 DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
1041 n, __FUNCTION__ ); \
1042 } \
1043 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1044 COMMIT_RING(); \
1045 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1046 } \
1047 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1048 ring = dev_priv->ring.start; \
1049 write = dev_priv->ring.tail; \
1050 mask = dev_priv->ring.tail_mask; \
1051} while (0)
1052
1053#define ADVANCE_RING() do { \
1054 if ( RADEON_VERBOSE ) { \
1055 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1056 write, dev_priv->ring.tail ); \
1057 } \
1058 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
1059 DRM_ERROR( \
1060 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1061 ((dev_priv->ring.tail + _nr) & mask), \
1062 write, __LINE__); \
1063 } else \
1064 dev_priv->ring.tail = write; \
1065} while (0)
1066
1067#define COMMIT_RING() do { \
1068 /* Flush writes to ring */ \
1069 DRM_MEMORYBARRIER(); \
1070 GET_RING_HEAD( dev_priv ); \
1071 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1072 /* read from PCI bus to ensure correct posting */ \
1073 RADEON_READ( RADEON_CP_RB_RPTR ); \
1074} while (0)
1075
1076#define OUT_RING( x ) do { \
1077 if ( RADEON_VERBOSE ) { \
1078 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1079 (unsigned int)(x), write ); \
1080 } \
1081 ring[write++] = (x); \
1082 write &= mask; \
1083} while (0)
1084
1085#define OUT_RING_REG( reg, val ) do { \
1086 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1087 OUT_RING( val ); \
1088} while (0)
1089
1da177e4
LT
1090#define OUT_RING_TABLE( tab, sz ) do { \
1091 int _size = (sz); \
1092 int *_tab = (int *)(tab); \
1093 \
1094 if (write + _size > mask) { \
1095 int _i = (mask+1) - write; \
1096 _size -= _i; \
1097 while (_i > 0 ) { \
1098 *(int *)(ring + write) = *_tab++; \
1099 write++; \
1100 _i--; \
1101 } \
1102 write = 0; \
1103 _tab += _i; \
1104 } \
1105 \
1106 while (_size > 0) { \
1107 *(ring + write) = *_tab++; \
1108 write++; \
1109 _size--; \
1110 } \
1111 write &= mask; \
1112} while (0)
1113
b5e89ed5 1114#endif /* __RADEON_DRV_H__ */
This page took 0.097818 seconds and 5 git commands to generate.