drm: update core memory manager from git drm tree
[deliverable/linux.git] / drivers / char / drm / via_dma.c
CommitLineData
22f579c6 1/* via_dma.c -- DMA support for the VIA Unichrome/Pro
b5e89ed5 2 *
22f579c6
DA
3 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * All Rights Reserved.
5 *
6 * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
7 * All Rights Reserved.
b5e89ed5 8 *
22f579c6
DA
9 * Copyright 2004 The Unichrome project.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sub license,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the
20 * next paragraph) shall be included in all copies or substantial portions
21 * of the Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
b5e89ed5
DA
26 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
27 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
28 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22f579c6
DA
29 * USE OR OTHER DEALINGS IN THE SOFTWARE.
30 *
b5e89ed5
DA
31 * Authors:
32 * Tungsten Graphics,
33 * Erdi Chen,
22f579c6
DA
34 * Thomas Hellstrom.
35 */
36
37#include "drmP.h"
38#include "drm.h"
39#include "via_drm.h"
40#include "via_drv.h"
41#include "via_3d_reg.h"
42
43#define CMDBUF_ALIGNMENT_SIZE (0x100)
44#define CMDBUF_ALIGNMENT_MASK (0x0ff)
45
46/* defines for VIA 3D registers */
47#define VIA_REG_STATUS 0x400
48#define VIA_REG_TRANSET 0x43C
49#define VIA_REG_TRANSPACE 0x440
50
51/* VIA_REG_STATUS(0x400): Engine Status */
52#define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
53#define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
54#define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
55#define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
56
57#define SetReg2DAGP(nReg, nData) { \
58 *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
59 *((uint32_t *)(vb) + 1) = (nData); \
60 vb = ((uint32_t *)vb) + 2; \
61 dev_priv->dma_low +=8; \
62}
63
b5e89ed5 64#define via_flush_write_combine() DRM_MEMORYBARRIER()
22f579c6
DA
65
66#define VIA_OUT_RING_QW(w1,w2) \
67 *vb++ = (w1); \
68 *vb++ = (w2); \
b5e89ed5 69 dev_priv->dma_low += 8;
22f579c6
DA
70
71static void via_cmdbuf_start(drm_via_private_t * dev_priv);
72static void via_cmdbuf_pause(drm_via_private_t * dev_priv);
73static void via_cmdbuf_reset(drm_via_private_t * dev_priv);
74static void via_cmdbuf_rewind(drm_via_private_t * dev_priv);
75static int via_wait_idle(drm_via_private_t * dev_priv);
b5e89ed5 76static void via_pad_cache(drm_via_private_t * dev_priv, int qwords);
22f579c6
DA
77
78/*
79 * Free space in command buffer.
80 */
81
b5e89ed5 82static uint32_t via_cmdbuf_space(drm_via_private_t * dev_priv)
22f579c6 83{
b5e89ed5 84 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
22f579c6 85 uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
b5e89ed5
DA
86
87 return ((hw_addr <= dev_priv->dma_low) ?
88 (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
22f579c6
DA
89 (hw_addr - dev_priv->dma_low));
90}
91
92/*
93 * How much does the command regulator lag behind?
94 */
95
b5e89ed5 96static uint32_t via_cmdbuf_lag(drm_via_private_t * dev_priv)
22f579c6 97{
b5e89ed5 98 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
22f579c6 99 uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
b5e89ed5
DA
100
101 return ((hw_addr <= dev_priv->dma_low) ?
102 (dev_priv->dma_low - hw_addr) :
22f579c6
DA
103 (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
104}
105
106/*
107 * Check that the given size fits in the buffer, otherwise wait.
108 */
109
110static inline int
111via_cmdbuf_wait(drm_via_private_t * dev_priv, unsigned int size)
112{
113 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
114 uint32_t cur_addr, hw_addr, next_addr;
115 volatile uint32_t *hw_addr_ptr;
116 uint32_t count;
117 hw_addr_ptr = dev_priv->hw_addr_ptr;
118 cur_addr = dev_priv->dma_low;
b5e89ed5 119 next_addr = cur_addr + size + 512 * 1024;
22f579c6
DA
120 count = 1000000;
121 do {
b5e89ed5 122 hw_addr = *hw_addr_ptr - agp_base;
22f579c6 123 if (count-- == 0) {
b5e89ed5
DA
124 DRM_ERROR
125 ("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
126 hw_addr, cur_addr, next_addr);
22f579c6
DA
127 return -1;
128 }
129 } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
130 return 0;
131}
132
22f579c6
DA
133/*
134 * Checks whether buffer head has reach the end. Rewind the ring buffer
135 * when necessary.
136 *
137 * Returns virtual pointer to ring buffer.
138 */
139
140static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
141 unsigned int size)
142{
b5e89ed5
DA
143 if ((dev_priv->dma_low + size + 4 * CMDBUF_ALIGNMENT_SIZE) >
144 dev_priv->dma_high) {
22f579c6
DA
145 via_cmdbuf_rewind(dev_priv);
146 }
147 if (via_cmdbuf_wait(dev_priv, size) != 0) {
148 return NULL;
149 }
150
151 return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
152}
153
154int via_dma_cleanup(drm_device_t * dev)
155{
156 if (dev->dev_private) {
157 drm_via_private_t *dev_priv =
b5e89ed5 158 (drm_via_private_t *) dev->dev_private;
22f579c6
DA
159
160 if (dev_priv->ring.virtual_start) {
161 via_cmdbuf_reset(dev_priv);
162
163 drm_core_ioremapfree(&dev_priv->ring.map, dev);
164 dev_priv->ring.virtual_start = NULL;
165 }
166
167 }
168
169 return 0;
170}
171
172static int via_initialize(drm_device_t * dev,
173 drm_via_private_t * dev_priv,
174 drm_via_dma_init_t * init)
175{
176 if (!dev_priv || !dev_priv->mmio) {
177 DRM_ERROR("via_dma_init called before via_map_init\n");
178 return DRM_ERR(EFAULT);
179 }
180
181 if (dev_priv->ring.virtual_start != NULL) {
182 DRM_ERROR("%s called again without calling cleanup\n",
183 __FUNCTION__);
184 return DRM_ERR(EFAULT);
185 }
186
187 if (!dev->agp || !dev->agp->base) {
b5e89ed5 188 DRM_ERROR("%s called with no agp memory available\n",
22f579c6
DA
189 __FUNCTION__);
190 return DRM_ERR(EFAULT);
191 }
192
193 dev_priv->ring.map.offset = dev->agp->base + init->offset;
194 dev_priv->ring.map.size = init->size;
195 dev_priv->ring.map.type = 0;
196 dev_priv->ring.map.flags = 0;
197 dev_priv->ring.map.mtrr = 0;
198
199 drm_core_ioremap(&dev_priv->ring.map, dev);
200
201 if (dev_priv->ring.map.handle == NULL) {
202 via_dma_cleanup(dev);
203 DRM_ERROR("can not ioremap virtual address for"
204 " ring buffer\n");
205 return DRM_ERR(ENOMEM);
206 }
207
208 dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
209
210 dev_priv->dma_ptr = dev_priv->ring.virtual_start;
211 dev_priv->dma_low = 0;
212 dev_priv->dma_high = init->size;
213 dev_priv->dma_wrap = init->size;
214 dev_priv->dma_offset = init->offset;
215 dev_priv->last_pause_ptr = NULL;
92514243
DA
216 dev_priv->hw_addr_ptr =
217 (volatile uint32_t *)((char *)dev_priv->mmio->handle +
218 init->reg_pause_addr);
22f579c6
DA
219
220 via_cmdbuf_start(dev_priv);
221
222 return 0;
223}
224
ce60fe02 225static int via_dma_init(DRM_IOCTL_ARGS)
22f579c6
DA
226{
227 DRM_DEVICE;
228 drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
229 drm_via_dma_init_t init;
230 int retcode = 0;
231
bbaf3641 232 DRM_COPY_FROM_USER_IOCTL(init, (drm_via_dma_init_t __user *) data,
22f579c6
DA
233 sizeof(init));
234
235 switch (init.func) {
236 case VIA_INIT_DMA:
92514243 237 if (!DRM_SUSER(DRM_CURPROC))
22f579c6
DA
238 retcode = DRM_ERR(EPERM);
239 else
240 retcode = via_initialize(dev, dev_priv, &init);
241 break;
242 case VIA_CLEANUP_DMA:
92514243 243 if (!DRM_SUSER(DRM_CURPROC))
22f579c6
DA
244 retcode = DRM_ERR(EPERM);
245 else
246 retcode = via_dma_cleanup(dev);
247 break;
b5e89ed5
DA
248 case VIA_DMA_INITIALIZED:
249 retcode = (dev_priv->ring.virtual_start != NULL) ?
250 0 : DRM_ERR(EFAULT);
251 break;
22f579c6
DA
252 default:
253 retcode = DRM_ERR(EINVAL);
254 break;
255 }
256
257 return retcode;
258}
259
22f579c6
DA
260static int via_dispatch_cmdbuffer(drm_device_t * dev, drm_via_cmdbuffer_t * cmd)
261{
262 drm_via_private_t *dev_priv;
263 uint32_t *vb;
264 int ret;
265
266 dev_priv = (drm_via_private_t *) dev->dev_private;
267
268 if (dev_priv->ring.virtual_start == NULL) {
269 DRM_ERROR("%s called without initializing AGP ring buffer.\n",
270 __FUNCTION__);
271 return DRM_ERR(EFAULT);
272 }
273
274 if (cmd->size > VIA_PCI_BUF_SIZE) {
275 return DRM_ERR(ENOMEM);
b5e89ed5 276 }
22f579c6
DA
277
278 if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
279 return DRM_ERR(EFAULT);
280
281 /*
282 * Running this function on AGP memory is dead slow. Therefore
283 * we run it on a temporary cacheable system memory buffer and
284 * copy it to AGP memory when ready.
285 */
286
b5e89ed5
DA
287 if ((ret =
288 via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
289 cmd->size, dev, 1))) {
22f579c6
DA
290 return ret;
291 }
b5e89ed5 292
22f579c6
DA
293 vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
294 if (vb == NULL) {
295 return DRM_ERR(EAGAIN);
296 }
297
298 memcpy(vb, dev_priv->pci_buf, cmd->size);
b5e89ed5 299
22f579c6
DA
300 dev_priv->dma_low += cmd->size;
301
302 /*
303 * Small submissions somehow stalls the CPU. (AGP cache effects?)
304 * pad to greater size.
305 */
306
307 if (cmd->size < 0x100)
b5e89ed5 308 via_pad_cache(dev_priv, (0x100 - cmd->size) >> 3);
22f579c6
DA
309 via_cmdbuf_pause(dev_priv);
310
311 return 0;
312}
313
314int via_driver_dma_quiescent(drm_device_t * dev)
315{
316 drm_via_private_t *dev_priv = dev->dev_private;
317
318 if (!via_wait_idle(dev_priv)) {
319 return DRM_ERR(EBUSY);
320 }
321 return 0;
322}
323
ce60fe02 324static int via_flush_ioctl(DRM_IOCTL_ARGS)
22f579c6
DA
325{
326 DRM_DEVICE;
327
b5e89ed5 328 LOCK_TEST_WITH_RETURN(dev, filp);
22f579c6
DA
329
330 return via_driver_dma_quiescent(dev);
331}
332
ce60fe02 333static int via_cmdbuffer(DRM_IOCTL_ARGS)
22f579c6
DA
334{
335 DRM_DEVICE;
336 drm_via_cmdbuffer_t cmdbuf;
337 int ret;
338
b5e89ed5 339 LOCK_TEST_WITH_RETURN(dev, filp);
22f579c6 340
bbaf3641 341 DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_via_cmdbuffer_t __user *) data,
22f579c6
DA
342 sizeof(cmdbuf));
343
344 DRM_DEBUG("via cmdbuffer, buf %p size %lu\n", cmdbuf.buf, cmdbuf.size);
345
346 ret = via_dispatch_cmdbuffer(dev, &cmdbuf);
347 if (ret) {
348 return ret;
349 }
350
351 return 0;
352}
353
22f579c6
DA
354static int via_dispatch_pci_cmdbuffer(drm_device_t * dev,
355 drm_via_cmdbuffer_t * cmd)
356{
357 drm_via_private_t *dev_priv = dev->dev_private;
358 int ret;
359
360 if (cmd->size > VIA_PCI_BUF_SIZE) {
361 return DRM_ERR(ENOMEM);
b5e89ed5 362 }
22f579c6
DA
363 if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
364 return DRM_ERR(EFAULT);
b5e89ed5
DA
365
366 if ((ret =
367 via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
368 cmd->size, dev, 0))) {
22f579c6
DA
369 return ret;
370 }
b5e89ed5
DA
371
372 ret =
373 via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf,
374 cmd->size);
22f579c6
DA
375 return ret;
376}
377
ce60fe02 378static int via_pci_cmdbuffer(DRM_IOCTL_ARGS)
22f579c6
DA
379{
380 DRM_DEVICE;
381 drm_via_cmdbuffer_t cmdbuf;
382 int ret;
383
b5e89ed5 384 LOCK_TEST_WITH_RETURN(dev, filp);
22f579c6 385
bbaf3641 386 DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_via_cmdbuffer_t __user *) data,
22f579c6
DA
387 sizeof(cmdbuf));
388
389 DRM_DEBUG("via_pci_cmdbuffer, buf %p size %lu\n", cmdbuf.buf,
390 cmdbuf.size);
391
392 ret = via_dispatch_pci_cmdbuffer(dev, &cmdbuf);
393 if (ret) {
394 return ret;
395 }
396
397 return 0;
398}
399
22f579c6
DA
400static inline uint32_t *via_align_buffer(drm_via_private_t * dev_priv,
401 uint32_t * vb, int qw_count)
402{
b5e89ed5 403 for (; qw_count > 0; --qw_count) {
22f579c6
DA
404 VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
405 }
406 return vb;
407}
408
22f579c6
DA
409/*
410 * This function is used internally by ring buffer mangement code.
411 *
412 * Returns virtual pointer to ring buffer.
413 */
414static inline uint32_t *via_get_dma(drm_via_private_t * dev_priv)
415{
416 return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
417}
418
419/*
420 * Hooks a segment of data into the tail of the ring-buffer by
421 * modifying the pause address stored in the buffer itself. If
422 * the regulator has already paused, restart it.
423 */
b5e89ed5 424static int via_hook_segment(drm_via_private_t * dev_priv,
22f579c6
DA
425 uint32_t pause_addr_hi, uint32_t pause_addr_lo,
426 int no_pci_fire)
427{
428 int paused, count;
429 volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
430
431 via_flush_write_combine();
b5e89ed5 432 while (!*(via_get_dma(dev_priv) - 1)) ;
22f579c6
DA
433 *dev_priv->last_pause_ptr = pause_addr_lo;
434 via_flush_write_combine();
435
436 /*
437 * The below statement is inserted to really force the flush.
438 * Not sure it is needed.
439 */
440
b5e89ed5 441 while (!*dev_priv->last_pause_ptr) ;
22f579c6 442 dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
b5e89ed5 443 while (!*dev_priv->last_pause_ptr) ;
22f579c6
DA
444
445 paused = 0;
b5e89ed5 446 count = 20;
22f579c6 447
b5e89ed5 448 while (!(paused = (VIA_READ(0x41c) & 0x80000000)) && count--) ;
22f579c6
DA
449 if ((count <= 8) && (count >= 0)) {
450 uint32_t rgtr, ptr;
451 rgtr = *(dev_priv->hw_addr_ptr);
92514243
DA
452 ptr = ((volatile char *)dev_priv->last_pause_ptr -
453 dev_priv->dma_ptr) + dev_priv->dma_offset +
454 (uint32_t) dev_priv->agpAddr + 4 - CMDBUF_ALIGNMENT_SIZE;
22f579c6 455 if (rgtr <= ptr) {
b5e89ed5
DA
456 DRM_ERROR
457 ("Command regulator\npaused at count %d, address %x, "
458 "while current pause address is %x.\n"
459 "Please mail this message to "
460 "<unichrome-devel@lists.sourceforge.net>\n", count,
461 rgtr, ptr);
22f579c6
DA
462 }
463 }
b5e89ed5 464
22f579c6 465 if (paused && !no_pci_fire) {
b5e89ed5 466 uint32_t rgtr, ptr;
22f579c6
DA
467 uint32_t ptr_low;
468
469 count = 1000000;
b5e89ed5
DA
470 while ((VIA_READ(VIA_REG_STATUS) & VIA_CMD_RGTR_BUSY)
471 && count--) ;
472
22f579c6 473 rgtr = *(dev_priv->hw_addr_ptr);
92514243 474 ptr = ((volatile char *)paused_at - dev_priv->dma_ptr) +
b5e89ed5 475 dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
22f579c6 476
b5e89ed5
DA
477 ptr_low = (ptr > 3 * CMDBUF_ALIGNMENT_SIZE) ?
478 ptr - 3 * CMDBUF_ALIGNMENT_SIZE : 0;
22f579c6
DA
479 if (rgtr <= ptr && rgtr >= ptr_low) {
480 VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
481 VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
482 VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
76f62551 483 VIA_READ(VIA_REG_TRANSPACE);
b5e89ed5 484 }
22f579c6
DA
485 }
486 return paused;
487}
488
22f579c6
DA
489static int via_wait_idle(drm_via_private_t * dev_priv)
490{
491 int count = 10000000;
492 while (count-- && (VIA_READ(VIA_REG_STATUS) &
493 (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
494 VIA_3D_ENG_BUSY))) ;
495 return count;
496}
497
498static uint32_t *via_align_cmd(drm_via_private_t * dev_priv, uint32_t cmd_type,
b5e89ed5
DA
499 uint32_t addr, uint32_t * cmd_addr_hi,
500 uint32_t * cmd_addr_lo, int skip_wait)
22f579c6
DA
501{
502 uint32_t agp_base;
503 uint32_t cmd_addr, addr_lo, addr_hi;
504 uint32_t *vb;
505 uint32_t qw_pad_count;
506
507 if (!skip_wait)
b5e89ed5 508 via_cmdbuf_wait(dev_priv, 2 * CMDBUF_ALIGNMENT_SIZE);
22f579c6
DA
509
510 vb = via_get_dma(dev_priv);
b5e89ed5
DA
511 VIA_OUT_RING_QW(HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
512 (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
22f579c6
DA
513 agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
514 qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
b5e89ed5 515 ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
22f579c6 516
b5e89ed5
DA
517 cmd_addr = (addr) ? addr :
518 agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
22f579c6
DA
519 addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
520 (cmd_addr & HC_HAGPBpL_MASK));
521 addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
522
523 vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
b5e89ed5 524 VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi, *cmd_addr_lo = addr_lo);
22f579c6
DA
525 return vb;
526}
527
22f579c6
DA
528static void via_cmdbuf_start(drm_via_private_t * dev_priv)
529{
530 uint32_t pause_addr_lo, pause_addr_hi;
531 uint32_t start_addr, start_addr_lo;
532 uint32_t end_addr, end_addr_lo;
533 uint32_t command;
534 uint32_t agp_base;
535
22f579c6
DA
536 dev_priv->dma_low = 0;
537
538 agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
539 start_addr = agp_base;
540 end_addr = agp_base + dev_priv->dma_high;
541
542 start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
543 end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
544 command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
545 ((end_addr & 0xff000000) >> 16));
546
b5e89ed5
DA
547 dev_priv->last_pause_ptr =
548 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
549 &pause_addr_hi, &pause_addr_lo, 1) - 1;
22f579c6
DA
550
551 via_flush_write_combine();
b5e89ed5 552 while (!*dev_priv->last_pause_ptr) ;
22f579c6
DA
553
554 VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
555 VIA_WRITE(VIA_REG_TRANSPACE, command);
556 VIA_WRITE(VIA_REG_TRANSPACE, start_addr_lo);
557 VIA_WRITE(VIA_REG_TRANSPACE, end_addr_lo);
558
559 VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
560 VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
76f62551 561 DRM_WRITEMEMORYBARRIER();
22f579c6 562 VIA_WRITE(VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
76f62551 563 VIA_READ(VIA_REG_TRANSPACE);
22f579c6
DA
564}
565
b5e89ed5 566static void via_pad_cache(drm_via_private_t * dev_priv, int qwords)
22f579c6
DA
567{
568 uint32_t *vb;
569
570 via_cmdbuf_wait(dev_priv, qwords + 2);
571 vb = via_get_dma(dev_priv);
b5e89ed5
DA
572 VIA_OUT_RING_QW(HC_HEADER2, HC_ParaType_NotTex << 16);
573 via_align_buffer(dev_priv, vb, qwords);
22f579c6
DA
574}
575
576static inline void via_dummy_bitblt(drm_via_private_t * dev_priv)
577{
578 uint32_t *vb = via_get_dma(dev_priv);
579 SetReg2DAGP(0x0C, (0 | (0 << 16)));
580 SetReg2DAGP(0x10, 0 | (0 << 16));
b5e89ed5 581 SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
22f579c6
DA
582}
583
22f579c6
DA
584static void via_cmdbuf_jump(drm_via_private_t * dev_priv)
585{
586 uint32_t agp_base;
587 uint32_t pause_addr_lo, pause_addr_hi;
588 uint32_t jump_addr_lo, jump_addr_hi;
589 volatile uint32_t *last_pause_ptr;
590 uint32_t dma_low_save1, dma_low_save2;
591
592 agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
b5e89ed5 593 via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
22f579c6 594 &jump_addr_lo, 0);
22f579c6 595
b5e89ed5 596 dev_priv->dma_wrap = dev_priv->dma_low;
22f579c6
DA
597
598 /*
599 * Wrap command buffer to the beginning.
600 */
601
602 dev_priv->dma_low = 0;
603 if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0) {
604 DRM_ERROR("via_cmdbuf_jump failed\n");
605 }
606
607 via_dummy_bitblt(dev_priv);
b5e89ed5 608 via_dummy_bitblt(dev_priv);
22f579c6 609
b5e89ed5
DA
610 last_pause_ptr =
611 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
612 &pause_addr_lo, 0) - 1;
613 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
22f579c6
DA
614 &pause_addr_lo, 0);
615
616 *last_pause_ptr = pause_addr_lo;
617 dma_low_save1 = dev_priv->dma_low;
618
619 /*
620 * Now, set a trap that will pause the regulator if it tries to rerun the old
621 * command buffer. (Which may happen if via_hook_segment detecs a command regulator pause
622 * and reissues the jump command over PCI, while the regulator has already taken the jump
623 * and actually paused at the current buffer end).
624 * There appears to be no other way to detect this condition, since the hw_addr_pointer
625 * does not seem to get updated immediately when a jump occurs.
626 */
627
b5e89ed5
DA
628 last_pause_ptr =
629 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
630 &pause_addr_lo, 0) - 1;
631 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
22f579c6
DA
632 &pause_addr_lo, 0);
633 *last_pause_ptr = pause_addr_lo;
634
635 dma_low_save2 = dev_priv->dma_low;
b5e89ed5
DA
636 dev_priv->dma_low = dma_low_save1;
637 via_hook_segment(dev_priv, jump_addr_hi, jump_addr_lo, 0);
22f579c6 638 dev_priv->dma_low = dma_low_save2;
b5e89ed5 639 via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
22f579c6
DA
640}
641
22f579c6
DA
642static void via_cmdbuf_rewind(drm_via_private_t * dev_priv)
643{
b5e89ed5 644 via_cmdbuf_jump(dev_priv);
22f579c6
DA
645}
646
647static void via_cmdbuf_flush(drm_via_private_t * dev_priv, uint32_t cmd_type)
648{
649 uint32_t pause_addr_lo, pause_addr_hi;
650
651 via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
b5e89ed5 652 via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
22f579c6
DA
653}
654
22f579c6
DA
655static void via_cmdbuf_pause(drm_via_private_t * dev_priv)
656{
657 via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
658}
659
660static void via_cmdbuf_reset(drm_via_private_t * dev_priv)
661{
662 via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
663 via_wait_idle(dev_priv);
664}
665
666/*
667 * User interface to the space and lag functions.
668 */
669
ce60fe02 670static int via_cmdbuf_size(DRM_IOCTL_ARGS)
22f579c6
DA
671{
672 DRM_DEVICE;
673 drm_via_cmdbuf_size_t d_siz;
674 int ret = 0;
675 uint32_t tmp_size, count;
676 drm_via_private_t *dev_priv;
677
678 DRM_DEBUG("via cmdbuf_size\n");
b5e89ed5 679 LOCK_TEST_WITH_RETURN(dev, filp);
22f579c6
DA
680
681 dev_priv = (drm_via_private_t *) dev->dev_private;
682
683 if (dev_priv->ring.virtual_start == NULL) {
684 DRM_ERROR("%s called without initializing AGP ring buffer.\n",
685 __FUNCTION__);
686 return DRM_ERR(EFAULT);
687 }
688
bbaf3641 689 DRM_COPY_FROM_USER_IOCTL(d_siz, (drm_via_cmdbuf_size_t __user *) data,
22f579c6
DA
690 sizeof(d_siz));
691
22f579c6
DA
692 count = 1000000;
693 tmp_size = d_siz.size;
b5e89ed5 694 switch (d_siz.func) {
22f579c6 695 case VIA_CMDBUF_SPACE:
b5e89ed5
DA
696 while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz.size)
697 && count--) {
22f579c6
DA
698 if (!d_siz.wait) {
699 break;
700 }
701 }
702 if (!count) {
703 DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
704 ret = DRM_ERR(EAGAIN);
705 }
706 break;
707 case VIA_CMDBUF_LAG:
b5e89ed5
DA
708 while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz.size)
709 && count--) {
22f579c6
DA
710 if (!d_siz.wait) {
711 break;
712 }
713 }
714 if (!count) {
715 DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
716 ret = DRM_ERR(EAGAIN);
717 }
718 break;
719 default:
720 ret = DRM_ERR(EFAULT);
721 }
722 d_siz.size = tmp_size;
723
bbaf3641 724 DRM_COPY_TO_USER_IOCTL((drm_via_cmdbuf_size_t __user *) data, d_siz,
22f579c6
DA
725 sizeof(d_siz));
726 return ret;
727}
92514243
DA
728
729drm_ioctl_desc_t via_ioctls[] = {
a7a2cc31
DA
730 [DRM_IOCTL_NR(DRM_VIA_ALLOCMEM)] = {via_mem_alloc, DRM_AUTH},
731 [DRM_IOCTL_NR(DRM_VIA_FREEMEM)] = {via_mem_free, DRM_AUTH},
732 [DRM_IOCTL_NR(DRM_VIA_AGP_INIT)] = {via_agp_init, DRM_AUTH|DRM_MASTER},
733 [DRM_IOCTL_NR(DRM_VIA_FB_INIT)] = {via_fb_init, DRM_AUTH|DRM_MASTER},
734 [DRM_IOCTL_NR(DRM_VIA_MAP_INIT)] = {via_map_init, DRM_AUTH|DRM_MASTER},
735 [DRM_IOCTL_NR(DRM_VIA_DEC_FUTEX)] = {via_decoder_futex, DRM_AUTH},
736 [DRM_IOCTL_NR(DRM_VIA_DMA_INIT)] = {via_dma_init, DRM_AUTH},
737 [DRM_IOCTL_NR(DRM_VIA_CMDBUFFER)] = {via_cmdbuffer, DRM_AUTH},
738 [DRM_IOCTL_NR(DRM_VIA_FLUSH)] = {via_flush_ioctl, DRM_AUTH},
739 [DRM_IOCTL_NR(DRM_VIA_PCICMD)] = {via_pci_cmdbuffer, DRM_AUTH},
740 [DRM_IOCTL_NR(DRM_VIA_CMDBUF_SIZE)] = {via_cmdbuf_size, DRM_AUTH},
443448d0
DA
741 [DRM_IOCTL_NR(DRM_VIA_WAIT_IRQ)] = {via_wait_irq, DRM_AUTH},
742 [DRM_IOCTL_NR(DRM_VIA_DMA_BLIT)] = {via_dma_blit, DRM_AUTH},
743 [DRM_IOCTL_NR(DRM_VIA_BLIT_SYNC)] = {via_dma_blit_sync, DRM_AUTH}
92514243
DA
744};
745
746int via_max_ioctl = DRM_ARRAY_SIZE(via_ioctls);
This page took 0.200289 seconds and 5 git commands to generate.