clocksource: sh_cmt: Use request_irq() instead of setup_irq()
[deliverable/linux.git] / drivers / clocksource / sh_cmt.c
CommitLineData
3fb1b6ad
MD
1/*
2 * SuperH Timer Support - CMT
3 *
4 * Copyright (C) 2008 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
3fb1b6ad
MD
21#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/io.h>
26#include <linux/clk.h>
27#include <linux/irq.h>
28#include <linux/err.h>
3f7e5e24 29#include <linux/delay.h>
3fb1b6ad
MD
30#include <linux/clocksource.h>
31#include <linux/clockchips.h>
46a12f74 32#include <linux/sh_timer.h>
5a0e3ad6 33#include <linux/slab.h>
7deeab5d 34#include <linux/module.h>
615a445f 35#include <linux/pm_domain.h>
bad81383 36#include <linux/pm_runtime.h>
3fb1b6ad
MD
37
38struct sh_cmt_priv {
39 void __iomem *mapbase;
8874c5e3 40 void __iomem *mapbase_str;
3fb1b6ad
MD
41 struct clk *clk;
42 unsigned long width; /* 16 or 32 bit version of hardware block */
43 unsigned long overflow_bit;
44 unsigned long clear_bits;
45 struct irqaction irqaction;
46 struct platform_device *pdev;
47
48 unsigned long flags;
49 unsigned long match_value;
50 unsigned long next_match_value;
51 unsigned long max_match_value;
52 unsigned long rate;
7d0c399f 53 raw_spinlock_t lock;
3fb1b6ad 54 struct clock_event_device ced;
19bdc9d0 55 struct clocksource cs;
3fb1b6ad 56 unsigned long total_cycles;
bad81383 57 bool cs_enabled;
a6a912ca 58
cccd7045
MD
59 /* callbacks for CMSTR and CMCSR access */
60 unsigned long (*read_control)(void __iomem *base, unsigned long offs);
61 void (*write_control)(void __iomem *base, unsigned long offs,
62 unsigned long value);
63
a6a912ca
MD
64 /* callbacks for CMCNT and CMCOR access */
65 unsigned long (*read_count)(void __iomem *base, unsigned long offs);
66 void (*write_count)(void __iomem *base, unsigned long offs,
67 unsigned long value);
3fb1b6ad
MD
68};
69
118aee4d
MD
70/* Examples of supported CMT timer register layouts and I/O access widths:
71 *
72 * "16-bit counter and 16-bit control" as found on sh7263:
73 * CMSTR 0xfffec000 16-bit
74 * CMCSR 0xfffec002 16-bit
75 * CMCNT 0xfffec004 16-bit
76 * CMCOR 0xfffec006 16-bit
77 *
78 * "32-bit counter and 16-bit control" as found on sh7372, sh73a0, r8a7740:
79 * CMSTR 0xffca0000 16-bit
80 * CMCSR 0xffca0060 16-bit
81 * CMCNT 0xffca0064 32-bit
82 * CMCOR 0xffca0068 32-bit
8874c5e3
MD
83 *
84 * "32-bit counter and 32-bit control" as found on r8a73a4 and r8a7790:
85 * CMSTR 0xffca0500 32-bit
86 * CMCSR 0xffca0510 32-bit
87 * CMCNT 0xffca0514 32-bit
88 * CMCOR 0xffca0518 32-bit
118aee4d
MD
89 */
90
a6a912ca 91static unsigned long sh_cmt_read16(void __iomem *base, unsigned long offs)
587acb3d
MD
92{
93 return ioread16(base + (offs << 1));
94}
95
a6a912ca
MD
96static unsigned long sh_cmt_read32(void __iomem *base, unsigned long offs)
97{
98 return ioread32(base + (offs << 2));
99}
100
101static void sh_cmt_write16(void __iomem *base, unsigned long offs,
102 unsigned long value)
587acb3d
MD
103{
104 iowrite16(value, base + (offs << 1));
105}
3fb1b6ad 106
a6a912ca
MD
107static void sh_cmt_write32(void __iomem *base, unsigned long offs,
108 unsigned long value)
109{
110 iowrite32(value, base + (offs << 2));
111}
112
3fb1b6ad
MD
113#define CMCSR 0 /* channel register */
114#define CMCNT 1 /* channel register */
115#define CMCOR 2 /* channel register */
116
1b56b96b
MD
117static inline unsigned long sh_cmt_read_cmstr(struct sh_cmt_priv *p)
118{
8874c5e3 119 return p->read_control(p->mapbase_str, 0);
1b56b96b
MD
120}
121
122static inline unsigned long sh_cmt_read_cmcsr(struct sh_cmt_priv *p)
123{
cccd7045 124 return p->read_control(p->mapbase, CMCSR);
1b56b96b
MD
125}
126
127static inline unsigned long sh_cmt_read_cmcnt(struct sh_cmt_priv *p)
128{
a6a912ca 129 return p->read_count(p->mapbase, CMCNT);
3fb1b6ad
MD
130}
131
1b56b96b
MD
132static inline void sh_cmt_write_cmstr(struct sh_cmt_priv *p,
133 unsigned long value)
134{
8874c5e3 135 p->write_control(p->mapbase_str, 0, value);
1b56b96b
MD
136}
137
138static inline void sh_cmt_write_cmcsr(struct sh_cmt_priv *p,
139 unsigned long value)
140{
cccd7045 141 p->write_control(p->mapbase, CMCSR, value);
1b56b96b
MD
142}
143
144static inline void sh_cmt_write_cmcnt(struct sh_cmt_priv *p,
145 unsigned long value)
146{
a6a912ca 147 p->write_count(p->mapbase, CMCNT, value);
1b56b96b
MD
148}
149
150static inline void sh_cmt_write_cmcor(struct sh_cmt_priv *p,
151 unsigned long value)
152{
a6a912ca 153 p->write_count(p->mapbase, CMCOR, value);
1b56b96b
MD
154}
155
3fb1b6ad
MD
156static unsigned long sh_cmt_get_counter(struct sh_cmt_priv *p,
157 int *has_wrapped)
158{
159 unsigned long v1, v2, v3;
5b644c7a
MD
160 int o1, o2;
161
1b56b96b 162 o1 = sh_cmt_read_cmcsr(p) & p->overflow_bit;
3fb1b6ad
MD
163
164 /* Make sure the timer value is stable. Stolen from acpi_pm.c */
165 do {
5b644c7a 166 o2 = o1;
1b56b96b
MD
167 v1 = sh_cmt_read_cmcnt(p);
168 v2 = sh_cmt_read_cmcnt(p);
169 v3 = sh_cmt_read_cmcnt(p);
170 o1 = sh_cmt_read_cmcsr(p) & p->overflow_bit;
5b644c7a
MD
171 } while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
172 || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
3fb1b6ad 173
5b644c7a 174 *has_wrapped = o1;
3fb1b6ad
MD
175 return v2;
176}
177
587acb3d 178static DEFINE_RAW_SPINLOCK(sh_cmt_lock);
3fb1b6ad
MD
179
180static void sh_cmt_start_stop_ch(struct sh_cmt_priv *p, int start)
181{
46a12f74 182 struct sh_timer_config *cfg = p->pdev->dev.platform_data;
3fb1b6ad
MD
183 unsigned long flags, value;
184
185 /* start stop register shared by multiple timer channels */
7d0c399f 186 raw_spin_lock_irqsave(&sh_cmt_lock, flags);
1b56b96b 187 value = sh_cmt_read_cmstr(p);
3fb1b6ad
MD
188
189 if (start)
190 value |= 1 << cfg->timer_bit;
191 else
192 value &= ~(1 << cfg->timer_bit);
193
1b56b96b 194 sh_cmt_write_cmstr(p, value);
7d0c399f 195 raw_spin_unlock_irqrestore(&sh_cmt_lock, flags);
3fb1b6ad
MD
196}
197
198static int sh_cmt_enable(struct sh_cmt_priv *p, unsigned long *rate)
199{
3f7e5e24 200 int k, ret;
3fb1b6ad 201
bad81383
RW
202 pm_runtime_get_sync(&p->pdev->dev);
203 dev_pm_syscore_device(&p->pdev->dev, true);
204
9436b4ab 205 /* enable clock */
3fb1b6ad
MD
206 ret = clk_enable(p->clk);
207 if (ret) {
214a607a 208 dev_err(&p->pdev->dev, "cannot enable clock\n");
3f7e5e24 209 goto err0;
3fb1b6ad 210 }
3fb1b6ad
MD
211
212 /* make sure channel is disabled */
213 sh_cmt_start_stop_ch(p, 0);
214
215 /* configure channel, periodic mode and maximum timeout */
3014f474
MD
216 if (p->width == 16) {
217 *rate = clk_get_rate(p->clk) / 512;
1b56b96b 218 sh_cmt_write_cmcsr(p, 0x43);
3014f474
MD
219 } else {
220 *rate = clk_get_rate(p->clk) / 8;
1b56b96b 221 sh_cmt_write_cmcsr(p, 0x01a4);
3014f474 222 }
3fb1b6ad 223
1b56b96b
MD
224 sh_cmt_write_cmcor(p, 0xffffffff);
225 sh_cmt_write_cmcnt(p, 0);
3fb1b6ad 226
3f7e5e24
MD
227 /*
228 * According to the sh73a0 user's manual, as CMCNT can be operated
229 * only by the RCLK (Pseudo 32 KHz), there's one restriction on
230 * modifying CMCNT register; two RCLK cycles are necessary before
231 * this register is either read or any modification of the value
232 * it holds is reflected in the LSI's actual operation.
233 *
234 * While at it, we're supposed to clear out the CMCNT as of this
235 * moment, so make sure it's processed properly here. This will
236 * take RCLKx2 at maximum.
237 */
238 for (k = 0; k < 100; k++) {
1b56b96b 239 if (!sh_cmt_read_cmcnt(p))
3f7e5e24
MD
240 break;
241 udelay(1);
242 }
243
1b56b96b 244 if (sh_cmt_read_cmcnt(p)) {
3f7e5e24
MD
245 dev_err(&p->pdev->dev, "cannot clear CMCNT\n");
246 ret = -ETIMEDOUT;
247 goto err1;
248 }
249
3fb1b6ad
MD
250 /* enable channel */
251 sh_cmt_start_stop_ch(p, 1);
252 return 0;
3f7e5e24
MD
253 err1:
254 /* stop clock */
255 clk_disable(p->clk);
256
257 err0:
258 return ret;
3fb1b6ad
MD
259}
260
261static void sh_cmt_disable(struct sh_cmt_priv *p)
262{
263 /* disable channel */
264 sh_cmt_start_stop_ch(p, 0);
265
be890a1a 266 /* disable interrupts in CMT block */
1b56b96b 267 sh_cmt_write_cmcsr(p, 0);
be890a1a 268
9436b4ab 269 /* stop clock */
3fb1b6ad 270 clk_disable(p->clk);
bad81383
RW
271
272 dev_pm_syscore_device(&p->pdev->dev, false);
273 pm_runtime_put(&p->pdev->dev);
3fb1b6ad
MD
274}
275
276/* private flags */
277#define FLAG_CLOCKEVENT (1 << 0)
278#define FLAG_CLOCKSOURCE (1 << 1)
279#define FLAG_REPROGRAM (1 << 2)
280#define FLAG_SKIPEVENT (1 << 3)
281#define FLAG_IRQCONTEXT (1 << 4)
282
283static void sh_cmt_clock_event_program_verify(struct sh_cmt_priv *p,
284 int absolute)
285{
286 unsigned long new_match;
287 unsigned long value = p->next_match_value;
288 unsigned long delay = 0;
289 unsigned long now = 0;
290 int has_wrapped;
291
292 now = sh_cmt_get_counter(p, &has_wrapped);
293 p->flags |= FLAG_REPROGRAM; /* force reprogram */
294
295 if (has_wrapped) {
296 /* we're competing with the interrupt handler.
297 * -> let the interrupt handler reprogram the timer.
298 * -> interrupt number two handles the event.
299 */
300 p->flags |= FLAG_SKIPEVENT;
301 return;
302 }
303
304 if (absolute)
305 now = 0;
306
307 do {
308 /* reprogram the timer hardware,
309 * but don't save the new match value yet.
310 */
311 new_match = now + value + delay;
312 if (new_match > p->max_match_value)
313 new_match = p->max_match_value;
314
1b56b96b 315 sh_cmt_write_cmcor(p, new_match);
3fb1b6ad
MD
316
317 now = sh_cmt_get_counter(p, &has_wrapped);
318 if (has_wrapped && (new_match > p->match_value)) {
319 /* we are changing to a greater match value,
320 * so this wrap must be caused by the counter
321 * matching the old value.
322 * -> first interrupt reprograms the timer.
323 * -> interrupt number two handles the event.
324 */
325 p->flags |= FLAG_SKIPEVENT;
326 break;
327 }
328
329 if (has_wrapped) {
330 /* we are changing to a smaller match value,
331 * so the wrap must be caused by the counter
332 * matching the new value.
333 * -> save programmed match value.
334 * -> let isr handle the event.
335 */
336 p->match_value = new_match;
337 break;
338 }
339
340 /* be safe: verify hardware settings */
341 if (now < new_match) {
342 /* timer value is below match value, all good.
343 * this makes sure we won't miss any match events.
344 * -> save programmed match value.
345 * -> let isr handle the event.
346 */
347 p->match_value = new_match;
348 break;
349 }
350
351 /* the counter has reached a value greater
352 * than our new match value. and since the
353 * has_wrapped flag isn't set we must have
354 * programmed a too close event.
355 * -> increase delay and retry.
356 */
357 if (delay)
358 delay <<= 1;
359 else
360 delay = 1;
361
362 if (!delay)
214a607a 363 dev_warn(&p->pdev->dev, "too long delay\n");
3fb1b6ad
MD
364
365 } while (delay);
366}
367
65ada547 368static void __sh_cmt_set_next(struct sh_cmt_priv *p, unsigned long delta)
3fb1b6ad 369{
3fb1b6ad 370 if (delta > p->max_match_value)
214a607a 371 dev_warn(&p->pdev->dev, "delta out of range\n");
3fb1b6ad 372
3fb1b6ad
MD
373 p->next_match_value = delta;
374 sh_cmt_clock_event_program_verify(p, 0);
65ada547
TY
375}
376
377static void sh_cmt_set_next(struct sh_cmt_priv *p, unsigned long delta)
378{
379 unsigned long flags;
380
7d0c399f 381 raw_spin_lock_irqsave(&p->lock, flags);
65ada547 382 __sh_cmt_set_next(p, delta);
7d0c399f 383 raw_spin_unlock_irqrestore(&p->lock, flags);
3fb1b6ad
MD
384}
385
386static irqreturn_t sh_cmt_interrupt(int irq, void *dev_id)
387{
388 struct sh_cmt_priv *p = dev_id;
389
390 /* clear flags */
1b56b96b 391 sh_cmt_write_cmcsr(p, sh_cmt_read_cmcsr(p) & p->clear_bits);
3fb1b6ad
MD
392
393 /* update clock source counter to begin with if enabled
394 * the wrap flag should be cleared by the timer specific
395 * isr before we end up here.
396 */
397 if (p->flags & FLAG_CLOCKSOURCE)
43809473 398 p->total_cycles += p->match_value + 1;
3fb1b6ad
MD
399
400 if (!(p->flags & FLAG_REPROGRAM))
401 p->next_match_value = p->max_match_value;
402
403 p->flags |= FLAG_IRQCONTEXT;
404
405 if (p->flags & FLAG_CLOCKEVENT) {
406 if (!(p->flags & FLAG_SKIPEVENT)) {
407 if (p->ced.mode == CLOCK_EVT_MODE_ONESHOT) {
408 p->next_match_value = p->max_match_value;
409 p->flags |= FLAG_REPROGRAM;
410 }
411
412 p->ced.event_handler(&p->ced);
413 }
414 }
415
416 p->flags &= ~FLAG_SKIPEVENT;
417
418 if (p->flags & FLAG_REPROGRAM) {
419 p->flags &= ~FLAG_REPROGRAM;
420 sh_cmt_clock_event_program_verify(p, 1);
421
422 if (p->flags & FLAG_CLOCKEVENT)
423 if ((p->ced.mode == CLOCK_EVT_MODE_SHUTDOWN)
424 || (p->match_value == p->next_match_value))
425 p->flags &= ~FLAG_REPROGRAM;
426 }
427
428 p->flags &= ~FLAG_IRQCONTEXT;
429
430 return IRQ_HANDLED;
431}
432
433static int sh_cmt_start(struct sh_cmt_priv *p, unsigned long flag)
434{
435 int ret = 0;
436 unsigned long flags;
437
7d0c399f 438 raw_spin_lock_irqsave(&p->lock, flags);
3fb1b6ad
MD
439
440 if (!(p->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
441 ret = sh_cmt_enable(p, &p->rate);
442
443 if (ret)
444 goto out;
445 p->flags |= flag;
446
447 /* setup timeout if no clockevent */
448 if ((flag == FLAG_CLOCKSOURCE) && (!(p->flags & FLAG_CLOCKEVENT)))
65ada547 449 __sh_cmt_set_next(p, p->max_match_value);
3fb1b6ad 450 out:
7d0c399f 451 raw_spin_unlock_irqrestore(&p->lock, flags);
3fb1b6ad
MD
452
453 return ret;
454}
455
456static void sh_cmt_stop(struct sh_cmt_priv *p, unsigned long flag)
457{
458 unsigned long flags;
459 unsigned long f;
460
7d0c399f 461 raw_spin_lock_irqsave(&p->lock, flags);
3fb1b6ad
MD
462
463 f = p->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE);
464 p->flags &= ~flag;
465
466 if (f && !(p->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
467 sh_cmt_disable(p);
468
469 /* adjust the timeout to maximum if only clocksource left */
470 if ((flag == FLAG_CLOCKEVENT) && (p->flags & FLAG_CLOCKSOURCE))
65ada547 471 __sh_cmt_set_next(p, p->max_match_value);
3fb1b6ad 472
7d0c399f 473 raw_spin_unlock_irqrestore(&p->lock, flags);
3fb1b6ad
MD
474}
475
19bdc9d0
MD
476static struct sh_cmt_priv *cs_to_sh_cmt(struct clocksource *cs)
477{
478 return container_of(cs, struct sh_cmt_priv, cs);
479}
480
481static cycle_t sh_cmt_clocksource_read(struct clocksource *cs)
482{
483 struct sh_cmt_priv *p = cs_to_sh_cmt(cs);
484 unsigned long flags, raw;
485 unsigned long value;
486 int has_wrapped;
487
7d0c399f 488 raw_spin_lock_irqsave(&p->lock, flags);
19bdc9d0
MD
489 value = p->total_cycles;
490 raw = sh_cmt_get_counter(p, &has_wrapped);
491
492 if (unlikely(has_wrapped))
43809473 493 raw += p->match_value + 1;
7d0c399f 494 raw_spin_unlock_irqrestore(&p->lock, flags);
19bdc9d0
MD
495
496 return value + raw;
497}
498
499static int sh_cmt_clocksource_enable(struct clocksource *cs)
500{
3593f5fe 501 int ret;
19bdc9d0 502 struct sh_cmt_priv *p = cs_to_sh_cmt(cs);
19bdc9d0 503
bad81383
RW
504 WARN_ON(p->cs_enabled);
505
19bdc9d0
MD
506 p->total_cycles = 0;
507
3593f5fe 508 ret = sh_cmt_start(p, FLAG_CLOCKSOURCE);
bad81383 509 if (!ret) {
3593f5fe 510 __clocksource_updatefreq_hz(cs, p->rate);
bad81383
RW
511 p->cs_enabled = true;
512 }
3593f5fe 513 return ret;
19bdc9d0
MD
514}
515
516static void sh_cmt_clocksource_disable(struct clocksource *cs)
517{
bad81383
RW
518 struct sh_cmt_priv *p = cs_to_sh_cmt(cs);
519
520 WARN_ON(!p->cs_enabled);
521
522 sh_cmt_stop(p, FLAG_CLOCKSOURCE);
523 p->cs_enabled = false;
19bdc9d0
MD
524}
525
9bb5ec88
RW
526static void sh_cmt_clocksource_suspend(struct clocksource *cs)
527{
528 struct sh_cmt_priv *p = cs_to_sh_cmt(cs);
529
530 sh_cmt_stop(p, FLAG_CLOCKSOURCE);
531 pm_genpd_syscore_poweroff(&p->pdev->dev);
532}
533
c8162884
MD
534static void sh_cmt_clocksource_resume(struct clocksource *cs)
535{
9bb5ec88
RW
536 struct sh_cmt_priv *p = cs_to_sh_cmt(cs);
537
538 pm_genpd_syscore_poweron(&p->pdev->dev);
539 sh_cmt_start(p, FLAG_CLOCKSOURCE);
c8162884
MD
540}
541
19bdc9d0
MD
542static int sh_cmt_register_clocksource(struct sh_cmt_priv *p,
543 char *name, unsigned long rating)
544{
545 struct clocksource *cs = &p->cs;
546
547 cs->name = name;
548 cs->rating = rating;
549 cs->read = sh_cmt_clocksource_read;
550 cs->enable = sh_cmt_clocksource_enable;
551 cs->disable = sh_cmt_clocksource_disable;
9bb5ec88 552 cs->suspend = sh_cmt_clocksource_suspend;
c8162884 553 cs->resume = sh_cmt_clocksource_resume;
19bdc9d0
MD
554 cs->mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8);
555 cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
f4d7c356 556
214a607a 557 dev_info(&p->pdev->dev, "used as clock source\n");
f4d7c356 558
3593f5fe
MD
559 /* Register with dummy 1 Hz value, gets updated in ->enable() */
560 clocksource_register_hz(cs, 1);
19bdc9d0
MD
561 return 0;
562}
563
3fb1b6ad
MD
564static struct sh_cmt_priv *ced_to_sh_cmt(struct clock_event_device *ced)
565{
566 return container_of(ced, struct sh_cmt_priv, ced);
567}
568
569static void sh_cmt_clock_event_start(struct sh_cmt_priv *p, int periodic)
570{
571 struct clock_event_device *ced = &p->ced;
572
573 sh_cmt_start(p, FLAG_CLOCKEVENT);
574
575 /* TODO: calculate good shift from rate and counter bit width */
576
577 ced->shift = 32;
578 ced->mult = div_sc(p->rate, NSEC_PER_SEC, ced->shift);
579 ced->max_delta_ns = clockevent_delta2ns(p->max_match_value, ced);
580 ced->min_delta_ns = clockevent_delta2ns(0x1f, ced);
581
582 if (periodic)
43809473 583 sh_cmt_set_next(p, ((p->rate + HZ/2) / HZ) - 1);
3fb1b6ad
MD
584 else
585 sh_cmt_set_next(p, p->max_match_value);
586}
587
588static void sh_cmt_clock_event_mode(enum clock_event_mode mode,
589 struct clock_event_device *ced)
590{
591 struct sh_cmt_priv *p = ced_to_sh_cmt(ced);
592
593 /* deal with old setting first */
594 switch (ced->mode) {
595 case CLOCK_EVT_MODE_PERIODIC:
596 case CLOCK_EVT_MODE_ONESHOT:
597 sh_cmt_stop(p, FLAG_CLOCKEVENT);
598 break;
599 default:
600 break;
601 }
602
603 switch (mode) {
604 case CLOCK_EVT_MODE_PERIODIC:
214a607a 605 dev_info(&p->pdev->dev, "used for periodic clock events\n");
3fb1b6ad
MD
606 sh_cmt_clock_event_start(p, 1);
607 break;
608 case CLOCK_EVT_MODE_ONESHOT:
214a607a 609 dev_info(&p->pdev->dev, "used for oneshot clock events\n");
3fb1b6ad
MD
610 sh_cmt_clock_event_start(p, 0);
611 break;
612 case CLOCK_EVT_MODE_SHUTDOWN:
613 case CLOCK_EVT_MODE_UNUSED:
614 sh_cmt_stop(p, FLAG_CLOCKEVENT);
615 break;
616 default:
617 break;
618 }
619}
620
621static int sh_cmt_clock_event_next(unsigned long delta,
622 struct clock_event_device *ced)
623{
624 struct sh_cmt_priv *p = ced_to_sh_cmt(ced);
625
626 BUG_ON(ced->mode != CLOCK_EVT_MODE_ONESHOT);
627 if (likely(p->flags & FLAG_IRQCONTEXT))
43809473 628 p->next_match_value = delta - 1;
3fb1b6ad 629 else
43809473 630 sh_cmt_set_next(p, delta - 1);
3fb1b6ad
MD
631
632 return 0;
633}
634
9bb5ec88
RW
635static void sh_cmt_clock_event_suspend(struct clock_event_device *ced)
636{
57dee992
LP
637 struct sh_cmt_priv *p = ced_to_sh_cmt(ced);
638
639 pm_genpd_syscore_poweroff(&p->pdev->dev);
640 clk_unprepare(p->clk);
9bb5ec88
RW
641}
642
643static void sh_cmt_clock_event_resume(struct clock_event_device *ced)
644{
57dee992
LP
645 struct sh_cmt_priv *p = ced_to_sh_cmt(ced);
646
647 clk_prepare(p->clk);
648 pm_genpd_syscore_poweron(&p->pdev->dev);
9bb5ec88
RW
649}
650
3fb1b6ad
MD
651static void sh_cmt_register_clockevent(struct sh_cmt_priv *p,
652 char *name, unsigned long rating)
653{
654 struct clock_event_device *ced = &p->ced;
655
656 memset(ced, 0, sizeof(*ced));
657
658 ced->name = name;
659 ced->features = CLOCK_EVT_FEAT_PERIODIC;
660 ced->features |= CLOCK_EVT_FEAT_ONESHOT;
661 ced->rating = rating;
662 ced->cpumask = cpumask_of(0);
663 ced->set_next_event = sh_cmt_clock_event_next;
664 ced->set_mode = sh_cmt_clock_event_mode;
9bb5ec88
RW
665 ced->suspend = sh_cmt_clock_event_suspend;
666 ced->resume = sh_cmt_clock_event_resume;
3fb1b6ad 667
214a607a 668 dev_info(&p->pdev->dev, "used for clock events\n");
3fb1b6ad
MD
669 clockevents_register_device(ced);
670}
671
d1fcc0a8
PM
672static int sh_cmt_register(struct sh_cmt_priv *p, char *name,
673 unsigned long clockevent_rating,
674 unsigned long clocksource_rating)
3fb1b6ad 675{
3fb1b6ad
MD
676 if (clockevent_rating)
677 sh_cmt_register_clockevent(p, name, clockevent_rating);
678
19bdc9d0
MD
679 if (clocksource_rating)
680 sh_cmt_register_clocksource(p, name, clocksource_rating);
681
3fb1b6ad
MD
682 return 0;
683}
684
685static int sh_cmt_setup(struct sh_cmt_priv *p, struct platform_device *pdev)
686{
46a12f74 687 struct sh_timer_config *cfg = pdev->dev.platform_data;
8874c5e3 688 struct resource *res, *res2;
3fb1b6ad
MD
689 int irq, ret;
690 ret = -ENXIO;
691
692 memset(p, 0, sizeof(*p));
693 p->pdev = pdev;
694
695 if (!cfg) {
696 dev_err(&p->pdev->dev, "missing platform data\n");
697 goto err0;
698 }
699
3fb1b6ad
MD
700 res = platform_get_resource(p->pdev, IORESOURCE_MEM, 0);
701 if (!res) {
702 dev_err(&p->pdev->dev, "failed to get I/O memory\n");
703 goto err0;
704 }
705
8874c5e3
MD
706 /* optional resource for the shared timer start/stop register */
707 res2 = platform_get_resource(p->pdev, IORESOURCE_MEM, 1);
708
3fb1b6ad
MD
709 irq = platform_get_irq(p->pdev, 0);
710 if (irq < 0) {
711 dev_err(&p->pdev->dev, "failed to get irq\n");
712 goto err0;
713 }
714
715 /* map memory, let mapbase point to our channel */
716 p->mapbase = ioremap_nocache(res->start, resource_size(res));
717 if (p->mapbase == NULL) {
214a607a 718 dev_err(&p->pdev->dev, "failed to remap I/O memory\n");
3fb1b6ad
MD
719 goto err0;
720 }
721
8874c5e3
MD
722 /* map second resource for CMSTR */
723 p->mapbase_str = ioremap_nocache(res2 ? res2->start :
724 res->start - cfg->channel_offset,
725 res2 ? resource_size(res2) : 2);
726 if (p->mapbase_str == NULL) {
727 dev_err(&p->pdev->dev, "failed to remap I/O second memory\n");
728 goto err1;
729 }
730
3fb1b6ad 731 /* get hold of clock */
c2a25e81 732 p->clk = clk_get(&p->pdev->dev, "cmt_fck");
3fb1b6ad 733 if (IS_ERR(p->clk)) {
03ff858c
MD
734 dev_err(&p->pdev->dev, "cannot get clock\n");
735 ret = PTR_ERR(p->clk);
8874c5e3 736 goto err2;
3fb1b6ad
MD
737 }
738
57dee992
LP
739 ret = clk_prepare(p->clk);
740 if (ret < 0)
741 goto err3;
742
8874c5e3
MD
743 if (res2 && (resource_size(res2) == 4)) {
744 /* assume both CMSTR and CMCSR to be 32-bit */
745 p->read_control = sh_cmt_read32;
746 p->write_control = sh_cmt_write32;
747 } else {
748 p->read_control = sh_cmt_read16;
749 p->write_control = sh_cmt_write16;
750 }
cccd7045 751
3fb1b6ad
MD
752 if (resource_size(res) == 6) {
753 p->width = 16;
a6a912ca
MD
754 p->read_count = sh_cmt_read16;
755 p->write_count = sh_cmt_write16;
3fb1b6ad 756 p->overflow_bit = 0x80;
3014f474 757 p->clear_bits = ~0x80;
3fb1b6ad
MD
758 } else {
759 p->width = 32;
a6a912ca
MD
760 p->read_count = sh_cmt_read32;
761 p->write_count = sh_cmt_write32;
3fb1b6ad
MD
762 p->overflow_bit = 0x8000;
763 p->clear_bits = ~0xc000;
764 }
765
44a10f94
MD
766 if (p->width == (sizeof(p->max_match_value) * 8))
767 p->max_match_value = ~0;
768 else
769 p->max_match_value = (1 << p->width) - 1;
770
771 p->match_value = p->max_match_value;
772 raw_spin_lock_init(&p->lock);
773
214a607a 774 ret = sh_cmt_register(p, (char *)dev_name(&p->pdev->dev),
da64c2a8
PM
775 cfg->clockevent_rating,
776 cfg->clocksource_rating);
777 if (ret) {
214a607a 778 dev_err(&p->pdev->dev, "registration failed\n");
57dee992 779 goto err4;
da64c2a8 780 }
bad81383 781 p->cs_enabled = false;
da64c2a8 782
dc2eadec
LP
783 ret = request_irq(irq, sh_cmt_interrupt,
784 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
785 dev_name(&p->pdev->dev), p);
da64c2a8 786 if (ret) {
214a607a 787 dev_err(&p->pdev->dev, "failed to request irq %d\n", irq);
57dee992 788 goto err4;
da64c2a8
PM
789 }
790
adccc69e
MD
791 platform_set_drvdata(pdev, p);
792
da64c2a8 793 return 0;
57dee992
LP
794err4:
795 clk_unprepare(p->clk);
8874c5e3 796err3:
2fd61b32 797 clk_put(p->clk);
8874c5e3
MD
798err2:
799 iounmap(p->mapbase_str);
da64c2a8 800err1:
3fb1b6ad 801 iounmap(p->mapbase);
da64c2a8 802err0:
3fb1b6ad
MD
803 return ret;
804}
805
1850514b 806static int sh_cmt_probe(struct platform_device *pdev)
3fb1b6ad
MD
807{
808 struct sh_cmt_priv *p = platform_get_drvdata(pdev);
bad81383 809 struct sh_timer_config *cfg = pdev->dev.platform_data;
3fb1b6ad
MD
810 int ret;
811
9bb5ec88 812 if (!is_early_platform_device(pdev)) {
bad81383
RW
813 pm_runtime_set_active(&pdev->dev);
814 pm_runtime_enable(&pdev->dev);
9bb5ec88 815 }
615a445f 816
e475eedb 817 if (p) {
214a607a 818 dev_info(&pdev->dev, "kept as earlytimer\n");
bad81383 819 goto out;
e475eedb
MD
820 }
821
8e0b8429 822 p = kmalloc(sizeof(*p), GFP_KERNEL);
3fb1b6ad
MD
823 if (p == NULL) {
824 dev_err(&pdev->dev, "failed to allocate driver data\n");
825 return -ENOMEM;
826 }
827
828 ret = sh_cmt_setup(p, pdev);
829 if (ret) {
8e0b8429 830 kfree(p);
bad81383
RW
831 pm_runtime_idle(&pdev->dev);
832 return ret;
3fb1b6ad 833 }
bad81383
RW
834 if (is_early_platform_device(pdev))
835 return 0;
836
837 out:
838 if (cfg->clockevent_rating || cfg->clocksource_rating)
839 pm_runtime_irq_safe(&pdev->dev);
840 else
841 pm_runtime_idle(&pdev->dev);
842
843 return 0;
3fb1b6ad
MD
844}
845
1850514b 846static int sh_cmt_remove(struct platform_device *pdev)
3fb1b6ad
MD
847{
848 return -EBUSY; /* cannot unregister clockevent and clocksource */
849}
850
851static struct platform_driver sh_cmt_device_driver = {
852 .probe = sh_cmt_probe,
1850514b 853 .remove = sh_cmt_remove,
3fb1b6ad
MD
854 .driver = {
855 .name = "sh_cmt",
856 }
857};
858
859static int __init sh_cmt_init(void)
860{
861 return platform_driver_register(&sh_cmt_device_driver);
862}
863
864static void __exit sh_cmt_exit(void)
865{
866 platform_driver_unregister(&sh_cmt_device_driver);
867}
868
e475eedb 869early_platform_init("earlytimer", &sh_cmt_device_driver);
e903a031 870subsys_initcall(sh_cmt_init);
3fb1b6ad
MD
871module_exit(sh_cmt_exit);
872
873MODULE_AUTHOR("Magnus Damm");
874MODULE_DESCRIPTION("SuperH CMT Timer Driver");
875MODULE_LICENSE("GPL v2");
This page took 0.297863 seconds and 5 git commands to generate.