Merge branch 'hisi-fixes'
[deliverable/linux.git] / drivers / clocksource / vt8500_timer.c
CommitLineData
21f47fbc 1/*
83cc7690 2 * arch/arm/mach-vt8500/timer.c
21f47fbc 3 *
e9a91de7 4 * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
21f47fbc
AC
5 * Copyright (C) 2010 Alexey Charkov <alchark@gmail.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
e9a91de7
TP
22/*
23 * This file is copied and modified from the original timer.c provided by
24 * Alexey Charkov. Minor changes have been made for Device Tree Support.
25 */
26
21f47fbc
AC
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
30#include <linux/clocksource.h>
31#include <linux/clockchips.h>
32#include <linux/delay.h>
21f47fbc 33
e9a91de7
TP
34#include <linux/of.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
21f47fbc
AC
37
38#define VT8500_TIMER_OFFSET 0x0100
e9a91de7 39#define VT8500_TIMER_HZ 3000000
21f47fbc
AC
40#define TIMER_MATCH_VAL 0x0000
41#define TIMER_COUNT_VAL 0x0010
42#define TIMER_STATUS_VAL 0x0014
43#define TIMER_IER_VAL 0x001c /* interrupt enable */
44#define TIMER_CTRL_VAL 0x0020
45#define TIMER_AS_VAL 0x0024 /* access status */
46#define TIMER_COUNT_R_ACTIVE (1 << 5) /* not ready for read */
47#define TIMER_COUNT_W_ACTIVE (1 << 4) /* not ready for write */
48#define TIMER_MATCH_W_ACTIVE (1 << 0) /* not ready for write */
21f47fbc
AC
49
50#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
51
52static void __iomem *regbase;
53
54static cycle_t vt8500_timer_read(struct clocksource *cs)
55{
56 int loops = msecs_to_loops(10);
57 writel(3, regbase + TIMER_CTRL_VAL);
58 while ((readl((regbase + TIMER_AS_VAL)) & TIMER_COUNT_R_ACTIVE)
59 && --loops)
60 cpu_relax();
61 return readl(regbase + TIMER_COUNT_VAL);
62}
63
e9a91de7 64static struct clocksource clocksource = {
21f47fbc
AC
65 .name = "vt8500_timer",
66 .rating = 200,
67 .read = vt8500_timer_read,
68 .mask = CLOCKSOURCE_MASK(32),
69 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
70};
71
72static int vt8500_timer_set_next_event(unsigned long cycles,
73 struct clock_event_device *evt)
74{
75 int loops = msecs_to_loops(10);
76 cycle_t alarm = clocksource.read(&clocksource) + cycles;
77 while ((readl(regbase + TIMER_AS_VAL) & TIMER_MATCH_W_ACTIVE)
78 && --loops)
79 cpu_relax();
80 writel((unsigned long)alarm, regbase + TIMER_MATCH_VAL);
81
82 if ((signed)(alarm - clocksource.read(&clocksource)) <= 16)
83 return -ETIME;
84
85 writel(1, regbase + TIMER_IER_VAL);
86
87 return 0;
88}
89
214bc755 90static int vt8500_shutdown(struct clock_event_device *evt)
21f47fbc 91{
214bc755
VK
92 writel(readl(regbase + TIMER_CTRL_VAL) | 1, regbase + TIMER_CTRL_VAL);
93 writel(0, regbase + TIMER_IER_VAL);
94 return 0;
21f47fbc
AC
95}
96
e9a91de7 97static struct clock_event_device clockevent = {
214bc755
VK
98 .name = "vt8500_timer",
99 .features = CLOCK_EVT_FEAT_ONESHOT,
100 .rating = 200,
101 .set_next_event = vt8500_timer_set_next_event,
102 .set_state_shutdown = vt8500_shutdown,
103 .set_state_oneshot = vt8500_shutdown,
21f47fbc
AC
104};
105
106static irqreturn_t vt8500_timer_interrupt(int irq, void *dev_id)
107{
108 struct clock_event_device *evt = dev_id;
109 writel(0xf, regbase + TIMER_STATUS_VAL);
110 evt->event_handler(evt);
111
112 return IRQ_HANDLED;
113}
114
e9a91de7 115static struct irqaction irq = {
21f47fbc 116 .name = "vt8500_timer",
39039eb3 117 .flags = IRQF_TIMER | IRQF_IRQPOLL,
21f47fbc
AC
118 .handler = vt8500_timer_interrupt,
119 .dev_id = &clockevent,
120};
121
effbfdd7 122static void __init vt8500_timer_init(struct device_node *np)
21f47fbc 123{
e9a91de7
TP
124 int timer_irq;
125
e9a91de7
TP
126 regbase = of_iomap(np, 0);
127 if (!regbase) {
128 pr_err("%s: Missing iobase description in Device Tree\n",
129 __func__);
e9a91de7
TP
130 return;
131 }
132 timer_irq = irq_of_parse_and_map(np, 0);
133 if (!timer_irq) {
134 pr_err("%s: Missing irq description in Device Tree\n",
135 __func__);
e9a91de7
TP
136 return;
137 }
21f47fbc
AC
138
139 writel(1, regbase + TIMER_CTRL_VAL);
140 writel(0xf, regbase + TIMER_STATUS_VAL);
141 writel(~0, regbase + TIMER_MATCH_VAL);
142
143 if (clocksource_register_hz(&clocksource, VT8500_TIMER_HZ))
e9a91de7
TP
144 pr_err("%s: vt8500_timer_init: clocksource_register failed for %s\n",
145 __func__, clocksource.name);
21f47fbc 146
21f47fbc
AC
147 clockevent.cpumask = cpumask_of(0);
148
e9a91de7
TP
149 if (setup_irq(timer_irq, &irq))
150 pr_err("%s: setup_irq failed for %s\n", __func__,
151 clockevent.name);
838a2ae8
SG
152 clockevents_config_and_register(&clockevent, VT8500_TIMER_HZ,
153 4, 0xf0000000);
21f47fbc
AC
154}
155
3d5a9658 156CLOCKSOURCE_OF_DECLARE(vt8500, "via,vt8500-timer", vt8500_timer_init);
This page took 0.238788 seconds and 5 git commands to generate.