Merge branch 'for-upstream' of git://git.kernel.org/pub/scm/linux/kernel/git/bluetoot...
[deliverable/linux.git] / drivers / cpufreq / acpi-cpufreq.c
CommitLineData
1da177e4 1/*
3a58df35 2 * acpi-cpufreq.c - ACPI Processor P-States Driver
1da177e4
LT
3 *
4 * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
5 * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
6 * Copyright (C) 2002 - 2004 Dominik Brodowski <linux@brodo.de>
fe27cb35 7 * Copyright (C) 2006 Denis Sadykov <denis.m.sadykov@intel.com>
1da177e4
LT
8 *
9 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
24 *
25 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
26 */
27
1da177e4
LT
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/init.h>
fe27cb35
VP
31#include <linux/smp.h>
32#include <linux/sched.h>
1da177e4 33#include <linux/cpufreq.h>
d395bf12 34#include <linux/compiler.h>
8adcc0c6 35#include <linux/dmi.h>
5a0e3ad6 36#include <linux/slab.h>
1da177e4
LT
37
38#include <linux/acpi.h>
3a58df35
DJ
39#include <linux/io.h>
40#include <linux/delay.h>
41#include <linux/uaccess.h>
42
1da177e4
LT
43#include <acpi/processor.h>
44
dde9f7ba 45#include <asm/msr.h>
fe27cb35
VP
46#include <asm/processor.h>
47#include <asm/cpufeature.h>
fe27cb35 48
1da177e4
LT
49MODULE_AUTHOR("Paul Diefenbaugh, Dominik Brodowski");
50MODULE_DESCRIPTION("ACPI Processor P-States Driver");
51MODULE_LICENSE("GPL");
52
acd31624
AP
53#define PFX "acpi-cpufreq: "
54
dde9f7ba
VP
55enum {
56 UNDEFINED_CAPABLE = 0,
57 SYSTEM_INTEL_MSR_CAPABLE,
3dc9a633 58 SYSTEM_AMD_MSR_CAPABLE,
dde9f7ba
VP
59 SYSTEM_IO_CAPABLE,
60};
61
62#define INTEL_MSR_RANGE (0xffff)
3dc9a633 63#define AMD_MSR_RANGE (0x7)
dde9f7ba 64
615b7300
AP
65#define MSR_K7_HWCR_CPB_DIS (1ULL << 25)
66
fe27cb35 67struct acpi_cpufreq_data {
64be7eed
VP
68 struct cpufreq_frequency_table *freq_table;
69 unsigned int resume;
70 unsigned int cpu_feature;
8cfcfd39 71 unsigned int acpi_perf_cpu;
f4fd3797 72 cpumask_var_t freqdomain_cpus;
1da177e4
LT
73};
74
50109292 75/* acpi_perf_data is a pointer to percpu data. */
3f6c4df7 76static struct acpi_processor_performance __percpu *acpi_perf_data;
1da177e4 77
3427616b
RW
78static inline struct acpi_processor_performance *to_perf_data(struct acpi_cpufreq_data *data)
79{
80 return per_cpu_ptr(acpi_perf_data, data->acpi_perf_cpu);
81}
82
1da177e4
LT
83static struct cpufreq_driver acpi_cpufreq_driver;
84
d395bf12 85static unsigned int acpi_pstate_strict;
615b7300
AP
86static struct msr __percpu *msrs;
87
88static bool boost_state(unsigned int cpu)
89{
90 u32 lo, hi;
91 u64 msr;
92
93 switch (boot_cpu_data.x86_vendor) {
94 case X86_VENDOR_INTEL:
95 rdmsr_on_cpu(cpu, MSR_IA32_MISC_ENABLE, &lo, &hi);
96 msr = lo | ((u64)hi << 32);
97 return !(msr & MSR_IA32_MISC_ENABLE_TURBO_DISABLE);
98 case X86_VENDOR_AMD:
99 rdmsr_on_cpu(cpu, MSR_K7_HWCR, &lo, &hi);
100 msr = lo | ((u64)hi << 32);
101 return !(msr & MSR_K7_HWCR_CPB_DIS);
102 }
103 return false;
104}
105
106static void boost_set_msrs(bool enable, const struct cpumask *cpumask)
107{
108 u32 cpu;
109 u32 msr_addr;
110 u64 msr_mask;
111
112 switch (boot_cpu_data.x86_vendor) {
113 case X86_VENDOR_INTEL:
114 msr_addr = MSR_IA32_MISC_ENABLE;
115 msr_mask = MSR_IA32_MISC_ENABLE_TURBO_DISABLE;
116 break;
117 case X86_VENDOR_AMD:
118 msr_addr = MSR_K7_HWCR;
119 msr_mask = MSR_K7_HWCR_CPB_DIS;
120 break;
121 default:
122 return;
123 }
124
125 rdmsr_on_cpus(cpumask, msr_addr, msrs);
126
127 for_each_cpu(cpu, cpumask) {
128 struct msr *reg = per_cpu_ptr(msrs, cpu);
129 if (enable)
130 reg->q &= ~msr_mask;
131 else
132 reg->q |= msr_mask;
133 }
134
135 wrmsr_on_cpus(cpumask, msr_addr, msrs);
136}
137
17135782 138static int set_boost(int val)
615b7300 139{
615b7300 140 get_online_cpus();
615b7300 141 boost_set_msrs(val, cpu_online_mask);
615b7300 142 put_online_cpus();
615b7300
AP
143 pr_debug("Core Boosting %sabled.\n", val ? "en" : "dis");
144
cfc9c8ed 145 return 0;
615b7300
AP
146}
147
f4fd3797
LT
148static ssize_t show_freqdomain_cpus(struct cpufreq_policy *policy, char *buf)
149{
eb0b3e78 150 struct acpi_cpufreq_data *data = policy->driver_data;
f4fd3797 151
e2530367
SP
152 if (unlikely(!data))
153 return -ENODEV;
154
f4fd3797
LT
155 return cpufreq_show_cpus(data->freqdomain_cpus, buf);
156}
157
158cpufreq_freq_attr_ro(freqdomain_cpus);
159
11269ff5 160#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
17135782
RW
161static ssize_t store_cpb(struct cpufreq_policy *policy, const char *buf,
162 size_t count)
cfc9c8ed
LM
163{
164 int ret;
17135782 165 unsigned int val = 0;
cfc9c8ed 166
7a6c79f2 167 if (!acpi_cpufreq_driver.set_boost)
cfc9c8ed
LM
168 return -EINVAL;
169
17135782
RW
170 ret = kstrtouint(buf, 10, &val);
171 if (ret || val > 1)
cfc9c8ed
LM
172 return -EINVAL;
173
17135782 174 set_boost(val);
cfc9c8ed
LM
175
176 return count;
177}
178
11269ff5
AP
179static ssize_t show_cpb(struct cpufreq_policy *policy, char *buf)
180{
cfc9c8ed 181 return sprintf(buf, "%u\n", acpi_cpufreq_driver.boost_enabled);
11269ff5
AP
182}
183
59027d35 184cpufreq_freq_attr_rw(cpb);
11269ff5
AP
185#endif
186
dde9f7ba
VP
187static int check_est_cpu(unsigned int cpuid)
188{
92cb7612 189 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
dde9f7ba 190
0de51088 191 return cpu_has(cpu, X86_FEATURE_EST);
dde9f7ba
VP
192}
193
3dc9a633
MG
194static int check_amd_hwpstate_cpu(unsigned int cpuid)
195{
196 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
197
198 return cpu_has(cpu, X86_FEATURE_HW_PSTATE);
199}
200
dde9f7ba 201static unsigned extract_io(u32 value, struct acpi_cpufreq_data *data)
fe27cb35 202{
64be7eed
VP
203 struct acpi_processor_performance *perf;
204 int i;
fe27cb35 205
3427616b 206 perf = to_perf_data(data);
fe27cb35 207
3a58df35 208 for (i = 0; i < perf->state_count; i++) {
fe27cb35
VP
209 if (value == perf->states[i].status)
210 return data->freq_table[i].frequency;
211 }
212 return 0;
213}
214
dde9f7ba
VP
215static unsigned extract_msr(u32 msr, struct acpi_cpufreq_data *data)
216{
041526f9 217 struct cpufreq_frequency_table *pos;
a6f6e6e6 218 struct acpi_processor_performance *perf;
dde9f7ba 219
3dc9a633
MG
220 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
221 msr &= AMD_MSR_RANGE;
222 else
223 msr &= INTEL_MSR_RANGE;
224
3427616b 225 perf = to_perf_data(data);
a6f6e6e6 226
041526f9
SK
227 cpufreq_for_each_entry(pos, data->freq_table)
228 if (msr == perf->states[pos->driver_data].status)
229 return pos->frequency;
dde9f7ba
VP
230 return data->freq_table[0].frequency;
231}
232
dde9f7ba
VP
233static unsigned extract_freq(u32 val, struct acpi_cpufreq_data *data)
234{
235 switch (data->cpu_feature) {
64be7eed 236 case SYSTEM_INTEL_MSR_CAPABLE:
3dc9a633 237 case SYSTEM_AMD_MSR_CAPABLE:
dde9f7ba 238 return extract_msr(val, data);
64be7eed 239 case SYSTEM_IO_CAPABLE:
dde9f7ba 240 return extract_io(val, data);
64be7eed 241 default:
dde9f7ba
VP
242 return 0;
243 }
244}
245
dde9f7ba
VP
246struct msr_addr {
247 u32 reg;
248};
249
fe27cb35
VP
250struct io_addr {
251 u16 port;
252 u8 bit_width;
253};
254
255struct drv_cmd {
dde9f7ba 256 unsigned int type;
bfa318ad 257 const struct cpumask *mask;
3a58df35
DJ
258 union {
259 struct msr_addr msr;
260 struct io_addr io;
261 } addr;
fe27cb35
VP
262 u32 val;
263};
264
01599fca
AM
265/* Called via smp_call_function_single(), on the target CPU */
266static void do_drv_read(void *_cmd)
1da177e4 267{
72859081 268 struct drv_cmd *cmd = _cmd;
dde9f7ba
VP
269 u32 h;
270
271 switch (cmd->type) {
64be7eed 272 case SYSTEM_INTEL_MSR_CAPABLE:
3dc9a633 273 case SYSTEM_AMD_MSR_CAPABLE:
dde9f7ba
VP
274 rdmsr(cmd->addr.msr.reg, cmd->val, h);
275 break;
64be7eed 276 case SYSTEM_IO_CAPABLE:
4e581ff1
VP
277 acpi_os_read_port((acpi_io_address)cmd->addr.io.port,
278 &cmd->val,
279 (u32)cmd->addr.io.bit_width);
dde9f7ba 280 break;
64be7eed 281 default:
dde9f7ba
VP
282 break;
283 }
fe27cb35 284}
1da177e4 285
01599fca
AM
286/* Called via smp_call_function_many(), on the target CPUs */
287static void do_drv_write(void *_cmd)
fe27cb35 288{
72859081 289 struct drv_cmd *cmd = _cmd;
13424f65 290 u32 lo, hi;
dde9f7ba
VP
291
292 switch (cmd->type) {
64be7eed 293 case SYSTEM_INTEL_MSR_CAPABLE:
13424f65
VP
294 rdmsr(cmd->addr.msr.reg, lo, hi);
295 lo = (lo & ~INTEL_MSR_RANGE) | (cmd->val & INTEL_MSR_RANGE);
296 wrmsr(cmd->addr.msr.reg, lo, hi);
dde9f7ba 297 break;
3dc9a633
MG
298 case SYSTEM_AMD_MSR_CAPABLE:
299 wrmsr(cmd->addr.msr.reg, cmd->val, 0);
300 break;
64be7eed 301 case SYSTEM_IO_CAPABLE:
4e581ff1
VP
302 acpi_os_write_port((acpi_io_address)cmd->addr.io.port,
303 cmd->val,
304 (u32)cmd->addr.io.bit_width);
dde9f7ba 305 break;
64be7eed 306 default:
dde9f7ba
VP
307 break;
308 }
fe27cb35 309}
1da177e4 310
95dd7227 311static void drv_read(struct drv_cmd *cmd)
fe27cb35 312{
4a28395d 313 int err;
fe27cb35
VP
314 cmd->val = 0;
315
4a28395d
AM
316 err = smp_call_function_any(cmd->mask, do_drv_read, cmd, 1);
317 WARN_ON_ONCE(err); /* smp_call_function_any() was buggy? */
fe27cb35
VP
318}
319
320static void drv_write(struct drv_cmd *cmd)
321{
ea34f43a
LT
322 int this_cpu;
323
324 this_cpu = get_cpu();
325 if (cpumask_test_cpu(this_cpu, cmd->mask))
326 do_drv_write(cmd);
01599fca 327 smp_call_function_many(cmd->mask, do_drv_write, cmd, 1);
ea34f43a 328 put_cpu();
fe27cb35 329}
1da177e4 330
eb0b3e78
PX
331static u32
332get_cur_val(const struct cpumask *mask, struct acpi_cpufreq_data *data)
fe27cb35 333{
64be7eed
VP
334 struct acpi_processor_performance *perf;
335 struct drv_cmd cmd;
1da177e4 336
4d8bb537 337 if (unlikely(cpumask_empty(mask)))
fe27cb35 338 return 0;
1da177e4 339
eb0b3e78 340 switch (data->cpu_feature) {
dde9f7ba
VP
341 case SYSTEM_INTEL_MSR_CAPABLE:
342 cmd.type = SYSTEM_INTEL_MSR_CAPABLE;
8673b83b 343 cmd.addr.msr.reg = MSR_IA32_PERF_CTL;
dde9f7ba 344 break;
3dc9a633
MG
345 case SYSTEM_AMD_MSR_CAPABLE:
346 cmd.type = SYSTEM_AMD_MSR_CAPABLE;
8673b83b 347 cmd.addr.msr.reg = MSR_AMD_PERF_CTL;
3dc9a633 348 break;
dde9f7ba
VP
349 case SYSTEM_IO_CAPABLE:
350 cmd.type = SYSTEM_IO_CAPABLE;
3427616b 351 perf = to_perf_data(data);
dde9f7ba
VP
352 cmd.addr.io.port = perf->control_register.address;
353 cmd.addr.io.bit_width = perf->control_register.bit_width;
354 break;
355 default:
356 return 0;
357 }
358
bfa318ad 359 cmd.mask = mask;
fe27cb35 360 drv_read(&cmd);
1da177e4 361
2d06d8c4 362 pr_debug("get_cur_val = %u\n", cmd.val);
fe27cb35
VP
363
364 return cmd.val;
365}
1da177e4 366
fe27cb35
VP
367static unsigned int get_cur_freq_on_cpu(unsigned int cpu)
368{
eb0b3e78
PX
369 struct acpi_cpufreq_data *data;
370 struct cpufreq_policy *policy;
64be7eed 371 unsigned int freq;
e56a727b 372 unsigned int cached_freq;
fe27cb35 373
2d06d8c4 374 pr_debug("get_cur_freq_on_cpu (%d)\n", cpu);
fe27cb35 375
1f0bd44e 376 policy = cpufreq_cpu_get_raw(cpu);
eb0b3e78
PX
377 if (unlikely(!policy))
378 return 0;
379
380 data = policy->driver_data;
3427616b 381 if (unlikely(!data || !data->freq_table))
fe27cb35 382 return 0;
1da177e4 383
3427616b 384 cached_freq = data->freq_table[to_perf_data(data)->state].frequency;
eb0b3e78 385 freq = extract_freq(get_cur_val(cpumask_of(cpu), data), data);
e56a727b
VP
386 if (freq != cached_freq) {
387 /*
388 * The dreaded BIOS frequency change behind our back.
389 * Force set the frequency on next target call.
390 */
391 data->resume = 1;
392 }
393
2d06d8c4 394 pr_debug("cur freq = %u\n", freq);
1da177e4 395
fe27cb35 396 return freq;
1da177e4
LT
397}
398
72859081 399static unsigned int check_freqs(const struct cpumask *mask, unsigned int freq,
64be7eed 400 struct acpi_cpufreq_data *data)
fe27cb35 401{
64be7eed
VP
402 unsigned int cur_freq;
403 unsigned int i;
1da177e4 404
3a58df35 405 for (i = 0; i < 100; i++) {
eb0b3e78 406 cur_freq = extract_freq(get_cur_val(mask, data), data);
fe27cb35
VP
407 if (cur_freq == freq)
408 return 1;
409 udelay(10);
410 }
411 return 0;
412}
413
414static int acpi_cpufreq_target(struct cpufreq_policy *policy,
9c0ebcf7 415 unsigned int index)
1da177e4 416{
eb0b3e78 417 struct acpi_cpufreq_data *data = policy->driver_data;
64be7eed 418 struct acpi_processor_performance *perf;
64be7eed 419 struct drv_cmd cmd;
8edc59d9 420 unsigned int next_perf_state = 0; /* Index into perf table */
64be7eed 421 int result = 0;
fe27cb35 422
3427616b 423 if (unlikely(data == NULL || data->freq_table == NULL)) {
fe27cb35
VP
424 return -ENODEV;
425 }
1da177e4 426
3427616b 427 perf = to_perf_data(data);
9c0ebcf7 428 next_perf_state = data->freq_table[index].driver_data;
7650b281 429 if (perf->state == next_perf_state) {
fe27cb35 430 if (unlikely(data->resume)) {
2d06d8c4 431 pr_debug("Called after resume, resetting to P%d\n",
64be7eed 432 next_perf_state);
fe27cb35
VP
433 data->resume = 0;
434 } else {
2d06d8c4 435 pr_debug("Already at target state (P%d)\n",
64be7eed 436 next_perf_state);
4d8bb537 437 goto out;
fe27cb35 438 }
09b4d1ee
VP
439 }
440
64be7eed
VP
441 switch (data->cpu_feature) {
442 case SYSTEM_INTEL_MSR_CAPABLE:
443 cmd.type = SYSTEM_INTEL_MSR_CAPABLE;
444 cmd.addr.msr.reg = MSR_IA32_PERF_CTL;
13424f65 445 cmd.val = (u32) perf->states[next_perf_state].control;
64be7eed 446 break;
3dc9a633
MG
447 case SYSTEM_AMD_MSR_CAPABLE:
448 cmd.type = SYSTEM_AMD_MSR_CAPABLE;
449 cmd.addr.msr.reg = MSR_AMD_PERF_CTL;
450 cmd.val = (u32) perf->states[next_perf_state].control;
451 break;
64be7eed
VP
452 case SYSTEM_IO_CAPABLE:
453 cmd.type = SYSTEM_IO_CAPABLE;
454 cmd.addr.io.port = perf->control_register.address;
455 cmd.addr.io.bit_width = perf->control_register.bit_width;
456 cmd.val = (u32) perf->states[next_perf_state].control;
457 break;
458 default:
4d8bb537
MT
459 result = -ENODEV;
460 goto out;
64be7eed 461 }
09b4d1ee 462
4d8bb537 463 /* cpufreq holds the hotplug lock, so we are safe from here on */
fe27cb35 464 if (policy->shared_type != CPUFREQ_SHARED_TYPE_ANY)
bfa318ad 465 cmd.mask = policy->cpus;
fe27cb35 466 else
bfa318ad 467 cmd.mask = cpumask_of(policy->cpu);
09b4d1ee 468
fe27cb35 469 drv_write(&cmd);
09b4d1ee 470
fe27cb35 471 if (acpi_pstate_strict) {
d4019f0a
VK
472 if (!check_freqs(cmd.mask, data->freq_table[index].frequency,
473 data)) {
2d06d8c4 474 pr_debug("acpi_cpufreq_target failed (%d)\n",
64be7eed 475 policy->cpu);
4d8bb537 476 result = -EAGAIN;
09b4d1ee
VP
477 }
478 }
479
e15d8309
VK
480 if (!result)
481 perf->state = next_perf_state;
fe27cb35 482
4d8bb537 483out:
fe27cb35 484 return result;
1da177e4
LT
485}
486
1da177e4 487static unsigned long
64be7eed 488acpi_cpufreq_guess_freq(struct acpi_cpufreq_data *data, unsigned int cpu)
1da177e4 489{
3427616b 490 struct acpi_processor_performance *perf;
09b4d1ee 491
3427616b 492 perf = to_perf_data(data);
1da177e4
LT
493 if (cpu_khz) {
494 /* search the closest match to cpu_khz */
495 unsigned int i;
496 unsigned long freq;
09b4d1ee 497 unsigned long freqn = perf->states[0].core_frequency * 1000;
1da177e4 498
3a58df35 499 for (i = 0; i < (perf->state_count-1); i++) {
1da177e4 500 freq = freqn;
95dd7227 501 freqn = perf->states[i+1].core_frequency * 1000;
1da177e4 502 if ((2 * cpu_khz) > (freqn + freq)) {
09b4d1ee 503 perf->state = i;
64be7eed 504 return freq;
1da177e4
LT
505 }
506 }
95dd7227 507 perf->state = perf->state_count-1;
64be7eed 508 return freqn;
09b4d1ee 509 } else {
1da177e4 510 /* assume CPU is at P0... */
09b4d1ee
VP
511 perf->state = 0;
512 return perf->states[0].core_frequency * 1000;
513 }
1da177e4
LT
514}
515
2fdf66b4
RR
516static void free_acpi_perf_data(void)
517{
518 unsigned int i;
519
520 /* Freeing a NULL pointer is OK, and alloc_percpu zeroes. */
521 for_each_possible_cpu(i)
522 free_cpumask_var(per_cpu_ptr(acpi_perf_data, i)
523 ->shared_cpu_map);
524 free_percpu(acpi_perf_data);
525}
526
615b7300
AP
527static int boost_notify(struct notifier_block *nb, unsigned long action,
528 void *hcpu)
529{
530 unsigned cpu = (long)hcpu;
531 const struct cpumask *cpumask;
532
533 cpumask = get_cpu_mask(cpu);
534
535 /*
536 * Clear the boost-disable bit on the CPU_DOWN path so that
537 * this cpu cannot block the remaining ones from boosting. On
538 * the CPU_UP path we simply keep the boost-disable flag in
539 * sync with the current global state.
540 */
541
542 switch (action) {
543 case CPU_UP_PREPARE:
544 case CPU_UP_PREPARE_FROZEN:
cfc9c8ed 545 boost_set_msrs(acpi_cpufreq_driver.boost_enabled, cpumask);
615b7300
AP
546 break;
547
548 case CPU_DOWN_PREPARE:
549 case CPU_DOWN_PREPARE_FROZEN:
550 boost_set_msrs(1, cpumask);
551 break;
552
553 default:
554 break;
555 }
556
557 return NOTIFY_OK;
558}
559
560
561static struct notifier_block boost_nb = {
562 .notifier_call = boost_notify,
563};
564
09b4d1ee
VP
565/*
566 * acpi_cpufreq_early_init - initialize ACPI P-States library
567 *
568 * Initialize the ACPI P-States library (drivers/acpi/processor_perflib.c)
569 * in order to determine correct frequency and voltage pairings. We can
570 * do _PDC and _PSD and find out the processor dependency for the
571 * actual init that will happen later...
572 */
50109292 573static int __init acpi_cpufreq_early_init(void)
09b4d1ee 574{
2fdf66b4 575 unsigned int i;
2d06d8c4 576 pr_debug("acpi_cpufreq_early_init\n");
09b4d1ee 577
50109292
FY
578 acpi_perf_data = alloc_percpu(struct acpi_processor_performance);
579 if (!acpi_perf_data) {
2d06d8c4 580 pr_debug("Memory allocation error for acpi_perf_data.\n");
50109292 581 return -ENOMEM;
09b4d1ee 582 }
2fdf66b4 583 for_each_possible_cpu(i) {
eaa95840 584 if (!zalloc_cpumask_var_node(
80855f73
MT
585 &per_cpu_ptr(acpi_perf_data, i)->shared_cpu_map,
586 GFP_KERNEL, cpu_to_node(i))) {
2fdf66b4
RR
587
588 /* Freeing a NULL pointer is OK: alloc_percpu zeroes. */
589 free_acpi_perf_data();
590 return -ENOMEM;
591 }
592 }
09b4d1ee
VP
593
594 /* Do initialization in ACPI core */
fe27cb35
VP
595 acpi_processor_preregister_performance(acpi_perf_data);
596 return 0;
09b4d1ee
VP
597}
598
95625b8f 599#ifdef CONFIG_SMP
8adcc0c6
VP
600/*
601 * Some BIOSes do SW_ANY coordination internally, either set it up in hw
602 * or do it in BIOS firmware and won't inform about it to OS. If not
603 * detected, this has a side effect of making CPU run at a different speed
604 * than OS intended it to run at. Detect it and handle it cleanly.
605 */
606static int bios_with_sw_any_bug;
607
1855256c 608static int sw_any_bug_found(const struct dmi_system_id *d)
8adcc0c6
VP
609{
610 bios_with_sw_any_bug = 1;
611 return 0;
612}
613
1855256c 614static const struct dmi_system_id sw_any_bug_dmi_table[] = {
8adcc0c6
VP
615 {
616 .callback = sw_any_bug_found,
617 .ident = "Supermicro Server X6DLP",
618 .matches = {
619 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
620 DMI_MATCH(DMI_BIOS_VERSION, "080010"),
621 DMI_MATCH(DMI_PRODUCT_NAME, "X6DLP"),
622 },
623 },
624 { }
625};
1a8e42fa
PB
626
627static int acpi_cpufreq_blacklist(struct cpuinfo_x86 *c)
628{
293afe44
JV
629 /* Intel Xeon Processor 7100 Series Specification Update
630 * http://www.intel.com/Assets/PDF/specupdate/314554.pdf
1a8e42fa
PB
631 * AL30: A Machine Check Exception (MCE) Occurring during an
632 * Enhanced Intel SpeedStep Technology Ratio Change May Cause
293afe44 633 * Both Processor Cores to Lock Up. */
1a8e42fa
PB
634 if (c->x86_vendor == X86_VENDOR_INTEL) {
635 if ((c->x86 == 15) &&
636 (c->x86_model == 6) &&
293afe44
JV
637 (c->x86_mask == 8)) {
638 printk(KERN_INFO "acpi-cpufreq: Intel(R) "
639 "Xeon(R) 7100 Errata AL30, processors may "
640 "lock up on frequency changes: disabling "
641 "acpi-cpufreq.\n");
1a8e42fa 642 return -ENODEV;
293afe44 643 }
1a8e42fa
PB
644 }
645 return 0;
646}
95625b8f 647#endif
8adcc0c6 648
64be7eed 649static int acpi_cpufreq_cpu_init(struct cpufreq_policy *policy)
1da177e4 650{
64be7eed
VP
651 unsigned int i;
652 unsigned int valid_states = 0;
653 unsigned int cpu = policy->cpu;
654 struct acpi_cpufreq_data *data;
64be7eed 655 unsigned int result = 0;
92cb7612 656 struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
64be7eed 657 struct acpi_processor_performance *perf;
293afe44
JV
658#ifdef CONFIG_SMP
659 static int blacklisted;
660#endif
1da177e4 661
2d06d8c4 662 pr_debug("acpi_cpufreq_cpu_init\n");
1da177e4 663
1a8e42fa 664#ifdef CONFIG_SMP
293afe44
JV
665 if (blacklisted)
666 return blacklisted;
667 blacklisted = acpi_cpufreq_blacklist(c);
668 if (blacklisted)
669 return blacklisted;
1a8e42fa
PB
670#endif
671
d5b73cd8 672 data = kzalloc(sizeof(*data), GFP_KERNEL);
1da177e4 673 if (!data)
64be7eed 674 return -ENOMEM;
1da177e4 675
f4fd3797
LT
676 if (!zalloc_cpumask_var(&data->freqdomain_cpus, GFP_KERNEL)) {
677 result = -ENOMEM;
678 goto err_free;
679 }
680
3427616b 681 perf = per_cpu_ptr(acpi_perf_data, cpu);
8cfcfd39 682 data->acpi_perf_cpu = cpu;
eb0b3e78 683 policy->driver_data = data;
1da177e4 684
95dd7227 685 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC))
fe27cb35 686 acpi_cpufreq_driver.flags |= CPUFREQ_CONST_LOOPS;
1da177e4 687
3427616b 688 result = acpi_processor_register_performance(perf, cpu);
1da177e4 689 if (result)
f4fd3797 690 goto err_free_mask;
1da177e4 691
09b4d1ee 692 policy->shared_type = perf->shared_type;
95dd7227 693
46f18e3a 694 /*
95dd7227 695 * Will let policy->cpus know about dependency only when software
46f18e3a
VP
696 * coordination is required.
697 */
698 if (policy->shared_type == CPUFREQ_SHARED_TYPE_ALL ||
8adcc0c6 699 policy->shared_type == CPUFREQ_SHARED_TYPE_ANY) {
835481d9 700 cpumask_copy(policy->cpus, perf->shared_cpu_map);
8adcc0c6 701 }
f4fd3797 702 cpumask_copy(data->freqdomain_cpus, perf->shared_cpu_map);
8adcc0c6
VP
703
704#ifdef CONFIG_SMP
705 dmi_check_system(sw_any_bug_dmi_table);
2624f90c 706 if (bios_with_sw_any_bug && !policy_is_shared(policy)) {
8adcc0c6 707 policy->shared_type = CPUFREQ_SHARED_TYPE_ALL;
3280c3c8 708 cpumask_copy(policy->cpus, topology_core_cpumask(cpu));
8adcc0c6 709 }
acd31624
AP
710
711 if (check_amd_hwpstate_cpu(cpu) && !acpi_pstate_strict) {
712 cpumask_clear(policy->cpus);
713 cpumask_set_cpu(cpu, policy->cpus);
3280c3c8
BG
714 cpumask_copy(data->freqdomain_cpus,
715 topology_sibling_cpumask(cpu));
acd31624
AP
716 policy->shared_type = CPUFREQ_SHARED_TYPE_HW;
717 pr_info_once(PFX "overriding BIOS provided _PSD data\n");
718 }
8adcc0c6 719#endif
09b4d1ee 720
1da177e4 721 /* capability check */
09b4d1ee 722 if (perf->state_count <= 1) {
2d06d8c4 723 pr_debug("No P-States\n");
1da177e4
LT
724 result = -ENODEV;
725 goto err_unreg;
726 }
09b4d1ee 727
fe27cb35
VP
728 if (perf->control_register.space_id != perf->status_register.space_id) {
729 result = -ENODEV;
730 goto err_unreg;
731 }
732
733 switch (perf->control_register.space_id) {
64be7eed 734 case ACPI_ADR_SPACE_SYSTEM_IO:
c40a4518
MG
735 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
736 boot_cpu_data.x86 == 0xf) {
737 pr_debug("AMD K8 systems must use native drivers.\n");
738 result = -ENODEV;
739 goto err_unreg;
740 }
2d06d8c4 741 pr_debug("SYSTEM IO addr space\n");
dde9f7ba
VP
742 data->cpu_feature = SYSTEM_IO_CAPABLE;
743 break;
64be7eed 744 case ACPI_ADR_SPACE_FIXED_HARDWARE:
2d06d8c4 745 pr_debug("HARDWARE addr space\n");
3dc9a633
MG
746 if (check_est_cpu(cpu)) {
747 data->cpu_feature = SYSTEM_INTEL_MSR_CAPABLE;
748 break;
dde9f7ba 749 }
3dc9a633
MG
750 if (check_amd_hwpstate_cpu(cpu)) {
751 data->cpu_feature = SYSTEM_AMD_MSR_CAPABLE;
752 break;
753 }
754 result = -ENODEV;
755 goto err_unreg;
64be7eed 756 default:
2d06d8c4 757 pr_debug("Unknown addr space %d\n",
64be7eed 758 (u32) (perf->control_register.space_id));
1da177e4
LT
759 result = -ENODEV;
760 goto err_unreg;
761 }
762
71508a1f 763 data->freq_table = kzalloc(sizeof(*data->freq_table) *
95dd7227 764 (perf->state_count+1), GFP_KERNEL);
1da177e4
LT
765 if (!data->freq_table) {
766 result = -ENOMEM;
767 goto err_unreg;
768 }
769
770 /* detect transition latency */
771 policy->cpuinfo.transition_latency = 0;
3a58df35 772 for (i = 0; i < perf->state_count; i++) {
64be7eed
VP
773 if ((perf->states[i].transition_latency * 1000) >
774 policy->cpuinfo.transition_latency)
775 policy->cpuinfo.transition_latency =
776 perf->states[i].transition_latency * 1000;
1da177e4 777 }
1da177e4 778
a59d1637
PV
779 /* Check for high latency (>20uS) from buggy BIOSes, like on T42 */
780 if (perf->control_register.space_id == ACPI_ADR_SPACE_FIXED_HARDWARE &&
781 policy->cpuinfo.transition_latency > 20 * 1000) {
a59d1637 782 policy->cpuinfo.transition_latency = 20 * 1000;
61c8c67e
JP
783 printk_once(KERN_INFO
784 "P-state transition latency capped at 20 uS\n");
a59d1637
PV
785 }
786
1da177e4 787 /* table init */
3a58df35
DJ
788 for (i = 0; i < perf->state_count; i++) {
789 if (i > 0 && perf->states[i].core_frequency >=
3cdf552b 790 data->freq_table[valid_states-1].frequency / 1000)
fe27cb35
VP
791 continue;
792
50701588 793 data->freq_table[valid_states].driver_data = i;
fe27cb35 794 data->freq_table[valid_states].frequency =
64be7eed 795 perf->states[i].core_frequency * 1000;
fe27cb35 796 valid_states++;
1da177e4 797 }
3d4a7ef3 798 data->freq_table[valid_states].frequency = CPUFREQ_TABLE_END;
8edc59d9 799 perf->state = 0;
1da177e4 800
776b57be 801 result = cpufreq_table_validate_and_show(policy, data->freq_table);
95dd7227 802 if (result)
1da177e4 803 goto err_freqfree;
1da177e4 804
d876dfbb
TR
805 if (perf->states[0].core_frequency * 1000 != policy->cpuinfo.max_freq)
806 printk(KERN_WARNING FW_WARN "P-state 0 is not max freq\n");
807
a507ac4b 808 switch (perf->control_register.space_id) {
64be7eed 809 case ACPI_ADR_SPACE_SYSTEM_IO:
1bab64d5
VK
810 /*
811 * The core will not set policy->cur, because
812 * cpufreq_driver->get is NULL, so we need to set it here.
813 * However, we have to guess it, because the current speed is
814 * unknown and not detectable via IO ports.
815 */
dde9f7ba
VP
816 policy->cur = acpi_cpufreq_guess_freq(data, policy->cpu);
817 break;
64be7eed 818 case ACPI_ADR_SPACE_FIXED_HARDWARE:
7650b281 819 acpi_cpufreq_driver.get = get_cur_freq_on_cpu;
dde9f7ba 820 break;
64be7eed 821 default:
dde9f7ba
VP
822 break;
823 }
824
1da177e4
LT
825 /* notify BIOS that we exist */
826 acpi_processor_notify_smm(THIS_MODULE);
827
2d06d8c4 828 pr_debug("CPU%u - ACPI performance management activated.\n", cpu);
09b4d1ee 829 for (i = 0; i < perf->state_count; i++)
2d06d8c4 830 pr_debug(" %cP%d: %d MHz, %d mW, %d uS\n",
64be7eed 831 (i == perf->state ? '*' : ' '), i,
09b4d1ee
VP
832 (u32) perf->states[i].core_frequency,
833 (u32) perf->states[i].power,
834 (u32) perf->states[i].transition_latency);
1da177e4 835
4b31e774
DB
836 /*
837 * the first call to ->target() should result in us actually
838 * writing something to the appropriate registers.
839 */
840 data->resume = 1;
64be7eed 841
fe27cb35 842 return result;
1da177e4 843
95dd7227 844err_freqfree:
1da177e4 845 kfree(data->freq_table);
95dd7227 846err_unreg:
b2f8dc4c 847 acpi_processor_unregister_performance(cpu);
f4fd3797
LT
848err_free_mask:
849 free_cpumask_var(data->freqdomain_cpus);
95dd7227 850err_free:
1da177e4 851 kfree(data);
eb0b3e78 852 policy->driver_data = NULL;
1da177e4 853
64be7eed 854 return result;
1da177e4
LT
855}
856
64be7eed 857static int acpi_cpufreq_cpu_exit(struct cpufreq_policy *policy)
1da177e4 858{
eb0b3e78 859 struct acpi_cpufreq_data *data = policy->driver_data;
1da177e4 860
2d06d8c4 861 pr_debug("acpi_cpufreq_cpu_exit\n");
1da177e4
LT
862
863 if (data) {
eb0b3e78 864 policy->driver_data = NULL;
b2f8dc4c 865 acpi_processor_unregister_performance(data->acpi_perf_cpu);
f4fd3797 866 free_cpumask_var(data->freqdomain_cpus);
dab5fff1 867 kfree(data->freq_table);
1da177e4
LT
868 kfree(data);
869 }
870
64be7eed 871 return 0;
1da177e4
LT
872}
873
64be7eed 874static int acpi_cpufreq_resume(struct cpufreq_policy *policy)
1da177e4 875{
eb0b3e78 876 struct acpi_cpufreq_data *data = policy->driver_data;
1da177e4 877
2d06d8c4 878 pr_debug("acpi_cpufreq_resume\n");
1da177e4
LT
879
880 data->resume = 1;
881
64be7eed 882 return 0;
1da177e4
LT
883}
884
64be7eed 885static struct freq_attr *acpi_cpufreq_attr[] = {
1da177e4 886 &cpufreq_freq_attr_scaling_available_freqs,
f4fd3797 887 &freqdomain_cpus,
f56c50e3
RW
888#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
889 &cpb,
890#endif
1da177e4
LT
891 NULL,
892};
893
894static struct cpufreq_driver acpi_cpufreq_driver = {
db9be219 895 .verify = cpufreq_generic_frequency_table_verify,
9c0ebcf7 896 .target_index = acpi_cpufreq_target,
e2f74f35
TR
897 .bios_limit = acpi_processor_get_bios_limit,
898 .init = acpi_cpufreq_cpu_init,
899 .exit = acpi_cpufreq_cpu_exit,
900 .resume = acpi_cpufreq_resume,
901 .name = "acpi-cpufreq",
e2f74f35 902 .attr = acpi_cpufreq_attr,
1da177e4
LT
903};
904
615b7300
AP
905static void __init acpi_cpufreq_boost_init(void)
906{
907 if (boot_cpu_has(X86_FEATURE_CPB) || boot_cpu_has(X86_FEATURE_IDA)) {
908 msrs = msrs_alloc();
909
910 if (!msrs)
911 return;
912
7a6c79f2 913 acpi_cpufreq_driver.set_boost = set_boost;
cfc9c8ed 914 acpi_cpufreq_driver.boost_enabled = boost_state(0);
0197fbd2
SB
915
916 cpu_notifier_register_begin();
615b7300
AP
917
918 /* Force all MSRs to the same value */
cfc9c8ed
LM
919 boost_set_msrs(acpi_cpufreq_driver.boost_enabled,
920 cpu_online_mask);
615b7300 921
0197fbd2 922 __register_cpu_notifier(&boost_nb);
615b7300 923
0197fbd2 924 cpu_notifier_register_done();
cfc9c8ed 925 }
615b7300
AP
926}
927
eb8c68ef 928static void acpi_cpufreq_boost_exit(void)
615b7300 929{
615b7300
AP
930 if (msrs) {
931 unregister_cpu_notifier(&boost_nb);
932
933 msrs_free(msrs);
934 msrs = NULL;
935 }
936}
937
64be7eed 938static int __init acpi_cpufreq_init(void)
1da177e4 939{
50109292
FY
940 int ret;
941
75c07581
RW
942 if (acpi_disabled)
943 return -ENODEV;
944
8a61e12e
YL
945 /* don't keep reloading if cpufreq_driver exists */
946 if (cpufreq_get_current_driver())
75c07581 947 return -EEXIST;
ee297533 948
2d06d8c4 949 pr_debug("acpi_cpufreq_init\n");
1da177e4 950
50109292
FY
951 ret = acpi_cpufreq_early_init();
952 if (ret)
953 return ret;
09b4d1ee 954
11269ff5
AP
955#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
956 /* this is a sysfs file with a strange name and an even stranger
957 * semantic - per CPU instantiation, but system global effect.
958 * Lets enable it only on AMD CPUs for compatibility reasons and
959 * only if configured. This is considered legacy code, which
960 * will probably be removed at some point in the future.
961 */
f56c50e3
RW
962 if (!check_amd_hwpstate_cpu(0)) {
963 struct freq_attr **attr;
11269ff5 964
f56c50e3 965 pr_debug("CPB unsupported, do not expose it\n");
11269ff5 966
f56c50e3
RW
967 for (attr = acpi_cpufreq_attr; *attr; attr++)
968 if (*attr == &cpb) {
969 *attr = NULL;
970 break;
971 }
11269ff5
AP
972 }
973#endif
cfc9c8ed 974 acpi_cpufreq_boost_init();
11269ff5 975
847aef6f 976 ret = cpufreq_register_driver(&acpi_cpufreq_driver);
eb8c68ef 977 if (ret) {
2fdf66b4 978 free_acpi_perf_data();
eb8c68ef
KRW
979 acpi_cpufreq_boost_exit();
980 }
847aef6f 981 return ret;
1da177e4
LT
982}
983
64be7eed 984static void __exit acpi_cpufreq_exit(void)
1da177e4 985{
2d06d8c4 986 pr_debug("acpi_cpufreq_exit\n");
1da177e4 987
615b7300
AP
988 acpi_cpufreq_boost_exit();
989
1da177e4
LT
990 cpufreq_unregister_driver(&acpi_cpufreq_driver);
991
50f4ddd4 992 free_acpi_perf_data();
1da177e4
LT
993}
994
d395bf12 995module_param(acpi_pstate_strict, uint, 0644);
64be7eed 996MODULE_PARM_DESC(acpi_pstate_strict,
95dd7227
DJ
997 "value 0 or non-zero. non-zero -> strict ACPI checks are "
998 "performed during frequency changes.");
1da177e4
LT
999
1000late_initcall(acpi_cpufreq_init);
1001module_exit(acpi_cpufreq_exit);
1002
efa17194
MG
1003static const struct x86_cpu_id acpi_cpufreq_ids[] = {
1004 X86_FEATURE_MATCH(X86_FEATURE_ACPI),
1005 X86_FEATURE_MATCH(X86_FEATURE_HW_PSTATE),
1006 {}
1007};
1008MODULE_DEVICE_TABLE(x86cpu, acpi_cpufreq_ids);
1009
c655affb
RW
1010static const struct acpi_device_id processor_device_ids[] = {
1011 {ACPI_PROCESSOR_OBJECT_HID, },
1012 {ACPI_PROCESSOR_DEVICE_HID, },
1013 {},
1014};
1015MODULE_DEVICE_TABLE(acpi, processor_device_ids);
1016
1da177e4 1017MODULE_ALIAS("acpi");
This page took 1.465049 seconds and 5 git commands to generate.