crypto: omap-sham - change queue size from 1 to 10
[deliverable/linux.git] / drivers / crypto / omap-sham.c
CommitLineData
8628e7c8
DK
1/*
2 * Cryptographic API.
3 *
4 * Support for OMAP SHA1/MD5 HW acceleration.
5 *
6 * Copyright (c) 2010 Nokia Corporation
7 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
0d373d60 8 * Copyright (c) 2011 Texas Instruments Incorporated
8628e7c8
DK
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 *
14 * Some ideas are from old omap-sha1-md5.c driver.
15 */
16
17#define pr_fmt(fmt) "%s: " fmt, __func__
18
8628e7c8
DK
19#include <linux/err.h>
20#include <linux/device.h>
21#include <linux/module.h>
22#include <linux/init.h>
23#include <linux/errno.h>
24#include <linux/interrupt.h>
25#include <linux/kernel.h>
8628e7c8
DK
26#include <linux/irq.h>
27#include <linux/io.h>
28#include <linux/platform_device.h>
29#include <linux/scatterlist.h>
30#include <linux/dma-mapping.h>
dfd061d5 31#include <linux/dmaengine.h>
b359f034 32#include <linux/pm_runtime.h>
03feec9c
MG
33#include <linux/of.h>
34#include <linux/of_device.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
8628e7c8
DK
37#include <linux/delay.h>
38#include <linux/crypto.h>
39#include <linux/cryptohash.h>
40#include <crypto/scatterwalk.h>
41#include <crypto/algapi.h>
42#include <crypto/sha.h>
43#include <crypto/hash.h>
44#include <crypto/internal/hash.h>
45
8628e7c8
DK
46#define MD5_DIGEST_SIZE 16
47
0d373d60
MG
48#define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
49#define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
50#define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
51
eaef7e3f 52#define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
8628e7c8
DK
53
54#define SHA_REG_CTRL 0x18
55#define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
56#define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
57#define SHA_REG_CTRL_ALGO_CONST (1 << 3)
58#define SHA_REG_CTRL_ALGO (1 << 2)
59#define SHA_REG_CTRL_INPUT_READY (1 << 1)
60#define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
61
0d373d60 62#define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
8628e7c8 63
0d373d60 64#define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
8628e7c8
DK
65#define SHA_REG_MASK_DMA_EN (1 << 3)
66#define SHA_REG_MASK_IT_EN (1 << 2)
67#define SHA_REG_MASK_SOFTRESET (1 << 1)
68#define SHA_REG_AUTOIDLE (1 << 0)
69
0d373d60 70#define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
8628e7c8
DK
71#define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
72
eaef7e3f 73#define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
0d373d60
MG
74#define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
75#define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
76#define SHA_REG_MODE_CLOSE_HASH (1 << 4)
77#define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
0d373d60 78
eaef7e3f
LV
79#define SHA_REG_MODE_ALGO_MASK (7 << 0)
80#define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
81#define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
82#define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
83#define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
84#define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
85#define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
86
87#define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
0d373d60
MG
88
89#define SHA_REG_IRQSTATUS 0x118
90#define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
91#define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
92#define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
93#define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
94
95#define SHA_REG_IRQENA 0x11C
96#define SHA_REG_IRQENA_CTX_RDY (1 << 3)
97#define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
98#define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
99#define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
100
8628e7c8
DK
101#define DEFAULT_TIMEOUT_INTERVAL HZ
102
e93f767b
TK
103#define DEFAULT_AUTOSUSPEND_DELAY 1000
104
ea1fd224
DK
105/* mostly device flags */
106#define FLAGS_BUSY 0
107#define FLAGS_FINAL 1
108#define FLAGS_DMA_ACTIVE 2
109#define FLAGS_OUTPUT_READY 3
110#define FLAGS_INIT 4
111#define FLAGS_CPU 5
6c63db82 112#define FLAGS_DMA_READY 6
0d373d60
MG
113#define FLAGS_AUTO_XOR 7
114#define FLAGS_BE32_SHA1 8
ea1fd224
DK
115/* context flags */
116#define FLAGS_FINUP 16
117#define FLAGS_SG 17
8628e7c8 118
0d373d60 119#define FLAGS_MODE_SHIFT 18
eaef7e3f
LV
120#define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
121#define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
122#define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
123#define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
124#define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
125#define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
126#define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
127
128#define FLAGS_HMAC 21
129#define FLAGS_ERROR 22
0d373d60
MG
130
131#define OP_UPDATE 1
132#define OP_FINAL 2
8628e7c8 133
798eed5d
DK
134#define OMAP_ALIGN_MASK (sizeof(u32)-1)
135#define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
136
0d373d60 137#define BUFLEN PAGE_SIZE
798eed5d 138
8628e7c8
DK
139struct omap_sham_dev;
140
141struct omap_sham_reqctx {
142 struct omap_sham_dev *dd;
143 unsigned long flags;
144 unsigned long op;
145
eaef7e3f 146 u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
8628e7c8 147 size_t digcnt;
8628e7c8
DK
148 size_t bufcnt;
149 size_t buflen;
150 dma_addr_t dma_addr;
151
152 /* walk state */
153 struct scatterlist *sg;
dfd061d5 154 struct scatterlist sgl;
8628e7c8
DK
155 unsigned int offset; /* offset in current sg */
156 unsigned int total; /* total request */
798eed5d
DK
157
158 u8 buffer[0] OMAP_ALIGNED;
8628e7c8
DK
159};
160
161struct omap_sham_hmac_ctx {
162 struct crypto_shash *shash;
eaef7e3f
LV
163 u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
164 u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
8628e7c8
DK
165};
166
167struct omap_sham_ctx {
168 struct omap_sham_dev *dd;
169
170 unsigned long flags;
171
172 /* fallback stuff */
173 struct crypto_shash *fallback;
174
175 struct omap_sham_hmac_ctx base[0];
176};
177
65e7a549 178#define OMAP_SHAM_QUEUE_LENGTH 10
8628e7c8 179
d20fb18b
MG
180struct omap_sham_algs_info {
181 struct ahash_alg *algs_list;
182 unsigned int size;
183 unsigned int registered;
184};
185
0d373d60 186struct omap_sham_pdata {
d20fb18b
MG
187 struct omap_sham_algs_info *algs_info;
188 unsigned int algs_info_size;
0d373d60
MG
189 unsigned long flags;
190 int digest_size;
191
192 void (*copy_hash)(struct ahash_request *req, int out);
193 void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
194 int final, int dma);
195 void (*trigger)(struct omap_sham_dev *dd, size_t length);
196 int (*poll_irq)(struct omap_sham_dev *dd);
197 irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
198
199 u32 odigest_ofs;
200 u32 idigest_ofs;
201 u32 din_ofs;
202 u32 digcnt_ofs;
203 u32 rev_ofs;
204 u32 mask_ofs;
205 u32 sysstatus_ofs;
eaef7e3f
LV
206 u32 mode_ofs;
207 u32 length_ofs;
0d373d60
MG
208
209 u32 major_mask;
210 u32 major_shift;
211 u32 minor_mask;
212 u32 minor_shift;
213};
214
8628e7c8
DK
215struct omap_sham_dev {
216 struct list_head list;
217 unsigned long phys_base;
218 struct device *dev;
219 void __iomem *io_base;
220 int irq;
8628e7c8 221 spinlock_t lock;
3e133c8b 222 int err;
dfd061d5 223 struct dma_chan *dma_lch;
8628e7c8 224 struct tasklet_struct done_task;
b8411ccd 225 u8 polling_mode;
8628e7c8
DK
226
227 unsigned long flags;
228 struct crypto_queue queue;
229 struct ahash_request *req;
0d373d60
MG
230
231 const struct omap_sham_pdata *pdata;
8628e7c8
DK
232};
233
234struct omap_sham_drv {
235 struct list_head dev_list;
236 spinlock_t lock;
237 unsigned long flags;
238};
239
240static struct omap_sham_drv sham = {
241 .dev_list = LIST_HEAD_INIT(sham.dev_list),
242 .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
243};
244
245static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
246{
247 return __raw_readl(dd->io_base + offset);
248}
249
250static inline void omap_sham_write(struct omap_sham_dev *dd,
251 u32 offset, u32 value)
252{
253 __raw_writel(value, dd->io_base + offset);
254}
255
256static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
257 u32 value, u32 mask)
258{
259 u32 val;
260
261 val = omap_sham_read(dd, address);
262 val &= ~mask;
263 val |= value;
264 omap_sham_write(dd, address, val);
265}
266
267static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
268{
269 unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
270
271 while (!(omap_sham_read(dd, offset) & bit)) {
272 if (time_is_before_jiffies(timeout))
273 return -ETIMEDOUT;
274 }
275
276 return 0;
277}
278
0d373d60 279static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
8628e7c8
DK
280{
281 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
0d373d60 282 struct omap_sham_dev *dd = ctx->dd;
0c3cf4cc 283 u32 *hash = (u32 *)ctx->digest;
8628e7c8
DK
284 int i;
285
0d373d60 286 for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
3c8d758a 287 if (out)
0d373d60 288 hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
3c8d758a 289 else
0d373d60
MG
290 omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
291 }
292}
293
294static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
295{
296 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
297 struct omap_sham_dev *dd = ctx->dd;
298 int i;
299
300 if (ctx->flags & BIT(FLAGS_HMAC)) {
301 struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
302 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
303 struct omap_sham_hmac_ctx *bctx = tctx->base;
304 u32 *opad = (u32 *)bctx->opad;
305
306 for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
307 if (out)
308 opad[i] = omap_sham_read(dd,
eaef7e3f 309 SHA_REG_ODIGEST(dd, i));
0d373d60 310 else
eaef7e3f 311 omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
0d373d60
MG
312 opad[i]);
313 }
3c8d758a 314 }
0d373d60
MG
315
316 omap_sham_copy_hash_omap2(req, out);
3c8d758a
DK
317}
318
319static void omap_sham_copy_ready_hash(struct ahash_request *req)
320{
321 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
322 u32 *in = (u32 *)ctx->digest;
323 u32 *hash = (u32 *)req->result;
0d373d60 324 int i, d, big_endian = 0;
3c8d758a
DK
325
326 if (!hash)
327 return;
328
0d373d60
MG
329 switch (ctx->flags & FLAGS_MODE_MASK) {
330 case FLAGS_MODE_MD5:
331 d = MD5_DIGEST_SIZE / sizeof(u32);
332 break;
333 case FLAGS_MODE_SHA1:
334 /* OMAP2 SHA1 is big endian */
335 if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
336 big_endian = 1;
337 d = SHA1_DIGEST_SIZE / sizeof(u32);
338 break;
d20fb18b
MG
339 case FLAGS_MODE_SHA224:
340 d = SHA224_DIGEST_SIZE / sizeof(u32);
341 break;
342 case FLAGS_MODE_SHA256:
343 d = SHA256_DIGEST_SIZE / sizeof(u32);
344 break;
eaef7e3f
LV
345 case FLAGS_MODE_SHA384:
346 d = SHA384_DIGEST_SIZE / sizeof(u32);
347 break;
348 case FLAGS_MODE_SHA512:
349 d = SHA512_DIGEST_SIZE / sizeof(u32);
350 break;
0d373d60
MG
351 default:
352 d = 0;
353 }
354
355 if (big_endian)
356 for (i = 0; i < d; i++)
3c8d758a 357 hash[i] = be32_to_cpu(in[i]);
0d373d60
MG
358 else
359 for (i = 0; i < d; i++)
3c8d758a 360 hash[i] = le32_to_cpu(in[i]);
8628e7c8
DK
361}
362
798eed5d 363static int omap_sham_hw_init(struct omap_sham_dev *dd)
8628e7c8 364{
604c3103
PR
365 int err;
366
367 err = pm_runtime_get_sync(dd->dev);
368 if (err < 0) {
369 dev_err(dd->dev, "failed to get sync: %d\n", err);
370 return err;
371 }
8628e7c8 372
a929cbee 373 if (!test_bit(FLAGS_INIT, &dd->flags)) {
a929cbee 374 set_bit(FLAGS_INIT, &dd->flags);
798eed5d
DK
375 dd->err = 0;
376 }
8628e7c8 377
798eed5d
DK
378 return 0;
379}
380
0d373d60 381static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
798eed5d
DK
382 int final, int dma)
383{
384 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
385 u32 val = length << 5, mask;
386
387 if (likely(ctx->digcnt))
0d373d60 388 omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
8628e7c8 389
0d373d60 390 omap_sham_write_mask(dd, SHA_REG_MASK(dd),
8628e7c8
DK
391 SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
392 SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
393 /*
394 * Setting ALGO_CONST only for the first iteration
395 * and CLOSE_HASH only for the last one.
396 */
0d373d60 397 if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
8628e7c8
DK
398 val |= SHA_REG_CTRL_ALGO;
399 if (!ctx->digcnt)
400 val |= SHA_REG_CTRL_ALGO_CONST;
401 if (final)
402 val |= SHA_REG_CTRL_CLOSE_HASH;
403
404 mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
405 SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
406
407 omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
8628e7c8
DK
408}
409
0d373d60
MG
410static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
411{
412}
413
414static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
415{
416 return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
417}
418
eaef7e3f
LV
419static int get_block_size(struct omap_sham_reqctx *ctx)
420{
421 int d;
422
423 switch (ctx->flags & FLAGS_MODE_MASK) {
424 case FLAGS_MODE_MD5:
425 case FLAGS_MODE_SHA1:
426 d = SHA1_BLOCK_SIZE;
427 break;
428 case FLAGS_MODE_SHA224:
429 case FLAGS_MODE_SHA256:
430 d = SHA256_BLOCK_SIZE;
431 break;
432 case FLAGS_MODE_SHA384:
433 case FLAGS_MODE_SHA512:
434 d = SHA512_BLOCK_SIZE;
435 break;
436 default:
437 d = 0;
438 }
439
440 return d;
441}
442
0d373d60
MG
443static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
444 u32 *value, int count)
445{
446 for (; count--; value++, offset += 4)
447 omap_sham_write(dd, offset, *value);
448}
449
450static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
451 int final, int dma)
452{
453 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
454 u32 val, mask;
455
456 /*
457 * Setting ALGO_CONST only for the first iteration and
458 * CLOSE_HASH only for the last one. Note that flags mode bits
459 * correspond to algorithm encoding in mode register.
460 */
eaef7e3f 461 val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
0d373d60
MG
462 if (!ctx->digcnt) {
463 struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
464 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
465 struct omap_sham_hmac_ctx *bctx = tctx->base;
eaef7e3f 466 int bs, nr_dr;
0d373d60
MG
467
468 val |= SHA_REG_MODE_ALGO_CONSTANT;
469
470 if (ctx->flags & BIT(FLAGS_HMAC)) {
eaef7e3f
LV
471 bs = get_block_size(ctx);
472 nr_dr = bs / (2 * sizeof(u32));
0d373d60 473 val |= SHA_REG_MODE_HMAC_KEY_PROC;
eaef7e3f
LV
474 omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
475 (u32 *)bctx->ipad, nr_dr);
476 omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
477 (u32 *)bctx->ipad + nr_dr, nr_dr);
478 ctx->digcnt += bs;
0d373d60
MG
479 }
480 }
481
482 if (final) {
483 val |= SHA_REG_MODE_CLOSE_HASH;
484
485 if (ctx->flags & BIT(FLAGS_HMAC))
486 val |= SHA_REG_MODE_HMAC_OUTER_HASH;
487 }
488
489 mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
490 SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
491 SHA_REG_MODE_HMAC_KEY_PROC;
492
493 dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
eaef7e3f 494 omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
0d373d60
MG
495 omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
496 omap_sham_write_mask(dd, SHA_REG_MASK(dd),
497 SHA_REG_MASK_IT_EN |
498 (dma ? SHA_REG_MASK_DMA_EN : 0),
499 SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
500}
501
502static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
503{
eaef7e3f 504 omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
0d373d60
MG
505}
506
507static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
508{
509 return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
510 SHA_REG_IRQSTATUS_INPUT_RDY);
511}
512
8628e7c8
DK
513static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
514 size_t length, int final)
515{
516 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
b8411ccd 517 int count, len32, bs32, offset = 0;
8628e7c8
DK
518 const u32 *buffer = (const u32 *)buf;
519
520 dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
521 ctx->digcnt, length, final);
522
0d373d60
MG
523 dd->pdata->write_ctrl(dd, length, final, 0);
524 dd->pdata->trigger(dd, length);
8628e7c8 525
3e133c8b
DK
526 /* should be non-zero before next lines to disable clocks later */
527 ctx->digcnt += length;
528
8628e7c8 529 if (final)
ed3ea9a8 530 set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
8628e7c8 531
6c63db82
DK
532 set_bit(FLAGS_CPU, &dd->flags);
533
8628e7c8 534 len32 = DIV_ROUND_UP(length, sizeof(u32));
b8411ccd
LV
535 bs32 = get_block_size(ctx) / sizeof(u32);
536
537 while (len32) {
538 if (dd->pdata->poll_irq(dd))
539 return -ETIMEDOUT;
8628e7c8 540
b8411ccd
LV
541 for (count = 0; count < min(len32, bs32); count++, offset++)
542 omap_sham_write(dd, SHA_REG_DIN(dd, count),
543 buffer[offset]);
544 len32 -= min(len32, bs32);
545 }
8628e7c8
DK
546
547 return -EINPROGRESS;
548}
549
dfd061d5
MG
550static void omap_sham_dma_callback(void *param)
551{
552 struct omap_sham_dev *dd = param;
553
554 set_bit(FLAGS_DMA_READY, &dd->flags);
555 tasklet_schedule(&dd->done_task);
556}
dfd061d5 557
8628e7c8 558static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
dfd061d5 559 size_t length, int final, int is_sg)
8628e7c8
DK
560{
561 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
dfd061d5
MG
562 struct dma_async_tx_descriptor *tx;
563 struct dma_slave_config cfg;
f5e46260 564 int len32, ret, dma_min = get_block_size(ctx);
8628e7c8
DK
565
566 dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
567 ctx->digcnt, length, final);
8628e7c8 568
dfd061d5
MG
569 memset(&cfg, 0, sizeof(cfg));
570
0d373d60 571 cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
dfd061d5 572 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
f5e46260 573 cfg.dst_maxburst = dma_min / DMA_SLAVE_BUSWIDTH_4_BYTES;
dfd061d5
MG
574
575 ret = dmaengine_slave_config(dd->dma_lch, &cfg);
576 if (ret) {
577 pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
578 return ret;
579 }
580
f5e46260 581 len32 = DIV_ROUND_UP(length, dma_min) * dma_min;
dfd061d5
MG
582
583 if (is_sg) {
584 /*
585 * The SG entry passed in may not have the 'length' member
586 * set correctly so use a local SG entry (sgl) with the
587 * proper value for 'length' instead. If this is not done,
588 * the dmaengine may try to DMA the incorrect amount of data.
589 */
590 sg_init_table(&ctx->sgl, 1);
89e2a840 591 sg_assign_page(&ctx->sgl, sg_page(ctx->sg));
dfd061d5
MG
592 ctx->sgl.offset = ctx->sg->offset;
593 sg_dma_len(&ctx->sgl) = len32;
594 sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
595
596 tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
597 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
598 } else {
599 tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
600 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
601 }
8628e7c8 602
dfd061d5
MG
603 if (!tx) {
604 dev_err(dd->dev, "prep_slave_sg/single() failed\n");
605 return -EINVAL;
606 }
8628e7c8 607
dfd061d5
MG
608 tx->callback = omap_sham_dma_callback;
609 tx->callback_param = dd;
8628e7c8 610
0d373d60 611 dd->pdata->write_ctrl(dd, length, final, 1);
8628e7c8
DK
612
613 ctx->digcnt += length;
614
615 if (final)
ed3ea9a8 616 set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
8628e7c8 617
a929cbee 618 set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
8628e7c8 619
dfd061d5
MG
620 dmaengine_submit(tx);
621 dma_async_issue_pending(dd->dma_lch);
8628e7c8 622
0d373d60 623 dd->pdata->trigger(dd, length);
8628e7c8
DK
624
625 return -EINPROGRESS;
626}
627
628static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
629 const u8 *data, size_t length)
630{
631 size_t count = min(length, ctx->buflen - ctx->bufcnt);
632
633 count = min(count, ctx->total);
634 if (count <= 0)
635 return 0;
636 memcpy(ctx->buffer + ctx->bufcnt, data, count);
637 ctx->bufcnt += count;
638
639 return count;
640}
641
642static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
643{
644 size_t count;
26a05489 645 const u8 *vaddr;
8628e7c8
DK
646
647 while (ctx->sg) {
26a05489 648 vaddr = kmap_atomic(sg_page(ctx->sg));
13cf394c 649 vaddr += ctx->sg->offset;
26a05489 650
8628e7c8 651 count = omap_sham_append_buffer(ctx,
26a05489 652 vaddr + ctx->offset,
8628e7c8 653 ctx->sg->length - ctx->offset);
26a05489
JF
654
655 kunmap_atomic((void *)vaddr);
656
8628e7c8
DK
657 if (!count)
658 break;
659 ctx->offset += count;
660 ctx->total -= count;
661 if (ctx->offset == ctx->sg->length) {
662 ctx->sg = sg_next(ctx->sg);
663 if (ctx->sg)
664 ctx->offset = 0;
665 else
666 ctx->total = 0;
667 }
668 }
669
670 return 0;
671}
672
798eed5d
DK
673static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
674 struct omap_sham_reqctx *ctx,
675 size_t length, int final)
676{
dfd061d5
MG
677 int ret;
678
798eed5d
DK
679 ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
680 DMA_TO_DEVICE);
681 if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
682 dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
683 return -EINVAL;
684 }
685
ea1fd224 686 ctx->flags &= ~BIT(FLAGS_SG);
887c883e 687
dfd061d5 688 ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
0d373d60 689 if (ret != -EINPROGRESS)
dfd061d5
MG
690 dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
691 DMA_TO_DEVICE);
692
693 return ret;
798eed5d
DK
694}
695
8628e7c8
DK
696static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
697{
698 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
699 unsigned int final;
700 size_t count;
701
8628e7c8
DK
702 omap_sham_append_sg(ctx);
703
ea1fd224 704 final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
8628e7c8
DK
705
706 dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
707 ctx->bufcnt, ctx->digcnt, final);
708
709 if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
710 count = ctx->bufcnt;
711 ctx->bufcnt = 0;
798eed5d 712 return omap_sham_xmit_dma_map(dd, ctx, count, final);
8628e7c8
DK
713 }
714
715 return 0;
716}
717
887c883e
DK
718/* Start address alignment */
719#define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
720/* SHA1 block size alignment */
eaef7e3f 721#define SG_SA(sg, bs) (IS_ALIGNED(sg->length, bs))
887c883e
DK
722
723static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
8628e7c8
DK
724{
725 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
887c883e
DK
726 unsigned int length, final, tail;
727 struct scatterlist *sg;
eaef7e3f 728 int ret, bs;
887c883e
DK
729
730 if (!ctx->total)
731 return 0;
732
733 if (ctx->bufcnt || ctx->offset)
734 return omap_sham_update_dma_slow(dd);
735
dfd061d5
MG
736 /*
737 * Don't use the sg interface when the transfer size is less
738 * than the number of elements in a DMA frame. Otherwise,
739 * the dmaengine infrastructure will calculate that it needs
740 * to transfer 0 frames which ultimately fails.
741 */
f5e46260 742 if (ctx->total < get_block_size(ctx))
dfd061d5 743 return omap_sham_update_dma_slow(dd);
dfd061d5 744
887c883e
DK
745 dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
746 ctx->digcnt, ctx->bufcnt, ctx->total);
747
748 sg = ctx->sg;
eaef7e3f 749 bs = get_block_size(ctx);
8628e7c8 750
887c883e
DK
751 if (!SG_AA(sg))
752 return omap_sham_update_dma_slow(dd);
8628e7c8 753
eaef7e3f
LV
754 if (!sg_is_last(sg) && !SG_SA(sg, bs))
755 /* size is not BLOCK_SIZE aligned */
887c883e
DK
756 return omap_sham_update_dma_slow(dd);
757
758 length = min(ctx->total, sg->length);
759
760 if (sg_is_last(sg)) {
ea1fd224 761 if (!(ctx->flags & BIT(FLAGS_FINUP))) {
eaef7e3f
LV
762 /* not last sg must be BLOCK_SIZE aligned */
763 tail = length & (bs - 1);
887c883e
DK
764 /* without finup() we need one block to close hash */
765 if (!tail)
eaef7e3f 766 tail = bs;
887c883e
DK
767 length -= tail;
768 }
769 }
8628e7c8
DK
770
771 if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
772 dev_err(dd->dev, "dma_map_sg error\n");
773 return -EINVAL;
774 }
775
ea1fd224 776 ctx->flags |= BIT(FLAGS_SG);
887c883e 777
8628e7c8 778 ctx->total -= length;
887c883e
DK
779 ctx->offset = length; /* offset where to start slow */
780
ea1fd224 781 final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
8628e7c8 782
dfd061d5 783 ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
0d373d60 784 if (ret != -EINPROGRESS)
dfd061d5
MG
785 dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
786
787 return ret;
8628e7c8
DK
788}
789
790static int omap_sham_update_cpu(struct omap_sham_dev *dd)
791{
792 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
b8411ccd
LV
793 int bufcnt, final;
794
795 if (!ctx->total)
796 return 0;
8628e7c8
DK
797
798 omap_sham_append_sg(ctx);
b8411ccd
LV
799
800 final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
801
802 dev_dbg(dd->dev, "cpu: bufcnt: %u, digcnt: %d, final: %d\n",
803 ctx->bufcnt, ctx->digcnt, final);
804
acef7b0f
LV
805 if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
806 bufcnt = ctx->bufcnt;
807 ctx->bufcnt = 0;
808 return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, final);
809 }
8628e7c8 810
acef7b0f 811 return 0;
8628e7c8
DK
812}
813
814static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
815{
816 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
817
dfd061d5 818 dmaengine_terminate_all(dd->dma_lch);
dfd061d5 819
ea1fd224 820 if (ctx->flags & BIT(FLAGS_SG)) {
8628e7c8 821 dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
887c883e
DK
822 if (ctx->sg->length == ctx->offset) {
823 ctx->sg = sg_next(ctx->sg);
824 if (ctx->sg)
825 ctx->offset = 0;
826 }
827 } else {
798eed5d
DK
828 dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
829 DMA_TO_DEVICE);
887c883e 830 }
8628e7c8
DK
831
832 return 0;
833}
834
8628e7c8
DK
835static int omap_sham_init(struct ahash_request *req)
836{
837 struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
838 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
839 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
840 struct omap_sham_dev *dd = NULL, *tmp;
eaef7e3f 841 int bs = 0;
8628e7c8
DK
842
843 spin_lock_bh(&sham.lock);
844 if (!tctx->dd) {
845 list_for_each_entry(tmp, &sham.dev_list, list) {
846 dd = tmp;
847 break;
848 }
849 tctx->dd = dd;
850 } else {
851 dd = tctx->dd;
852 }
853 spin_unlock_bh(&sham.lock);
854
855 ctx->dd = dd;
856
857 ctx->flags = 0;
858
8628e7c8
DK
859 dev_dbg(dd->dev, "init: digest size: %d\n",
860 crypto_ahash_digestsize(tfm));
861
0d373d60
MG
862 switch (crypto_ahash_digestsize(tfm)) {
863 case MD5_DIGEST_SIZE:
864 ctx->flags |= FLAGS_MODE_MD5;
eaef7e3f 865 bs = SHA1_BLOCK_SIZE;
0d373d60
MG
866 break;
867 case SHA1_DIGEST_SIZE:
868 ctx->flags |= FLAGS_MODE_SHA1;
eaef7e3f 869 bs = SHA1_BLOCK_SIZE;
0d373d60 870 break;
d20fb18b
MG
871 case SHA224_DIGEST_SIZE:
872 ctx->flags |= FLAGS_MODE_SHA224;
eaef7e3f 873 bs = SHA224_BLOCK_SIZE;
d20fb18b
MG
874 break;
875 case SHA256_DIGEST_SIZE:
876 ctx->flags |= FLAGS_MODE_SHA256;
eaef7e3f
LV
877 bs = SHA256_BLOCK_SIZE;
878 break;
879 case SHA384_DIGEST_SIZE:
880 ctx->flags |= FLAGS_MODE_SHA384;
881 bs = SHA384_BLOCK_SIZE;
882 break;
883 case SHA512_DIGEST_SIZE:
884 ctx->flags |= FLAGS_MODE_SHA512;
885 bs = SHA512_BLOCK_SIZE;
d20fb18b 886 break;
0d373d60 887 }
8628e7c8
DK
888
889 ctx->bufcnt = 0;
890 ctx->digcnt = 0;
798eed5d 891 ctx->buflen = BUFLEN;
8628e7c8 892
ea1fd224 893 if (tctx->flags & BIT(FLAGS_HMAC)) {
0d373d60
MG
894 if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
895 struct omap_sham_hmac_ctx *bctx = tctx->base;
896
eaef7e3f
LV
897 memcpy(ctx->buffer, bctx->ipad, bs);
898 ctx->bufcnt = bs;
0d373d60 899 }
8628e7c8 900
ea1fd224 901 ctx->flags |= BIT(FLAGS_HMAC);
8628e7c8
DK
902 }
903
904 return 0;
905
906}
907
908static int omap_sham_update_req(struct omap_sham_dev *dd)
909{
910 struct ahash_request *req = dd->req;
911 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
912 int err;
913
914 dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
ea1fd224 915 ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
8628e7c8 916
ea1fd224 917 if (ctx->flags & BIT(FLAGS_CPU))
8628e7c8 918 err = omap_sham_update_cpu(dd);
8628e7c8 919 else
887c883e 920 err = omap_sham_update_dma_start(dd);
8628e7c8
DK
921
922 /* wait for dma completion before can take more data */
923 dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
924
925 return err;
926}
927
928static int omap_sham_final_req(struct omap_sham_dev *dd)
929{
930 struct ahash_request *req = dd->req;
931 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
932 int err = 0, use_dma = 1;
933
b8411ccd
LV
934 if ((ctx->bufcnt <= get_block_size(ctx)) || dd->polling_mode)
935 /*
936 * faster to handle last block with cpu or
937 * use cpu when dma is not present.
938 */
8628e7c8
DK
939 use_dma = 0;
940
941 if (use_dma)
798eed5d 942 err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
8628e7c8
DK
943 else
944 err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
945
946 ctx->bufcnt = 0;
947
8628e7c8
DK
948 dev_dbg(dd->dev, "final_req: err: %d\n", err);
949
950 return err;
951}
952
bf362759 953static int omap_sham_finish_hmac(struct ahash_request *req)
8628e7c8
DK
954{
955 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
956 struct omap_sham_hmac_ctx *bctx = tctx->base;
957 int bs = crypto_shash_blocksize(bctx->shash);
958 int ds = crypto_shash_digestsize(bctx->shash);
7bc53c3f 959 SHASH_DESC_ON_STACK(shash, bctx->shash);
8628e7c8 960
7bc53c3f
BW
961 shash->tfm = bctx->shash;
962 shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
8628e7c8 963
7bc53c3f
BW
964 return crypto_shash_init(shash) ?:
965 crypto_shash_update(shash, bctx->opad, bs) ?:
966 crypto_shash_finup(shash, req->result, ds, req->result);
bf362759
DK
967}
968
969static int omap_sham_finish(struct ahash_request *req)
970{
971 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
972 struct omap_sham_dev *dd = ctx->dd;
973 int err = 0;
974
975 if (ctx->digcnt) {
976 omap_sham_copy_ready_hash(req);
0d373d60
MG
977 if ((ctx->flags & BIT(FLAGS_HMAC)) &&
978 !test_bit(FLAGS_AUTO_XOR, &dd->flags))
bf362759
DK
979 err = omap_sham_finish_hmac(req);
980 }
981
982 dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
983
984 return err;
8628e7c8
DK
985}
986
987static void omap_sham_finish_req(struct ahash_request *req, int err)
988{
989 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
798eed5d 990 struct omap_sham_dev *dd = ctx->dd;
8628e7c8
DK
991
992 if (!err) {
0d373d60 993 dd->pdata->copy_hash(req, 1);
ed3ea9a8 994 if (test_bit(FLAGS_FINAL, &dd->flags))
bf362759 995 err = omap_sham_finish(req);
3e133c8b 996 } else {
ea1fd224 997 ctx->flags |= BIT(FLAGS_ERROR);
8628e7c8
DK
998 }
999
0efd4d8a
DK
1000 /* atomic operation is not needed here */
1001 dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
1002 BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
b359f034 1003
e93f767b
TK
1004 pm_runtime_mark_last_busy(dd->dev);
1005 pm_runtime_put_autosuspend(dd->dev);
8628e7c8
DK
1006
1007 if (req->base.complete)
1008 req->base.complete(&req->base, err);
6cb3ffe1
DK
1009
1010 /* handle new request */
1011 tasklet_schedule(&dd->done_task);
8628e7c8
DK
1012}
1013
a5d87237
DK
1014static int omap_sham_handle_queue(struct omap_sham_dev *dd,
1015 struct ahash_request *req)
8628e7c8 1016{
6c39d116 1017 struct crypto_async_request *async_req, *backlog;
8628e7c8 1018 struct omap_sham_reqctx *ctx;
8628e7c8 1019 unsigned long flags;
a5d87237 1020 int err = 0, ret = 0;
8628e7c8
DK
1021
1022 spin_lock_irqsave(&dd->lock, flags);
a5d87237
DK
1023 if (req)
1024 ret = ahash_enqueue_request(&dd->queue, req);
a929cbee 1025 if (test_bit(FLAGS_BUSY, &dd->flags)) {
a5d87237
DK
1026 spin_unlock_irqrestore(&dd->lock, flags);
1027 return ret;
1028 }
6c39d116 1029 backlog = crypto_get_backlog(&dd->queue);
8628e7c8 1030 async_req = crypto_dequeue_request(&dd->queue);
6c39d116 1031 if (async_req)
a929cbee 1032 set_bit(FLAGS_BUSY, &dd->flags);
8628e7c8
DK
1033 spin_unlock_irqrestore(&dd->lock, flags);
1034
1035 if (!async_req)
a5d87237 1036 return ret;
8628e7c8
DK
1037
1038 if (backlog)
1039 backlog->complete(backlog, -EINPROGRESS);
1040
1041 req = ahash_request_cast(async_req);
8628e7c8 1042 dd->req = req;
8628e7c8
DK
1043 ctx = ahash_request_ctx(req);
1044
1045 dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
1046 ctx->op, req->nbytes);
1047
798eed5d
DK
1048 err = omap_sham_hw_init(dd);
1049 if (err)
1050 goto err1;
1051
798eed5d 1052 if (ctx->digcnt)
8628e7c8 1053 /* request has changed - restore hash */
0d373d60 1054 dd->pdata->copy_hash(req, 0);
8628e7c8
DK
1055
1056 if (ctx->op == OP_UPDATE) {
1057 err = omap_sham_update_req(dd);
ea1fd224 1058 if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
8628e7c8
DK
1059 /* no final() after finup() */
1060 err = omap_sham_final_req(dd);
1061 } else if (ctx->op == OP_FINAL) {
1062 err = omap_sham_final_req(dd);
1063 }
798eed5d 1064err1:
6cb3ffe1 1065 if (err != -EINPROGRESS)
8628e7c8
DK
1066 /* done_task will not finish it, so do it here */
1067 omap_sham_finish_req(req, err);
8628e7c8
DK
1068
1069 dev_dbg(dd->dev, "exit, err: %d\n", err);
1070
a5d87237 1071 return ret;
8628e7c8
DK
1072}
1073
1074static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
1075{
1076 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1077 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1078 struct omap_sham_dev *dd = tctx->dd;
8628e7c8
DK
1079
1080 ctx->op = op;
1081
a5d87237 1082 return omap_sham_handle_queue(dd, req);
8628e7c8
DK
1083}
1084
1085static int omap_sham_update(struct ahash_request *req)
1086{
1087 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
b8411ccd 1088 struct omap_sham_dev *dd = ctx->dd;
eaef7e3f 1089 int bs = get_block_size(ctx);
8628e7c8
DK
1090
1091 if (!req->nbytes)
1092 return 0;
1093
1094 ctx->total = req->nbytes;
1095 ctx->sg = req->src;
1096 ctx->offset = 0;
1097
ea1fd224 1098 if (ctx->flags & BIT(FLAGS_FINUP)) {
8628e7c8
DK
1099 if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
1100 /*
1101 * OMAP HW accel works only with buffers >= 9
1102 * will switch to bypass in final()
1103 * final has the same request and data
1104 */
1105 omap_sham_append_sg(ctx);
1106 return 0;
b8411ccd
LV
1107 } else if ((ctx->bufcnt + ctx->total <= bs) ||
1108 dd->polling_mode) {
887c883e 1109 /*
b8411ccd
LV
1110 * faster to use CPU for short transfers or
1111 * use cpu when dma is not present.
1112 */
ea1fd224 1113 ctx->flags |= BIT(FLAGS_CPU);
8628e7c8 1114 }
887c883e 1115 } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
8628e7c8
DK
1116 omap_sham_append_sg(ctx);
1117 return 0;
1118 }
1119
acef7b0f
LV
1120 if (dd->polling_mode)
1121 ctx->flags |= BIT(FLAGS_CPU);
1122
8628e7c8
DK
1123 return omap_sham_enqueue(req, OP_UPDATE);
1124}
1125
7bc53c3f 1126static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
8628e7c8
DK
1127 const u8 *data, unsigned int len, u8 *out)
1128{
7bc53c3f 1129 SHASH_DESC_ON_STACK(shash, tfm);
8628e7c8 1130
7bc53c3f
BW
1131 shash->tfm = tfm;
1132 shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
8628e7c8 1133
7bc53c3f 1134 return crypto_shash_digest(shash, data, len, out);
8628e7c8
DK
1135}
1136
1137static int omap_sham_final_shash(struct ahash_request *req)
1138{
1139 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1140 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1141
1142 return omap_sham_shash_digest(tctx->fallback, req->base.flags,
1143 ctx->buffer, ctx->bufcnt, req->result);
1144}
1145
1146static int omap_sham_final(struct ahash_request *req)
1147{
1148 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
8628e7c8 1149
ea1fd224 1150 ctx->flags |= BIT(FLAGS_FINUP);
8628e7c8 1151
ea1fd224 1152 if (ctx->flags & BIT(FLAGS_ERROR))
bf362759 1153 return 0; /* uncompleted hash is not needed */
8628e7c8 1154
bf362759
DK
1155 /* OMAP HW accel works only with buffers >= 9 */
1156 /* HMAC is always >= 9 because ipad == block size */
1157 if ((ctx->digcnt + ctx->bufcnt) < 9)
1158 return omap_sham_final_shash(req);
1159 else if (ctx->bufcnt)
1160 return omap_sham_enqueue(req, OP_FINAL);
8628e7c8 1161
bf362759
DK
1162 /* copy ready hash (+ finalize hmac) */
1163 return omap_sham_finish(req);
8628e7c8
DK
1164}
1165
1166static int omap_sham_finup(struct ahash_request *req)
1167{
1168 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1169 int err1, err2;
1170
ea1fd224 1171 ctx->flags |= BIT(FLAGS_FINUP);
8628e7c8
DK
1172
1173 err1 = omap_sham_update(req);
455e3389 1174 if (err1 == -EINPROGRESS || err1 == -EBUSY)
8628e7c8
DK
1175 return err1;
1176 /*
1177 * final() has to be always called to cleanup resources
1178 * even if udpate() failed, except EINPROGRESS
1179 */
1180 err2 = omap_sham_final(req);
1181
1182 return err1 ?: err2;
1183}
1184
1185static int omap_sham_digest(struct ahash_request *req)
1186{
1187 return omap_sham_init(req) ?: omap_sham_finup(req);
1188}
1189
1190static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
1191 unsigned int keylen)
1192{
1193 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
1194 struct omap_sham_hmac_ctx *bctx = tctx->base;
1195 int bs = crypto_shash_blocksize(bctx->shash);
1196 int ds = crypto_shash_digestsize(bctx->shash);
0d373d60 1197 struct omap_sham_dev *dd = NULL, *tmp;
8628e7c8 1198 int err, i;
0d373d60
MG
1199
1200 spin_lock_bh(&sham.lock);
1201 if (!tctx->dd) {
1202 list_for_each_entry(tmp, &sham.dev_list, list) {
1203 dd = tmp;
1204 break;
1205 }
1206 tctx->dd = dd;
1207 } else {
1208 dd = tctx->dd;
1209 }
1210 spin_unlock_bh(&sham.lock);
1211
8628e7c8
DK
1212 err = crypto_shash_setkey(tctx->fallback, key, keylen);
1213 if (err)
1214 return err;
1215
1216 if (keylen > bs) {
1217 err = omap_sham_shash_digest(bctx->shash,
1218 crypto_shash_get_flags(bctx->shash),
1219 key, keylen, bctx->ipad);
1220 if (err)
1221 return err;
1222 keylen = ds;
1223 } else {
1224 memcpy(bctx->ipad, key, keylen);
1225 }
1226
1227 memset(bctx->ipad + keylen, 0, bs - keylen);
8628e7c8 1228
0d373d60
MG
1229 if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
1230 memcpy(bctx->opad, bctx->ipad, bs);
1231
1232 for (i = 0; i < bs; i++) {
1233 bctx->ipad[i] ^= 0x36;
1234 bctx->opad[i] ^= 0x5c;
1235 }
8628e7c8
DK
1236 }
1237
1238 return err;
1239}
1240
1241static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
1242{
1243 struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1244 const char *alg_name = crypto_tfm_alg_name(tfm);
1245
1246 /* Allocate a fallback and abort if it failed. */
1247 tctx->fallback = crypto_alloc_shash(alg_name, 0,
1248 CRYPTO_ALG_NEED_FALLBACK);
1249 if (IS_ERR(tctx->fallback)) {
1250 pr_err("omap-sham: fallback driver '%s' "
1251 "could not be loaded.\n", alg_name);
1252 return PTR_ERR(tctx->fallback);
1253 }
1254
1255 crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
798eed5d 1256 sizeof(struct omap_sham_reqctx) + BUFLEN);
8628e7c8
DK
1257
1258 if (alg_base) {
1259 struct omap_sham_hmac_ctx *bctx = tctx->base;
ea1fd224 1260 tctx->flags |= BIT(FLAGS_HMAC);
8628e7c8
DK
1261 bctx->shash = crypto_alloc_shash(alg_base, 0,
1262 CRYPTO_ALG_NEED_FALLBACK);
1263 if (IS_ERR(bctx->shash)) {
1264 pr_err("omap-sham: base driver '%s' "
1265 "could not be loaded.\n", alg_base);
1266 crypto_free_shash(tctx->fallback);
1267 return PTR_ERR(bctx->shash);
1268 }
1269
1270 }
1271
1272 return 0;
1273}
1274
1275static int omap_sham_cra_init(struct crypto_tfm *tfm)
1276{
1277 return omap_sham_cra_init_alg(tfm, NULL);
1278}
1279
1280static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
1281{
1282 return omap_sham_cra_init_alg(tfm, "sha1");
1283}
1284
d20fb18b
MG
1285static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
1286{
1287 return omap_sham_cra_init_alg(tfm, "sha224");
1288}
1289
1290static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
1291{
1292 return omap_sham_cra_init_alg(tfm, "sha256");
1293}
1294
8628e7c8
DK
1295static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
1296{
1297 return omap_sham_cra_init_alg(tfm, "md5");
1298}
1299
eaef7e3f
LV
1300static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
1301{
1302 return omap_sham_cra_init_alg(tfm, "sha384");
1303}
1304
1305static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
1306{
1307 return omap_sham_cra_init_alg(tfm, "sha512");
1308}
1309
8628e7c8
DK
1310static void omap_sham_cra_exit(struct crypto_tfm *tfm)
1311{
1312 struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1313
1314 crypto_free_shash(tctx->fallback);
1315 tctx->fallback = NULL;
1316
ea1fd224 1317 if (tctx->flags & BIT(FLAGS_HMAC)) {
8628e7c8
DK
1318 struct omap_sham_hmac_ctx *bctx = tctx->base;
1319 crypto_free_shash(bctx->shash);
1320 }
1321}
1322
d20fb18b 1323static struct ahash_alg algs_sha1_md5[] = {
8628e7c8
DK
1324{
1325 .init = omap_sham_init,
1326 .update = omap_sham_update,
1327 .final = omap_sham_final,
1328 .finup = omap_sham_finup,
1329 .digest = omap_sham_digest,
1330 .halg.digestsize = SHA1_DIGEST_SIZE,
1331 .halg.base = {
1332 .cra_name = "sha1",
1333 .cra_driver_name = "omap-sha1",
1334 .cra_priority = 100,
1335 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
d912bb76 1336 CRYPTO_ALG_KERN_DRIVER_ONLY |
8628e7c8
DK
1337 CRYPTO_ALG_ASYNC |
1338 CRYPTO_ALG_NEED_FALLBACK,
1339 .cra_blocksize = SHA1_BLOCK_SIZE,
1340 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1341 .cra_alignmask = 0,
1342 .cra_module = THIS_MODULE,
1343 .cra_init = omap_sham_cra_init,
1344 .cra_exit = omap_sham_cra_exit,
1345 }
1346},
1347{
1348 .init = omap_sham_init,
1349 .update = omap_sham_update,
1350 .final = omap_sham_final,
1351 .finup = omap_sham_finup,
1352 .digest = omap_sham_digest,
1353 .halg.digestsize = MD5_DIGEST_SIZE,
1354 .halg.base = {
1355 .cra_name = "md5",
1356 .cra_driver_name = "omap-md5",
1357 .cra_priority = 100,
1358 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
d912bb76 1359 CRYPTO_ALG_KERN_DRIVER_ONLY |
8628e7c8
DK
1360 CRYPTO_ALG_ASYNC |
1361 CRYPTO_ALG_NEED_FALLBACK,
1362 .cra_blocksize = SHA1_BLOCK_SIZE,
1363 .cra_ctxsize = sizeof(struct omap_sham_ctx),
798eed5d 1364 .cra_alignmask = OMAP_ALIGN_MASK,
8628e7c8
DK
1365 .cra_module = THIS_MODULE,
1366 .cra_init = omap_sham_cra_init,
1367 .cra_exit = omap_sham_cra_exit,
1368 }
1369},
1370{
1371 .init = omap_sham_init,
1372 .update = omap_sham_update,
1373 .final = omap_sham_final,
1374 .finup = omap_sham_finup,
1375 .digest = omap_sham_digest,
1376 .setkey = omap_sham_setkey,
1377 .halg.digestsize = SHA1_DIGEST_SIZE,
1378 .halg.base = {
1379 .cra_name = "hmac(sha1)",
1380 .cra_driver_name = "omap-hmac-sha1",
1381 .cra_priority = 100,
1382 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
d912bb76 1383 CRYPTO_ALG_KERN_DRIVER_ONLY |
8628e7c8
DK
1384 CRYPTO_ALG_ASYNC |
1385 CRYPTO_ALG_NEED_FALLBACK,
1386 .cra_blocksize = SHA1_BLOCK_SIZE,
1387 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1388 sizeof(struct omap_sham_hmac_ctx),
798eed5d 1389 .cra_alignmask = OMAP_ALIGN_MASK,
8628e7c8
DK
1390 .cra_module = THIS_MODULE,
1391 .cra_init = omap_sham_cra_sha1_init,
1392 .cra_exit = omap_sham_cra_exit,
1393 }
1394},
1395{
1396 .init = omap_sham_init,
1397 .update = omap_sham_update,
1398 .final = omap_sham_final,
1399 .finup = omap_sham_finup,
1400 .digest = omap_sham_digest,
1401 .setkey = omap_sham_setkey,
1402 .halg.digestsize = MD5_DIGEST_SIZE,
1403 .halg.base = {
1404 .cra_name = "hmac(md5)",
1405 .cra_driver_name = "omap-hmac-md5",
1406 .cra_priority = 100,
1407 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
d912bb76 1408 CRYPTO_ALG_KERN_DRIVER_ONLY |
8628e7c8
DK
1409 CRYPTO_ALG_ASYNC |
1410 CRYPTO_ALG_NEED_FALLBACK,
1411 .cra_blocksize = SHA1_BLOCK_SIZE,
1412 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1413 sizeof(struct omap_sham_hmac_ctx),
798eed5d 1414 .cra_alignmask = OMAP_ALIGN_MASK,
8628e7c8
DK
1415 .cra_module = THIS_MODULE,
1416 .cra_init = omap_sham_cra_md5_init,
1417 .cra_exit = omap_sham_cra_exit,
1418 }
1419}
1420};
1421
d20fb18b
MG
1422/* OMAP4 has some algs in addition to what OMAP2 has */
1423static struct ahash_alg algs_sha224_sha256[] = {
1424{
1425 .init = omap_sham_init,
1426 .update = omap_sham_update,
1427 .final = omap_sham_final,
1428 .finup = omap_sham_finup,
1429 .digest = omap_sham_digest,
1430 .halg.digestsize = SHA224_DIGEST_SIZE,
1431 .halg.base = {
1432 .cra_name = "sha224",
1433 .cra_driver_name = "omap-sha224",
1434 .cra_priority = 100,
1435 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1436 CRYPTO_ALG_ASYNC |
1437 CRYPTO_ALG_NEED_FALLBACK,
1438 .cra_blocksize = SHA224_BLOCK_SIZE,
1439 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1440 .cra_alignmask = 0,
1441 .cra_module = THIS_MODULE,
1442 .cra_init = omap_sham_cra_init,
1443 .cra_exit = omap_sham_cra_exit,
1444 }
1445},
1446{
1447 .init = omap_sham_init,
1448 .update = omap_sham_update,
1449 .final = omap_sham_final,
1450 .finup = omap_sham_finup,
1451 .digest = omap_sham_digest,
1452 .halg.digestsize = SHA256_DIGEST_SIZE,
1453 .halg.base = {
1454 .cra_name = "sha256",
1455 .cra_driver_name = "omap-sha256",
1456 .cra_priority = 100,
1457 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1458 CRYPTO_ALG_ASYNC |
1459 CRYPTO_ALG_NEED_FALLBACK,
1460 .cra_blocksize = SHA256_BLOCK_SIZE,
1461 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1462 .cra_alignmask = 0,
1463 .cra_module = THIS_MODULE,
1464 .cra_init = omap_sham_cra_init,
1465 .cra_exit = omap_sham_cra_exit,
1466 }
1467},
1468{
1469 .init = omap_sham_init,
1470 .update = omap_sham_update,
1471 .final = omap_sham_final,
1472 .finup = omap_sham_finup,
1473 .digest = omap_sham_digest,
1474 .setkey = omap_sham_setkey,
1475 .halg.digestsize = SHA224_DIGEST_SIZE,
1476 .halg.base = {
1477 .cra_name = "hmac(sha224)",
1478 .cra_driver_name = "omap-hmac-sha224",
1479 .cra_priority = 100,
1480 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1481 CRYPTO_ALG_ASYNC |
1482 CRYPTO_ALG_NEED_FALLBACK,
1483 .cra_blocksize = SHA224_BLOCK_SIZE,
1484 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1485 sizeof(struct omap_sham_hmac_ctx),
1486 .cra_alignmask = OMAP_ALIGN_MASK,
1487 .cra_module = THIS_MODULE,
1488 .cra_init = omap_sham_cra_sha224_init,
1489 .cra_exit = omap_sham_cra_exit,
1490 }
1491},
1492{
1493 .init = omap_sham_init,
1494 .update = omap_sham_update,
1495 .final = omap_sham_final,
1496 .finup = omap_sham_finup,
1497 .digest = omap_sham_digest,
1498 .setkey = omap_sham_setkey,
1499 .halg.digestsize = SHA256_DIGEST_SIZE,
1500 .halg.base = {
1501 .cra_name = "hmac(sha256)",
1502 .cra_driver_name = "omap-hmac-sha256",
1503 .cra_priority = 100,
1504 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1505 CRYPTO_ALG_ASYNC |
1506 CRYPTO_ALG_NEED_FALLBACK,
1507 .cra_blocksize = SHA256_BLOCK_SIZE,
1508 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1509 sizeof(struct omap_sham_hmac_ctx),
1510 .cra_alignmask = OMAP_ALIGN_MASK,
1511 .cra_module = THIS_MODULE,
1512 .cra_init = omap_sham_cra_sha256_init,
1513 .cra_exit = omap_sham_cra_exit,
1514 }
1515},
1516};
1517
eaef7e3f
LV
1518static struct ahash_alg algs_sha384_sha512[] = {
1519{
1520 .init = omap_sham_init,
1521 .update = omap_sham_update,
1522 .final = omap_sham_final,
1523 .finup = omap_sham_finup,
1524 .digest = omap_sham_digest,
1525 .halg.digestsize = SHA384_DIGEST_SIZE,
1526 .halg.base = {
1527 .cra_name = "sha384",
1528 .cra_driver_name = "omap-sha384",
1529 .cra_priority = 100,
1530 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1531 CRYPTO_ALG_ASYNC |
1532 CRYPTO_ALG_NEED_FALLBACK,
1533 .cra_blocksize = SHA384_BLOCK_SIZE,
1534 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1535 .cra_alignmask = 0,
1536 .cra_module = THIS_MODULE,
1537 .cra_init = omap_sham_cra_init,
1538 .cra_exit = omap_sham_cra_exit,
1539 }
1540},
1541{
1542 .init = omap_sham_init,
1543 .update = omap_sham_update,
1544 .final = omap_sham_final,
1545 .finup = omap_sham_finup,
1546 .digest = omap_sham_digest,
1547 .halg.digestsize = SHA512_DIGEST_SIZE,
1548 .halg.base = {
1549 .cra_name = "sha512",
1550 .cra_driver_name = "omap-sha512",
1551 .cra_priority = 100,
1552 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1553 CRYPTO_ALG_ASYNC |
1554 CRYPTO_ALG_NEED_FALLBACK,
1555 .cra_blocksize = SHA512_BLOCK_SIZE,
1556 .cra_ctxsize = sizeof(struct omap_sham_ctx),
1557 .cra_alignmask = 0,
1558 .cra_module = THIS_MODULE,
1559 .cra_init = omap_sham_cra_init,
1560 .cra_exit = omap_sham_cra_exit,
1561 }
1562},
1563{
1564 .init = omap_sham_init,
1565 .update = omap_sham_update,
1566 .final = omap_sham_final,
1567 .finup = omap_sham_finup,
1568 .digest = omap_sham_digest,
1569 .setkey = omap_sham_setkey,
1570 .halg.digestsize = SHA384_DIGEST_SIZE,
1571 .halg.base = {
1572 .cra_name = "hmac(sha384)",
1573 .cra_driver_name = "omap-hmac-sha384",
1574 .cra_priority = 100,
1575 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1576 CRYPTO_ALG_ASYNC |
1577 CRYPTO_ALG_NEED_FALLBACK,
1578 .cra_blocksize = SHA384_BLOCK_SIZE,
1579 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1580 sizeof(struct omap_sham_hmac_ctx),
1581 .cra_alignmask = OMAP_ALIGN_MASK,
1582 .cra_module = THIS_MODULE,
1583 .cra_init = omap_sham_cra_sha384_init,
1584 .cra_exit = omap_sham_cra_exit,
1585 }
1586},
1587{
1588 .init = omap_sham_init,
1589 .update = omap_sham_update,
1590 .final = omap_sham_final,
1591 .finup = omap_sham_finup,
1592 .digest = omap_sham_digest,
1593 .setkey = omap_sham_setkey,
1594 .halg.digestsize = SHA512_DIGEST_SIZE,
1595 .halg.base = {
1596 .cra_name = "hmac(sha512)",
1597 .cra_driver_name = "omap-hmac-sha512",
1598 .cra_priority = 100,
1599 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1600 CRYPTO_ALG_ASYNC |
1601 CRYPTO_ALG_NEED_FALLBACK,
1602 .cra_blocksize = SHA512_BLOCK_SIZE,
1603 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1604 sizeof(struct omap_sham_hmac_ctx),
1605 .cra_alignmask = OMAP_ALIGN_MASK,
1606 .cra_module = THIS_MODULE,
1607 .cra_init = omap_sham_cra_sha512_init,
1608 .cra_exit = omap_sham_cra_exit,
1609 }
1610},
1611};
1612
8628e7c8
DK
1613static void omap_sham_done_task(unsigned long data)
1614{
1615 struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
6c63db82 1616 int err = 0;
8628e7c8 1617
6cb3ffe1
DK
1618 if (!test_bit(FLAGS_BUSY, &dd->flags)) {
1619 omap_sham_handle_queue(dd, NULL);
1620 return;
1621 }
1622
6c63db82 1623 if (test_bit(FLAGS_CPU, &dd->flags)) {
b8411ccd
LV
1624 if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
1625 /* hash or semi-hash ready */
1626 err = omap_sham_update_cpu(dd);
1627 if (err != -EINPROGRESS)
1628 goto finish;
1629 }
6c63db82
DK
1630 } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
1631 if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
1632 omap_sham_update_dma_stop(dd);
1633 if (dd->err) {
1634 err = dd->err;
1635 goto finish;
1636 }
1637 }
1638 if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
1639 /* hash or semi-hash ready */
1640 clear_bit(FLAGS_DMA_READY, &dd->flags);
887c883e 1641 err = omap_sham_update_dma_start(dd);
6c63db82
DK
1642 if (err != -EINPROGRESS)
1643 goto finish;
1644 }
8628e7c8
DK
1645 }
1646
6c63db82 1647 return;
3e133c8b 1648
6c63db82
DK
1649finish:
1650 dev_dbg(dd->dev, "update done: err: %d\n", err);
1651 /* finish curent request */
1652 omap_sham_finish_req(dd->req, err);
8628e7c8
DK
1653}
1654
0d373d60
MG
1655static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
1656{
1657 if (!test_bit(FLAGS_BUSY, &dd->flags)) {
1658 dev_warn(dd->dev, "Interrupt when no active requests.\n");
1659 } else {
1660 set_bit(FLAGS_OUTPUT_READY, &dd->flags);
1661 tasklet_schedule(&dd->done_task);
1662 }
1663
1664 return IRQ_HANDLED;
1665}
1666
1667static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
8628e7c8
DK
1668{
1669 struct omap_sham_dev *dd = dev_id;
8628e7c8 1670
ed3ea9a8 1671 if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
8628e7c8
DK
1672 /* final -> allow device to go to power-saving mode */
1673 omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
1674
1675 omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
1676 SHA_REG_CTRL_OUTPUT_READY);
1677 omap_sham_read(dd, SHA_REG_CTRL);
1678
0d373d60
MG
1679 return omap_sham_irq_common(dd);
1680}
cd3f1d54 1681
0d373d60
MG
1682static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
1683{
1684 struct omap_sham_dev *dd = dev_id;
8628e7c8 1685
0d373d60
MG
1686 omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
1687
1688 return omap_sham_irq_common(dd);
8628e7c8
DK
1689}
1690
d20fb18b
MG
1691static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
1692 {
1693 .algs_list = algs_sha1_md5,
1694 .size = ARRAY_SIZE(algs_sha1_md5),
1695 },
1696};
1697
0d373d60 1698static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
d20fb18b
MG
1699 .algs_info = omap_sham_algs_info_omap2,
1700 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
0d373d60
MG
1701 .flags = BIT(FLAGS_BE32_SHA1),
1702 .digest_size = SHA1_DIGEST_SIZE,
1703 .copy_hash = omap_sham_copy_hash_omap2,
1704 .write_ctrl = omap_sham_write_ctrl_omap2,
1705 .trigger = omap_sham_trigger_omap2,
1706 .poll_irq = omap_sham_poll_irq_omap2,
1707 .intr_hdlr = omap_sham_irq_omap2,
1708 .idigest_ofs = 0x00,
1709 .din_ofs = 0x1c,
1710 .digcnt_ofs = 0x14,
1711 .rev_ofs = 0x5c,
1712 .mask_ofs = 0x60,
1713 .sysstatus_ofs = 0x64,
1714 .major_mask = 0xf0,
1715 .major_shift = 4,
1716 .minor_mask = 0x0f,
1717 .minor_shift = 0,
1718};
1719
03feec9c 1720#ifdef CONFIG_OF
d20fb18b
MG
1721static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
1722 {
1723 .algs_list = algs_sha1_md5,
1724 .size = ARRAY_SIZE(algs_sha1_md5),
1725 },
1726 {
1727 .algs_list = algs_sha224_sha256,
1728 .size = ARRAY_SIZE(algs_sha224_sha256),
1729 },
1730};
1731
0d373d60 1732static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
d20fb18b
MG
1733 .algs_info = omap_sham_algs_info_omap4,
1734 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
0d373d60
MG
1735 .flags = BIT(FLAGS_AUTO_XOR),
1736 .digest_size = SHA256_DIGEST_SIZE,
1737 .copy_hash = omap_sham_copy_hash_omap4,
1738 .write_ctrl = omap_sham_write_ctrl_omap4,
1739 .trigger = omap_sham_trigger_omap4,
1740 .poll_irq = omap_sham_poll_irq_omap4,
1741 .intr_hdlr = omap_sham_irq_omap4,
1742 .idigest_ofs = 0x020,
eaef7e3f 1743 .odigest_ofs = 0x0,
0d373d60
MG
1744 .din_ofs = 0x080,
1745 .digcnt_ofs = 0x040,
1746 .rev_ofs = 0x100,
1747 .mask_ofs = 0x110,
1748 .sysstatus_ofs = 0x114,
eaef7e3f
LV
1749 .mode_ofs = 0x44,
1750 .length_ofs = 0x48,
0d373d60
MG
1751 .major_mask = 0x0700,
1752 .major_shift = 8,
1753 .minor_mask = 0x003f,
1754 .minor_shift = 0,
1755};
1756
7d7c704d
LV
1757static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
1758 {
1759 .algs_list = algs_sha1_md5,
1760 .size = ARRAY_SIZE(algs_sha1_md5),
1761 },
1762 {
1763 .algs_list = algs_sha224_sha256,
1764 .size = ARRAY_SIZE(algs_sha224_sha256),
1765 },
1766 {
1767 .algs_list = algs_sha384_sha512,
1768 .size = ARRAY_SIZE(algs_sha384_sha512),
1769 },
1770};
1771
1772static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
1773 .algs_info = omap_sham_algs_info_omap5,
1774 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
1775 .flags = BIT(FLAGS_AUTO_XOR),
1776 .digest_size = SHA512_DIGEST_SIZE,
1777 .copy_hash = omap_sham_copy_hash_omap4,
1778 .write_ctrl = omap_sham_write_ctrl_omap4,
1779 .trigger = omap_sham_trigger_omap4,
1780 .poll_irq = omap_sham_poll_irq_omap4,
1781 .intr_hdlr = omap_sham_irq_omap4,
1782 .idigest_ofs = 0x240,
1783 .odigest_ofs = 0x200,
1784 .din_ofs = 0x080,
1785 .digcnt_ofs = 0x280,
1786 .rev_ofs = 0x100,
1787 .mask_ofs = 0x110,
1788 .sysstatus_ofs = 0x114,
1789 .mode_ofs = 0x284,
1790 .length_ofs = 0x288,
1791 .major_mask = 0x0700,
1792 .major_shift = 8,
1793 .minor_mask = 0x003f,
1794 .minor_shift = 0,
1795};
1796
03feec9c
MG
1797static const struct of_device_id omap_sham_of_match[] = {
1798 {
1799 .compatible = "ti,omap2-sham",
0d373d60
MG
1800 .data = &omap_sham_pdata_omap2,
1801 },
eddca85b
PR
1802 {
1803 .compatible = "ti,omap3-sham",
1804 .data = &omap_sham_pdata_omap2,
1805 },
0d373d60
MG
1806 {
1807 .compatible = "ti,omap4-sham",
1808 .data = &omap_sham_pdata_omap4,
03feec9c 1809 },
7d7c704d
LV
1810 {
1811 .compatible = "ti,omap5-sham",
1812 .data = &omap_sham_pdata_omap5,
1813 },
03feec9c
MG
1814 {},
1815};
1816MODULE_DEVICE_TABLE(of, omap_sham_of_match);
1817
1818static int omap_sham_get_res_of(struct omap_sham_dev *dd,
1819 struct device *dev, struct resource *res)
8628e7c8 1820{
03feec9c
MG
1821 struct device_node *node = dev->of_node;
1822 const struct of_device_id *match;
1823 int err = 0;
8628e7c8 1824
03feec9c
MG
1825 match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
1826 if (!match) {
1827 dev_err(dev, "no compatible OF match\n");
1828 err = -EINVAL;
1829 goto err;
3e133c8b
DK
1830 }
1831
03feec9c
MG
1832 err = of_address_to_resource(node, 0, res);
1833 if (err < 0) {
1834 dev_err(dev, "can't translate OF node address\n");
1835 err = -EINVAL;
1836 goto err;
1837 }
1838
f7578496 1839 dd->irq = irq_of_parse_and_map(node, 0);
03feec9c
MG
1840 if (!dd->irq) {
1841 dev_err(dev, "can't translate OF irq value\n");
1842 err = -EINVAL;
1843 goto err;
1844 }
1845
0d373d60 1846 dd->pdata = match->data;
03feec9c
MG
1847
1848err:
1849 return err;
8628e7c8 1850}
03feec9c 1851#else
c3c3b329
MG
1852static const struct of_device_id omap_sham_of_match[] = {
1853 {},
1854};
8628e7c8 1855
c3c3b329 1856static int omap_sham_get_res_of(struct omap_sham_dev *dd,
03feec9c 1857 struct device *dev, struct resource *res)
8628e7c8 1858{
03feec9c
MG
1859 return -EINVAL;
1860}
1861#endif
8628e7c8 1862
03feec9c
MG
1863static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
1864 struct platform_device *pdev, struct resource *res)
1865{
1866 struct device *dev = &pdev->dev;
1867 struct resource *r;
1868 int err = 0;
8628e7c8 1869
03feec9c
MG
1870 /* Get the base address */
1871 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1872 if (!r) {
1873 dev_err(dev, "no MEM resource info\n");
1874 err = -ENODEV;
1875 goto err;
8628e7c8 1876 }
03feec9c 1877 memcpy(res, r, sizeof(*res));
584db6a1 1878
03feec9c
MG
1879 /* Get the IRQ */
1880 dd->irq = platform_get_irq(pdev, 0);
1881 if (dd->irq < 0) {
1882 dev_err(dev, "no IRQ resource info\n");
1883 err = dd->irq;
1884 goto err;
1885 }
8628e7c8 1886
0d373d60
MG
1887 /* Only OMAP2/3 can be non-DT */
1888 dd->pdata = &omap_sham_pdata_omap2;
1889
03feec9c
MG
1890err:
1891 return err;
8628e7c8
DK
1892}
1893
49cfe4db 1894static int omap_sham_probe(struct platform_device *pdev)
8628e7c8
DK
1895{
1896 struct omap_sham_dev *dd;
1897 struct device *dev = &pdev->dev;
03feec9c 1898 struct resource res;
dfd061d5 1899 dma_cap_mask_t mask;
8628e7c8 1900 int err, i, j;
0d373d60 1901 u32 rev;
8628e7c8 1902
7a7e4b73 1903 dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
8628e7c8
DK
1904 if (dd == NULL) {
1905 dev_err(dev, "unable to alloc data struct.\n");
1906 err = -ENOMEM;
1907 goto data_err;
1908 }
1909 dd->dev = dev;
1910 platform_set_drvdata(pdev, dd);
1911
1912 INIT_LIST_HEAD(&dd->list);
1913 spin_lock_init(&dd->lock);
1914 tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
8628e7c8
DK
1915 crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
1916
03feec9c
MG
1917 err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
1918 omap_sham_get_res_pdev(dd, pdev, &res);
1919 if (err)
7a7e4b73 1920 goto data_err;
8628e7c8 1921
30862281
LN
1922 dd->io_base = devm_ioremap_resource(dev, &res);
1923 if (IS_ERR(dd->io_base)) {
1924 err = PTR_ERR(dd->io_base);
7a7e4b73 1925 goto data_err;
8628e7c8 1926 }
03feec9c 1927 dd->phys_base = res.start;
8628e7c8 1928
0de9c387
LV
1929 err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
1930 IRQF_TRIGGER_NONE, dev_name(dev), dd);
8628e7c8 1931 if (err) {
0de9c387
LV
1932 dev_err(dev, "unable to request irq %d, err = %d\n",
1933 dd->irq, err);
7a7e4b73 1934 goto data_err;
8628e7c8
DK
1935 }
1936
dfd061d5
MG
1937 dma_cap_zero(mask);
1938 dma_cap_set(DMA_SLAVE, mask);
8628e7c8 1939
dbe24620
PU
1940 dd->dma_lch = dma_request_chan(dev, "rx");
1941 if (IS_ERR(dd->dma_lch)) {
1942 err = PTR_ERR(dd->dma_lch);
1943 if (err == -EPROBE_DEFER)
1944 goto data_err;
1945
b8411ccd
LV
1946 dd->polling_mode = 1;
1947 dev_dbg(dev, "using polling mode instead of dma\n");
8628e7c8
DK
1948 }
1949
0d373d60 1950 dd->flags |= dd->pdata->flags;
8628e7c8 1951
e93f767b
TK
1952 pm_runtime_use_autosuspend(dev);
1953 pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
1954
b359f034 1955 pm_runtime_enable(dev);
b0a3d898 1956 pm_runtime_irq_safe(dev);
604c3103
PR
1957
1958 err = pm_runtime_get_sync(dev);
1959 if (err < 0) {
1960 dev_err(dev, "failed to get sync: %d\n", err);
1961 goto err_pm;
1962 }
1963
0d373d60
MG
1964 rev = omap_sham_read(dd, SHA_REG_REV(dd));
1965 pm_runtime_put_sync(&pdev->dev);
8628e7c8 1966
8628e7c8 1967 dev_info(dev, "hw accel on OMAP rev %u.%u\n",
0d373d60
MG
1968 (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
1969 (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
8628e7c8
DK
1970
1971 spin_lock(&sham.lock);
1972 list_add_tail(&dd->list, &sham.dev_list);
1973 spin_unlock(&sham.lock);
1974
d20fb18b
MG
1975 for (i = 0; i < dd->pdata->algs_info_size; i++) {
1976 for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
1977 err = crypto_register_ahash(
1978 &dd->pdata->algs_info[i].algs_list[j]);
1979 if (err)
1980 goto err_algs;
1981
1982 dd->pdata->algs_info[i].registered++;
1983 }
8628e7c8
DK
1984 }
1985
1986 return 0;
1987
1988err_algs:
d20fb18b
MG
1989 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
1990 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
1991 crypto_unregister_ahash(
1992 &dd->pdata->algs_info[i].algs_list[j]);
604c3103 1993err_pm:
b359f034 1994 pm_runtime_disable(dev);
d462e322 1995 if (!dd->polling_mode)
f13ab86a 1996 dma_release_channel(dd->dma_lch);
8628e7c8
DK
1997data_err:
1998 dev_err(dev, "initialization failed.\n");
1999
2000 return err;
2001}
2002
49cfe4db 2003static int omap_sham_remove(struct platform_device *pdev)
8628e7c8
DK
2004{
2005 static struct omap_sham_dev *dd;
d20fb18b 2006 int i, j;
8628e7c8
DK
2007
2008 dd = platform_get_drvdata(pdev);
2009 if (!dd)
2010 return -ENODEV;
2011 spin_lock(&sham.lock);
2012 list_del(&dd->list);
2013 spin_unlock(&sham.lock);
d20fb18b
MG
2014 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2015 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
2016 crypto_unregister_ahash(
2017 &dd->pdata->algs_info[i].algs_list[j]);
8628e7c8 2018 tasklet_kill(&dd->done_task);
b359f034 2019 pm_runtime_disable(&pdev->dev);
f13ab86a 2020
dbe24620 2021 if (!dd->polling_mode)
f13ab86a 2022 dma_release_channel(dd->dma_lch);
8628e7c8
DK
2023
2024 return 0;
2025}
2026
3b3f4400
MG
2027#ifdef CONFIG_PM_SLEEP
2028static int omap_sham_suspend(struct device *dev)
2029{
2030 pm_runtime_put_sync(dev);
2031 return 0;
2032}
2033
2034static int omap_sham_resume(struct device *dev)
2035{
604c3103
PR
2036 int err = pm_runtime_get_sync(dev);
2037 if (err < 0) {
2038 dev_err(dev, "failed to get sync: %d\n", err);
2039 return err;
2040 }
3b3f4400
MG
2041 return 0;
2042}
2043#endif
2044
ae12fe28 2045static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
3b3f4400 2046
8628e7c8
DK
2047static struct platform_driver omap_sham_driver = {
2048 .probe = omap_sham_probe,
2049 .remove = omap_sham_remove,
2050 .driver = {
2051 .name = "omap-sham",
3b3f4400 2052 .pm = &omap_sham_pm_ops,
03feec9c 2053 .of_match_table = omap_sham_of_match,
8628e7c8
DK
2054 },
2055};
2056
02613702 2057module_platform_driver(omap_sham_driver);
8628e7c8
DK
2058
2059MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
2060MODULE_LICENSE("GPL v2");
2061MODULE_AUTHOR("Dmitry Kasatkin");
718249d7 2062MODULE_ALIAS("platform:omap-sham");
This page took 0.350609 seconds and 5 git commands to generate.