dmaengine: PL08x: split the pend_list in two
[deliverable/linux.git] / drivers / dma / amba-pl08x.c
CommitLineData
e8689e63
LW
1/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
94ae8522
RKAL
22 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
e8689e63
LW
24 *
25 * Documentation: ARM DDI 0196G == PL080
94ae8522 26 * Documentation: ARM DDI 0218E == PL081
e8689e63 27 *
94ae8522
RKAL
28 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
e8689e63
LW
30 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
9dc2c200
RKAL
56 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
e8689e63
LW
69 * Global TODO:
70 * - Break out common code from arch/arm/mach-s3c64xx and share
71 */
730404ac 72#include <linux/amba/bus.h>
e8689e63
LW
73#include <linux/amba/pl08x.h>
74#include <linux/debugfs.h>
0c38d701
VK
75#include <linux/delay.h>
76#include <linux/device.h>
77#include <linux/dmaengine.h>
78#include <linux/dmapool.h>
8516f52f 79#include <linux/dma-mapping.h>
0c38d701
VK
80#include <linux/init.h>
81#include <linux/interrupt.h>
82#include <linux/module.h>
b7b6018b 83#include <linux/pm_runtime.h>
e8689e63 84#include <linux/seq_file.h>
0c38d701 85#include <linux/slab.h>
e8689e63 86#include <asm/hardware/pl080.h>
e8689e63 87
d2ebfb33
RKAL
88#include "dmaengine.h"
89
e8689e63
LW
90#define DRIVER_NAME "pl08xdmac"
91
7703eac9 92static struct amba_driver pl08x_amba_driver;
b23f204c 93struct pl08x_driver_data;
7703eac9 94
e8689e63 95/**
94ae8522 96 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
e8689e63 97 * @channels: the number of channels available in this variant
94ae8522 98 * @dualmaster: whether this version supports dual AHB masters or not.
affa115e
LW
99 * @nomadik: whether the channels have Nomadik security extension bits
100 * that need to be checked for permission before use and some registers are
101 * missing
e8689e63
LW
102 */
103struct vendor_data {
e8689e63
LW
104 u8 channels;
105 bool dualmaster;
affa115e 106 bool nomadik;
e8689e63
LW
107};
108
109/*
110 * PL08X private data structures
e8b5e11d 111 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
e25761d7
RKAL
112 * start & end do not - their bus bit info is in cctl. Also note that these
113 * are fixed 32-bit quantities.
e8689e63 114 */
7cb72ad9 115struct pl08x_lli {
e25761d7
RKAL
116 u32 src;
117 u32 dst;
bfddfb45 118 u32 lli;
e8689e63
LW
119 u32 cctl;
120};
121
b23f204c
RK
122/**
123 * struct pl08x_bus_data - information of source or destination
124 * busses for a transfer
125 * @addr: current address
126 * @maxwidth: the maximum width of a transfer on this bus
127 * @buswidth: the width of this bus in bytes: 1, 2 or 4
128 */
129struct pl08x_bus_data {
130 dma_addr_t addr;
131 u8 maxwidth;
132 u8 buswidth;
133};
134
135/**
136 * struct pl08x_phy_chan - holder for the physical channels
137 * @id: physical index to this channel
138 * @lock: a lock to use when altering an instance of this struct
b23f204c
RK
139 * @serving: the virtual channel currently being served by this physical
140 * channel
ad0de2ac
RK
141 * @locked: channel unavailable for the system, e.g. dedicated to secure
142 * world
b23f204c
RK
143 */
144struct pl08x_phy_chan {
145 unsigned int id;
146 void __iomem *base;
147 spinlock_t lock;
b23f204c 148 struct pl08x_dma_chan *serving;
ad0de2ac 149 bool locked;
b23f204c
RK
150};
151
152/**
153 * struct pl08x_sg - structure containing data per sg
154 * @src_addr: src address of sg
155 * @dst_addr: dst address of sg
156 * @len: transfer len in bytes
157 * @node: node for txd's dsg_list
158 */
159struct pl08x_sg {
160 dma_addr_t src_addr;
161 dma_addr_t dst_addr;
162 size_t len;
163 struct list_head node;
164};
165
166/**
167 * struct pl08x_txd - wrapper for struct dma_async_tx_descriptor
168 * @tx: async tx descriptor
169 * @node: node for txd list for channels
170 * @dsg_list: list of children sg's
b23f204c
RK
171 * @llis_bus: DMA memory address (physical) start for the LLIs
172 * @llis_va: virtual memory address start for the LLIs
173 * @cctl: control reg values for current txd
174 * @ccfg: config reg values for current txd
175 */
176struct pl08x_txd {
177 struct dma_async_tx_descriptor tx;
178 struct list_head node;
179 struct list_head dsg_list;
b23f204c
RK
180 dma_addr_t llis_bus;
181 struct pl08x_lli *llis_va;
182 /* Default cctl value for LLIs */
183 u32 cctl;
184 /*
185 * Settings to be put into the physical channel when we
186 * trigger this txd. Other registers are in llis_va[0].
187 */
188 u32 ccfg;
189};
190
191/**
192 * struct pl08x_dma_chan_state - holds the PL08x specific virtual channel
193 * states
194 * @PL08X_CHAN_IDLE: the channel is idle
195 * @PL08X_CHAN_RUNNING: the channel has allocated a physical transport
196 * channel and is running a transfer on it
197 * @PL08X_CHAN_PAUSED: the channel has allocated a physical transport
198 * channel, but the transfer is currently paused
199 * @PL08X_CHAN_WAITING: the channel is waiting for a physical transport
200 * channel to become available (only pertains to memcpy channels)
201 */
202enum pl08x_dma_chan_state {
203 PL08X_CHAN_IDLE,
204 PL08X_CHAN_RUNNING,
205 PL08X_CHAN_PAUSED,
206 PL08X_CHAN_WAITING,
207};
208
209/**
210 * struct pl08x_dma_chan - this structure wraps a DMA ENGINE channel
211 * @chan: wrappped abstract channel
212 * @phychan: the physical channel utilized by this channel, if there is one
213 * @phychan_hold: if non-zero, hold on to the physical channel even if we
214 * have no pending entries
215 * @tasklet: tasklet scheduled by the IRQ to handle actual work etc
216 * @name: name of channel
217 * @cd: channel platform data
218 * @runtime_addr: address for RX/TX according to the runtime config
b23f204c 219 * @pend_list: queued transactions pending on this channel
ea160561 220 * @issued_list: issued transactions for this channel
a936e793 221 * @done_list: list of completed transactions
b23f204c
RK
222 * @at: active transaction on this channel
223 * @lock: a lock for this channel data
224 * @host: a pointer to the host (internal use)
225 * @state: whether the channel is idle, paused, running etc
226 * @slave: whether this channel is a device (slave) or for memcpy
ad0de2ac 227 * @signal: the physical DMA request signal which this channel is using
5e2479bd 228 * @mux_use: count of descriptors using this DMA request signal setting
b23f204c
RK
229 */
230struct pl08x_dma_chan {
231 struct dma_chan chan;
232 struct pl08x_phy_chan *phychan;
233 int phychan_hold;
234 struct tasklet_struct tasklet;
550ec36f 235 const char *name;
b23f204c 236 const struct pl08x_channel_data *cd;
ed91c13d 237 struct dma_slave_config cfg;
b23f204c 238 struct list_head pend_list;
ea160561 239 struct list_head issued_list;
a936e793 240 struct list_head done_list;
b23f204c
RK
241 struct pl08x_txd *at;
242 spinlock_t lock;
243 struct pl08x_driver_data *host;
244 enum pl08x_dma_chan_state state;
245 bool slave;
ad0de2ac 246 int signal;
5e2479bd 247 unsigned mux_use;
b23f204c
RK
248};
249
e8689e63
LW
250/**
251 * struct pl08x_driver_data - the local state holder for the PL08x
252 * @slave: slave engine for this instance
253 * @memcpy: memcpy engine for this instance
254 * @base: virtual memory base (remapped) for the PL08x
255 * @adev: the corresponding AMBA (PrimeCell) bus entry
256 * @vd: vendor data for this PL08x variant
257 * @pd: platform data passed in from the platform/machine
258 * @phy_chans: array of data for the physical channels
259 * @pool: a pool for the LLI descriptors
260 * @pool_ctr: counter of LLIs in the pool
3e27ee84
VK
261 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
262 * fetches
30749cb4 263 * @mem_buses: set to indicate memory transfers on AHB2.
e8689e63
LW
264 * @lock: a spinlock for this struct
265 */
266struct pl08x_driver_data {
267 struct dma_device slave;
268 struct dma_device memcpy;
269 void __iomem *base;
270 struct amba_device *adev;
f96ca9ec 271 const struct vendor_data *vd;
e8689e63
LW
272 struct pl08x_platform_data *pd;
273 struct pl08x_phy_chan *phy_chans;
274 struct dma_pool *pool;
275 int pool_ctr;
30749cb4
RKAL
276 u8 lli_buses;
277 u8 mem_buses;
e8689e63
LW
278};
279
280/*
281 * PL08X specific defines
282 */
283
e8689e63
LW
284/* Size (bytes) of each LLI buffer allocated for one transfer */
285# define PL08X_LLI_TSFR_SIZE 0x2000
286
e8b5e11d 287/* Maximum times we call dma_pool_alloc on this pool without freeing */
7cb72ad9 288#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
e8689e63
LW
289#define PL08X_ALIGN 8
290
291static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
292{
293 return container_of(chan, struct pl08x_dma_chan, chan);
294}
295
501e67e8
RKAL
296static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
297{
298 return container_of(tx, struct pl08x_txd, tx);
299}
300
6b16c8b1
RK
301/*
302 * Mux handling.
303 *
304 * This gives us the DMA request input to the PL08x primecell which the
305 * peripheral described by the channel data will be routed to, possibly
306 * via a board/SoC specific external MUX. One important point to note
307 * here is that this does not depend on the physical channel.
308 */
ad0de2ac 309static int pl08x_request_mux(struct pl08x_dma_chan *plchan)
6b16c8b1
RK
310{
311 const struct pl08x_platform_data *pd = plchan->host->pd;
312 int ret;
313
5e2479bd 314 if (plchan->mux_use++ == 0 && pd->get_signal) {
6b16c8b1 315 ret = pd->get_signal(plchan->cd);
5e2479bd
RK
316 if (ret < 0) {
317 plchan->mux_use = 0;
6b16c8b1 318 return ret;
5e2479bd 319 }
6b16c8b1 320
ad0de2ac 321 plchan->signal = ret;
6b16c8b1
RK
322 }
323 return 0;
324}
325
326static void pl08x_release_mux(struct pl08x_dma_chan *plchan)
327{
328 const struct pl08x_platform_data *pd = plchan->host->pd;
329
5e2479bd
RK
330 if (plchan->signal >= 0) {
331 WARN_ON(plchan->mux_use == 0);
332
333 if (--plchan->mux_use == 0 && pd->put_signal) {
334 pd->put_signal(plchan->cd, plchan->signal);
335 plchan->signal = -1;
336 }
6b16c8b1
RK
337 }
338}
339
e8689e63
LW
340/*
341 * Physical channel handling
342 */
343
344/* Whether a certain channel is busy or not */
345static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
346{
347 unsigned int val;
348
349 val = readl(ch->base + PL080_CH_CONFIG);
350 return val & PL080_CONFIG_ACTIVE;
351}
352
353/*
354 * Set the initial DMA register values i.e. those for the first LLI
e8b5e11d 355 * The next LLI pointer and the configuration interrupt bit have
c885bee4
RKAL
356 * been set when the LLIs were constructed. Poke them into the hardware
357 * and start the transfer.
e8689e63 358 */
eab82533 359static void pl08x_start_next_txd(struct pl08x_dma_chan *plchan)
e8689e63 360{
c885bee4 361 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 362 struct pl08x_phy_chan *phychan = plchan->phychan;
eab82533
RK
363 struct pl08x_lli *lli;
364 struct pl08x_txd *txd;
09b3c323 365 u32 val;
c885bee4 366
ea160561 367 txd = list_first_entry(&plchan->issued_list, struct pl08x_txd, node);
eab82533
RK
368 list_del(&txd->node);
369
c885bee4 370 plchan->at = txd;
e8689e63 371
c885bee4
RKAL
372 /* Wait for channel inactive */
373 while (pl08x_phy_channel_busy(phychan))
374 cpu_relax();
e8689e63 375
eab82533
RK
376 lli = &txd->llis_va[0];
377
c885bee4
RKAL
378 dev_vdbg(&pl08x->adev->dev,
379 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
19524d77
RKAL
380 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
381 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
09b3c323 382 txd->ccfg);
19524d77
RKAL
383
384 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
385 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
386 writel(lli->lli, phychan->base + PL080_CH_LLI);
387 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
09b3c323 388 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
c885bee4
RKAL
389
390 /* Enable the DMA channel */
391 /* Do not access config register until channel shows as disabled */
392 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
19386b32 393 cpu_relax();
e8689e63 394
c885bee4
RKAL
395 /* Do not access config register until channel shows as inactive */
396 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 397 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
c885bee4 398 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 399
c885bee4 400 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
e8689e63
LW
401}
402
403/*
81796616 404 * Pause the channel by setting the HALT bit.
e8689e63 405 *
81796616
RKAL
406 * For M->P transfers, pause the DMAC first and then stop the peripheral -
407 * the FIFO can only drain if the peripheral is still requesting data.
408 * (note: this can still timeout if the DMAC FIFO never drains of data.)
e8689e63 409 *
81796616
RKAL
410 * For P->M transfers, disable the peripheral first to stop it filling
411 * the DMAC FIFO, and then pause the DMAC.
e8689e63
LW
412 */
413static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
414{
415 u32 val;
81796616 416 int timeout;
e8689e63
LW
417
418 /* Set the HALT bit and wait for the FIFO to drain */
419 val = readl(ch->base + PL080_CH_CONFIG);
420 val |= PL080_CONFIG_HALT;
421 writel(val, ch->base + PL080_CH_CONFIG);
422
423 /* Wait for channel inactive */
81796616
RKAL
424 for (timeout = 1000; timeout; timeout--) {
425 if (!pl08x_phy_channel_busy(ch))
426 break;
427 udelay(1);
428 }
429 if (pl08x_phy_channel_busy(ch))
430 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
e8689e63
LW
431}
432
433static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
434{
435 u32 val;
436
437 /* Clear the HALT bit */
438 val = readl(ch->base + PL080_CH_CONFIG);
439 val &= ~PL080_CONFIG_HALT;
440 writel(val, ch->base + PL080_CH_CONFIG);
441}
442
fb526210
RKAL
443/*
444 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
445 * clears any pending interrupt status. This should not be used for
446 * an on-going transfer, but as a method of shutting down a channel
447 * (eg, when it's no longer used) or terminating a transfer.
448 */
449static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
450 struct pl08x_phy_chan *ch)
e8689e63 451{
fb526210 452 u32 val = readl(ch->base + PL080_CH_CONFIG);
e8689e63 453
fb526210
RKAL
454 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
455 PL080_CONFIG_TC_IRQ_MASK);
e8689e63 456
e8689e63 457 writel(val, ch->base + PL080_CH_CONFIG);
fb526210
RKAL
458
459 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
460 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
e8689e63
LW
461}
462
463static inline u32 get_bytes_in_cctl(u32 cctl)
464{
465 /* The source width defines the number of bytes */
466 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
467
468 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
469 case PL080_WIDTH_8BIT:
470 break;
471 case PL080_WIDTH_16BIT:
472 bytes *= 2;
473 break;
474 case PL080_WIDTH_32BIT:
475 bytes *= 4;
476 break;
477 }
478 return bytes;
479}
480
481/* The channel should be paused when calling this */
482static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
483{
484 struct pl08x_phy_chan *ch;
e8689e63
LW
485 struct pl08x_txd *txd;
486 unsigned long flags;
cace6585 487 size_t bytes = 0;
e8689e63
LW
488
489 spin_lock_irqsave(&plchan->lock, flags);
e8689e63
LW
490 ch = plchan->phychan;
491 txd = plchan->at;
492
493 /*
db9f136a
RKAL
494 * Follow the LLIs to get the number of remaining
495 * bytes in the currently active transaction.
e8689e63
LW
496 */
497 if (ch && txd) {
4c0df6a3 498 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
e8689e63 499
db9f136a 500 /* First get the remaining bytes in the active transfer */
e8689e63
LW
501 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
502
503 if (clli) {
db9f136a
RKAL
504 struct pl08x_lli *llis_va = txd->llis_va;
505 dma_addr_t llis_bus = txd->llis_bus;
506 int index;
507
508 BUG_ON(clli < llis_bus || clli >= llis_bus +
509 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
e8689e63 510
db9f136a
RKAL
511 /*
512 * Locate the next LLI - as this is an array,
513 * it's simple maths to find.
514 */
515 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
516
517 for (; index < MAX_NUM_TSFR_LLIS; index++) {
518 bytes += get_bytes_in_cctl(llis_va[index].cctl);
e8689e63 519
e8689e63 520 /*
e8b5e11d 521 * A LLI pointer of 0 terminates the LLI list
e8689e63 522 */
db9f136a
RKAL
523 if (!llis_va[index].lli)
524 break;
e8689e63
LW
525 }
526 }
527 }
528
529 /* Sum up all queued transactions */
ea160561
RK
530 if (!list_empty(&plchan->issued_list)) {
531 struct pl08x_txd *txdi;
532 list_for_each_entry(txdi, &plchan->issued_list, node) {
533 struct pl08x_sg *dsg;
534 list_for_each_entry(dsg, &txd->dsg_list, node)
535 bytes += dsg->len;
536 }
537 }
538
15c17232 539 if (!list_empty(&plchan->pend_list)) {
db9f136a 540 struct pl08x_txd *txdi;
15c17232 541 list_for_each_entry(txdi, &plchan->pend_list, node) {
b7f69d9d
VK
542 struct pl08x_sg *dsg;
543 list_for_each_entry(dsg, &txd->dsg_list, node)
544 bytes += dsg->len;
e8689e63 545 }
e8689e63
LW
546 }
547
548 spin_unlock_irqrestore(&plchan->lock, flags);
549
550 return bytes;
551}
552
553/*
554 * Allocate a physical channel for a virtual channel
94ae8522
RKAL
555 *
556 * Try to locate a physical channel to be used for this transfer. If all
557 * are taken return NULL and the requester will have to cope by using
558 * some fallback PIO mode or retrying later.
e8689e63
LW
559 */
560static struct pl08x_phy_chan *
561pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
562 struct pl08x_dma_chan *virt_chan)
563{
564 struct pl08x_phy_chan *ch = NULL;
565 unsigned long flags;
566 int i;
567
e8689e63
LW
568 for (i = 0; i < pl08x->vd->channels; i++) {
569 ch = &pl08x->phy_chans[i];
570
571 spin_lock_irqsave(&ch->lock, flags);
572
affa115e 573 if (!ch->locked && !ch->serving) {
e8689e63 574 ch->serving = virt_chan;
e8689e63
LW
575 spin_unlock_irqrestore(&ch->lock, flags);
576 break;
577 }
578
579 spin_unlock_irqrestore(&ch->lock, flags);
580 }
581
582 if (i == pl08x->vd->channels) {
583 /* No physical channel available, cope with it */
584 return NULL;
585 }
586
587 return ch;
588}
589
590static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
591 struct pl08x_phy_chan *ch)
592{
593 unsigned long flags;
594
fb526210
RKAL
595 spin_lock_irqsave(&ch->lock, flags);
596
e8689e63 597 /* Stop the channel and clear its interrupts */
fb526210 598 pl08x_terminate_phy_chan(pl08x, ch);
e8689e63
LW
599
600 /* Mark it as free */
e8689e63
LW
601 ch->serving = NULL;
602 spin_unlock_irqrestore(&ch->lock, flags);
603}
604
605/*
606 * LLI handling
607 */
608
609static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
610{
611 switch (coded) {
612 case PL080_WIDTH_8BIT:
613 return 1;
614 case PL080_WIDTH_16BIT:
615 return 2;
616 case PL080_WIDTH_32BIT:
617 return 4;
618 default:
619 break;
620 }
621 BUG();
622 return 0;
623}
624
625static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
cace6585 626 size_t tsize)
e8689e63
LW
627{
628 u32 retbits = cctl;
629
e8b5e11d 630 /* Remove all src, dst and transfer size bits */
e8689e63
LW
631 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
632 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
633 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
634
635 /* Then set the bits according to the parameters */
636 switch (srcwidth) {
637 case 1:
638 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
639 break;
640 case 2:
641 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
642 break;
643 case 4:
644 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
645 break;
646 default:
647 BUG();
648 break;
649 }
650
651 switch (dstwidth) {
652 case 1:
653 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
654 break;
655 case 2:
656 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
657 break;
658 case 4:
659 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
660 break;
661 default:
662 BUG();
663 break;
664 }
665
666 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
667 return retbits;
668}
669
542361f8
RKAL
670struct pl08x_lli_build_data {
671 struct pl08x_txd *txd;
542361f8
RKAL
672 struct pl08x_bus_data srcbus;
673 struct pl08x_bus_data dstbus;
674 size_t remainder;
25c94f7f 675 u32 lli_bus;
542361f8
RKAL
676};
677
e8689e63 678/*
0532e6fc
VK
679 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
680 * victim in case src & dest are not similarly aligned. i.e. If after aligning
681 * masters address with width requirements of transfer (by sending few byte by
682 * byte data), slave is still not aligned, then its width will be reduced to
683 * BYTE.
684 * - prefers the destination bus if both available
036f05fd 685 * - prefers bus with fixed address (i.e. peripheral)
e8689e63 686 */
542361f8
RKAL
687static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
688 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
e8689e63
LW
689{
690 if (!(cctl & PL080_CONTROL_DST_INCR)) {
542361f8
RKAL
691 *mbus = &bd->dstbus;
692 *sbus = &bd->srcbus;
036f05fd
VK
693 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
694 *mbus = &bd->srcbus;
695 *sbus = &bd->dstbus;
e8689e63 696 } else {
036f05fd 697 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
542361f8
RKAL
698 *mbus = &bd->dstbus;
699 *sbus = &bd->srcbus;
036f05fd 700 } else {
542361f8
RKAL
701 *mbus = &bd->srcbus;
702 *sbus = &bd->dstbus;
e8689e63
LW
703 }
704 }
705}
706
707/*
94ae8522 708 * Fills in one LLI for a certain transfer descriptor and advance the counter
e8689e63 709 */
542361f8
RKAL
710static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
711 int num_llis, int len, u32 cctl)
e8689e63 712{
542361f8
RKAL
713 struct pl08x_lli *llis_va = bd->txd->llis_va;
714 dma_addr_t llis_bus = bd->txd->llis_bus;
e8689e63
LW
715
716 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
717
30749cb4 718 llis_va[num_llis].cctl = cctl;
542361f8
RKAL
719 llis_va[num_llis].src = bd->srcbus.addr;
720 llis_va[num_llis].dst = bd->dstbus.addr;
3e27ee84
VK
721 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
722 sizeof(struct pl08x_lli);
25c94f7f 723 llis_va[num_llis].lli |= bd->lli_bus;
e8689e63
LW
724
725 if (cctl & PL080_CONTROL_SRC_INCR)
542361f8 726 bd->srcbus.addr += len;
e8689e63 727 if (cctl & PL080_CONTROL_DST_INCR)
542361f8 728 bd->dstbus.addr += len;
e8689e63 729
542361f8 730 BUG_ON(bd->remainder < len);
cace6585 731
542361f8 732 bd->remainder -= len;
e8689e63
LW
733}
734
03af500f
VK
735static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
736 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
e8689e63 737{
03af500f
VK
738 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
739 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
740 (*total_bytes) += len;
e8689e63
LW
741}
742
743/*
744 * This fills in the table of LLIs for the transfer descriptor
745 * Note that we assume we never have to change the burst sizes
746 * Return 0 for error
747 */
748static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
749 struct pl08x_txd *txd)
750{
e8689e63 751 struct pl08x_bus_data *mbus, *sbus;
542361f8 752 struct pl08x_lli_build_data bd;
e8689e63 753 int num_llis = 0;
03af500f 754 u32 cctl, early_bytes = 0;
b7f69d9d 755 size_t max_bytes_per_lli, total_bytes;
7cb72ad9 756 struct pl08x_lli *llis_va;
b7f69d9d 757 struct pl08x_sg *dsg;
e8689e63 758
3e27ee84 759 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
e8689e63
LW
760 if (!txd->llis_va) {
761 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
762 return 0;
763 }
764
765 pl08x->pool_ctr++;
766
542361f8 767 bd.txd = txd;
25c94f7f 768 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
b7f69d9d 769 cctl = txd->cctl;
542361f8 770
e8689e63 771 /* Find maximum width of the source bus */
542361f8 772 bd.srcbus.maxwidth =
e8689e63
LW
773 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
774 PL080_CONTROL_SWIDTH_SHIFT);
775
776 /* Find maximum width of the destination bus */
542361f8 777 bd.dstbus.maxwidth =
e8689e63
LW
778 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
779 PL080_CONTROL_DWIDTH_SHIFT);
780
b7f69d9d
VK
781 list_for_each_entry(dsg, &txd->dsg_list, node) {
782 total_bytes = 0;
783 cctl = txd->cctl;
e8689e63 784
b7f69d9d
VK
785 bd.srcbus.addr = dsg->src_addr;
786 bd.dstbus.addr = dsg->dst_addr;
787 bd.remainder = dsg->len;
788 bd.srcbus.buswidth = bd.srcbus.maxwidth;
789 bd.dstbus.buswidth = bd.dstbus.maxwidth;
e8689e63 790
b7f69d9d 791 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
e8689e63 792
b7f69d9d
VK
793 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
794 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
795 bd.srcbus.buswidth,
796 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
797 bd.dstbus.buswidth,
798 bd.remainder);
799 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
800 mbus == &bd.srcbus ? "src" : "dst",
801 sbus == &bd.srcbus ? "src" : "dst");
fc74eb79 802
b7f69d9d
VK
803 /*
804 * Zero length is only allowed if all these requirements are
805 * met:
806 * - flow controller is peripheral.
807 * - src.addr is aligned to src.width
808 * - dst.addr is aligned to dst.width
809 *
810 * sg_len == 1 should be true, as there can be two cases here:
811 *
812 * - Memory addresses are contiguous and are not scattered.
813 * Here, Only one sg will be passed by user driver, with
814 * memory address and zero length. We pass this to controller
815 * and after the transfer it will receive the last burst
816 * request from peripheral and so transfer finishes.
817 *
818 * - Memory addresses are scattered and are not contiguous.
819 * Here, Obviously as DMA controller doesn't know when a lli's
820 * transfer gets over, it can't load next lli. So in this
821 * case, there has to be an assumption that only one lli is
822 * supported. Thus, we can't have scattered addresses.
823 */
824 if (!bd.remainder) {
825 u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >>
826 PL080_CONFIG_FLOW_CONTROL_SHIFT;
827 if (!((fc >= PL080_FLOW_SRC2DST_DST) &&
0a235657 828 (fc <= PL080_FLOW_SRC2DST_SRC))) {
b7f69d9d
VK
829 dev_err(&pl08x->adev->dev, "%s sg len can't be zero",
830 __func__);
831 return 0;
832 }
0a235657 833
b7f69d9d 834 if ((bd.srcbus.addr % bd.srcbus.buswidth) ||
880db3ff 835 (bd.dstbus.addr % bd.dstbus.buswidth)) {
b7f69d9d
VK
836 dev_err(&pl08x->adev->dev,
837 "%s src & dst address must be aligned to src"
838 " & dst width if peripheral is flow controller",
839 __func__);
840 return 0;
841 }
03af500f 842
b7f69d9d
VK
843 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
844 bd.dstbus.buswidth, 0);
845 pl08x_fill_lli_for_desc(&bd, num_llis++, 0, cctl);
846 break;
847 }
e8689e63
LW
848
849 /*
b7f69d9d
VK
850 * Send byte by byte for following cases
851 * - Less than a bus width available
852 * - until master bus is aligned
e8689e63 853 */
b7f69d9d
VK
854 if (bd.remainder < mbus->buswidth)
855 early_bytes = bd.remainder;
856 else if ((mbus->addr) % (mbus->buswidth)) {
857 early_bytes = mbus->buswidth - (mbus->addr) %
858 (mbus->buswidth);
859 if ((bd.remainder - early_bytes) < mbus->buswidth)
860 early_bytes = bd.remainder;
861 }
e8689e63 862
b7f69d9d
VK
863 if (early_bytes) {
864 dev_vdbg(&pl08x->adev->dev,
865 "%s byte width LLIs (remain 0x%08x)\n",
866 __func__, bd.remainder);
867 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
868 &total_bytes);
e8689e63
LW
869 }
870
b7f69d9d
VK
871 if (bd.remainder) {
872 /*
873 * Master now aligned
874 * - if slave is not then we must set its width down
875 */
876 if (sbus->addr % sbus->buswidth) {
877 dev_dbg(&pl08x->adev->dev,
878 "%s set down bus width to one byte\n",
879 __func__);
fa6a940b 880
b7f69d9d
VK
881 sbus->buswidth = 1;
882 }
e8689e63
LW
883
884 /*
b7f69d9d
VK
885 * Bytes transferred = tsize * src width, not
886 * MIN(buswidths)
e8689e63 887 */
b7f69d9d
VK
888 max_bytes_per_lli = bd.srcbus.buswidth *
889 PL080_CONTROL_TRANSFER_SIZE_MASK;
890 dev_vdbg(&pl08x->adev->dev,
891 "%s max bytes per lli = %zu\n",
892 __func__, max_bytes_per_lli);
e8689e63
LW
893
894 /*
b7f69d9d
VK
895 * Make largest possible LLIs until less than one bus
896 * width left
e8689e63 897 */
b7f69d9d
VK
898 while (bd.remainder > (mbus->buswidth - 1)) {
899 size_t lli_len, tsize, width;
e8689e63 900
b7f69d9d
VK
901 /*
902 * If enough left try to send max possible,
903 * otherwise try to send the remainder
904 */
905 lli_len = min(bd.remainder, max_bytes_per_lli);
16a2e7d3 906
b7f69d9d
VK
907 /*
908 * Check against maximum bus alignment:
909 * Calculate actual transfer size in relation to
910 * bus width an get a maximum remainder of the
911 * highest bus width - 1
912 */
913 width = max(mbus->buswidth, sbus->buswidth);
914 lli_len = (lli_len / width) * width;
915 tsize = lli_len / bd.srcbus.buswidth;
916
917 dev_vdbg(&pl08x->adev->dev,
918 "%s fill lli with single lli chunk of "
919 "size 0x%08zx (remainder 0x%08zx)\n",
920 __func__, lli_len, bd.remainder);
921
922 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
16a2e7d3 923 bd.dstbus.buswidth, tsize);
b7f69d9d
VK
924 pl08x_fill_lli_for_desc(&bd, num_llis++,
925 lli_len, cctl);
926 total_bytes += lli_len;
927 }
e8689e63 928
b7f69d9d
VK
929 /*
930 * Send any odd bytes
931 */
932 if (bd.remainder) {
933 dev_vdbg(&pl08x->adev->dev,
934 "%s align with boundary, send odd bytes (remain %zu)\n",
935 __func__, bd.remainder);
936 prep_byte_width_lli(&bd, &cctl, bd.remainder,
937 num_llis++, &total_bytes);
938 }
e8689e63 939 }
16a2e7d3 940
b7f69d9d
VK
941 if (total_bytes != dsg->len) {
942 dev_err(&pl08x->adev->dev,
943 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
944 __func__, total_bytes, dsg->len);
945 return 0;
946 }
e8689e63 947
b7f69d9d
VK
948 if (num_llis >= MAX_NUM_TSFR_LLIS) {
949 dev_err(&pl08x->adev->dev,
950 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
951 __func__, (u32) MAX_NUM_TSFR_LLIS);
952 return 0;
953 }
e8689e63 954 }
b58b6b5b
RKAL
955
956 llis_va = txd->llis_va;
94ae8522 957 /* The final LLI terminates the LLI. */
bfddfb45 958 llis_va[num_llis - 1].lli = 0;
94ae8522 959 /* The final LLI element shall also fire an interrupt. */
b58b6b5b 960 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
e8689e63 961
e8689e63
LW
962#ifdef VERBOSE_DEBUG
963 {
964 int i;
965
fc74eb79
RKAL
966 dev_vdbg(&pl08x->adev->dev,
967 "%-3s %-9s %-10s %-10s %-10s %s\n",
968 "lli", "", "csrc", "cdst", "clli", "cctl");
e8689e63
LW
969 for (i = 0; i < num_llis; i++) {
970 dev_vdbg(&pl08x->adev->dev,
fc74eb79
RKAL
971 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
972 i, &llis_va[i], llis_va[i].src,
973 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
e8689e63
LW
974 );
975 }
976 }
977#endif
978
979 return num_llis;
980}
981
982/* You should call this with the struct pl08x lock held */
983static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
984 struct pl08x_txd *txd)
985{
b7f69d9d
VK
986 struct pl08x_sg *dsg, *_dsg;
987
e8689e63 988 /* Free the LLI */
c1205646
VK
989 if (txd->llis_va)
990 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
e8689e63
LW
991
992 pl08x->pool_ctr--;
993
b7f69d9d
VK
994 list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) {
995 list_del(&dsg->node);
996 kfree(dsg);
997 }
998
e8689e63
LW
999 kfree(txd);
1000}
1001
1002static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
1003 struct pl08x_dma_chan *plchan)
1004{
ea160561
RK
1005 LIST_HEAD(head);
1006 struct pl08x_txd *txd;
e8689e63 1007
ea160561
RK
1008 list_splice_tail_init(&plchan->issued_list, &head);
1009 list_splice_tail_init(&plchan->pend_list, &head);
1010
1011 while (!list_empty(&head)) {
1012 txd = list_first_entry(&head, struct pl08x_txd, node);
1013 pl08x_release_mux(plchan);
1014 list_del(&txd->node);
1015 pl08x_free_txd(pl08x, txd);
e8689e63
LW
1016 }
1017}
1018
1019/*
1020 * The DMA ENGINE API
1021 */
1022static int pl08x_alloc_chan_resources(struct dma_chan *chan)
1023{
1024 return 0;
1025}
1026
1027static void pl08x_free_chan_resources(struct dma_chan *chan)
1028{
1029}
1030
1031/*
1032 * This should be called with the channel plchan->lock held
1033 */
c48d4963 1034static int prep_phy_channel(struct pl08x_dma_chan *plchan)
e8689e63
LW
1035{
1036 struct pl08x_driver_data *pl08x = plchan->host;
1037 struct pl08x_phy_chan *ch;
e8689e63
LW
1038
1039 /* Check if we already have a channel */
8f0d30f9
VK
1040 if (plchan->phychan) {
1041 ch = plchan->phychan;
1042 goto got_channel;
1043 }
e8689e63
LW
1044
1045 ch = pl08x_get_phy_channel(pl08x, plchan);
1046 if (!ch) {
1047 /* No physical channel available, cope with it */
1048 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
1049 return -EBUSY;
1050 }
1051
8f0d30f9 1052 plchan->phychan = ch;
c48d4963
RK
1053 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d for xfer on %s\n",
1054 ch->id, plchan->name);
e8689e63 1055
8f0d30f9 1056got_channel:
8087aacd 1057 plchan->phychan_hold++;
e8689e63
LW
1058
1059 return 0;
1060}
1061
8c8cc2b1
RKAL
1062static void release_phy_channel(struct pl08x_dma_chan *plchan)
1063{
1064 struct pl08x_driver_data *pl08x = plchan->host;
1065
8c8cc2b1
RKAL
1066 pl08x_put_phy_channel(pl08x, plchan->phychan);
1067 plchan->phychan = NULL;
1068}
1069
e8689e63
LW
1070static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
1071{
1072 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
501e67e8 1073 struct pl08x_txd *txd = to_pl08x_txd(tx);
c370e594 1074 unsigned long flags;
884485e1 1075 dma_cookie_t cookie;
c370e594
RKAL
1076
1077 spin_lock_irqsave(&plchan->lock, flags);
884485e1 1078 cookie = dma_cookie_assign(tx);
501e67e8
RKAL
1079
1080 /* Put this onto the pending list */
1081 list_add_tail(&txd->node, &plchan->pend_list);
1082
1083 /*
1084 * If there was no physical channel available for this memcpy,
1085 * stack the request up and indicate that the channel is waiting
1086 * for a free physical channel.
1087 */
1088 if (!plchan->slave && !plchan->phychan) {
1089 /* Do this memcpy whenever there is a channel ready */
1090 plchan->state = PL08X_CHAN_WAITING;
8087aacd
RKAL
1091 } else {
1092 plchan->phychan_hold--;
501e67e8
RKAL
1093 }
1094
c370e594 1095 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63 1096
884485e1 1097 return cookie;
e8689e63
LW
1098}
1099
1100static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
1101 struct dma_chan *chan, unsigned long flags)
1102{
1103 struct dma_async_tx_descriptor *retval = NULL;
1104
1105 return retval;
1106}
1107
1108/*
94ae8522
RKAL
1109 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1110 * If slaves are relying on interrupts to signal completion this function
1111 * must not be called with interrupts disabled.
e8689e63 1112 */
3e27ee84
VK
1113static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
1114 dma_cookie_t cookie, struct dma_tx_state *txstate)
e8689e63
LW
1115{
1116 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
e8689e63 1117 enum dma_status ret;
e8689e63 1118
96a2af41
RKAL
1119 ret = dma_cookie_status(chan, cookie, txstate);
1120 if (ret == DMA_SUCCESS)
e8689e63 1121 return ret;
e8689e63 1122
e8689e63
LW
1123 /*
1124 * This cookie not complete yet
96a2af41 1125 * Get number of bytes left in the active transactions and queue
e8689e63 1126 */
96a2af41 1127 dma_set_residue(txstate, pl08x_getbytes_chan(plchan));
e8689e63
LW
1128
1129 if (plchan->state == PL08X_CHAN_PAUSED)
1130 return DMA_PAUSED;
1131
1132 /* Whether waiting or running, we're in progress */
1133 return DMA_IN_PROGRESS;
1134}
1135
1136/* PrimeCell DMA extension */
1137struct burst_table {
760596c6 1138 u32 burstwords;
e8689e63
LW
1139 u32 reg;
1140};
1141
1142static const struct burst_table burst_sizes[] = {
1143 {
1144 .burstwords = 256,
760596c6 1145 .reg = PL080_BSIZE_256,
e8689e63
LW
1146 },
1147 {
1148 .burstwords = 128,
760596c6 1149 .reg = PL080_BSIZE_128,
e8689e63
LW
1150 },
1151 {
1152 .burstwords = 64,
760596c6 1153 .reg = PL080_BSIZE_64,
e8689e63
LW
1154 },
1155 {
1156 .burstwords = 32,
760596c6 1157 .reg = PL080_BSIZE_32,
e8689e63
LW
1158 },
1159 {
1160 .burstwords = 16,
760596c6 1161 .reg = PL080_BSIZE_16,
e8689e63
LW
1162 },
1163 {
1164 .burstwords = 8,
760596c6 1165 .reg = PL080_BSIZE_8,
e8689e63
LW
1166 },
1167 {
1168 .burstwords = 4,
760596c6 1169 .reg = PL080_BSIZE_4,
e8689e63
LW
1170 },
1171 {
760596c6
RKAL
1172 .burstwords = 0,
1173 .reg = PL080_BSIZE_1,
e8689e63
LW
1174 },
1175};
1176
121c8476
RKAL
1177/*
1178 * Given the source and destination available bus masks, select which
1179 * will be routed to each port. We try to have source and destination
1180 * on separate ports, but always respect the allowable settings.
1181 */
1182static u32 pl08x_select_bus(u8 src, u8 dst)
1183{
1184 u32 cctl = 0;
1185
1186 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1187 cctl |= PL080_CONTROL_DST_AHB2;
1188 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1189 cctl |= PL080_CONTROL_SRC_AHB2;
1190
1191 return cctl;
1192}
1193
f14c426c
RKAL
1194static u32 pl08x_cctl(u32 cctl)
1195{
1196 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1197 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1198 PL080_CONTROL_PROT_MASK);
1199
1200 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1201 return cctl | PL080_CONTROL_PROT_SYS;
1202}
1203
aa88cdaa
RKAL
1204static u32 pl08x_width(enum dma_slave_buswidth width)
1205{
1206 switch (width) {
1207 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1208 return PL080_WIDTH_8BIT;
1209 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1210 return PL080_WIDTH_16BIT;
1211 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1212 return PL080_WIDTH_32BIT;
f32807f1
VK
1213 default:
1214 return ~0;
aa88cdaa 1215 }
aa88cdaa
RKAL
1216}
1217
760596c6
RKAL
1218static u32 pl08x_burst(u32 maxburst)
1219{
1220 int i;
1221
1222 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1223 if (burst_sizes[i].burstwords <= maxburst)
1224 break;
1225
1226 return burst_sizes[i].reg;
1227}
1228
9862ba17
RK
1229static u32 pl08x_get_cctl(struct pl08x_dma_chan *plchan,
1230 enum dma_slave_buswidth addr_width, u32 maxburst)
1231{
1232 u32 width, burst, cctl = 0;
1233
1234 width = pl08x_width(addr_width);
1235 if (width == ~0)
1236 return ~0;
1237
1238 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1239 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1240
1241 /*
1242 * If this channel will only request single transfers, set this
1243 * down to ONE element. Also select one element if no maxburst
1244 * is specified.
1245 */
1246 if (plchan->cd->single)
1247 maxburst = 1;
1248
1249 burst = pl08x_burst(maxburst);
1250 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1251 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
1252
1253 return pl08x_cctl(cctl);
1254}
1255
f0fd9446
RKAL
1256static int dma_set_runtime_config(struct dma_chan *chan,
1257 struct dma_slave_config *config)
e8689e63
LW
1258{
1259 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
b7f75865
RKAL
1260
1261 if (!plchan->slave)
1262 return -EINVAL;
e8689e63 1263
dc8d5f8d
RK
1264 /* Reject definitely invalid configurations */
1265 if (config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
1266 config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
f0fd9446 1267 return -EINVAL;
e8689e63 1268
ed91c13d
RK
1269 plchan->cfg = *config;
1270
f0fd9446 1271 return 0;
e8689e63
LW
1272}
1273
1274/*
1275 * Slave transactions callback to the slave device to allow
1276 * synchronization of slave DMA signals with the DMAC enable
1277 */
1278static void pl08x_issue_pending(struct dma_chan *chan)
1279{
1280 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
e8689e63
LW
1281 unsigned long flags;
1282
1283 spin_lock_irqsave(&plchan->lock, flags);
ea160561
RK
1284 list_splice_tail_init(&plchan->pend_list, &plchan->issued_list);
1285
9c0bb43b
RKAL
1286 /* Something is already active, or we're waiting for a channel... */
1287 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1288 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63 1289 return;
9c0bb43b 1290 }
e8689e63
LW
1291
1292 /* Take the first element in the queue and execute it */
ea160561 1293 if (!list_empty(&plchan->issued_list)) {
e8689e63 1294 plchan->state = PL08X_CHAN_RUNNING;
eab82533 1295 pl08x_start_next_txd(plchan);
e8689e63
LW
1296 }
1297
1298 spin_unlock_irqrestore(&plchan->lock, flags);
1299}
1300
1301static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1302 struct pl08x_txd *txd)
1303{
e8689e63 1304 struct pl08x_driver_data *pl08x = plchan->host;
c370e594
RKAL
1305 unsigned long flags;
1306 int num_llis, ret;
e8689e63
LW
1307
1308 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
dafa7317 1309 if (!num_llis) {
57001a60
VK
1310 spin_lock_irqsave(&plchan->lock, flags);
1311 pl08x_free_txd(pl08x, txd);
1312 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63 1313 return -EINVAL;
dafa7317 1314 }
e8689e63 1315
c370e594 1316 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1317
e8689e63
LW
1318 /*
1319 * See if we already have a physical channel allocated,
1320 * else this is the time to try to get one.
1321 */
c48d4963 1322 ret = prep_phy_channel(plchan);
e8689e63
LW
1323 if (ret) {
1324 /*
501e67e8
RKAL
1325 * No physical channel was available.
1326 *
1327 * memcpy transfers can be sorted out at submission time.
e8689e63
LW
1328 */
1329 if (plchan->slave) {
1330 pl08x_free_txd_list(pl08x, plchan);
501e67e8 1331 pl08x_free_txd(pl08x, txd);
c370e594 1332 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1333 return -EBUSY;
1334 }
e8689e63
LW
1335 } else
1336 /*
94ae8522
RKAL
1337 * Else we're all set, paused and ready to roll, status
1338 * will switch to PL08X_CHAN_RUNNING when we call
1339 * issue_pending(). If there is something running on the
1340 * channel already we don't change its state.
e8689e63
LW
1341 */
1342 if (plchan->state == PL08X_CHAN_IDLE)
1343 plchan->state = PL08X_CHAN_PAUSED;
1344
c370e594 1345 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1346
1347 return 0;
1348}
1349
c0428794
RKAL
1350static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1351 unsigned long flags)
ac3cd20d 1352{
b201c111 1353 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
ac3cd20d
RKAL
1354
1355 if (txd) {
1356 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
c0428794 1357 txd->tx.flags = flags;
ac3cd20d
RKAL
1358 txd->tx.tx_submit = pl08x_tx_submit;
1359 INIT_LIST_HEAD(&txd->node);
b7f69d9d 1360 INIT_LIST_HEAD(&txd->dsg_list);
4983a04f
RKAL
1361
1362 /* Always enable error and terminal interrupts */
1363 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1364 PL080_CONFIG_TC_IRQ_MASK;
ac3cd20d
RKAL
1365 }
1366 return txd;
1367}
1368
e8689e63
LW
1369/*
1370 * Initialize a descriptor to be used by memcpy submit
1371 */
1372static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1373 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1374 size_t len, unsigned long flags)
1375{
1376 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1377 struct pl08x_driver_data *pl08x = plchan->host;
1378 struct pl08x_txd *txd;
b7f69d9d 1379 struct pl08x_sg *dsg;
e8689e63
LW
1380 int ret;
1381
c0428794 1382 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1383 if (!txd) {
1384 dev_err(&pl08x->adev->dev,
1385 "%s no memory for descriptor\n", __func__);
1386 return NULL;
1387 }
1388
b7f69d9d
VK
1389 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1390 if (!dsg) {
1391 pl08x_free_txd(pl08x, txd);
1392 dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n",
1393 __func__);
1394 return NULL;
1395 }
1396 list_add_tail(&dsg->node, &txd->dsg_list);
1397
b7f69d9d
VK
1398 dsg->src_addr = src;
1399 dsg->dst_addr = dest;
1400 dsg->len = len;
e8689e63
LW
1401
1402 /* Set platform data for m2m */
4983a04f 1403 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
dc8d5f8d 1404 txd->cctl = pl08x->pd->memcpy_channel.cctl_memcpy &
c7da9a56 1405 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
4983a04f 1406
e8689e63 1407 /* Both to be incremented or the code will break */
70b5ed6b 1408 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
c7da9a56 1409
c7da9a56 1410 if (pl08x->vd->dualmaster)
121c8476
RKAL
1411 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1412 pl08x->mem_buses);
e8689e63 1413
e8689e63
LW
1414 ret = pl08x_prep_channel_resources(plchan, txd);
1415 if (ret)
1416 return NULL;
e8689e63
LW
1417
1418 return &txd->tx;
1419}
1420
3e2a037c 1421static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
e8689e63 1422 struct dma_chan *chan, struct scatterlist *sgl,
db8196df 1423 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 1424 unsigned long flags, void *context)
e8689e63
LW
1425{
1426 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1427 struct pl08x_driver_data *pl08x = plchan->host;
1428 struct pl08x_txd *txd;
b7f69d9d
VK
1429 struct pl08x_sg *dsg;
1430 struct scatterlist *sg;
dc8d5f8d 1431 enum dma_slave_buswidth addr_width;
b7f69d9d 1432 dma_addr_t slave_addr;
0a235657 1433 int ret, tmp;
409ec8db 1434 u8 src_buses, dst_buses;
dc8d5f8d 1435 u32 maxburst, cctl;
e8689e63 1436
e8689e63 1437 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
fdaf9c4b 1438 __func__, sg_dma_len(sgl), plchan->name);
e8689e63 1439
c0428794 1440 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1441 if (!txd) {
1442 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1443 return NULL;
1444 }
1445
e8689e63
LW
1446 /*
1447 * Set up addresses, the PrimeCell configured address
1448 * will take precedence since this may configure the
1449 * channel target address dynamically at runtime.
1450 */
db8196df 1451 if (direction == DMA_MEM_TO_DEV) {
dc8d5f8d 1452 cctl = PL080_CONTROL_SRC_INCR;
ed91c13d 1453 slave_addr = plchan->cfg.dst_addr;
dc8d5f8d
RK
1454 addr_width = plchan->cfg.dst_addr_width;
1455 maxburst = plchan->cfg.dst_maxburst;
409ec8db
RK
1456 src_buses = pl08x->mem_buses;
1457 dst_buses = plchan->cd->periph_buses;
db8196df 1458 } else if (direction == DMA_DEV_TO_MEM) {
dc8d5f8d 1459 cctl = PL080_CONTROL_DST_INCR;
ed91c13d 1460 slave_addr = plchan->cfg.src_addr;
dc8d5f8d
RK
1461 addr_width = plchan->cfg.src_addr_width;
1462 maxburst = plchan->cfg.src_maxburst;
409ec8db
RK
1463 src_buses = plchan->cd->periph_buses;
1464 dst_buses = pl08x->mem_buses;
e8689e63 1465 } else {
b7f69d9d 1466 pl08x_free_txd(pl08x, txd);
e8689e63
LW
1467 dev_err(&pl08x->adev->dev,
1468 "%s direction unsupported\n", __func__);
1469 return NULL;
1470 }
e8689e63 1471
dc8d5f8d 1472 cctl |= pl08x_get_cctl(plchan, addr_width, maxburst);
800d683e
RK
1473 if (cctl == ~0) {
1474 pl08x_free_txd(pl08x, txd);
1475 dev_err(&pl08x->adev->dev,
1476 "DMA slave configuration botched?\n");
1477 return NULL;
1478 }
1479
409ec8db
RK
1480 txd->cctl = cctl | pl08x_select_bus(src_buses, dst_buses);
1481
95442b22 1482 if (plchan->cfg.device_fc)
db8196df 1483 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER :
0a235657
VK
1484 PL080_FLOW_PER2MEM_PER;
1485 else
db8196df 1486 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER :
0a235657
VK
1487 PL080_FLOW_PER2MEM;
1488
1489 txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1490
c48d4963
RK
1491 ret = pl08x_request_mux(plchan);
1492 if (ret < 0) {
1493 pl08x_free_txd(pl08x, txd);
1494 dev_dbg(&pl08x->adev->dev,
1495 "unable to mux for transfer on %s due to platform restrictions\n",
1496 plchan->name);
1497 return NULL;
1498 }
1499
1500 dev_dbg(&pl08x->adev->dev, "allocated DMA request signal %d for xfer on %s\n",
1501 plchan->signal, plchan->name);
1502
1503 /* Assign the flow control signal to this channel */
1504 if (direction == DMA_MEM_TO_DEV)
1505 txd->ccfg |= plchan->signal << PL080_CONFIG_DST_SEL_SHIFT;
1506 else
1507 txd->ccfg |= plchan->signal << PL080_CONFIG_SRC_SEL_SHIFT;
1508
b7f69d9d
VK
1509 for_each_sg(sgl, sg, sg_len, tmp) {
1510 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1511 if (!dsg) {
c48d4963 1512 pl08x_release_mux(plchan);
b7f69d9d
VK
1513 pl08x_free_txd(pl08x, txd);
1514 dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n",
1515 __func__);
1516 return NULL;
1517 }
1518 list_add_tail(&dsg->node, &txd->dsg_list);
1519
1520 dsg->len = sg_dma_len(sg);
db8196df 1521 if (direction == DMA_MEM_TO_DEV) {
cbb796cc 1522 dsg->src_addr = sg_dma_address(sg);
b7f69d9d
VK
1523 dsg->dst_addr = slave_addr;
1524 } else {
1525 dsg->src_addr = slave_addr;
cbb796cc 1526 dsg->dst_addr = sg_dma_address(sg);
b7f69d9d
VK
1527 }
1528 }
1529
e8689e63
LW
1530 ret = pl08x_prep_channel_resources(plchan, txd);
1531 if (ret)
1532 return NULL;
e8689e63
LW
1533
1534 return &txd->tx;
1535}
1536
1537static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1538 unsigned long arg)
1539{
1540 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1541 struct pl08x_driver_data *pl08x = plchan->host;
1542 unsigned long flags;
1543 int ret = 0;
1544
1545 /* Controls applicable to inactive channels */
1546 if (cmd == DMA_SLAVE_CONFIG) {
f0fd9446
RKAL
1547 return dma_set_runtime_config(chan,
1548 (struct dma_slave_config *)arg);
e8689e63
LW
1549 }
1550
1551 /*
1552 * Anything succeeds on channels with no physical allocation and
1553 * no queued transfers.
1554 */
1555 spin_lock_irqsave(&plchan->lock, flags);
1556 if (!plchan->phychan && !plchan->at) {
1557 spin_unlock_irqrestore(&plchan->lock, flags);
1558 return 0;
1559 }
1560
1561 switch (cmd) {
1562 case DMA_TERMINATE_ALL:
1563 plchan->state = PL08X_CHAN_IDLE;
1564
1565 if (plchan->phychan) {
fb526210 1566 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
e8689e63
LW
1567
1568 /*
1569 * Mark physical channel as free and free any slave
1570 * signal
1571 */
8c8cc2b1 1572 release_phy_channel(plchan);
88c08a3f 1573 plchan->phychan_hold = 0;
e8689e63 1574 }
e8689e63
LW
1575 /* Dequeue jobs and free LLIs */
1576 if (plchan->at) {
c48d4963
RK
1577 /* Killing this one off, release its mux */
1578 pl08x_release_mux(plchan);
e8689e63
LW
1579 pl08x_free_txd(pl08x, plchan->at);
1580 plchan->at = NULL;
1581 }
1582 /* Dequeue jobs not yet fired as well */
1583 pl08x_free_txd_list(pl08x, plchan);
1584 break;
1585 case DMA_PAUSE:
1586 pl08x_pause_phy_chan(plchan->phychan);
1587 plchan->state = PL08X_CHAN_PAUSED;
1588 break;
1589 case DMA_RESUME:
1590 pl08x_resume_phy_chan(plchan->phychan);
1591 plchan->state = PL08X_CHAN_RUNNING;
1592 break;
1593 default:
1594 /* Unknown command */
1595 ret = -ENXIO;
1596 break;
1597 }
1598
1599 spin_unlock_irqrestore(&plchan->lock, flags);
1600
1601 return ret;
1602}
1603
1604bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1605{
7703eac9 1606 struct pl08x_dma_chan *plchan;
e8689e63
LW
1607 char *name = chan_id;
1608
7703eac9
RKAL
1609 /* Reject channels for devices not bound to this driver */
1610 if (chan->device->dev->driver != &pl08x_amba_driver.drv)
1611 return false;
1612
1613 plchan = to_pl08x_chan(chan);
1614
e8689e63
LW
1615 /* Check that the channel is not taken! */
1616 if (!strcmp(plchan->name, name))
1617 return true;
1618
1619 return false;
1620}
1621
1622/*
1623 * Just check that the device is there and active
94ae8522
RKAL
1624 * TODO: turn this bit on/off depending on the number of physical channels
1625 * actually used, if it is zero... well shut it off. That will save some
1626 * power. Cut the clock at the same time.
e8689e63
LW
1627 */
1628static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1629{
affa115e
LW
1630 /* The Nomadik variant does not have the config register */
1631 if (pl08x->vd->nomadik)
1632 return;
48a59ef3 1633 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
e8689e63
LW
1634}
1635
3d992e1a
RKAL
1636static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1637{
1638 struct device *dev = txd->tx.chan->device->dev;
b7f69d9d 1639 struct pl08x_sg *dsg;
3d992e1a
RKAL
1640
1641 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1642 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
b7f69d9d
VK
1643 list_for_each_entry(dsg, &txd->dsg_list, node)
1644 dma_unmap_single(dev, dsg->src_addr, dsg->len,
1645 DMA_TO_DEVICE);
1646 else {
1647 list_for_each_entry(dsg, &txd->dsg_list, node)
1648 dma_unmap_page(dev, dsg->src_addr, dsg->len,
1649 DMA_TO_DEVICE);
1650 }
3d992e1a
RKAL
1651 }
1652 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1653 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
b7f69d9d
VK
1654 list_for_each_entry(dsg, &txd->dsg_list, node)
1655 dma_unmap_single(dev, dsg->dst_addr, dsg->len,
1656 DMA_FROM_DEVICE);
3d992e1a 1657 else
b7f69d9d
VK
1658 list_for_each_entry(dsg, &txd->dsg_list, node)
1659 dma_unmap_page(dev, dsg->dst_addr, dsg->len,
1660 DMA_FROM_DEVICE);
3d992e1a
RKAL
1661 }
1662}
1663
e8689e63
LW
1664static void pl08x_tasklet(unsigned long data)
1665{
1666 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
e8689e63 1667 struct pl08x_driver_data *pl08x = plchan->host;
bf072af4 1668 unsigned long flags;
a936e793 1669 LIST_HEAD(head);
e8689e63 1670
bf072af4 1671 spin_lock_irqsave(&plchan->lock, flags);
a936e793 1672 list_splice_tail_init(&plchan->done_list, &head);
8087aacd 1673
94ae8522 1674 /* If a new descriptor is queued, set it up plchan->at is NULL here */
ea160561 1675 if (!list_empty(&plchan->issued_list)) {
eab82533 1676 pl08x_start_next_txd(plchan);
ea160561 1677 } else if (!list_empty(&plchan->pend_list) || plchan->phychan_hold) {
8087aacd
RKAL
1678 /*
1679 * This channel is still in use - we have a new txd being
1680 * prepared and will soon be queued. Don't give up the
1681 * physical channel.
1682 */
e8689e63
LW
1683 } else {
1684 struct pl08x_dma_chan *waiting = NULL;
1685
1686 /*
1687 * No more jobs, so free up the physical channel
e8689e63 1688 */
8c8cc2b1 1689 release_phy_channel(plchan);
e8689e63
LW
1690 plchan->state = PL08X_CHAN_IDLE;
1691
1692 /*
94ae8522
RKAL
1693 * And NOW before anyone else can grab that free:d up
1694 * physical channel, see if there is some memcpy pending
1695 * that seriously needs to start because of being stacked
1696 * up while we were choking the physical channels with data.
e8689e63
LW
1697 */
1698 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1699 chan.device_node) {
7847f6b5 1700 if (waiting->state == PL08X_CHAN_WAITING) {
e8689e63
LW
1701 int ret;
1702
1703 /* This should REALLY not fail now */
c48d4963 1704 ret = prep_phy_channel(waiting);
e8689e63 1705 BUG_ON(ret);
8087aacd 1706 waiting->phychan_hold--;
e8689e63 1707 waiting->state = PL08X_CHAN_RUNNING;
eab82533
RK
1708 /*
1709 * Eww. We know this isn't going to deadlock
1710 * but lockdep probably doens't.
1711 */
1712 spin_lock(&waiting->lock);
1713 pl08x_start_next_txd(waiting);
1714 spin_unlock(&waiting->lock);
e8689e63
LW
1715 break;
1716 }
1717 }
1718 }
1719
bf072af4 1720 spin_unlock_irqrestore(&plchan->lock, flags);
858c21c0 1721
a936e793
RK
1722 while (!list_empty(&head)) {
1723 struct pl08x_txd *txd = list_first_entry(&head,
1724 struct pl08x_txd, node);
3d992e1a
RKAL
1725 dma_async_tx_callback callback = txd->tx.callback;
1726 void *callback_param = txd->tx.callback_param;
1727
a936e793
RK
1728 list_del(&txd->node);
1729
3d992e1a
RKAL
1730 /* Don't try to unmap buffers on slave channels */
1731 if (!plchan->slave)
1732 pl08x_unmap_buffers(txd);
1733
1734 /* Free the descriptor */
1735 spin_lock_irqsave(&plchan->lock, flags);
1736 pl08x_free_txd(pl08x, txd);
1737 spin_unlock_irqrestore(&plchan->lock, flags);
1738
1739 /* Callback to signal completion */
1740 if (callback)
1741 callback(callback_param);
1742 }
e8689e63
LW
1743}
1744
1745static irqreturn_t pl08x_irq(int irq, void *dev)
1746{
1747 struct pl08x_driver_data *pl08x = dev;
28da2836
VK
1748 u32 mask = 0, err, tc, i;
1749
1750 /* check & clear - ERR & TC interrupts */
1751 err = readl(pl08x->base + PL080_ERR_STATUS);
1752 if (err) {
1753 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1754 __func__, err);
1755 writel(err, pl08x->base + PL080_ERR_CLEAR);
e8689e63 1756 }
d29bf019 1757 tc = readl(pl08x->base + PL080_TC_STATUS);
28da2836
VK
1758 if (tc)
1759 writel(tc, pl08x->base + PL080_TC_CLEAR);
1760
1761 if (!err && !tc)
1762 return IRQ_NONE;
1763
e8689e63 1764 for (i = 0; i < pl08x->vd->channels; i++) {
28da2836 1765 if (((1 << i) & err) || ((1 << i) & tc)) {
e8689e63
LW
1766 /* Locate physical channel */
1767 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1768 struct pl08x_dma_chan *plchan = phychan->serving;
a936e793 1769 struct pl08x_txd *tx;
e8689e63 1770
28da2836
VK
1771 if (!plchan) {
1772 dev_err(&pl08x->adev->dev,
1773 "%s Error TC interrupt on unused channel: 0x%08x\n",
1774 __func__, i);
1775 continue;
1776 }
1777
a936e793
RK
1778 spin_lock(&plchan->lock);
1779 tx = plchan->at;
1780 if (tx) {
1781 plchan->at = NULL;
c48d4963
RK
1782 /*
1783 * This descriptor is done, release its mux
1784 * reservation.
1785 */
1786 pl08x_release_mux(plchan);
a936e793
RK
1787 dma_cookie_complete(&tx->tx);
1788 list_add_tail(&tx->node, &plchan->done_list);
1789 }
1790 spin_unlock(&plchan->lock);
1791
e8689e63
LW
1792 /* Schedule tasklet on this channel */
1793 tasklet_schedule(&plchan->tasklet);
e8689e63
LW
1794 mask |= (1 << i);
1795 }
1796 }
e8689e63
LW
1797
1798 return mask ? IRQ_HANDLED : IRQ_NONE;
1799}
1800
121c8476
RKAL
1801static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1802{
121c8476
RKAL
1803 chan->slave = true;
1804 chan->name = chan->cd->bus_id;
ed91c13d
RK
1805 chan->cfg.src_addr = chan->cd->addr;
1806 chan->cfg.dst_addr = chan->cd->addr;
121c8476
RKAL
1807}
1808
e8689e63
LW
1809/*
1810 * Initialise the DMAC memcpy/slave channels.
1811 * Make a local wrapper to hold required data
1812 */
1813static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
3e27ee84 1814 struct dma_device *dmadev, unsigned int channels, bool slave)
e8689e63
LW
1815{
1816 struct pl08x_dma_chan *chan;
1817 int i;
1818
1819 INIT_LIST_HEAD(&dmadev->channels);
94ae8522 1820
e8689e63
LW
1821 /*
1822 * Register as many many memcpy as we have physical channels,
1823 * we won't always be able to use all but the code will have
1824 * to cope with that situation.
1825 */
1826 for (i = 0; i < channels; i++) {
b201c111 1827 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
e8689e63
LW
1828 if (!chan) {
1829 dev_err(&pl08x->adev->dev,
1830 "%s no memory for channel\n", __func__);
1831 return -ENOMEM;
1832 }
1833
1834 chan->host = pl08x;
1835 chan->state = PL08X_CHAN_IDLE;
ad0de2ac 1836 chan->signal = -1;
e8689e63
LW
1837
1838 if (slave) {
e8689e63 1839 chan->cd = &pl08x->pd->slave_channels[i];
121c8476 1840 pl08x_dma_slave_init(chan);
e8689e63
LW
1841 } else {
1842 chan->cd = &pl08x->pd->memcpy_channel;
1843 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1844 if (!chan->name) {
1845 kfree(chan);
1846 return -ENOMEM;
1847 }
1848 }
175a5e61 1849 dev_dbg(&pl08x->adev->dev,
e8689e63
LW
1850 "initialize virtual channel \"%s\"\n",
1851 chan->name);
1852
1853 chan->chan.device = dmadev;
d3ee98cd 1854 dma_cookie_init(&chan->chan);
e8689e63
LW
1855
1856 spin_lock_init(&chan->lock);
15c17232 1857 INIT_LIST_HEAD(&chan->pend_list);
ea160561 1858 INIT_LIST_HEAD(&chan->issued_list);
a936e793 1859 INIT_LIST_HEAD(&chan->done_list);
e8689e63
LW
1860 tasklet_init(&chan->tasklet, pl08x_tasklet,
1861 (unsigned long) chan);
1862
1863 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1864 }
1865 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1866 i, slave ? "slave" : "memcpy");
1867 return i;
1868}
1869
1870static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1871{
1872 struct pl08x_dma_chan *chan = NULL;
1873 struct pl08x_dma_chan *next;
1874
1875 list_for_each_entry_safe(chan,
1876 next, &dmadev->channels, chan.device_node) {
1877 list_del(&chan->chan.device_node);
1878 kfree(chan);
1879 }
1880}
1881
1882#ifdef CONFIG_DEBUG_FS
1883static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1884{
1885 switch (state) {
1886 case PL08X_CHAN_IDLE:
1887 return "idle";
1888 case PL08X_CHAN_RUNNING:
1889 return "running";
1890 case PL08X_CHAN_PAUSED:
1891 return "paused";
1892 case PL08X_CHAN_WAITING:
1893 return "waiting";
1894 default:
1895 break;
1896 }
1897 return "UNKNOWN STATE";
1898}
1899
1900static int pl08x_debugfs_show(struct seq_file *s, void *data)
1901{
1902 struct pl08x_driver_data *pl08x = s->private;
1903 struct pl08x_dma_chan *chan;
1904 struct pl08x_phy_chan *ch;
1905 unsigned long flags;
1906 int i;
1907
1908 seq_printf(s, "PL08x physical channels:\n");
1909 seq_printf(s, "CHANNEL:\tUSER:\n");
1910 seq_printf(s, "--------\t-----\n");
1911 for (i = 0; i < pl08x->vd->channels; i++) {
1912 struct pl08x_dma_chan *virt_chan;
1913
1914 ch = &pl08x->phy_chans[i];
1915
1916 spin_lock_irqsave(&ch->lock, flags);
1917 virt_chan = ch->serving;
1918
affa115e
LW
1919 seq_printf(s, "%d\t\t%s%s\n",
1920 ch->id,
1921 virt_chan ? virt_chan->name : "(none)",
1922 ch->locked ? " LOCKED" : "");
e8689e63
LW
1923
1924 spin_unlock_irqrestore(&ch->lock, flags);
1925 }
1926
1927 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1928 seq_printf(s, "CHANNEL:\tSTATE:\n");
1929 seq_printf(s, "--------\t------\n");
1930 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
3e2a037c 1931 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1932 pl08x_state_str(chan->state));
1933 }
1934
1935 seq_printf(s, "\nPL08x virtual slave channels:\n");
1936 seq_printf(s, "CHANNEL:\tSTATE:\n");
1937 seq_printf(s, "--------\t------\n");
1938 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
3e2a037c 1939 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1940 pl08x_state_str(chan->state));
1941 }
1942
1943 return 0;
1944}
1945
1946static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1947{
1948 return single_open(file, pl08x_debugfs_show, inode->i_private);
1949}
1950
1951static const struct file_operations pl08x_debugfs_operations = {
1952 .open = pl08x_debugfs_open,
1953 .read = seq_read,
1954 .llseek = seq_lseek,
1955 .release = single_release,
1956};
1957
1958static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1959{
1960 /* Expose a simple debugfs interface to view all clocks */
3e27ee84
VK
1961 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1962 S_IFREG | S_IRUGO, NULL, pl08x,
1963 &pl08x_debugfs_operations);
e8689e63
LW
1964}
1965
1966#else
1967static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1968{
1969}
1970#endif
1971
aa25afad 1972static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
e8689e63
LW
1973{
1974 struct pl08x_driver_data *pl08x;
f96ca9ec 1975 const struct vendor_data *vd = id->data;
e8689e63
LW
1976 int ret = 0;
1977 int i;
1978
1979 ret = amba_request_regions(adev, NULL);
1980 if (ret)
1981 return ret;
1982
1983 /* Create the driver state holder */
b201c111 1984 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
e8689e63
LW
1985 if (!pl08x) {
1986 ret = -ENOMEM;
1987 goto out_no_pl08x;
1988 }
1989
1990 /* Initialize memcpy engine */
1991 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1992 pl08x->memcpy.dev = &adev->dev;
1993 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1994 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1995 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1996 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1997 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1998 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1999 pl08x->memcpy.device_control = pl08x_control;
2000
2001 /* Initialize slave engine */
2002 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
2003 pl08x->slave.dev = &adev->dev;
2004 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
2005 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
2006 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
2007 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
2008 pl08x->slave.device_issue_pending = pl08x_issue_pending;
2009 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
2010 pl08x->slave.device_control = pl08x_control;
2011
2012 /* Get the platform data */
2013 pl08x->pd = dev_get_platdata(&adev->dev);
2014 if (!pl08x->pd) {
2015 dev_err(&adev->dev, "no platform data supplied\n");
2016 goto out_no_platdata;
2017 }
2018
2019 /* Assign useful pointers to the driver state */
2020 pl08x->adev = adev;
2021 pl08x->vd = vd;
2022
30749cb4
RKAL
2023 /* By default, AHB1 only. If dualmaster, from platform */
2024 pl08x->lli_buses = PL08X_AHB1;
2025 pl08x->mem_buses = PL08X_AHB1;
2026 if (pl08x->vd->dualmaster) {
2027 pl08x->lli_buses = pl08x->pd->lli_buses;
2028 pl08x->mem_buses = pl08x->pd->mem_buses;
2029 }
2030
e8689e63
LW
2031 /* A DMA memory pool for LLIs, align on 1-byte boundary */
2032 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
2033 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
2034 if (!pl08x->pool) {
2035 ret = -ENOMEM;
2036 goto out_no_lli_pool;
2037 }
2038
e8689e63
LW
2039 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
2040 if (!pl08x->base) {
2041 ret = -ENOMEM;
2042 goto out_no_ioremap;
2043 }
2044
2045 /* Turn on the PL08x */
2046 pl08x_ensure_on(pl08x);
2047
94ae8522 2048 /* Attach the interrupt handler */
e8689e63
LW
2049 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
2050 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
2051
2052 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
b05cd8f4 2053 DRIVER_NAME, pl08x);
e8689e63
LW
2054 if (ret) {
2055 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
2056 __func__, adev->irq[0]);
2057 goto out_no_irq;
2058 }
2059
2060 /* Initialize physical channels */
affa115e 2061 pl08x->phy_chans = kzalloc((vd->channels * sizeof(*pl08x->phy_chans)),
e8689e63
LW
2062 GFP_KERNEL);
2063 if (!pl08x->phy_chans) {
2064 dev_err(&adev->dev, "%s failed to allocate "
2065 "physical channel holders\n",
2066 __func__);
2067 goto out_no_phychans;
2068 }
2069
2070 for (i = 0; i < vd->channels; i++) {
2071 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
2072
2073 ch->id = i;
2074 ch->base = pl08x->base + PL080_Cx_BASE(i);
2075 spin_lock_init(&ch->lock);
affa115e
LW
2076
2077 /*
2078 * Nomadik variants can have channels that are locked
2079 * down for the secure world only. Lock up these channels
2080 * by perpetually serving a dummy virtual channel.
2081 */
2082 if (vd->nomadik) {
2083 u32 val;
2084
2085 val = readl(ch->base + PL080_CH_CONFIG);
2086 if (val & (PL080N_CONFIG_ITPROT | PL080N_CONFIG_SECPROT)) {
2087 dev_info(&adev->dev, "physical channel %d reserved for secure access only\n", i);
2088 ch->locked = true;
2089 }
2090 }
2091
175a5e61
VK
2092 dev_dbg(&adev->dev, "physical channel %d is %s\n",
2093 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
e8689e63
LW
2094 }
2095
2096 /* Register as many memcpy channels as there are physical channels */
2097 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
2098 pl08x->vd->channels, false);
2099 if (ret <= 0) {
2100 dev_warn(&pl08x->adev->dev,
2101 "%s failed to enumerate memcpy channels - %d\n",
2102 __func__, ret);
2103 goto out_no_memcpy;
2104 }
2105 pl08x->memcpy.chancnt = ret;
2106
2107 /* Register slave channels */
2108 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
3e27ee84 2109 pl08x->pd->num_slave_channels, true);
e8689e63
LW
2110 if (ret <= 0) {
2111 dev_warn(&pl08x->adev->dev,
2112 "%s failed to enumerate slave channels - %d\n",
2113 __func__, ret);
2114 goto out_no_slave;
2115 }
2116 pl08x->slave.chancnt = ret;
2117
2118 ret = dma_async_device_register(&pl08x->memcpy);
2119 if (ret) {
2120 dev_warn(&pl08x->adev->dev,
2121 "%s failed to register memcpy as an async device - %d\n",
2122 __func__, ret);
2123 goto out_no_memcpy_reg;
2124 }
2125
2126 ret = dma_async_device_register(&pl08x->slave);
2127 if (ret) {
2128 dev_warn(&pl08x->adev->dev,
2129 "%s failed to register slave as an async device - %d\n",
2130 __func__, ret);
2131 goto out_no_slave_reg;
2132 }
2133
2134 amba_set_drvdata(adev, pl08x);
2135 init_pl08x_debugfs(pl08x);
b05cd8f4
RKAL
2136 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
2137 amba_part(adev), amba_rev(adev),
2138 (unsigned long long)adev->res.start, adev->irq[0]);
b7b6018b 2139
e8689e63
LW
2140 return 0;
2141
2142out_no_slave_reg:
2143 dma_async_device_unregister(&pl08x->memcpy);
2144out_no_memcpy_reg:
2145 pl08x_free_virtual_channels(&pl08x->slave);
2146out_no_slave:
2147 pl08x_free_virtual_channels(&pl08x->memcpy);
2148out_no_memcpy:
2149 kfree(pl08x->phy_chans);
2150out_no_phychans:
2151 free_irq(adev->irq[0], pl08x);
2152out_no_irq:
2153 iounmap(pl08x->base);
2154out_no_ioremap:
2155 dma_pool_destroy(pl08x->pool);
2156out_no_lli_pool:
2157out_no_platdata:
2158 kfree(pl08x);
2159out_no_pl08x:
2160 amba_release_regions(adev);
2161 return ret;
2162}
2163
2164/* PL080 has 8 channels and the PL080 have just 2 */
2165static struct vendor_data vendor_pl080 = {
e8689e63
LW
2166 .channels = 8,
2167 .dualmaster = true,
2168};
2169
affa115e
LW
2170static struct vendor_data vendor_nomadik = {
2171 .channels = 8,
2172 .dualmaster = true,
2173 .nomadik = true,
2174};
2175
e8689e63 2176static struct vendor_data vendor_pl081 = {
e8689e63
LW
2177 .channels = 2,
2178 .dualmaster = false,
2179};
2180
2181static struct amba_id pl08x_ids[] = {
2182 /* PL080 */
2183 {
2184 .id = 0x00041080,
2185 .mask = 0x000fffff,
2186 .data = &vendor_pl080,
2187 },
2188 /* PL081 */
2189 {
2190 .id = 0x00041081,
2191 .mask = 0x000fffff,
2192 .data = &vendor_pl081,
2193 },
2194 /* Nomadik 8815 PL080 variant */
2195 {
affa115e 2196 .id = 0x00280080,
e8689e63 2197 .mask = 0x00ffffff,
affa115e 2198 .data = &vendor_nomadik,
e8689e63
LW
2199 },
2200 { 0, 0 },
2201};
2202
037566df
DM
2203MODULE_DEVICE_TABLE(amba, pl08x_ids);
2204
e8689e63
LW
2205static struct amba_driver pl08x_amba_driver = {
2206 .drv.name = DRIVER_NAME,
2207 .id_table = pl08x_ids,
2208 .probe = pl08x_probe,
2209};
2210
2211static int __init pl08x_init(void)
2212{
2213 int retval;
2214 retval = amba_driver_register(&pl08x_amba_driver);
2215 if (retval)
2216 printk(KERN_WARNING DRIVER_NAME
e8b5e11d 2217 "failed to register as an AMBA device (%d)\n",
e8689e63
LW
2218 retval);
2219 return retval;
2220}
2221subsys_initcall(pl08x_init);
This page took 0.201204 seconds and 5 git commands to generate.