I/OAT: Add watchdog/reset functionality to ioatdma
[deliverable/linux.git] / drivers / dma / ioatdma.h
CommitLineData
0bbd5f4e 1/*
7bb67c14 2 * Copyright(c) 2004 - 2007 Intel Corporation. All rights reserved.
0bbd5f4e
CL
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef IOATDMA_H
22#define IOATDMA_H
23
24#include <linux/dmaengine.h>
25#include "ioatdma_hw.h"
26#include <linux/init.h>
27#include <linux/dmapool.h>
28#include <linux/cache.h>
57c651f7 29#include <linux/pci_ids.h>
0bbd5f4e 30
09177e85 31#define IOAT_DMA_VERSION "2.18"
5149fd01 32
3e037454
SN
33enum ioat_interrupt {
34 none = 0,
35 msix_multi_vector = 1,
36 msix_single_vector = 2,
37 msi = 3,
38 intx = 4,
39};
40
0bbd5f4e 41#define IOAT_LOW_COMPLETION_MASK 0xffffffc0
7bb67c14 42#define IOAT_DMA_DCA_ANY_CPU ~0
09177e85 43#define IOAT_WATCHDOG_PERIOD (2 * HZ)
7bb67c14 44
0bbd5f4e 45
0bbd5f4e 46/**
8ab89567 47 * struct ioatdma_device - internal representation of a IOAT device
0bbd5f4e
CL
48 * @pdev: PCI-Express device
49 * @reg_base: MMIO register space base address
50 * @dma_pool: for allocating DMA descriptors
51 * @common: embedded struct dma_device
8ab89567 52 * @version: version of ioatdma device
7bb67c14
SN
53 * @irq_mode: which style irq to use
54 * @msix_entries: irq handlers
55 * @idx: per channel data
0bbd5f4e
CL
56 */
57
8ab89567 58struct ioatdma_device {
0bbd5f4e 59 struct pci_dev *pdev;
47b16539 60 void __iomem *reg_base;
0bbd5f4e
CL
61 struct pci_pool *dma_pool;
62 struct pci_pool *completion_pool;
0bbd5f4e 63 struct dma_device common;
8ab89567 64 u8 version;
3e037454 65 enum ioat_interrupt irq_mode;
09177e85 66 struct delayed_work work;
3e037454
SN
67 struct msix_entry msix_entries[4];
68 struct ioat_dma_chan *idx[4];
0bbd5f4e
CL
69};
70
71/**
72 * struct ioat_dma_chan - internal representation of a DMA channel
0bbd5f4e 73 */
0bbd5f4e
CL
74struct ioat_dma_chan {
75
47b16539 76 void __iomem *reg_base;
0bbd5f4e
CL
77
78 dma_cookie_t completed_cookie;
79 unsigned long last_completion;
09177e85 80 unsigned long last_completion_time;
0bbd5f4e 81
711924b1 82 size_t xfercap; /* XFERCAP register value expanded out */
0bbd5f4e
CL
83
84 spinlock_t cleanup_lock;
85 spinlock_t desc_lock;
86 struct list_head free_desc;
87 struct list_head used_desc;
09177e85
MS
88 unsigned long watchdog_completion;
89 int watchdog_tcp_cookie;
90 u32 watchdog_last_tcp_cookie;
91 struct delayed_work work;
0bbd5f4e
CL
92
93 int pending;
7bb67c14
SN
94 int dmacount;
95 int desccount;
0bbd5f4e 96
8ab89567 97 struct ioatdma_device *device;
0bbd5f4e
CL
98 struct dma_chan common;
99
100 dma_addr_t completion_addr;
101 union {
102 u64 full; /* HW completion writeback */
103 struct {
104 u32 low;
105 u32 high;
106 };
107 } *completion_virt;
09177e85 108 unsigned long last_compl_desc_addr_hw;
3e037454 109 struct tasklet_struct cleanup_task;
0bbd5f4e
CL
110};
111
112/* wrapper around hardware descriptor format + additional software fields */
113
114/**
115 * struct ioat_desc_sw - wrapper around hardware descriptor
116 * @hw: hardware DMA descriptor
7405f74b
DW
117 * @node: this descriptor will either be on the free list,
118 * or attached to a transaction list (async_tx.tx_list)
119 * @tx_cnt: number of descriptors required to complete the transaction
120 * @async_tx: the generic software descriptor for all engines
0bbd5f4e 121 */
0bbd5f4e
CL
122struct ioat_desc_sw {
123 struct ioat_dma_descriptor *hw;
124 struct list_head node;
7405f74b 125 int tx_cnt;
7f2b291f
SN
126 size_t len;
127 dma_addr_t src;
128 dma_addr_t dst;
7405f74b 129 struct dma_async_tx_descriptor async_tx;
0bbd5f4e
CL
130};
131
8ab89567
SN
132#if defined(CONFIG_INTEL_IOATDMA) || defined(CONFIG_INTEL_IOATDMA_MODULE)
133struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
134 void __iomem *iobase);
135void ioat_dma_remove(struct ioatdma_device *device);
7bb67c14
SN
136struct dca_provider *ioat_dca_init(struct pci_dev *pdev, void __iomem *iobase);
137struct dca_provider *ioat2_dca_init(struct pci_dev *pdev, void __iomem *iobase);
8ab89567
SN
138#else
139#define ioat_dma_probe(pdev, iobase) NULL
140#define ioat_dma_remove(device) do { } while (0)
2ed6dc34 141#define ioat_dca_init(pdev, iobase) NULL
7bb67c14 142#define ioat2_dca_init(pdev, iobase) NULL
8ab89567
SN
143#endif
144
0bbd5f4e 145#endif /* IOATDMA_H */
This page took 0.572417 seconds and 5 git commands to generate.