dma: mv_xor: get rid of the pdev pointer in mv_xor_device
[deliverable/linux.git] / drivers / dma / mv_xor.h
CommitLineData
ff7b0479
SB
1/*
2 * Copyright (C) 2007, 2008, Marvell International Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
11 * for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software Foundation,
15 * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
16 */
17
18#ifndef MV_XOR_H
19#define MV_XOR_H
20
21#include <linux/types.h>
22#include <linux/io.h>
23#include <linux/dmaengine.h>
24#include <linux/interrupt.h>
25
26#define USE_TIMER
27#define MV_XOR_SLOT_SIZE 64
28#define MV_XOR_THRESHOLD 1
60d151f3 29#define MV_XOR_MAX_CHANNELS 2
ff7b0479
SB
30
31#define XOR_OPERATION_MODE_XOR 0
32#define XOR_OPERATION_MODE_MEMCPY 2
33#define XOR_OPERATION_MODE_MEMSET 4
34
35#define XOR_CURR_DESC(chan) (chan->mmr_base + 0x210 + (chan->idx * 4))
36#define XOR_NEXT_DESC(chan) (chan->mmr_base + 0x200 + (chan->idx * 4))
37#define XOR_BYTE_COUNT(chan) (chan->mmr_base + 0x220 + (chan->idx * 4))
38#define XOR_DEST_POINTER(chan) (chan->mmr_base + 0x2B0 + (chan->idx * 4))
39#define XOR_BLOCK_SIZE(chan) (chan->mmr_base + 0x2C0 + (chan->idx * 4))
40#define XOR_INIT_VALUE_LOW(chan) (chan->mmr_base + 0x2E0)
41#define XOR_INIT_VALUE_HIGH(chan) (chan->mmr_base + 0x2E4)
42
43#define XOR_CONFIG(chan) (chan->mmr_base + 0x10 + (chan->idx * 4))
44#define XOR_ACTIVATION(chan) (chan->mmr_base + 0x20 + (chan->idx * 4))
45#define XOR_INTR_CAUSE(chan) (chan->mmr_base + 0x30)
46#define XOR_INTR_MASK(chan) (chan->mmr_base + 0x40)
47#define XOR_ERROR_CAUSE(chan) (chan->mmr_base + 0x50)
48#define XOR_ERROR_ADDR(chan) (chan->mmr_base + 0x60)
49#define XOR_INTR_MASK_VALUE 0x3F5
50
51#define WINDOW_BASE(w) (0x250 + ((w) << 2))
52#define WINDOW_SIZE(w) (0x270 + ((w) << 2))
53#define WINDOW_REMAP_HIGH(w) (0x290 + ((w) << 2))
54#define WINDOW_BAR_ENABLE(chan) (0x240 + ((chan) << 2))
55
61971656 56struct mv_xor_private {
60d151f3
TP
57 void __iomem *xor_base;
58 void __iomem *xor_high_base;
59 struct clk *clk;
60 struct mv_xor_device *channels[MV_XOR_MAX_CHANNELS];
ff7b0479
SB
61};
62
63
64/**
65 * struct mv_xor_device - internal representation of a XOR device
66 * @pdev: Platform device
67 * @id: HW XOR Device selector
68 * @dma_desc_pool: base of DMA descriptor region (DMA address)
69 * @dma_desc_pool_virt: base of DMA descriptor region (CPU address)
70 * @common: embedded struct dma_device
71 */
72struct mv_xor_device {
ff7b0479
SB
73 dma_addr_t dma_desc_pool;
74 void *dma_desc_pool_virt;
09f2b786 75 size_t pool_size;
ff7b0479 76 struct dma_device common;
61971656 77 struct mv_xor_private *shared;
ff7b0479
SB
78};
79
80/**
81 * struct mv_xor_chan - internal representation of a XOR channel
82 * @pending: allows batching of hardware operations
ff7b0479
SB
83 * @lock: serializes enqueue/dequeue operations to the descriptors pool
84 * @mmr_base: memory mapped register base
85 * @idx: the index of the xor channel
86 * @chain: device chain view of the descriptors
87 * @completed_slots: slots completed by HW but still need to be acked
88 * @device: parent device
89 * @common: common dmaengine channel object members
90 * @last_used: place holder for allocation to continue from where it left off
91 * @all_slots: complete domain of slots usable by the channel
92 * @slots_allocated: records the actual size of the descriptor slot pool
93 * @irq_tasklet: bottom half where mv_xor_slot_cleanup runs
94 */
95struct mv_xor_chan {
96 int pending;
ff7b0479
SB
97 spinlock_t lock; /* protects the descriptor slot pool */
98 void __iomem *mmr_base;
99 unsigned int idx;
100 enum dma_transaction_type current_type;
101 struct list_head chain;
102 struct list_head completed_slots;
103 struct mv_xor_device *device;
104 struct dma_chan common;
105 struct mv_xor_desc_slot *last_used;
106 struct list_head all_slots;
107 int slots_allocated;
108 struct tasklet_struct irq_tasklet;
109#ifdef USE_TIMER
110 unsigned long cleanup_time;
111 u32 current_on_last_cleanup;
ff7b0479
SB
112#endif
113};
114
115/**
116 * struct mv_xor_desc_slot - software descriptor
117 * @slot_node: node on the mv_xor_chan.all_slots list
118 * @chain_node: node on the mv_xor_chan.chain list
119 * @completed_node: node on the mv_xor_chan.completed_slots list
120 * @hw_desc: virtual address of the hardware descriptor chain
121 * @phys: hardware address of the hardware descriptor chain
122 * @group_head: first operation in a transaction
123 * @slot_cnt: total slots used in an transaction (group of operations)
124 * @slots_per_op: number of slots per operation
125 * @idx: pool index
126 * @unmap_src_cnt: number of xor sources
127 * @unmap_len: transaction bytecount
64203b67 128 * @tx_list: list of slots that make up a multi-descriptor transaction
ff7b0479 129 * @async_tx: support for the async_tx api
ff7b0479
SB
130 * @xor_check_result: result of zero sum
131 * @crc32_result: result crc calculation
132 */
133struct mv_xor_desc_slot {
134 struct list_head slot_node;
135 struct list_head chain_node;
136 struct list_head completed_node;
137 enum dma_transaction_type type;
138 void *hw_desc;
139 struct mv_xor_desc_slot *group_head;
140 u16 slot_cnt;
141 u16 slots_per_op;
142 u16 idx;
143 u16 unmap_src_cnt;
144 u32 value;
145 size_t unmap_len;
64203b67 146 struct list_head tx_list;
ff7b0479
SB
147 struct dma_async_tx_descriptor async_tx;
148 union {
149 u32 *xor_check_result;
150 u32 *crc32_result;
151 };
152#ifdef USE_TIMER
153 unsigned long arrival_time;
154 struct timer_list timeout;
155#endif
156};
157
158/* This structure describes XOR descriptor size 64bytes */
159struct mv_xor_desc {
160 u32 status; /* descriptor execution status */
161 u32 crc32_result; /* result of CRC-32 calculation */
162 u32 desc_command; /* type of operation to be carried out */
163 u32 phy_next_desc; /* next descriptor address pointer */
164 u32 byte_count; /* size of src/dst blocks in bytes */
165 u32 phy_dest_addr; /* destination block address */
166 u32 phy_src_addr[8]; /* source block addresses */
167 u32 reserved0;
168 u32 reserved1;
169};
170
171#define to_mv_sw_desc(addr_hw_desc) \
172 container_of(addr_hw_desc, struct mv_xor_desc_slot, hw_desc)
173
174#define mv_hw_desc_slot_idx(hw_desc, idx) \
175 ((void *)(((unsigned long)hw_desc) + ((idx) << 5)))
176
177#define MV_XOR_MIN_BYTE_COUNT (128)
178#define XOR_MAX_BYTE_COUNT ((16 * 1024 * 1024) - 1)
179#define MV_XOR_MAX_BYTE_COUNT XOR_MAX_BYTE_COUNT
180
181
182#endif
This page took 0.481031 seconds and 5 git commands to generate.