firewire: get_cycle_timer optimization and cleanup
[deliverable/linux.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
e524f616 21#include <linux/compiler.h>
ed568912 22#include <linux/delay.h>
e8ca9702 23#include <linux/device.h>
cf3e72fd 24#include <linux/dma-mapping.h>
77c9a5da 25#include <linux/firewire.h>
e8ca9702 26#include <linux/firewire-constants.h>
c26f0234 27#include <linux/gfp.h>
a7fb60db
SR
28#include <linux/init.h>
29#include <linux/interrupt.h>
e8ca9702 30#include <linux/io.h>
a7fb60db 31#include <linux/kernel.h>
e8ca9702 32#include <linux/list.h>
faa2fb4e 33#include <linux/mm.h>
a7fb60db 34#include <linux/module.h>
ad3c0fe8 35#include <linux/moduleparam.h>
a7fb60db 36#include <linux/pci.h>
fc383796 37#include <linux/pci_ids.h>
c26f0234 38#include <linux/spinlock.h>
e8ca9702 39#include <linux/string.h>
cf3e72fd 40
3dcdc500 41#include <asm/atomic.h>
e8ca9702 42#include <asm/byteorder.h>
c26f0234 43#include <asm/page.h>
ee71c2f9 44#include <asm/system.h>
ed568912 45
ea8d006b
SR
46#ifdef CONFIG_PPC_PMAC
47#include <asm/pmac_feature.h>
48#endif
49
77c9a5da
SR
50#include "core.h"
51#include "ohci.h"
ed568912 52
a77754a7
KH
53#define DESCRIPTOR_OUTPUT_MORE 0
54#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
55#define DESCRIPTOR_INPUT_MORE (2 << 12)
56#define DESCRIPTOR_INPUT_LAST (3 << 12)
57#define DESCRIPTOR_STATUS (1 << 11)
58#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
59#define DESCRIPTOR_PING (1 << 7)
60#define DESCRIPTOR_YY (1 << 6)
61#define DESCRIPTOR_NO_IRQ (0 << 4)
62#define DESCRIPTOR_IRQ_ERROR (1 << 4)
63#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
64#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
65#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
66
67struct descriptor {
68 __le16 req_count;
69 __le16 control;
70 __le32 data_address;
71 __le32 branch_address;
72 __le16 res_count;
73 __le16 transfer_status;
74} __attribute__((aligned(16)));
75
295e3feb
KH
76struct db_descriptor {
77 __le16 first_size;
78 __le16 control;
79 __le16 second_req_count;
80 __le16 first_req_count;
81 __le32 branch_address;
82 __le16 second_res_count;
83 __le16 first_res_count;
84 __le32 reserved0;
85 __le32 first_buffer;
86 __le32 second_buffer;
87 __le32 reserved1;
88} __attribute__((aligned(16)));
89
a77754a7
KH
90#define CONTROL_SET(regs) (regs)
91#define CONTROL_CLEAR(regs) ((regs) + 4)
92#define COMMAND_PTR(regs) ((regs) + 12)
93#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 94
32b46093 95struct ar_buffer {
ed568912 96 struct descriptor descriptor;
32b46093
KH
97 struct ar_buffer *next;
98 __le32 data[0];
99};
ed568912 100
32b46093
KH
101struct ar_context {
102 struct fw_ohci *ohci;
103 struct ar_buffer *current_buffer;
104 struct ar_buffer *last_buffer;
105 void *pointer;
72e318e0 106 u32 regs;
ed568912
KH
107 struct tasklet_struct tasklet;
108};
109
30200739
KH
110struct context;
111
112typedef int (*descriptor_callback_t)(struct context *ctx,
113 struct descriptor *d,
114 struct descriptor *last);
fe5ca634
DM
115
116/*
117 * A buffer that contains a block of DMA-able coherent memory used for
118 * storing a portion of a DMA descriptor program.
119 */
120struct descriptor_buffer {
121 struct list_head list;
122 dma_addr_t buffer_bus;
123 size_t buffer_size;
124 size_t used;
125 struct descriptor buffer[0];
126};
127
30200739 128struct context {
373b2edd 129 struct fw_ohci *ohci;
30200739 130 u32 regs;
fe5ca634 131 int total_allocation;
373b2edd 132
fe5ca634
DM
133 /*
134 * List of page-sized buffers for storing DMA descriptors.
135 * Head of list contains buffers in use and tail of list contains
136 * free buffers.
137 */
138 struct list_head buffer_list;
139
140 /*
141 * Pointer to a buffer inside buffer_list that contains the tail
142 * end of the current DMA program.
143 */
144 struct descriptor_buffer *buffer_tail;
145
146 /*
147 * The descriptor containing the branch address of the first
148 * descriptor that has not yet been filled by the device.
149 */
150 struct descriptor *last;
151
152 /*
153 * The last descriptor in the DMA program. It contains the branch
154 * address that must be updated upon appending a new descriptor.
155 */
156 struct descriptor *prev;
30200739
KH
157
158 descriptor_callback_t callback;
159
373b2edd 160 struct tasklet_struct tasklet;
30200739 161};
30200739 162
a77754a7
KH
163#define IT_HEADER_SY(v) ((v) << 0)
164#define IT_HEADER_TCODE(v) ((v) << 4)
165#define IT_HEADER_CHANNEL(v) ((v) << 8)
166#define IT_HEADER_TAG(v) ((v) << 14)
167#define IT_HEADER_SPEED(v) ((v) << 16)
168#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
169
170struct iso_context {
171 struct fw_iso_context base;
30200739 172 struct context context;
0642b657 173 int excess_bytes;
9b32d5f3
KH
174 void *header;
175 size_t header_length;
ed568912
KH
176};
177
178#define CONFIG_ROM_SIZE 1024
179
180struct fw_ohci {
181 struct fw_card card;
182
183 __iomem char *registers;
184 dma_addr_t self_id_bus;
185 __le32 *self_id_cpu;
186 struct tasklet_struct bus_reset_tasklet;
e636fe25 187 int node_id;
ed568912 188 int generation;
e09770db 189 int request_generation; /* for timestamping incoming requests */
3dcdc500 190 atomic_t bus_seconds;
95984f62
SR
191
192 bool use_dualbuffer;
11bf20ad 193 bool old_uninorth;
d34316a4 194 bool bus_reset_packet_quirk;
b677532b 195 bool iso_cycle_timer_quirk;
ed568912 196
c781c06d
KH
197 /*
198 * Spinlock for accessing fw_ohci data. Never call out of
199 * this driver with this lock held.
200 */
ed568912
KH
201 spinlock_t lock;
202 u32 self_id_buffer[512];
203
204 /* Config rom buffers */
205 __be32 *config_rom;
206 dma_addr_t config_rom_bus;
207 __be32 *next_config_rom;
208 dma_addr_t next_config_rom_bus;
8e85973e 209 __be32 next_header;
ed568912
KH
210
211 struct ar_context ar_request_ctx;
212 struct ar_context ar_response_ctx;
f319b6a0
KH
213 struct context at_request_ctx;
214 struct context at_response_ctx;
ed568912
KH
215
216 u32 it_context_mask;
217 struct iso_context *it_context_list;
4817ed24 218 u64 ir_context_channels;
ed568912
KH
219 u32 ir_context_mask;
220 struct iso_context *ir_context_list;
221};
222
95688e97 223static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
224{
225 return container_of(card, struct fw_ohci, card);
226}
227
295e3feb
KH
228#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
229#define IR_CONTEXT_BUFFER_FILL 0x80000000
230#define IR_CONTEXT_ISOCH_HEADER 0x40000000
231#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
232#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
233#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
234
235#define CONTEXT_RUN 0x8000
236#define CONTEXT_WAKE 0x1000
237#define CONTEXT_DEAD 0x0800
238#define CONTEXT_ACTIVE 0x0400
239
8b7b6afa 240#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
241#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
242#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
243
ed568912
KH
244#define OHCI1394_REGISTER_SIZE 0x800
245#define OHCI_LOOP_COUNT 500
246#define OHCI1394_PCI_HCI_Control 0x40
247#define SELF_ID_BUF_SIZE 0x800
32b46093 248#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 249#define OHCI_VERSION_1_1 0x010010
0edeefd9 250
ed568912
KH
251static char ohci_driver_name[] = KBUILD_MODNAME;
252
ad3c0fe8
SR
253#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
254
a007bb85 255#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 256#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
257#define OHCI_PARAM_DEBUG_IRQS 4
258#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8
SR
259
260static int param_debug;
261module_param_named(debug, param_debug, int, 0644);
262MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 263 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
264 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
265 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
266 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
267 ", or a combination, or all = -1)");
268
269static void log_irqs(u32 evt)
270{
a007bb85
SR
271 if (likely(!(param_debug &
272 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
273 return;
274
275 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
276 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
277 return;
278
5ed1f321 279 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
280 evt & OHCI1394_selfIDComplete ? " selfID" : "",
281 evt & OHCI1394_RQPkt ? " AR_req" : "",
282 evt & OHCI1394_RSPkt ? " AR_resp" : "",
283 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
284 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
285 evt & OHCI1394_isochRx ? " IR" : "",
286 evt & OHCI1394_isochTx ? " IT" : "",
287 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
288 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
289 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
5ed1f321 290 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7
SR
291 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
292 evt & OHCI1394_busReset ? " busReset" : "",
293 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
294 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
295 OHCI1394_respTxComplete | OHCI1394_isochRx |
296 OHCI1394_isochTx | OHCI1394_postedWriteErr |
297 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
5ed1f321 298 OHCI1394_cycleInconsistent |
161b96e7 299 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
300 ? " ?" : "");
301}
302
303static const char *speed[] = {
304 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
305};
306static const char *power[] = {
307 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
308 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
309};
310static const char port[] = { '.', '-', 'p', 'c', };
311
312static char _p(u32 *s, int shift)
313{
314 return port[*s >> shift & 3];
315}
316
08ddb2f4 317static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
ad3c0fe8
SR
318{
319 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
320 return;
321
161b96e7
SR
322 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
323 self_id_count, generation, node_id);
ad3c0fe8
SR
324
325 for (; self_id_count--; ++s)
326 if ((*s & 1 << 23) == 0)
161b96e7
SR
327 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
328 "%s gc=%d %s %s%s%s\n",
329 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
330 speed[*s >> 14 & 3], *s >> 16 & 63,
331 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
332 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 333 else
161b96e7
SR
334 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
335 *s, *s >> 24 & 63,
336 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
337 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
338}
339
340static const char *evts[] = {
341 [0x00] = "evt_no_status", [0x01] = "-reserved-",
342 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
343 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
344 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
345 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
346 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
347 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
348 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
349 [0x10] = "-reserved-", [0x11] = "ack_complete",
350 [0x12] = "ack_pending ", [0x13] = "-reserved-",
351 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
352 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
353 [0x18] = "-reserved-", [0x19] = "-reserved-",
354 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
355 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
356 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
357 [0x20] = "pending/cancelled",
358};
359static const char *tcodes[] = {
360 [0x0] = "QW req", [0x1] = "BW req",
361 [0x2] = "W resp", [0x3] = "-reserved-",
362 [0x4] = "QR req", [0x5] = "BR req",
363 [0x6] = "QR resp", [0x7] = "BR resp",
364 [0x8] = "cycle start", [0x9] = "Lk req",
365 [0xa] = "async stream packet", [0xb] = "Lk resp",
366 [0xc] = "-reserved-", [0xd] = "-reserved-",
367 [0xe] = "link internal", [0xf] = "-reserved-",
368};
369static const char *phys[] = {
370 [0x0] = "phy config packet", [0x1] = "link-on packet",
371 [0x2] = "self-id packet", [0x3] = "-reserved-",
372};
373
374static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
375{
376 int tcode = header[0] >> 4 & 0xf;
377 char specific[12];
378
379 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
380 return;
381
382 if (unlikely(evt >= ARRAY_SIZE(evts)))
383 evt = 0x1f;
384
08ddb2f4 385 if (evt == OHCI1394_evt_bus_reset) {
161b96e7
SR
386 fw_notify("A%c evt_bus_reset, generation %d\n",
387 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
388 return;
389 }
390
ad3c0fe8 391 if (header[0] == ~header[1]) {
161b96e7
SR
392 fw_notify("A%c %s, %s, %08x\n",
393 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
ad3c0fe8
SR
394 return;
395 }
396
397 switch (tcode) {
398 case 0x0: case 0x6: case 0x8:
399 snprintf(specific, sizeof(specific), " = %08x",
400 be32_to_cpu((__force __be32)header[3]));
401 break;
402 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
403 snprintf(specific, sizeof(specific), " %x,%x",
404 header[3] >> 16, header[3] & 0xffff);
405 break;
406 default:
407 specific[0] = '\0';
408 }
409
410 switch (tcode) {
411 case 0xe: case 0xa:
161b96e7 412 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
ad3c0fe8
SR
413 break;
414 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
161b96e7
SR
415 fw_notify("A%c spd %x tl %02x, "
416 "%04x -> %04x, %s, "
417 "%s, %04x%08x%s\n",
418 dir, speed, header[0] >> 10 & 0x3f,
419 header[1] >> 16, header[0] >> 16, evts[evt],
420 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
421 break;
422 default:
161b96e7
SR
423 fw_notify("A%c spd %x tl %02x, "
424 "%04x -> %04x, %s, "
425 "%s%s\n",
426 dir, speed, header[0] >> 10 & 0x3f,
427 header[1] >> 16, header[0] >> 16, evts[evt],
428 tcodes[tcode], specific);
ad3c0fe8
SR
429 }
430}
431
432#else
433
434#define log_irqs(evt)
08ddb2f4 435#define log_selfids(node_id, generation, self_id_count, sid)
ad3c0fe8
SR
436#define log_ar_at_event(dir, speed, header, evt)
437
438#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
439
95688e97 440static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
441{
442 writel(data, ohci->registers + offset);
443}
444
95688e97 445static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
446{
447 return readl(ohci->registers + offset);
448}
449
95688e97 450static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
451{
452 /* Do a dummy read to flush writes. */
453 reg_read(ohci, OHCI1394_Version);
454}
455
53dca511
SR
456static int ohci_update_phy_reg(struct fw_card *card, int addr,
457 int clear_bits, int set_bits)
ed568912
KH
458{
459 struct fw_ohci *ohci = fw_ohci(card);
460 u32 val, old;
461
462 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
362e901c 463 flush_writes(ohci);
ed568912
KH
464 msleep(2);
465 val = reg_read(ohci, OHCI1394_PhyControl);
466 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
467 fw_error("failed to set phy reg bits.\n");
468 return -EBUSY;
469 }
470
471 old = OHCI1394_PhyControl_ReadData(val);
472 old = (old & ~clear_bits) | set_bits;
473 reg_write(ohci, OHCI1394_PhyControl,
474 OHCI1394_PhyControl_Write(addr, old));
475
476 return 0;
477}
478
32b46093 479static int ar_context_add_page(struct ar_context *ctx)
ed568912 480{
32b46093
KH
481 struct device *dev = ctx->ohci->card.device;
482 struct ar_buffer *ab;
f5101d58 483 dma_addr_t uninitialized_var(ab_bus);
32b46093
KH
484 size_t offset;
485
bde1709a 486 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
32b46093
KH
487 if (ab == NULL)
488 return -ENOMEM;
489
a55709ba 490 ab->next = NULL;
2d826cc5 491 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
a77754a7
KH
492 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
493 DESCRIPTOR_STATUS |
494 DESCRIPTOR_BRANCH_ALWAYS);
32b46093
KH
495 offset = offsetof(struct ar_buffer, data);
496 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
497 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
498 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
499 ab->descriptor.branch_address = 0;
500
ec839e43 501 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
32b46093
KH
502 ctx->last_buffer->next = ab;
503 ctx->last_buffer = ab;
504
a77754a7 505 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
ed568912 506 flush_writes(ctx->ohci);
32b46093
KH
507
508 return 0;
ed568912
KH
509}
510
a55709ba
JF
511static void ar_context_release(struct ar_context *ctx)
512{
513 struct ar_buffer *ab, *ab_next;
514 size_t offset;
515 dma_addr_t ab_bus;
516
517 for (ab = ctx->current_buffer; ab; ab = ab_next) {
518 ab_next = ab->next;
519 offset = offsetof(struct ar_buffer, data);
520 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
521 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
522 ab, ab_bus);
523 }
524}
525
11bf20ad
SR
526#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
527#define cond_le32_to_cpu(v) \
528 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
529#else
530#define cond_le32_to_cpu(v) le32_to_cpu(v)
531#endif
532
32b46093 533static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 534{
ed568912 535 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
536 struct fw_packet p;
537 u32 status, length, tcode;
43286568 538 int evt;
2639a6fb 539
11bf20ad
SR
540 p.header[0] = cond_le32_to_cpu(buffer[0]);
541 p.header[1] = cond_le32_to_cpu(buffer[1]);
542 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
543
544 tcode = (p.header[0] >> 4) & 0x0f;
545 switch (tcode) {
546 case TCODE_WRITE_QUADLET_REQUEST:
547 case TCODE_READ_QUADLET_RESPONSE:
32b46093 548 p.header[3] = (__force __u32) buffer[3];
2639a6fb 549 p.header_length = 16;
32b46093 550 p.payload_length = 0;
2639a6fb
KH
551 break;
552
2639a6fb 553 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 554 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
555 p.header_length = 16;
556 p.payload_length = 0;
557 break;
558
559 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
560 case TCODE_READ_BLOCK_RESPONSE:
561 case TCODE_LOCK_REQUEST:
562 case TCODE_LOCK_RESPONSE:
11bf20ad 563 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 564 p.header_length = 16;
32b46093 565 p.payload_length = p.header[3] >> 16;
2639a6fb
KH
566 break;
567
568 case TCODE_WRITE_RESPONSE:
569 case TCODE_READ_QUADLET_REQUEST:
32b46093 570 case OHCI_TCODE_PHY_PACKET:
2639a6fb 571 p.header_length = 12;
32b46093 572 p.payload_length = 0;
2639a6fb 573 break;
ccff9629
SR
574
575 default:
576 /* FIXME: Stop context, discard everything, and restart? */
577 p.header_length = 0;
578 p.payload_length = 0;
2639a6fb 579 }
ed568912 580
32b46093
KH
581 p.payload = (void *) buffer + p.header_length;
582
583 /* FIXME: What to do about evt_* errors? */
584 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 585 status = cond_le32_to_cpu(buffer[length]);
43286568 586 evt = (status >> 16) & 0x1f;
32b46093 587
43286568 588 p.ack = evt - 16;
32b46093
KH
589 p.speed = (status >> 21) & 0x7;
590 p.timestamp = status & 0xffff;
591 p.generation = ohci->request_generation;
ed568912 592
43286568 593 log_ar_at_event('R', p.speed, p.header, evt);
ad3c0fe8 594
c781c06d
KH
595 /*
596 * The OHCI bus reset handler synthesizes a phy packet with
ed568912
KH
597 * the new generation number when a bus reset happens (see
598 * section 8.4.2.3). This helps us determine when a request
599 * was received and make sure we send the response in the same
600 * generation. We only need this for requests; for responses
601 * we use the unique tlabel for finding the matching
c781c06d 602 * request.
d34316a4
SR
603 *
604 * Alas some chips sometimes emit bus reset packets with a
605 * wrong generation. We set the correct generation for these
606 * at a slightly incorrect time (in bus_reset_tasklet).
c781c06d 607 */
d34316a4
SR
608 if (evt == OHCI1394_evt_bus_reset) {
609 if (!ohci->bus_reset_packet_quirk)
610 ohci->request_generation = (p.header[2] >> 16) & 0xff;
611 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 612 fw_core_handle_request(&ohci->card, &p);
d34316a4 613 } else {
2639a6fb 614 fw_core_handle_response(&ohci->card, &p);
d34316a4 615 }
ed568912 616
32b46093
KH
617 return buffer + length + 1;
618}
ed568912 619
32b46093
KH
620static void ar_context_tasklet(unsigned long data)
621{
622 struct ar_context *ctx = (struct ar_context *)data;
623 struct fw_ohci *ohci = ctx->ohci;
624 struct ar_buffer *ab;
625 struct descriptor *d;
626 void *buffer, *end;
627
628 ab = ctx->current_buffer;
629 d = &ab->descriptor;
630
631 if (d->res_count == 0) {
632 size_t size, rest, offset;
6b84236d
JW
633 dma_addr_t start_bus;
634 void *start;
32b46093 635
c781c06d
KH
636 /*
637 * This descriptor is finished and we may have a
32b46093 638 * packet split across this and the next buffer. We
c781c06d
KH
639 * reuse the page for reassembling the split packet.
640 */
32b46093
KH
641
642 offset = offsetof(struct ar_buffer, data);
6b84236d
JW
643 start = buffer = ab;
644 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
32b46093 645
32b46093
KH
646 ab = ab->next;
647 d = &ab->descriptor;
648 size = buffer + PAGE_SIZE - ctx->pointer;
649 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
650 memmove(buffer, ctx->pointer, size);
651 memcpy(buffer + size, ab->data, rest);
652 ctx->current_buffer = ab;
653 ctx->pointer = (void *) ab->data + rest;
654 end = buffer + size + rest;
655
656 while (buffer < end)
657 buffer = handle_ar_packet(ctx, buffer);
658
bde1709a 659 dma_free_coherent(ohci->card.device, PAGE_SIZE,
6b84236d 660 start, start_bus);
32b46093
KH
661 ar_context_add_page(ctx);
662 } else {
663 buffer = ctx->pointer;
664 ctx->pointer = end =
665 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
666
667 while (buffer < end)
668 buffer = handle_ar_packet(ctx, buffer);
669 }
ed568912
KH
670}
671
53dca511
SR
672static int ar_context_init(struct ar_context *ctx,
673 struct fw_ohci *ohci, u32 regs)
ed568912 674{
32b46093 675 struct ar_buffer ab;
ed568912 676
72e318e0
KH
677 ctx->regs = regs;
678 ctx->ohci = ohci;
679 ctx->last_buffer = &ab;
ed568912
KH
680 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
681
32b46093
KH
682 ar_context_add_page(ctx);
683 ar_context_add_page(ctx);
684 ctx->current_buffer = ab.next;
685 ctx->pointer = ctx->current_buffer->data;
686
2aef469a
KH
687 return 0;
688}
689
690static void ar_context_run(struct ar_context *ctx)
691{
692 struct ar_buffer *ab = ctx->current_buffer;
693 dma_addr_t ab_bus;
694 size_t offset;
695
696 offset = offsetof(struct ar_buffer, data);
0a9972ba 697 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
2aef469a
KH
698
699 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
a77754a7 700 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
32b46093 701 flush_writes(ctx->ohci);
ed568912 702}
373b2edd 703
53dca511 704static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6
JW
705{
706 int b, key;
707
708 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
709 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
710
711 /* figure out which descriptor the branch address goes in */
712 if (z == 2 && (b == 3 || key == 2))
713 return d;
714 else
715 return d + z - 1;
716}
717
30200739
KH
718static void context_tasklet(unsigned long data)
719{
720 struct context *ctx = (struct context *) data;
30200739
KH
721 struct descriptor *d, *last;
722 u32 address;
723 int z;
fe5ca634 724 struct descriptor_buffer *desc;
30200739 725
fe5ca634
DM
726 desc = list_entry(ctx->buffer_list.next,
727 struct descriptor_buffer, list);
728 last = ctx->last;
30200739 729 while (last->branch_address != 0) {
fe5ca634 730 struct descriptor_buffer *old_desc = desc;
30200739
KH
731 address = le32_to_cpu(last->branch_address);
732 z = address & 0xf;
fe5ca634
DM
733 address &= ~0xf;
734
735 /* If the branch address points to a buffer outside of the
736 * current buffer, advance to the next buffer. */
737 if (address < desc->buffer_bus ||
738 address >= desc->buffer_bus + desc->used)
739 desc = list_entry(desc->list.next,
740 struct descriptor_buffer, list);
741 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 742 last = find_branch_descriptor(d, z);
30200739
KH
743
744 if (!ctx->callback(ctx, d, last))
745 break;
746
fe5ca634
DM
747 if (old_desc != desc) {
748 /* If we've advanced to the next buffer, move the
749 * previous buffer to the free list. */
750 unsigned long flags;
751 old_desc->used = 0;
752 spin_lock_irqsave(&ctx->ohci->lock, flags);
753 list_move_tail(&old_desc->list, &ctx->buffer_list);
754 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
755 }
756 ctx->last = last;
30200739
KH
757 }
758}
759
fe5ca634
DM
760/*
761 * Allocate a new buffer and add it to the list of free buffers for this
762 * context. Must be called with ohci->lock held.
763 */
53dca511 764static int context_add_buffer(struct context *ctx)
fe5ca634
DM
765{
766 struct descriptor_buffer *desc;
f5101d58 767 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
768 int offset;
769
770 /*
771 * 16MB of descriptors should be far more than enough for any DMA
772 * program. This will catch run-away userspace or DoS attacks.
773 */
774 if (ctx->total_allocation >= 16*1024*1024)
775 return -ENOMEM;
776
777 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
778 &bus_addr, GFP_ATOMIC);
779 if (!desc)
780 return -ENOMEM;
781
782 offset = (void *)&desc->buffer - (void *)desc;
783 desc->buffer_size = PAGE_SIZE - offset;
784 desc->buffer_bus = bus_addr + offset;
785 desc->used = 0;
786
787 list_add_tail(&desc->list, &ctx->buffer_list);
788 ctx->total_allocation += PAGE_SIZE;
789
790 return 0;
791}
792
53dca511
SR
793static int context_init(struct context *ctx, struct fw_ohci *ohci,
794 u32 regs, descriptor_callback_t callback)
30200739
KH
795{
796 ctx->ohci = ohci;
797 ctx->regs = regs;
fe5ca634
DM
798 ctx->total_allocation = 0;
799
800 INIT_LIST_HEAD(&ctx->buffer_list);
801 if (context_add_buffer(ctx) < 0)
30200739
KH
802 return -ENOMEM;
803
fe5ca634
DM
804 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
805 struct descriptor_buffer, list);
806
30200739
KH
807 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
808 ctx->callback = callback;
809
c781c06d
KH
810 /*
811 * We put a dummy descriptor in the buffer that has a NULL
30200739 812 * branch address and looks like it's been sent. That way we
fe5ca634 813 * have a descriptor to append DMA programs to.
c781c06d 814 */
fe5ca634
DM
815 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
816 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
817 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
818 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
819 ctx->last = ctx->buffer_tail->buffer;
820 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
821
822 return 0;
823}
824
53dca511 825static void context_release(struct context *ctx)
30200739
KH
826{
827 struct fw_card *card = &ctx->ohci->card;
fe5ca634 828 struct descriptor_buffer *desc, *tmp;
30200739 829
fe5ca634
DM
830 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
831 dma_free_coherent(card->device, PAGE_SIZE, desc,
832 desc->buffer_bus -
833 ((void *)&desc->buffer - (void *)desc));
30200739
KH
834}
835
fe5ca634 836/* Must be called with ohci->lock held */
53dca511
SR
837static struct descriptor *context_get_descriptors(struct context *ctx,
838 int z, dma_addr_t *d_bus)
30200739 839{
fe5ca634
DM
840 struct descriptor *d = NULL;
841 struct descriptor_buffer *desc = ctx->buffer_tail;
842
843 if (z * sizeof(*d) > desc->buffer_size)
844 return NULL;
845
846 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
847 /* No room for the descriptor in this buffer, so advance to the
848 * next one. */
30200739 849
fe5ca634
DM
850 if (desc->list.next == &ctx->buffer_list) {
851 /* If there is no free buffer next in the list,
852 * allocate one. */
853 if (context_add_buffer(ctx) < 0)
854 return NULL;
855 }
856 desc = list_entry(desc->list.next,
857 struct descriptor_buffer, list);
858 ctx->buffer_tail = desc;
859 }
30200739 860
fe5ca634 861 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 862 memset(d, 0, z * sizeof(*d));
fe5ca634 863 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
864
865 return d;
866}
867
295e3feb 868static void context_run(struct context *ctx, u32 extra)
30200739
KH
869{
870 struct fw_ohci *ohci = ctx->ohci;
871
a77754a7 872 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 873 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
874 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
875 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
30200739
KH
876 flush_writes(ohci);
877}
878
879static void context_append(struct context *ctx,
880 struct descriptor *d, int z, int extra)
881{
882 dma_addr_t d_bus;
fe5ca634 883 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 884
fe5ca634 885 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 886
fe5ca634
DM
887 desc->used += (z + extra) * sizeof(*d);
888 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
889 ctx->prev = find_branch_descriptor(d, z);
30200739 890
a77754a7 891 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
30200739
KH
892 flush_writes(ctx->ohci);
893}
894
895static void context_stop(struct context *ctx)
896{
897 u32 reg;
b8295668 898 int i;
30200739 899
a77754a7 900 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
b8295668 901 flush_writes(ctx->ohci);
30200739 902
b8295668 903 for (i = 0; i < 10; i++) {
a77754a7 904 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
b8295668 905 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 906 return;
b8295668 907
b980f5a2 908 mdelay(1);
b8295668 909 }
b0068549 910 fw_error("Error: DMA context still active (0x%08x)\n", reg);
30200739 911}
ed568912 912
f319b6a0
KH
913struct driver_data {
914 struct fw_packet *packet;
915};
ed568912 916
c781c06d
KH
917/*
918 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 919 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
920 * generation handling and locking around packet queue manipulation.
921 */
53dca511
SR
922static int at_context_queue_packet(struct context *ctx,
923 struct fw_packet *packet)
ed568912 924{
ed568912 925 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 926 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
927 struct driver_data *driver_data;
928 struct descriptor *d, *last;
929 __le32 *header;
ed568912 930 int z, tcode;
f319b6a0 931 u32 reg;
ed568912 932
f319b6a0
KH
933 d = context_get_descriptors(ctx, 4, &d_bus);
934 if (d == NULL) {
935 packet->ack = RCODE_SEND_ERROR;
936 return -1;
ed568912
KH
937 }
938
a77754a7 939 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
940 d[0].res_count = cpu_to_le16(packet->timestamp);
941
c781c06d
KH
942 /*
943 * The DMA format for asyncronous link packets is different
ed568912
KH
944 * from the IEEE1394 layout, so shift the fields around
945 * accordingly. If header_length is 8, it's a PHY packet, to
c781c06d
KH
946 * which we need to prepend an extra quadlet.
947 */
f319b6a0
KH
948
949 header = (__le32 *) &d[1];
f8c2287c
JF
950 switch (packet->header_length) {
951 case 16:
952 case 12:
f319b6a0
KH
953 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
954 (packet->speed << 16));
955 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
956 (packet->header[0] & 0xffff0000));
957 header[2] = cpu_to_le32(packet->header[2]);
ed568912
KH
958
959 tcode = (packet->header[0] >> 4) & 0x0f;
960 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 961 header[3] = cpu_to_le32(packet->header[3]);
ed568912 962 else
f319b6a0
KH
963 header[3] = (__force __le32) packet->header[3];
964
965 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
966 break;
967
968 case 8:
f319b6a0
KH
969 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
970 (packet->speed << 16));
971 header[1] = cpu_to_le32(packet->header[0]);
972 header[2] = cpu_to_le32(packet->header[1]);
973 d[0].req_count = cpu_to_le16(12);
f8c2287c
JF
974 break;
975
976 case 4:
977 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
978 (packet->speed << 16));
979 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
980 d[0].req_count = cpu_to_le16(8);
981 break;
982
983 default:
984 /* BUG(); */
985 packet->ack = RCODE_SEND_ERROR;
986 return -1;
ed568912
KH
987 }
988
f319b6a0
KH
989 driver_data = (struct driver_data *) &d[3];
990 driver_data->packet = packet;
20d11673 991 packet->driver_data = driver_data;
a186b4a6 992
f319b6a0
KH
993 if (packet->payload_length > 0) {
994 payload_bus =
995 dma_map_single(ohci->card.device, packet->payload,
996 packet->payload_length, DMA_TO_DEVICE);
8d8bb39b 997 if (dma_mapping_error(ohci->card.device, payload_bus)) {
f319b6a0
KH
998 packet->ack = RCODE_SEND_ERROR;
999 return -1;
1000 }
19593ffd
SR
1001 packet->payload_bus = payload_bus;
1002 packet->payload_mapped = true;
f319b6a0
KH
1003
1004 d[2].req_count = cpu_to_le16(packet->payload_length);
1005 d[2].data_address = cpu_to_le32(payload_bus);
1006 last = &d[2];
1007 z = 3;
ed568912 1008 } else {
f319b6a0
KH
1009 last = &d[0];
1010 z = 2;
ed568912 1011 }
ed568912 1012
a77754a7
KH
1013 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1014 DESCRIPTOR_IRQ_ALWAYS |
1015 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1016
76f73ca1
JW
1017 /*
1018 * If the controller and packet generations don't match, we need to
1019 * bail out and try again. If IntEvent.busReset is set, the AT context
1020 * is halted, so appending to the context and trying to run it is
1021 * futile. Most controllers do the right thing and just flush the AT
1022 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1023 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1024 * up stalling out. So we just bail out in software and try again
1025 * later, and everyone is happy.
1026 * FIXME: Document how the locking works.
1027 */
1028 if (ohci->generation != packet->generation ||
1029 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
19593ffd 1030 if (packet->payload_mapped)
ab88ca48
SR
1031 dma_unmap_single(ohci->card.device, payload_bus,
1032 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1033 packet->ack = RCODE_GENERATION;
1034 return -1;
1035 }
1036
1037 context_append(ctx, d, z, 4 - z);
ed568912 1038
f319b6a0 1039 /* If the context isn't already running, start it up. */
a77754a7 1040 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
053b3080 1041 if ((reg & CONTEXT_RUN) == 0)
f319b6a0
KH
1042 context_run(ctx, 0);
1043
1044 return 0;
ed568912
KH
1045}
1046
f319b6a0
KH
1047static int handle_at_packet(struct context *context,
1048 struct descriptor *d,
1049 struct descriptor *last)
ed568912 1050{
f319b6a0 1051 struct driver_data *driver_data;
ed568912 1052 struct fw_packet *packet;
f319b6a0 1053 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1054 int evt;
1055
f319b6a0
KH
1056 if (last->transfer_status == 0)
1057 /* This descriptor isn't done yet, stop iteration. */
1058 return 0;
ed568912 1059
f319b6a0
KH
1060 driver_data = (struct driver_data *) &d[3];
1061 packet = driver_data->packet;
1062 if (packet == NULL)
1063 /* This packet was cancelled, just continue. */
1064 return 1;
730c32f5 1065
19593ffd 1066 if (packet->payload_mapped)
1d1dc5e8 1067 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1068 packet->payload_length, DMA_TO_DEVICE);
ed568912 1069
f319b6a0
KH
1070 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1071 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1072
ad3c0fe8
SR
1073 log_ar_at_event('T', packet->speed, packet->header, evt);
1074
f319b6a0
KH
1075 switch (evt) {
1076 case OHCI1394_evt_timeout:
1077 /* Async response transmit timed out. */
1078 packet->ack = RCODE_CANCELLED;
1079 break;
ed568912 1080
f319b6a0 1081 case OHCI1394_evt_flushed:
c781c06d
KH
1082 /*
1083 * The packet was flushed should give same error as
1084 * when we try to use a stale generation count.
1085 */
f319b6a0
KH
1086 packet->ack = RCODE_GENERATION;
1087 break;
ed568912 1088
f319b6a0 1089 case OHCI1394_evt_missing_ack:
c781c06d
KH
1090 /*
1091 * Using a valid (current) generation count, but the
1092 * node is not on the bus or not sending acks.
1093 */
f319b6a0
KH
1094 packet->ack = RCODE_NO_ACK;
1095 break;
ed568912 1096
f319b6a0
KH
1097 case ACK_COMPLETE + 0x10:
1098 case ACK_PENDING + 0x10:
1099 case ACK_BUSY_X + 0x10:
1100 case ACK_BUSY_A + 0x10:
1101 case ACK_BUSY_B + 0x10:
1102 case ACK_DATA_ERROR + 0x10:
1103 case ACK_TYPE_ERROR + 0x10:
1104 packet->ack = evt - 0x10;
1105 break;
ed568912 1106
f319b6a0
KH
1107 default:
1108 packet->ack = RCODE_SEND_ERROR;
1109 break;
1110 }
ed568912 1111
f319b6a0 1112 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1113
f319b6a0 1114 return 1;
ed568912
KH
1115}
1116
a77754a7
KH
1117#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1118#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1119#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1120#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1121#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1122
53dca511
SR
1123static void handle_local_rom(struct fw_ohci *ohci,
1124 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1125{
1126 struct fw_packet response;
1127 int tcode, length, i;
1128
a77754a7 1129 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1130 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1131 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1132 else
1133 length = 4;
1134
1135 i = csr - CSR_CONFIG_ROM;
1136 if (i + length > CONFIG_ROM_SIZE) {
1137 fw_fill_response(&response, packet->header,
1138 RCODE_ADDRESS_ERROR, NULL, 0);
1139 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1140 fw_fill_response(&response, packet->header,
1141 RCODE_TYPE_ERROR, NULL, 0);
1142 } else {
1143 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1144 (void *) ohci->config_rom + i, length);
1145 }
1146
1147 fw_core_handle_response(&ohci->card, &response);
1148}
1149
53dca511
SR
1150static void handle_local_lock(struct fw_ohci *ohci,
1151 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1152{
1153 struct fw_packet response;
1154 int tcode, length, ext_tcode, sel;
1155 __be32 *payload, lock_old;
1156 u32 lock_arg, lock_data;
1157
a77754a7
KH
1158 tcode = HEADER_GET_TCODE(packet->header[0]);
1159 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1160 payload = packet->payload;
a77754a7 1161 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1162
1163 if (tcode == TCODE_LOCK_REQUEST &&
1164 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1165 lock_arg = be32_to_cpu(payload[0]);
1166 lock_data = be32_to_cpu(payload[1]);
1167 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1168 lock_arg = 0;
1169 lock_data = 0;
1170 } else {
1171 fw_fill_response(&response, packet->header,
1172 RCODE_TYPE_ERROR, NULL, 0);
1173 goto out;
1174 }
1175
1176 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1177 reg_write(ohci, OHCI1394_CSRData, lock_data);
1178 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1179 reg_write(ohci, OHCI1394_CSRControl, sel);
1180
1181 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1182 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1183 else
1184 fw_notify("swap not done yet\n");
1185
1186 fw_fill_response(&response, packet->header,
2d826cc5 1187 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
93c4cceb
KH
1188 out:
1189 fw_core_handle_response(&ohci->card, &response);
1190}
1191
53dca511 1192static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb
KH
1193{
1194 u64 offset;
1195 u32 csr;
1196
473d28c7
KH
1197 if (ctx == &ctx->ohci->at_request_ctx) {
1198 packet->ack = ACK_PENDING;
1199 packet->callback(packet, &ctx->ohci->card, packet->ack);
1200 }
93c4cceb
KH
1201
1202 offset =
1203 ((unsigned long long)
a77754a7 1204 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1205 packet->header[2];
1206 csr = offset - CSR_REGISTER_BASE;
1207
1208 /* Handle config rom reads. */
1209 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1210 handle_local_rom(ctx->ohci, packet, csr);
1211 else switch (csr) {
1212 case CSR_BUS_MANAGER_ID:
1213 case CSR_BANDWIDTH_AVAILABLE:
1214 case CSR_CHANNELS_AVAILABLE_HI:
1215 case CSR_CHANNELS_AVAILABLE_LO:
1216 handle_local_lock(ctx->ohci, packet, csr);
1217 break;
1218 default:
1219 if (ctx == &ctx->ohci->at_request_ctx)
1220 fw_core_handle_request(&ctx->ohci->card, packet);
1221 else
1222 fw_core_handle_response(&ctx->ohci->card, packet);
1223 break;
1224 }
473d28c7
KH
1225
1226 if (ctx == &ctx->ohci->at_response_ctx) {
1227 packet->ack = ACK_COMPLETE;
1228 packet->callback(packet, &ctx->ohci->card, packet->ack);
1229 }
93c4cceb 1230}
e636fe25 1231
53dca511 1232static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1233{
ed568912 1234 unsigned long flags;
2dbd7d7e 1235 int ret;
ed568912
KH
1236
1237 spin_lock_irqsave(&ctx->ohci->lock, flags);
1238
a77754a7 1239 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1240 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1241 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1242 handle_local_request(ctx, packet);
1243 return;
e636fe25 1244 }
ed568912 1245
2dbd7d7e 1246 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1247 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1248
2dbd7d7e 1249 if (ret < 0)
f319b6a0 1250 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1251
ed568912
KH
1252}
1253
1254static void bus_reset_tasklet(unsigned long data)
1255{
1256 struct fw_ohci *ohci = (struct fw_ohci *)data;
e636fe25 1257 int self_id_count, i, j, reg;
ed568912
KH
1258 int generation, new_generation;
1259 unsigned long flags;
4eaff7d6
SR
1260 void *free_rom = NULL;
1261 dma_addr_t free_rom_bus = 0;
ed568912
KH
1262
1263 reg = reg_read(ohci, OHCI1394_NodeID);
1264 if (!(reg & OHCI1394_NodeID_idValid)) {
02ff8f8e 1265 fw_notify("node ID not valid, new bus reset in progress\n");
ed568912
KH
1266 return;
1267 }
02ff8f8e
SR
1268 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1269 fw_notify("malconfigured bus\n");
1270 return;
1271 }
1272 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1273 OHCI1394_NodeID_nodeNumber);
ed568912 1274
c8a9a498
SR
1275 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1276 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1277 fw_notify("inconsistent self IDs\n");
1278 return;
1279 }
c781c06d
KH
1280 /*
1281 * The count in the SelfIDCount register is the number of
ed568912
KH
1282 * bytes in the self ID receive buffer. Since we also receive
1283 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1284 * bit extra to get the actual number of self IDs.
1285 */
928ec5f1
SR
1286 self_id_count = (reg >> 3) & 0xff;
1287 if (self_id_count == 0 || self_id_count > 252) {
016bf3df
SR
1288 fw_notify("inconsistent self IDs\n");
1289 return;
1290 }
11bf20ad 1291 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1292 rmb();
ed568912
KH
1293
1294 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498
SR
1295 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1296 fw_notify("inconsistent self IDs\n");
1297 return;
1298 }
11bf20ad
SR
1299 ohci->self_id_buffer[j] =
1300 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1301 }
ee71c2f9 1302 rmb();
ed568912 1303
c781c06d
KH
1304 /*
1305 * Check the consistency of the self IDs we just read. The
ed568912
KH
1306 * problem we face is that a new bus reset can start while we
1307 * read out the self IDs from the DMA buffer. If this happens,
1308 * the DMA buffer will be overwritten with new self IDs and we
1309 * will read out inconsistent data. The OHCI specification
1310 * (section 11.2) recommends a technique similar to
1311 * linux/seqlock.h, where we remember the generation of the
1312 * self IDs in the buffer before reading them out and compare
1313 * it to the current generation after reading them out. If
1314 * the two generations match we know we have a consistent set
c781c06d
KH
1315 * of self IDs.
1316 */
ed568912
KH
1317
1318 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1319 if (new_generation != generation) {
1320 fw_notify("recursive bus reset detected, "
1321 "discarding self ids\n");
1322 return;
1323 }
1324
1325 /* FIXME: Document how the locking works. */
1326 spin_lock_irqsave(&ohci->lock, flags);
1327
1328 ohci->generation = generation;
f319b6a0
KH
1329 context_stop(&ohci->at_request_ctx);
1330 context_stop(&ohci->at_response_ctx);
ed568912
KH
1331 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1332
d34316a4
SR
1333 if (ohci->bus_reset_packet_quirk)
1334 ohci->request_generation = generation;
1335
c781c06d
KH
1336 /*
1337 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1338 * have to do it under the spinlock also. If a new config rom
1339 * was set up before this reset, the old one is now no longer
1340 * in use and we can free it. Update the config rom pointers
1341 * to point to the current config rom and clear the
c781c06d
KH
1342 * next_config_rom pointer so a new udpate can take place.
1343 */
ed568912
KH
1344
1345 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1346 if (ohci->next_config_rom != ohci->config_rom) {
1347 free_rom = ohci->config_rom;
1348 free_rom_bus = ohci->config_rom_bus;
1349 }
ed568912
KH
1350 ohci->config_rom = ohci->next_config_rom;
1351 ohci->config_rom_bus = ohci->next_config_rom_bus;
1352 ohci->next_config_rom = NULL;
1353
c781c06d
KH
1354 /*
1355 * Restore config_rom image and manually update
ed568912
KH
1356 * config_rom registers. Writing the header quadlet
1357 * will indicate that the config rom is ready, so we
c781c06d
KH
1358 * do that last.
1359 */
ed568912
KH
1360 reg_write(ohci, OHCI1394_BusOptions,
1361 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1362 ohci->config_rom[0] = ohci->next_header;
1363 reg_write(ohci, OHCI1394_ConfigROMhdr,
1364 be32_to_cpu(ohci->next_header));
ed568912
KH
1365 }
1366
080de8c2
SR
1367#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1368 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1369 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1370#endif
1371
ed568912
KH
1372 spin_unlock_irqrestore(&ohci->lock, flags);
1373
4eaff7d6
SR
1374 if (free_rom)
1375 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1376 free_rom, free_rom_bus);
1377
08ddb2f4
SR
1378 log_selfids(ohci->node_id, generation,
1379 self_id_count, ohci->self_id_buffer);
ad3c0fe8 1380
e636fe25 1381 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
ed568912
KH
1382 self_id_count, ohci->self_id_buffer);
1383}
1384
1385static irqreturn_t irq_handler(int irq, void *data)
1386{
1387 struct fw_ohci *ohci = data;
d60d7f1d 1388 u32 event, iso_event, cycle_time;
ed568912
KH
1389 int i;
1390
1391 event = reg_read(ohci, OHCI1394_IntEventClear);
1392
a515958d 1393 if (!event || !~event)
ed568912
KH
1394 return IRQ_NONE;
1395
a007bb85
SR
1396 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1397 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
ad3c0fe8 1398 log_irqs(event);
ed568912
KH
1399
1400 if (event & OHCI1394_selfIDComplete)
1401 tasklet_schedule(&ohci->bus_reset_tasklet);
1402
1403 if (event & OHCI1394_RQPkt)
1404 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1405
1406 if (event & OHCI1394_RSPkt)
1407 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1408
1409 if (event & OHCI1394_reqTxComplete)
1410 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1411
1412 if (event & OHCI1394_respTxComplete)
1413 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1414
c889475f 1415 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
ed568912
KH
1416 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1417
1418 while (iso_event) {
1419 i = ffs(iso_event) - 1;
30200739 1420 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
ed568912
KH
1421 iso_event &= ~(1 << i);
1422 }
1423
c889475f 1424 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
ed568912
KH
1425 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1426
1427 while (iso_event) {
1428 i = ffs(iso_event) - 1;
30200739 1429 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
ed568912
KH
1430 iso_event &= ~(1 << i);
1431 }
1432
75f7832e
JW
1433 if (unlikely(event & OHCI1394_regAccessFail))
1434 fw_error("Register access failure - "
1435 "please notify linux1394-devel@lists.sf.net\n");
1436
e524f616
SR
1437 if (unlikely(event & OHCI1394_postedWriteErr))
1438 fw_error("PCI posted write error\n");
1439
bb9f2206
SR
1440 if (unlikely(event & OHCI1394_cycleTooLong)) {
1441 if (printk_ratelimit())
1442 fw_notify("isochronous cycle too long\n");
1443 reg_write(ohci, OHCI1394_LinkControlSet,
1444 OHCI1394_LinkControl_cycleMaster);
1445 }
1446
5ed1f321
JF
1447 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1448 /*
1449 * We need to clear this event bit in order to make
1450 * cycleMatch isochronous I/O work. In theory we should
1451 * stop active cycleMatch iso contexts now and restart
1452 * them at least two cycles later. (FIXME?)
1453 */
1454 if (printk_ratelimit())
1455 fw_notify("isochronous cycle inconsistent\n");
1456 }
1457
d60d7f1d
KH
1458 if (event & OHCI1394_cycle64Seconds) {
1459 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1460 if ((cycle_time & 0x80000000) == 0)
3dcdc500 1461 atomic_inc(&ohci->bus_seconds);
d60d7f1d
KH
1462 }
1463
ed568912
KH
1464 return IRQ_HANDLED;
1465}
1466
2aef469a
KH
1467static int software_reset(struct fw_ohci *ohci)
1468{
1469 int i;
1470
1471 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1472
1473 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1474 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1475 OHCI1394_HCControl_softReset) == 0)
1476 return 0;
1477 msleep(1);
1478 }
1479
1480 return -EBUSY;
1481}
1482
8e85973e
SR
1483static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1484{
1485 size_t size = length * 4;
1486
1487 memcpy(dest, src, size);
1488 if (size < CONFIG_ROM_SIZE)
1489 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1490}
1491
1492static int ohci_enable(struct fw_card *card,
1493 const __be32 *config_rom, size_t length)
ed568912
KH
1494{
1495 struct fw_ohci *ohci = fw_ohci(card);
1496 struct pci_dev *dev = to_pci_dev(card->device);
02214724
JW
1497 u32 lps;
1498 int i;
ed568912 1499
2aef469a
KH
1500 if (software_reset(ohci)) {
1501 fw_error("Failed to reset ohci card.\n");
1502 return -EBUSY;
1503 }
1504
1505 /*
1506 * Now enable LPS, which we need in order to start accessing
1507 * most of the registers. In fact, on some cards (ALI M5251),
1508 * accessing registers in the SClk domain without LPS enabled
1509 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
1510 * full link enabled. However, with some cards (well, at least
1511 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
1512 */
1513 reg_write(ohci, OHCI1394_HCControlSet,
1514 OHCI1394_HCControl_LPS |
1515 OHCI1394_HCControl_postedWriteEnable);
1516 flush_writes(ohci);
02214724
JW
1517
1518 for (lps = 0, i = 0; !lps && i < 3; i++) {
1519 msleep(50);
1520 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1521 OHCI1394_HCControl_LPS;
1522 }
1523
1524 if (!lps) {
1525 fw_error("Failed to set Link Power Status\n");
1526 return -EIO;
1527 }
2aef469a
KH
1528
1529 reg_write(ohci, OHCI1394_HCControlClear,
1530 OHCI1394_HCControl_noByteSwapData);
1531
affc9c24 1532 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
e896ec43
SR
1533 reg_write(ohci, OHCI1394_LinkControlClear,
1534 OHCI1394_LinkControl_rcvPhyPkt);
2aef469a
KH
1535 reg_write(ohci, OHCI1394_LinkControlSet,
1536 OHCI1394_LinkControl_rcvSelfID |
1537 OHCI1394_LinkControl_cycleTimerEnable |
1538 OHCI1394_LinkControl_cycleMaster);
1539
1540 reg_write(ohci, OHCI1394_ATRetries,
1541 OHCI1394_MAX_AT_REQ_RETRIES |
1542 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1543 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1544
1545 ar_context_run(&ohci->ar_request_ctx);
1546 ar_context_run(&ohci->ar_response_ctx);
1547
2aef469a
KH
1548 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1549 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1550 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1551 reg_write(ohci, OHCI1394_IntMaskSet,
1552 OHCI1394_selfIDComplete |
1553 OHCI1394_RQPkt | OHCI1394_RSPkt |
1554 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1555 OHCI1394_isochRx | OHCI1394_isochTx |
bb9f2206 1556 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
5ed1f321 1557 OHCI1394_cycleInconsistent |
75f7832e
JW
1558 OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
1559 OHCI1394_masterIntEnable);
a007bb85
SR
1560 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1561 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
2aef469a
KH
1562
1563 /* Activate link_on bit and contender bit in our self ID packets.*/
1564 if (ohci_update_phy_reg(card, 4, 0,
1565 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1566 return -EIO;
1567
c781c06d
KH
1568 /*
1569 * When the link is not yet enabled, the atomic config rom
ed568912
KH
1570 * update mechanism described below in ohci_set_config_rom()
1571 * is not active. We have to update ConfigRomHeader and
1572 * BusOptions manually, and the write to ConfigROMmap takes
1573 * effect immediately. We tie this to the enabling of the
1574 * link, so we have a valid config rom before enabling - the
1575 * OHCI requires that ConfigROMhdr and BusOptions have valid
1576 * values before enabling.
1577 *
1578 * However, when the ConfigROMmap is written, some controllers
1579 * always read back quadlets 0 and 2 from the config rom to
1580 * the ConfigRomHeader and BusOptions registers on bus reset.
1581 * They shouldn't do that in this initial case where the link
1582 * isn't enabled. This means we have to use the same
1583 * workaround here, setting the bus header to 0 and then write
1584 * the right values in the bus reset tasklet.
1585 */
1586
0bd243c4
KH
1587 if (config_rom) {
1588 ohci->next_config_rom =
1589 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1590 &ohci->next_config_rom_bus,
1591 GFP_KERNEL);
1592 if (ohci->next_config_rom == NULL)
1593 return -ENOMEM;
ed568912 1594
8e85973e 1595 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
1596 } else {
1597 /*
1598 * In the suspend case, config_rom is NULL, which
1599 * means that we just reuse the old config rom.
1600 */
1601 ohci->next_config_rom = ohci->config_rom;
1602 ohci->next_config_rom_bus = ohci->config_rom_bus;
1603 }
ed568912 1604
8e85973e 1605 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
1606 ohci->next_config_rom[0] = 0;
1607 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
1608 reg_write(ohci, OHCI1394_BusOptions,
1609 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
1610 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1611
1612 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1613
1614 if (request_irq(dev->irq, irq_handler,
65efffa8 1615 IRQF_SHARED, ohci_driver_name, ohci)) {
ed568912
KH
1616 fw_error("Failed to allocate shared interrupt %d.\n",
1617 dev->irq);
1618 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1619 ohci->config_rom, ohci->config_rom_bus);
1620 return -EIO;
1621 }
1622
1623 reg_write(ohci, OHCI1394_HCControlSet,
1624 OHCI1394_HCControl_linkEnable |
1625 OHCI1394_HCControl_BIBimageValid);
1626 flush_writes(ohci);
1627
c781c06d
KH
1628 /*
1629 * We are ready to go, initiate bus reset to finish the
1630 * initialization.
1631 */
ed568912
KH
1632
1633 fw_core_initiate_bus_reset(&ohci->card, 1);
1634
1635 return 0;
1636}
1637
53dca511 1638static int ohci_set_config_rom(struct fw_card *card,
8e85973e 1639 const __be32 *config_rom, size_t length)
ed568912
KH
1640{
1641 struct fw_ohci *ohci;
1642 unsigned long flags;
2dbd7d7e 1643 int ret = -EBUSY;
ed568912 1644 __be32 *next_config_rom;
f5101d58 1645 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
1646
1647 ohci = fw_ohci(card);
1648
c781c06d
KH
1649 /*
1650 * When the OHCI controller is enabled, the config rom update
ed568912
KH
1651 * mechanism is a bit tricky, but easy enough to use. See
1652 * section 5.5.6 in the OHCI specification.
1653 *
1654 * The OHCI controller caches the new config rom address in a
1655 * shadow register (ConfigROMmapNext) and needs a bus reset
1656 * for the changes to take place. When the bus reset is
1657 * detected, the controller loads the new values for the
1658 * ConfigRomHeader and BusOptions registers from the specified
1659 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1660 * shadow register. All automatically and atomically.
1661 *
1662 * Now, there's a twist to this story. The automatic load of
1663 * ConfigRomHeader and BusOptions doesn't honor the
1664 * noByteSwapData bit, so with a be32 config rom, the
1665 * controller will load be32 values in to these registers
1666 * during the atomic update, even on litte endian
1667 * architectures. The workaround we use is to put a 0 in the
1668 * header quadlet; 0 is endian agnostic and means that the
1669 * config rom isn't ready yet. In the bus reset tasklet we
1670 * then set up the real values for the two registers.
1671 *
1672 * We use ohci->lock to avoid racing with the code that sets
1673 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1674 */
1675
1676 next_config_rom =
1677 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1678 &next_config_rom_bus, GFP_KERNEL);
1679 if (next_config_rom == NULL)
1680 return -ENOMEM;
1681
1682 spin_lock_irqsave(&ohci->lock, flags);
1683
1684 if (ohci->next_config_rom == NULL) {
1685 ohci->next_config_rom = next_config_rom;
1686 ohci->next_config_rom_bus = next_config_rom_bus;
1687
8e85973e 1688 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912
KH
1689
1690 ohci->next_header = config_rom[0];
1691 ohci->next_config_rom[0] = 0;
1692
1693 reg_write(ohci, OHCI1394_ConfigROMmap,
1694 ohci->next_config_rom_bus);
2dbd7d7e 1695 ret = 0;
ed568912
KH
1696 }
1697
1698 spin_unlock_irqrestore(&ohci->lock, flags);
1699
c781c06d
KH
1700 /*
1701 * Now initiate a bus reset to have the changes take
ed568912
KH
1702 * effect. We clean up the old config rom memory and DMA
1703 * mappings in the bus reset tasklet, since the OHCI
1704 * controller could need to access it before the bus reset
c781c06d
KH
1705 * takes effect.
1706 */
2dbd7d7e 1707 if (ret == 0)
ed568912 1708 fw_core_initiate_bus_reset(&ohci->card, 1);
4eaff7d6
SR
1709 else
1710 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1711 next_config_rom, next_config_rom_bus);
ed568912 1712
2dbd7d7e 1713 return ret;
ed568912
KH
1714}
1715
1716static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1717{
1718 struct fw_ohci *ohci = fw_ohci(card);
1719
1720 at_context_transmit(&ohci->at_request_ctx, packet);
1721}
1722
1723static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1724{
1725 struct fw_ohci *ohci = fw_ohci(card);
1726
1727 at_context_transmit(&ohci->at_response_ctx, packet);
1728}
1729
730c32f5
KH
1730static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1731{
1732 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
1733 struct context *ctx = &ohci->at_request_ctx;
1734 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 1735 int ret = -ENOENT;
730c32f5 1736
f319b6a0 1737 tasklet_disable(&ctx->tasklet);
730c32f5 1738
f319b6a0
KH
1739 if (packet->ack != 0)
1740 goto out;
730c32f5 1741
19593ffd 1742 if (packet->payload_mapped)
1d1dc5e8
SR
1743 dma_unmap_single(ohci->card.device, packet->payload_bus,
1744 packet->payload_length, DMA_TO_DEVICE);
1745
ad3c0fe8 1746 log_ar_at_event('T', packet->speed, packet->header, 0x20);
f319b6a0
KH
1747 driver_data->packet = NULL;
1748 packet->ack = RCODE_CANCELLED;
1749 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 1750 ret = 0;
f319b6a0
KH
1751 out:
1752 tasklet_enable(&ctx->tasklet);
730c32f5 1753
2dbd7d7e 1754 return ret;
730c32f5
KH
1755}
1756
53dca511
SR
1757static int ohci_enable_phys_dma(struct fw_card *card,
1758 int node_id, int generation)
ed568912 1759{
080de8c2
SR
1760#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1761 return 0;
1762#else
ed568912
KH
1763 struct fw_ohci *ohci = fw_ohci(card);
1764 unsigned long flags;
2dbd7d7e 1765 int n, ret = 0;
ed568912 1766
c781c06d
KH
1767 /*
1768 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1769 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1770 */
ed568912
KH
1771
1772 spin_lock_irqsave(&ohci->lock, flags);
1773
1774 if (ohci->generation != generation) {
2dbd7d7e 1775 ret = -ESTALE;
ed568912
KH
1776 goto out;
1777 }
1778
c781c06d
KH
1779 /*
1780 * Note, if the node ID contains a non-local bus ID, physical DMA is
1781 * enabled for _all_ nodes on remote buses.
1782 */
907293d7
SR
1783
1784 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1785 if (n < 32)
1786 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1787 else
1788 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1789
ed568912 1790 flush_writes(ohci);
ed568912 1791 out:
6cad95fe 1792 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
1793
1794 return ret;
080de8c2 1795#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 1796}
373b2edd 1797
4a9bde9b 1798static u32 cycle_timer_ticks(u32 cycle_timer)
b677532b
CL
1799{
1800 u32 ticks;
1801
1802 ticks = cycle_timer & 0xfff;
1803 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1804 ticks += (3072 * 8000) * (cycle_timer >> 25);
4a9bde9b 1805
b677532b
CL
1806 return ticks;
1807}
1808
4a9bde9b
SR
1809/*
1810 * Some controllers exhibit one or more of the following bugs when updating the
1811 * iso cycle timer register:
1812 * - When the lowest six bits are wrapping around to zero, a read that happens
1813 * at the same time will return garbage in the lowest ten bits.
1814 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1815 * not incremented for about 60 ns.
1816 * - Occasionally, the entire register reads zero.
1817 *
1818 * To catch these, we read the register three times and ensure that the
1819 * difference between each two consecutive reads is approximately the same, i.e.
1820 * less than twice the other. Furthermore, any negative difference indicates an
1821 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1822 * execute, so we have enough precision to compute the ratio of the differences.)
1823 */
53dca511 1824static u64 ohci_get_bus_time(struct fw_card *card)
d60d7f1d
KH
1825{
1826 struct fw_ohci *ohci = fw_ohci(card);
b677532b
CL
1827 u32 c0, c1, c2;
1828 u32 t0, t1, t2;
1829 s32 diff01, diff12;
4a9bde9b 1830 int i;
d60d7f1d 1831
4a9bde9b
SR
1832 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1833
1834 if (ohci->iso_cycle_timer_quirk) {
1835 i = 0;
1836 c1 = c2;
b677532b 1837 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
b677532b 1838 do {
4a9bde9b
SR
1839 c0 = c1;
1840 c1 = c2;
b677532b
CL
1841 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1842 t0 = cycle_timer_ticks(c0);
1843 t1 = cycle_timer_ticks(c1);
1844 t2 = cycle_timer_ticks(c2);
1845 diff01 = t1 - t0;
1846 diff12 = t2 - t1;
4a9bde9b
SR
1847 } while ((diff01 <= 0 || diff12 <= 0 ||
1848 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1849 && i++ < 20);
b677532b 1850 }
d60d7f1d 1851
4a9bde9b 1852 return ((u64)atomic_read(&ohci->bus_seconds) << 32) | c2;
d60d7f1d
KH
1853}
1854
1aa292bb
DM
1855static void copy_iso_headers(struct iso_context *ctx, void *p)
1856{
1857 int i = ctx->header_length;
1858
1859 if (i + ctx->base.header_size > PAGE_SIZE)
1860 return;
1861
1862 /*
1863 * The iso header is byteswapped to little endian by
1864 * the controller, but the remaining header quadlets
1865 * are big endian. We want to present all the headers
1866 * as big endian, so we have to swap the first quadlet.
1867 */
1868 if (ctx->base.header_size > 0)
1869 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1870 if (ctx->base.header_size > 4)
1871 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1872 if (ctx->base.header_size > 8)
1873 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1874 ctx->header_length += ctx->base.header_size;
1875}
1876
d2746dc1
KH
1877static int handle_ir_dualbuffer_packet(struct context *context,
1878 struct descriptor *d,
1879 struct descriptor *last)
ed568912 1880{
295e3feb
KH
1881 struct iso_context *ctx =
1882 container_of(context, struct iso_context, context);
1883 struct db_descriptor *db = (struct db_descriptor *) d;
c70dc788 1884 __le32 *ir_header;
9b32d5f3 1885 size_t header_length;
c70dc788 1886 void *p, *end;
d2746dc1 1887
efbf390a 1888 if (db->first_res_count != 0 && db->second_res_count != 0) {
0642b657
DM
1889 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1890 /* This descriptor isn't done yet, stop iteration. */
1891 return 0;
1892 }
1893 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1894 }
295e3feb 1895
c70dc788
KH
1896 header_length = le16_to_cpu(db->first_req_count) -
1897 le16_to_cpu(db->first_res_count);
1898
c70dc788
KH
1899 p = db + 1;
1900 end = p + header_length;
1aa292bb
DM
1901 while (p < end) {
1902 copy_iso_headers(ctx, p);
0642b657 1903 ctx->excess_bytes +=
efbf390a 1904 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
1aa292bb 1905 p += max(ctx->base.header_size, (size_t)8);
c70dc788 1906 }
9b32d5f3 1907
0642b657
DM
1908 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1909 le16_to_cpu(db->second_res_count);
1910
a77754a7 1911 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
c70dc788
KH
1912 ir_header = (__le32 *) (db + 1);
1913 ctx->base.callback(&ctx->base,
1914 le32_to_cpu(ir_header[0]) & 0xffff,
9b32d5f3 1915 ctx->header_length, ctx->header,
295e3feb 1916 ctx->base.callback_data);
9b32d5f3
KH
1917 ctx->header_length = 0;
1918 }
ed568912 1919
295e3feb 1920 return 1;
ed568912
KH
1921}
1922
a186b4a6
JW
1923static int handle_ir_packet_per_buffer(struct context *context,
1924 struct descriptor *d,
1925 struct descriptor *last)
1926{
1927 struct iso_context *ctx =
1928 container_of(context, struct iso_context, context);
bcee893c 1929 struct descriptor *pd;
a186b4a6 1930 __le32 *ir_header;
bcee893c 1931 void *p;
a186b4a6 1932
bcee893c
DM
1933 for (pd = d; pd <= last; pd++) {
1934 if (pd->transfer_status)
1935 break;
1936 }
1937 if (pd > last)
a186b4a6
JW
1938 /* Descriptor(s) not done yet, stop iteration */
1939 return 0;
1940
1aa292bb
DM
1941 p = last + 1;
1942 copy_iso_headers(ctx, p);
a186b4a6 1943
bcee893c
DM
1944 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1945 ir_header = (__le32 *) p;
a186b4a6
JW
1946 ctx->base.callback(&ctx->base,
1947 le32_to_cpu(ir_header[0]) & 0xffff,
1948 ctx->header_length, ctx->header,
1949 ctx->base.callback_data);
1950 ctx->header_length = 0;
1951 }
1952
a186b4a6
JW
1953 return 1;
1954}
1955
30200739
KH
1956static int handle_it_packet(struct context *context,
1957 struct descriptor *d,
1958 struct descriptor *last)
ed568912 1959{
30200739
KH
1960 struct iso_context *ctx =
1961 container_of(context, struct iso_context, context);
31769cef
JF
1962 int i;
1963 struct descriptor *pd;
373b2edd 1964
31769cef
JF
1965 for (pd = d; pd <= last; pd++)
1966 if (pd->transfer_status)
1967 break;
1968 if (pd > last)
1969 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
1970 return 0;
1971
31769cef
JF
1972 i = ctx->header_length;
1973 if (i + 4 < PAGE_SIZE) {
1974 /* Present this value as big-endian to match the receive code */
1975 *(__be32 *)(ctx->header + i) = cpu_to_be32(
1976 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
1977 le16_to_cpu(pd->res_count));
1978 ctx->header_length += 4;
1979 }
1980 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
9b32d5f3 1981 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
31769cef
JF
1982 ctx->header_length, ctx->header,
1983 ctx->base.callback_data);
1984 ctx->header_length = 0;
1985 }
30200739 1986 return 1;
ed568912
KH
1987}
1988
53dca511 1989static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 1990 int type, int channel, size_t header_size)
ed568912
KH
1991{
1992 struct fw_ohci *ohci = fw_ohci(card);
1993 struct iso_context *ctx, *list;
30200739 1994 descriptor_callback_t callback;
4817ed24 1995 u64 *channels, dont_care = ~0ULL;
295e3feb 1996 u32 *mask, regs;
ed568912 1997 unsigned long flags;
2dbd7d7e 1998 int index, ret = -ENOMEM;
ed568912
KH
1999
2000 if (type == FW_ISO_CONTEXT_TRANSMIT) {
4817ed24 2001 channels = &dont_care;
ed568912
KH
2002 mask = &ohci->it_context_mask;
2003 list = ohci->it_context_list;
30200739 2004 callback = handle_it_packet;
ed568912 2005 } else {
4817ed24 2006 channels = &ohci->ir_context_channels;
373b2edd
SR
2007 mask = &ohci->ir_context_mask;
2008 list = ohci->ir_context_list;
95984f62 2009 if (ohci->use_dualbuffer)
a186b4a6
JW
2010 callback = handle_ir_dualbuffer_packet;
2011 else
2012 callback = handle_ir_packet_per_buffer;
ed568912
KH
2013 }
2014
2015 spin_lock_irqsave(&ohci->lock, flags);
4817ed24
SR
2016 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2017 if (index >= 0) {
2018 *channels &= ~(1ULL << channel);
ed568912 2019 *mask &= ~(1 << index);
4817ed24 2020 }
ed568912
KH
2021 spin_unlock_irqrestore(&ohci->lock, flags);
2022
2023 if (index < 0)
2024 return ERR_PTR(-EBUSY);
2025
373b2edd
SR
2026 if (type == FW_ISO_CONTEXT_TRANSMIT)
2027 regs = OHCI1394_IsoXmitContextBase(index);
2028 else
2029 regs = OHCI1394_IsoRcvContextBase(index);
2030
ed568912 2031 ctx = &list[index];
2d826cc5 2032 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2033 ctx->header_length = 0;
2034 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2035 if (ctx->header == NULL)
2036 goto out;
2037
2dbd7d7e
SR
2038 ret = context_init(&ctx->context, ohci, regs, callback);
2039 if (ret < 0)
9b32d5f3 2040 goto out_with_header;
ed568912
KH
2041
2042 return &ctx->base;
9b32d5f3
KH
2043
2044 out_with_header:
2045 free_page((unsigned long)ctx->header);
2046 out:
2047 spin_lock_irqsave(&ohci->lock, flags);
2048 *mask |= 1 << index;
2049 spin_unlock_irqrestore(&ohci->lock, flags);
2050
2dbd7d7e 2051 return ERR_PTR(ret);
ed568912
KH
2052}
2053
eb0306ea
KH
2054static int ohci_start_iso(struct fw_iso_context *base,
2055 s32 cycle, u32 sync, u32 tags)
ed568912 2056{
373b2edd 2057 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2058 struct fw_ohci *ohci = ctx->context.ohci;
8a2f7d93 2059 u32 control, match;
ed568912
KH
2060 int index;
2061
295e3feb
KH
2062 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2063 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2064 match = 0;
2065 if (cycle >= 0)
2066 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2067 (cycle & 0x7fff) << 16;
21efb3cf 2068
295e3feb
KH
2069 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2070 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2071 context_run(&ctx->context, match);
295e3feb
KH
2072 } else {
2073 index = ctx - ohci->ir_context_list;
a186b4a6 2074 control = IR_CONTEXT_ISOCH_HEADER;
95984f62 2075 if (ohci->use_dualbuffer)
a186b4a6 2076 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
8a2f7d93
KH
2077 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2078 if (cycle >= 0) {
2079 match |= (cycle & 0x07fff) << 12;
2080 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2081 }
ed568912 2082
295e3feb
KH
2083 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2084 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2085 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2086 context_run(&ctx->context, control);
295e3feb 2087 }
ed568912
KH
2088
2089 return 0;
2090}
2091
b8295668
KH
2092static int ohci_stop_iso(struct fw_iso_context *base)
2093{
2094 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2095 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
2096 int index;
2097
2098 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2099 index = ctx - ohci->it_context_list;
2100 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2101 } else {
2102 index = ctx - ohci->ir_context_list;
2103 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2104 }
2105 flush_writes(ohci);
2106 context_stop(&ctx->context);
2107
2108 return 0;
2109}
2110
ed568912
KH
2111static void ohci_free_iso_context(struct fw_iso_context *base)
2112{
2113 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2114 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
2115 unsigned long flags;
2116 int index;
2117
b8295668
KH
2118 ohci_stop_iso(base);
2119 context_release(&ctx->context);
9b32d5f3 2120 free_page((unsigned long)ctx->header);
b8295668 2121
ed568912
KH
2122 spin_lock_irqsave(&ohci->lock, flags);
2123
2124 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2125 index = ctx - ohci->it_context_list;
ed568912
KH
2126 ohci->it_context_mask |= 1 << index;
2127 } else {
2128 index = ctx - ohci->ir_context_list;
ed568912 2129 ohci->ir_context_mask |= 1 << index;
4817ed24 2130 ohci->ir_context_channels |= 1ULL << base->channel;
ed568912 2131 }
ed568912
KH
2132
2133 spin_unlock_irqrestore(&ohci->lock, flags);
2134}
2135
53dca511
SR
2136static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2137 struct fw_iso_packet *packet,
2138 struct fw_iso_buffer *buffer,
2139 unsigned long payload)
ed568912 2140{
373b2edd 2141 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2142 struct descriptor *d, *last, *pd;
ed568912
KH
2143 struct fw_iso_packet *p;
2144 __le32 *header;
9aad8125 2145 dma_addr_t d_bus, page_bus;
ed568912
KH
2146 u32 z, header_z, payload_z, irq;
2147 u32 payload_index, payload_end_index, next_page_index;
30200739 2148 int page, end_page, i, length, offset;
ed568912 2149
c781c06d
KH
2150 /*
2151 * FIXME: Cycle lost behavior should be configurable: lose
2152 * packet, retransmit or terminate..
2153 */
ed568912
KH
2154
2155 p = packet;
9aad8125 2156 payload_index = payload;
ed568912
KH
2157
2158 if (p->skip)
2159 z = 1;
2160 else
2161 z = 2;
2162 if (p->header_length > 0)
2163 z++;
2164
2165 /* Determine the first page the payload isn't contained in. */
2166 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2167 if (p->payload_length > 0)
2168 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2169 else
2170 payload_z = 0;
2171
2172 z += payload_z;
2173
2174 /* Get header size in number of descriptors. */
2d826cc5 2175 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 2176
30200739
KH
2177 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2178 if (d == NULL)
2179 return -ENOMEM;
ed568912
KH
2180
2181 if (!p->skip) {
a77754a7 2182 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912
KH
2183 d[0].req_count = cpu_to_le16(8);
2184
2185 header = (__le32 *) &d[1];
a77754a7
KH
2186 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2187 IT_HEADER_TAG(p->tag) |
2188 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2189 IT_HEADER_CHANNEL(ctx->base.channel) |
2190 IT_HEADER_SPEED(ctx->base.speed));
ed568912 2191 header[1] =
a77754a7 2192 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
2193 p->payload_length));
2194 }
2195
2196 if (p->header_length > 0) {
2197 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 2198 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
2199 memcpy(&d[z], p->header, p->header_length);
2200 }
2201
2202 pd = d + z - payload_z;
2203 payload_end_index = payload_index + p->payload_length;
2204 for (i = 0; i < payload_z; i++) {
2205 page = payload_index >> PAGE_SHIFT;
2206 offset = payload_index & ~PAGE_MASK;
2207 next_page_index = (page + 1) << PAGE_SHIFT;
2208 length =
2209 min(next_page_index, payload_end_index) - payload_index;
2210 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
2211
2212 page_bus = page_private(buffer->pages[page]);
2213 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912
KH
2214
2215 payload_index += length;
2216 }
2217
ed568912 2218 if (p->interrupt)
a77754a7 2219 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 2220 else
a77754a7 2221 irq = DESCRIPTOR_NO_IRQ;
ed568912 2222
30200739 2223 last = z == 2 ? d : d + z - 1;
a77754a7
KH
2224 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2225 DESCRIPTOR_STATUS |
2226 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 2227 irq);
ed568912 2228
30200739 2229 context_append(&ctx->context, d, z, header_z);
ed568912
KH
2230
2231 return 0;
2232}
373b2edd 2233
53dca511
SR
2234static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2235 struct fw_iso_packet *packet,
2236 struct fw_iso_buffer *buffer,
2237 unsigned long payload)
295e3feb
KH
2238{
2239 struct iso_context *ctx = container_of(base, struct iso_context, base);
2240 struct db_descriptor *db = NULL;
2241 struct descriptor *d;
2242 struct fw_iso_packet *p;
2243 dma_addr_t d_bus, page_bus;
2244 u32 z, header_z, length, rest;
c70dc788 2245 int page, offset, packet_count, header_size;
373b2edd 2246
c781c06d
KH
2247 /*
2248 * FIXME: Cycle lost behavior should be configurable: lose
2249 * packet, retransmit or terminate..
2250 */
295e3feb
KH
2251
2252 p = packet;
2253 z = 2;
2254
c781c06d 2255 /*
1aa292bb
DM
2256 * The OHCI controller puts the isochronous header and trailer in the
2257 * buffer, so we need at least 8 bytes.
c781c06d 2258 */
c70dc788 2259 packet_count = p->header_length / ctx->base.header_size;
1aa292bb 2260 header_size = packet_count * max(ctx->base.header_size, (size_t)8);
c70dc788 2261
295e3feb 2262 /* Get header size in number of descriptors. */
2d826cc5 2263 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
295e3feb
KH
2264 page = payload >> PAGE_SHIFT;
2265 offset = payload & ~PAGE_MASK;
2266 rest = p->payload_length;
8c0c0cc2
JF
2267 /*
2268 * The controllers I've tested have not worked correctly when
2269 * second_req_count is zero. Rather than do something we know won't
2270 * work, return an error
2271 */
2272 if (rest == 0)
2273 return -EINVAL;
295e3feb 2274
295e3feb
KH
2275 while (rest > 0) {
2276 d = context_get_descriptors(&ctx->context,
2277 z + header_z, &d_bus);
2278 if (d == NULL)
2279 return -ENOMEM;
2280
2281 db = (struct db_descriptor *) d;
a77754a7
KH
2282 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2283 DESCRIPTOR_BRANCH_ALWAYS);
1aa292bb
DM
2284 db->first_size =
2285 cpu_to_le16(max(ctx->base.header_size, (size_t)8));
0642b657
DM
2286 if (p->skip && rest == p->payload_length) {
2287 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2288 db->first_req_count = db->first_size;
2289 } else {
2290 db->first_req_count = cpu_to_le16(header_size);
2291 }
1e1d196b 2292 db->first_res_count = db->first_req_count;
2d826cc5 2293 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
373b2edd 2294
0642b657
DM
2295 if (p->skip && rest == p->payload_length)
2296 length = 4;
2297 else if (offset + rest < PAGE_SIZE)
295e3feb
KH
2298 length = rest;
2299 else
2300 length = PAGE_SIZE - offset;
2301
1e1d196b
KH
2302 db->second_req_count = cpu_to_le16(length);
2303 db->second_res_count = db->second_req_count;
295e3feb
KH
2304 page_bus = page_private(buffer->pages[page]);
2305 db->second_buffer = cpu_to_le32(page_bus + offset);
2306
cb2d2cdb 2307 if (p->interrupt && length == rest)
a77754a7 2308 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
cb2d2cdb 2309
295e3feb
KH
2310 context_append(&ctx->context, d, z, header_z);
2311 offset = (offset + length) & ~PAGE_MASK;
2312 rest -= length;
0642b657
DM
2313 if (offset == 0)
2314 page++;
295e3feb
KH
2315 }
2316
d2746dc1
KH
2317 return 0;
2318}
21efb3cf 2319
53dca511
SR
2320static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2321 struct fw_iso_packet *packet,
2322 struct fw_iso_buffer *buffer,
2323 unsigned long payload)
a186b4a6
JW
2324{
2325 struct iso_context *ctx = container_of(base, struct iso_context, base);
8c0c0cc2 2326 struct descriptor *d, *pd;
bcee893c 2327 struct fw_iso_packet *p = packet;
a186b4a6
JW
2328 dma_addr_t d_bus, page_bus;
2329 u32 z, header_z, rest;
bcee893c
DM
2330 int i, j, length;
2331 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
2332
2333 /*
1aa292bb
DM
2334 * The OHCI controller puts the isochronous header and trailer in the
2335 * buffer, so we need at least 8 bytes.
a186b4a6
JW
2336 */
2337 packet_count = p->header_length / ctx->base.header_size;
1aa292bb 2338 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
2339
2340 /* Get header size in number of descriptors. */
2341 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2342 page = payload >> PAGE_SHIFT;
2343 offset = payload & ~PAGE_MASK;
bcee893c 2344 payload_per_buffer = p->payload_length / packet_count;
a186b4a6
JW
2345
2346 for (i = 0; i < packet_count; i++) {
2347 /* d points to the header descriptor */
bcee893c 2348 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 2349 d = context_get_descriptors(&ctx->context,
bcee893c 2350 z + header_z, &d_bus);
a186b4a6
JW
2351 if (d == NULL)
2352 return -ENOMEM;
2353
bcee893c
DM
2354 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2355 DESCRIPTOR_INPUT_MORE);
2356 if (p->skip && i == 0)
2357 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
2358 d->req_count = cpu_to_le16(header_size);
2359 d->res_count = d->req_count;
bcee893c 2360 d->transfer_status = 0;
a186b4a6
JW
2361 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2362
bcee893c 2363 rest = payload_per_buffer;
8c0c0cc2 2364 pd = d;
bcee893c 2365 for (j = 1; j < z; j++) {
8c0c0cc2 2366 pd++;
bcee893c
DM
2367 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2368 DESCRIPTOR_INPUT_MORE);
2369
2370 if (offset + rest < PAGE_SIZE)
2371 length = rest;
2372 else
2373 length = PAGE_SIZE - offset;
2374 pd->req_count = cpu_to_le16(length);
2375 pd->res_count = pd->req_count;
2376 pd->transfer_status = 0;
2377
2378 page_bus = page_private(buffer->pages[page]);
2379 pd->data_address = cpu_to_le32(page_bus + offset);
2380
2381 offset = (offset + length) & ~PAGE_MASK;
2382 rest -= length;
2383 if (offset == 0)
2384 page++;
2385 }
a186b4a6
JW
2386 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2387 DESCRIPTOR_INPUT_LAST |
2388 DESCRIPTOR_BRANCH_ALWAYS);
bcee893c 2389 if (p->interrupt && i == packet_count - 1)
a186b4a6
JW
2390 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2391
a186b4a6
JW
2392 context_append(&ctx->context, d, z, header_z);
2393 }
2394
2395 return 0;
2396}
2397
53dca511
SR
2398static int ohci_queue_iso(struct fw_iso_context *base,
2399 struct fw_iso_packet *packet,
2400 struct fw_iso_buffer *buffer,
2401 unsigned long payload)
295e3feb 2402{
e364cf4e 2403 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 2404 unsigned long flags;
2dbd7d7e 2405 int ret;
e364cf4e 2406
fe5ca634 2407 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
295e3feb 2408 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
2dbd7d7e 2409 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
95984f62 2410 else if (ctx->context.ohci->use_dualbuffer)
2dbd7d7e
SR
2411 ret = ohci_queue_iso_receive_dualbuffer(base, packet,
2412 buffer, payload);
e364cf4e 2413 else
2dbd7d7e
SR
2414 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2415 buffer, payload);
fe5ca634
DM
2416 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2417
2dbd7d7e 2418 return ret;
295e3feb
KH
2419}
2420
21ebcd12 2421static const struct fw_card_driver ohci_driver = {
ed568912
KH
2422 .enable = ohci_enable,
2423 .update_phy_reg = ohci_update_phy_reg,
2424 .set_config_rom = ohci_set_config_rom,
2425 .send_request = ohci_send_request,
2426 .send_response = ohci_send_response,
730c32f5 2427 .cancel_packet = ohci_cancel_packet,
ed568912 2428 .enable_phys_dma = ohci_enable_phys_dma,
d60d7f1d 2429 .get_bus_time = ohci_get_bus_time,
ed568912
KH
2430
2431 .allocate_iso_context = ohci_allocate_iso_context,
2432 .free_iso_context = ohci_free_iso_context,
2433 .queue_iso = ohci_queue_iso,
69cdb726 2434 .start_iso = ohci_start_iso,
b8295668 2435 .stop_iso = ohci_stop_iso,
ed568912
KH
2436};
2437
ea8d006b 2438#ifdef CONFIG_PPC_PMAC
2ed0f181
SR
2439static void ohci_pmac_on(struct pci_dev *dev)
2440{
ea8d006b
SR
2441 if (machine_is(powermac)) {
2442 struct device_node *ofn = pci_device_to_OF_node(dev);
2443
2444 if (ofn) {
2445 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2446 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2447 }
2448 }
2ed0f181
SR
2449}
2450
2451static void ohci_pmac_off(struct pci_dev *dev)
2452{
2453 if (machine_is(powermac)) {
2454 struct device_node *ofn = pci_device_to_OF_node(dev);
2455
2456 if (ofn) {
2457 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2458 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2459 }
2460 }
2461}
2462#else
2463#define ohci_pmac_on(dev)
2464#define ohci_pmac_off(dev)
ea8d006b
SR
2465#endif /* CONFIG_PPC_PMAC */
2466
fc383796
SR
2467#define PCI_VENDOR_ID_AGERE PCI_VENDOR_ID_ATT
2468#define PCI_DEVICE_ID_AGERE_FW643 0x5901
2469
53dca511
SR
2470static int __devinit pci_probe(struct pci_dev *dev,
2471 const struct pci_device_id *ent)
2ed0f181
SR
2472{
2473 struct fw_ohci *ohci;
95984f62 2474 u32 bus_options, max_receive, link_speed, version;
2ed0f181
SR
2475 u64 guid;
2476 int err;
2477 size_t size;
2478
2d826cc5 2479 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 2480 if (ohci == NULL) {
7007a076
SR
2481 err = -ENOMEM;
2482 goto fail;
ed568912
KH
2483 }
2484
2485 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2486
130d5496
SR
2487 ohci_pmac_on(dev);
2488
d79406dd
KH
2489 err = pci_enable_device(dev);
2490 if (err) {
7007a076 2491 fw_error("Failed to enable OHCI hardware\n");
bd7dee63 2492 goto fail_free;
ed568912
KH
2493 }
2494
2495 pci_set_master(dev);
2496 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2497 pci_set_drvdata(dev, ohci);
2498
2499 spin_lock_init(&ohci->lock);
2500
2501 tasklet_init(&ohci->bus_reset_tasklet,
2502 bus_reset_tasklet, (unsigned long)ohci);
2503
d79406dd
KH
2504 err = pci_request_region(dev, 0, ohci_driver_name);
2505 if (err) {
ed568912 2506 fw_error("MMIO resource unavailable\n");
d79406dd 2507 goto fail_disable;
ed568912
KH
2508 }
2509
2510 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2511 if (ohci->registers == NULL) {
2512 fw_error("Failed to remap registers\n");
d79406dd
KH
2513 err = -ENXIO;
2514 goto fail_iomem;
ed568912
KH
2515 }
2516
95984f62 2517 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
090699c0
SR
2518#if 0
2519 /* FIXME: make it a context option or remove dual-buffer mode */
95984f62 2520 ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
090699c0 2521#endif
95984f62 2522
fc383796
SR
2523 /* dual-buffer mode is broken if more than one IR context is active */
2524 if (dev->vendor == PCI_VENDOR_ID_AGERE &&
2525 dev->device == PCI_DEVICE_ID_AGERE_FW643)
2526 ohci->use_dualbuffer = false;
2527
4fe0badd
SR
2528 /* dual-buffer mode is broken */
2529 if (dev->vendor == PCI_VENDOR_ID_RICOH &&
2530 dev->device == PCI_DEVICE_ID_RICOH_R5C832)
2531 ohci->use_dualbuffer = false;
2532
95984f62
SR
2533/* x86-32 currently doesn't use highmem for dma_alloc_coherent */
2534#if !defined(CONFIG_X86_32)
2535 /* dual-buffer mode is broken with descriptor addresses above 2G */
2536 if (dev->vendor == PCI_VENDOR_ID_TI &&
2537 dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
2538 ohci->use_dualbuffer = false;
2539#endif
2540
2541#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2542 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2543 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2544#endif
2545 ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
2546
1c1517ef
SR
2547 ohci->iso_cycle_timer_quirk = dev->vendor == PCI_VENDOR_ID_AL ||
2548 dev->vendor == PCI_VENDOR_ID_NEC ||
2549 dev->vendor == PCI_VENDOR_ID_VIA;
b677532b 2550
ed568912
KH
2551 ar_context_init(&ohci->ar_request_ctx, ohci,
2552 OHCI1394_AsReqRcvContextControlSet);
2553
2554 ar_context_init(&ohci->ar_response_ctx, ohci,
2555 OHCI1394_AsRspRcvContextControlSet);
2556
fe5ca634 2557 context_init(&ohci->at_request_ctx, ohci,
f319b6a0 2558 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
ed568912 2559
fe5ca634 2560 context_init(&ohci->at_response_ctx, ohci,
f319b6a0 2561 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
ed568912 2562
ed568912
KH
2563 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2564 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2565 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2566 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2567 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2568
2569 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
4817ed24 2570 ohci->ir_context_channels = ~0ULL;
ed568912
KH
2571 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2572 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2573 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2574 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2575
2576 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 2577 err = -ENOMEM;
7007a076 2578 goto fail_contexts;
ed568912
KH
2579 }
2580
2581 /* self-id dma buffer allocation */
2582 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2583 SELF_ID_BUF_SIZE,
2584 &ohci->self_id_bus,
2585 GFP_KERNEL);
2586 if (ohci->self_id_cpu == NULL) {
d79406dd 2587 err = -ENOMEM;
7007a076 2588 goto fail_contexts;
ed568912
KH
2589 }
2590
ed568912
KH
2591 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2592 max_receive = (bus_options >> 12) & 0xf;
2593 link_speed = bus_options & 0x7;
2594 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2595 reg_read(ohci, OHCI1394_GUIDLo);
2596
d79406dd 2597 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 2598 if (err)
d79406dd 2599 goto fail_self_id;
ed568912 2600
500be725 2601 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
a1f64819 2602 dev_name(&dev->dev), version >> 16, version & 0xff);
e1eff7a3 2603
ed568912 2604 return 0;
d79406dd
KH
2605
2606 fail_self_id:
2607 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2608 ohci->self_id_cpu, ohci->self_id_bus);
7007a076 2609 fail_contexts:
d79406dd 2610 kfree(ohci->ir_context_list);
7007a076
SR
2611 kfree(ohci->it_context_list);
2612 context_release(&ohci->at_response_ctx);
2613 context_release(&ohci->at_request_ctx);
2614 ar_context_release(&ohci->ar_response_ctx);
2615 ar_context_release(&ohci->ar_request_ctx);
d79406dd
KH
2616 pci_iounmap(dev, ohci->registers);
2617 fail_iomem:
2618 pci_release_region(dev, 0);
2619 fail_disable:
2620 pci_disable_device(dev);
bd7dee63
SR
2621 fail_free:
2622 kfree(&ohci->card);
130d5496 2623 ohci_pmac_off(dev);
7007a076
SR
2624 fail:
2625 if (err == -ENOMEM)
2626 fw_error("Out of memory\n");
d79406dd
KH
2627
2628 return err;
ed568912
KH
2629}
2630
2631static void pci_remove(struct pci_dev *dev)
2632{
2633 struct fw_ohci *ohci;
2634
2635 ohci = pci_get_drvdata(dev);
e254a4b4
KH
2636 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2637 flush_writes(ohci);
ed568912
KH
2638 fw_core_remove_card(&ohci->card);
2639
c781c06d
KH
2640 /*
2641 * FIXME: Fail all pending packets here, now that the upper
2642 * layers can't queue any more.
2643 */
ed568912
KH
2644
2645 software_reset(ohci);
2646 free_irq(dev->irq, ohci);
a55709ba
JF
2647
2648 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2649 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2650 ohci->next_config_rom, ohci->next_config_rom_bus);
2651 if (ohci->config_rom)
2652 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2653 ohci->config_rom, ohci->config_rom_bus);
d79406dd
KH
2654 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2655 ohci->self_id_cpu, ohci->self_id_bus);
a55709ba
JF
2656 ar_context_release(&ohci->ar_request_ctx);
2657 ar_context_release(&ohci->ar_response_ctx);
2658 context_release(&ohci->at_request_ctx);
2659 context_release(&ohci->at_response_ctx);
d79406dd
KH
2660 kfree(ohci->it_context_list);
2661 kfree(ohci->ir_context_list);
2662 pci_iounmap(dev, ohci->registers);
2663 pci_release_region(dev, 0);
2664 pci_disable_device(dev);
bd7dee63 2665 kfree(&ohci->card);
2ed0f181 2666 ohci_pmac_off(dev);
ea8d006b 2667
ed568912
KH
2668 fw_notify("Removed fw-ohci device.\n");
2669}
2670
2aef469a 2671#ifdef CONFIG_PM
2ed0f181 2672static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 2673{
2ed0f181 2674 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2675 int err;
2676
2677 software_reset(ohci);
2ed0f181
SR
2678 free_irq(dev->irq, ohci);
2679 err = pci_save_state(dev);
2aef469a 2680 if (err) {
8a8cea27 2681 fw_error("pci_save_state failed\n");
2aef469a
KH
2682 return err;
2683 }
2ed0f181 2684 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428
SR
2685 if (err)
2686 fw_error("pci_set_power_state failed with %d\n", err);
2ed0f181 2687 ohci_pmac_off(dev);
ea8d006b 2688
2aef469a
KH
2689 return 0;
2690}
2691
2ed0f181 2692static int pci_resume(struct pci_dev *dev)
2aef469a 2693{
2ed0f181 2694 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2695 int err;
2696
2ed0f181
SR
2697 ohci_pmac_on(dev);
2698 pci_set_power_state(dev, PCI_D0);
2699 pci_restore_state(dev);
2700 err = pci_enable_device(dev);
2aef469a 2701 if (err) {
8a8cea27 2702 fw_error("pci_enable_device failed\n");
2aef469a
KH
2703 return err;
2704 }
2705
0bd243c4 2706 return ohci_enable(&ohci->card, NULL, 0);
2aef469a
KH
2707}
2708#endif
2709
a67483d2 2710static const struct pci_device_id pci_table[] = {
ed568912
KH
2711 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2712 { }
2713};
2714
2715MODULE_DEVICE_TABLE(pci, pci_table);
2716
2717static struct pci_driver fw_ohci_pci_driver = {
2718 .name = ohci_driver_name,
2719 .id_table = pci_table,
2720 .probe = pci_probe,
2721 .remove = pci_remove,
2aef469a
KH
2722#ifdef CONFIG_PM
2723 .resume = pci_resume,
2724 .suspend = pci_suspend,
2725#endif
ed568912
KH
2726};
2727
2728MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2729MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2730MODULE_LICENSE("GPL");
2731
1e4c7b0d
OH
2732/* Provide a module alias so root-on-sbp2 initrds don't break. */
2733#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2734MODULE_ALIAS("ohci1394");
2735#endif
2736
ed568912
KH
2737static int __init fw_ohci_init(void)
2738{
2739 return pci_register_driver(&fw_ohci_pci_driver);
2740}
2741
2742static void __exit fw_ohci_cleanup(void)
2743{
2744 pci_unregister_driver(&fw_ohci_pci_driver);
2745}
2746
2747module_init(fw_ohci_init);
2748module_exit(fw_ohci_cleanup);
This page took 0.386034 seconds and 5 git commands to generate.