firewire: ohci: simplify iso header pointer arithmetic
[deliverable/linux.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
dd23736e 21#include <linux/bitops.h>
65b2742a 22#include <linux/bug.h>
e524f616 23#include <linux/compiler.h>
ed568912 24#include <linux/delay.h>
e8ca9702 25#include <linux/device.h>
cf3e72fd 26#include <linux/dma-mapping.h>
77c9a5da 27#include <linux/firewire.h>
e8ca9702 28#include <linux/firewire-constants.h>
a7fb60db
SR
29#include <linux/init.h>
30#include <linux/interrupt.h>
e8ca9702 31#include <linux/io.h>
a7fb60db 32#include <linux/kernel.h>
e8ca9702 33#include <linux/list.h>
faa2fb4e 34#include <linux/mm.h>
a7fb60db 35#include <linux/module.h>
ad3c0fe8 36#include <linux/moduleparam.h>
02d37bed 37#include <linux/mutex.h>
a7fb60db 38#include <linux/pci.h>
fc383796 39#include <linux/pci_ids.h>
5a0e3ad6 40#include <linux/slab.h>
c26f0234 41#include <linux/spinlock.h>
e8ca9702 42#include <linux/string.h>
e78483c5 43#include <linux/time.h>
7a39d8b8 44#include <linux/vmalloc.h>
2d7a36e2 45#include <linux/workqueue.h>
cf3e72fd 46
e8ca9702 47#include <asm/byteorder.h>
c26f0234 48#include <asm/page.h>
ee71c2f9 49#include <asm/system.h>
ed568912 50
ea8d006b
SR
51#ifdef CONFIG_PPC_PMAC
52#include <asm/pmac_feature.h>
53#endif
54
77c9a5da
SR
55#include "core.h"
56#include "ohci.h"
ed568912 57
a77754a7
KH
58#define DESCRIPTOR_OUTPUT_MORE 0
59#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
60#define DESCRIPTOR_INPUT_MORE (2 << 12)
61#define DESCRIPTOR_INPUT_LAST (3 << 12)
62#define DESCRIPTOR_STATUS (1 << 11)
63#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
64#define DESCRIPTOR_PING (1 << 7)
65#define DESCRIPTOR_YY (1 << 6)
66#define DESCRIPTOR_NO_IRQ (0 << 4)
67#define DESCRIPTOR_IRQ_ERROR (1 << 4)
68#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
69#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
70#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
71
72struct descriptor {
73 __le16 req_count;
74 __le16 control;
75 __le32 data_address;
76 __le32 branch_address;
77 __le16 res_count;
78 __le16 transfer_status;
79} __attribute__((aligned(16)));
80
a77754a7
KH
81#define CONTROL_SET(regs) (regs)
82#define CONTROL_CLEAR(regs) ((regs) + 4)
83#define COMMAND_PTR(regs) ((regs) + 12)
84#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 85
7a39d8b8
CL
86#define AR_BUFFER_SIZE (32*1024)
87#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
88/* we need at least two pages for proper list management */
89#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
90
91#define MAX_ASYNC_PAYLOAD 4096
92#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
93#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
ed568912 94
32b46093
KH
95struct ar_context {
96 struct fw_ohci *ohci;
7a39d8b8
CL
97 struct page *pages[AR_BUFFERS];
98 void *buffer;
99 struct descriptor *descriptors;
100 dma_addr_t descriptors_bus;
32b46093 101 void *pointer;
7a39d8b8 102 unsigned int last_buffer_index;
72e318e0 103 u32 regs;
ed568912
KH
104 struct tasklet_struct tasklet;
105};
106
30200739
KH
107struct context;
108
109typedef int (*descriptor_callback_t)(struct context *ctx,
110 struct descriptor *d,
111 struct descriptor *last);
fe5ca634
DM
112
113/*
114 * A buffer that contains a block of DMA-able coherent memory used for
115 * storing a portion of a DMA descriptor program.
116 */
117struct descriptor_buffer {
118 struct list_head list;
119 dma_addr_t buffer_bus;
120 size_t buffer_size;
121 size_t used;
122 struct descriptor buffer[0];
123};
124
30200739 125struct context {
373b2edd 126 struct fw_ohci *ohci;
30200739 127 u32 regs;
fe5ca634 128 int total_allocation;
a572e688 129 u32 current_bus;
386a4153 130 bool running;
82b662dc 131 bool flushing;
373b2edd 132
fe5ca634
DM
133 /*
134 * List of page-sized buffers for storing DMA descriptors.
135 * Head of list contains buffers in use and tail of list contains
136 * free buffers.
137 */
138 struct list_head buffer_list;
139
140 /*
141 * Pointer to a buffer inside buffer_list that contains the tail
142 * end of the current DMA program.
143 */
144 struct descriptor_buffer *buffer_tail;
145
146 /*
147 * The descriptor containing the branch address of the first
148 * descriptor that has not yet been filled by the device.
149 */
150 struct descriptor *last;
151
152 /*
153 * The last descriptor in the DMA program. It contains the branch
154 * address that must be updated upon appending a new descriptor.
155 */
156 struct descriptor *prev;
30200739
KH
157
158 descriptor_callback_t callback;
159
373b2edd 160 struct tasklet_struct tasklet;
30200739 161};
30200739 162
a77754a7
KH
163#define IT_HEADER_SY(v) ((v) << 0)
164#define IT_HEADER_TCODE(v) ((v) << 4)
165#define IT_HEADER_CHANNEL(v) ((v) << 8)
166#define IT_HEADER_TAG(v) ((v) << 14)
167#define IT_HEADER_SPEED(v) ((v) << 16)
168#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
169
170struct iso_context {
171 struct fw_iso_context base;
30200739 172 struct context context;
9b32d5f3
KH
173 void *header;
174 size_t header_length;
dd23736e
ML
175
176 u8 sync;
177 u8 tags;
ed568912
KH
178};
179
180#define CONFIG_ROM_SIZE 1024
181
182struct fw_ohci {
183 struct fw_card card;
184
185 __iomem char *registers;
e636fe25 186 int node_id;
ed568912 187 int generation;
e09770db 188 int request_generation; /* for timestamping incoming requests */
4a635593 189 unsigned quirks;
a1a1132b 190 unsigned int pri_req_max;
a48777e0 191 u32 bus_time;
4ffb7a6a 192 bool is_root;
c8a94ded 193 bool csr_state_setclear_abdicate;
dd23736e
ML
194 int n_ir;
195 int n_it;
c781c06d
KH
196 /*
197 * Spinlock for accessing fw_ohci data. Never call out of
198 * this driver with this lock held.
199 */
ed568912 200 spinlock_t lock;
ed568912 201
02d37bed
SR
202 struct mutex phy_reg_mutex;
203
ec766a79
CL
204 void *misc_buffer;
205 dma_addr_t misc_buffer_bus;
206
ed568912
KH
207 struct ar_context ar_request_ctx;
208 struct ar_context ar_response_ctx;
f319b6a0
KH
209 struct context at_request_ctx;
210 struct context at_response_ctx;
ed568912 211
f117a3e3 212 u32 it_context_support;
872e330e 213 u32 it_context_mask; /* unoccupied IT contexts */
ed568912 214 struct iso_context *it_context_list;
872e330e 215 u64 ir_context_channels; /* unoccupied channels */
f117a3e3 216 u32 ir_context_support;
872e330e 217 u32 ir_context_mask; /* unoccupied IR contexts */
ed568912 218 struct iso_context *ir_context_list;
872e330e
SR
219 u64 mc_channels; /* channels in use by the multichannel IR context */
220 bool mc_allocated;
ecb1cf9c
SR
221
222 __be32 *config_rom;
223 dma_addr_t config_rom_bus;
224 __be32 *next_config_rom;
225 dma_addr_t next_config_rom_bus;
226 __be32 next_header;
227
228 __le32 *self_id_cpu;
229 dma_addr_t self_id_bus;
2d7a36e2 230 struct work_struct bus_reset_work;
ecb1cf9c
SR
231
232 u32 self_id_buffer[512];
ed568912
KH
233};
234
95688e97 235static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
236{
237 return container_of(card, struct fw_ohci, card);
238}
239
295e3feb
KH
240#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
241#define IR_CONTEXT_BUFFER_FILL 0x80000000
242#define IR_CONTEXT_ISOCH_HEADER 0x40000000
243#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
244#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
245#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
246
247#define CONTEXT_RUN 0x8000
248#define CONTEXT_WAKE 0x1000
249#define CONTEXT_DEAD 0x0800
250#define CONTEXT_ACTIVE 0x0400
251
8b7b6afa 252#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
253#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
254#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
255
ed568912 256#define OHCI1394_REGISTER_SIZE 0x800
ed568912
KH
257#define OHCI1394_PCI_HCI_Control 0x40
258#define SELF_ID_BUF_SIZE 0x800
32b46093 259#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 260#define OHCI_VERSION_1_1 0x010010
0edeefd9 261
ed568912
KH
262static char ohci_driver_name[] = KBUILD_MODNAME;
263
9993e0fe 264#define PCI_DEVICE_ID_AGERE_FW643 0x5901
262444ee 265#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
8301b91b 266#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
25935ebe
SG
267#define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
268#define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
7f7e3711 269#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
8301b91b 270
4a635593
SR
271#define QUIRK_CYCLE_TIMER 1
272#define QUIRK_RESET_PACKET 2
273#define QUIRK_BE_HEADERS 4
925e7a65 274#define QUIRK_NO_1394A 8
262444ee 275#define QUIRK_NO_MSI 16
25935ebe 276#define QUIRK_TI_SLLZ059 32
4a635593
SR
277
278/* In case of multiple matches in ohci_quirks[], only the first one is used. */
279static const struct {
9993e0fe 280 unsigned short vendor, device, revision, flags;
4a635593 281} ohci_quirks[] = {
9993e0fe
SR
282 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
283 QUIRK_CYCLE_TIMER},
284
285 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
286 QUIRK_BE_HEADERS},
287
288 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
289 QUIRK_NO_MSI},
290
291 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
292 QUIRK_NO_MSI},
293
294 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
295 QUIRK_CYCLE_TIMER},
296
f39aa30d
ML
297 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
298 QUIRK_NO_MSI},
299
9993e0fe
SR
300 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
301 QUIRK_CYCLE_TIMER},
302
303 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
304 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
305
25935ebe
SG
306 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
307 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
308
309 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
310 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
311
9993e0fe
SR
312 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
313 QUIRK_RESET_PACKET},
314
315 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
316 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
4a635593
SR
317};
318
3e9cc2f3
SR
319/* This overrides anything that was found in ohci_quirks[]. */
320static int param_quirks;
321module_param_named(quirks, param_quirks, int, 0644);
322MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
323 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
324 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
325 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
925e7a65 326 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
262444ee 327 ", disable MSI = " __stringify(QUIRK_NO_MSI)
28897fb7 328 ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
3e9cc2f3
SR
329 ")");
330
a007bb85 331#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 332#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
333#define OHCI_PARAM_DEBUG_IRQS 4
334#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8
SR
335
336static int param_debug;
337module_param_named(debug, param_debug, int, 0644);
338MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 339 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
340 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
341 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
342 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
343 ", or a combination, or all = -1)");
344
64d21720 345static void log_irqs(struct fw_ohci *ohci, u32 evt)
ad3c0fe8 346{
a007bb85
SR
347 if (likely(!(param_debug &
348 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
349 return;
350
351 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
352 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
353 return;
354
64d21720
SR
355 dev_notice(ohci->card.device,
356 "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
357 evt & OHCI1394_selfIDComplete ? " selfID" : "",
358 evt & OHCI1394_RQPkt ? " AR_req" : "",
359 evt & OHCI1394_RSPkt ? " AR_resp" : "",
360 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
361 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
362 evt & OHCI1394_isochRx ? " IR" : "",
363 evt & OHCI1394_isochTx ? " IT" : "",
364 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
365 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
a48777e0 366 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
5ed1f321 367 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7 368 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
f117a3e3 369 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
161b96e7
SR
370 evt & OHCI1394_busReset ? " busReset" : "",
371 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
372 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
373 OHCI1394_respTxComplete | OHCI1394_isochRx |
374 OHCI1394_isochTx | OHCI1394_postedWriteErr |
a48777e0
CL
375 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
376 OHCI1394_cycleInconsistent |
161b96e7 377 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
378 ? " ?" : "");
379}
380
381static const char *speed[] = {
382 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
383};
384static const char *power[] = {
385 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
386 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
387};
388static const char port[] = { '.', '-', 'p', 'c', };
389
390static char _p(u32 *s, int shift)
391{
392 return port[*s >> shift & 3];
393}
394
64d21720 395static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
ad3c0fe8 396{
64d21720
SR
397 u32 *s;
398
ad3c0fe8
SR
399 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
400 return;
401
64d21720
SR
402 dev_notice(ohci->card.device,
403 "%d selfIDs, generation %d, local node ID %04x\n",
404 self_id_count, generation, ohci->node_id);
ad3c0fe8 405
64d21720 406 for (s = ohci->self_id_buffer; self_id_count--; ++s)
ad3c0fe8 407 if ((*s & 1 << 23) == 0)
64d21720
SR
408 dev_notice(ohci->card.device,
409 "selfID 0: %08x, phy %d [%c%c%c] "
161b96e7
SR
410 "%s gc=%d %s %s%s%s\n",
411 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
412 speed[*s >> 14 & 3], *s >> 16 & 63,
413 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
414 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 415 else
64d21720
SR
416 dev_notice(ohci->card.device,
417 "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
161b96e7
SR
418 *s, *s >> 24 & 63,
419 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
420 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
421}
422
423static const char *evts[] = {
424 [0x00] = "evt_no_status", [0x01] = "-reserved-",
425 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
426 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
427 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
428 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
429 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
430 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
431 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
432 [0x10] = "-reserved-", [0x11] = "ack_complete",
433 [0x12] = "ack_pending ", [0x13] = "-reserved-",
434 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
435 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
436 [0x18] = "-reserved-", [0x19] = "-reserved-",
437 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
438 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
439 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
440 [0x20] = "pending/cancelled",
441};
442static const char *tcodes[] = {
443 [0x0] = "QW req", [0x1] = "BW req",
444 [0x2] = "W resp", [0x3] = "-reserved-",
445 [0x4] = "QR req", [0x5] = "BR req",
446 [0x6] = "QR resp", [0x7] = "BR resp",
447 [0x8] = "cycle start", [0x9] = "Lk req",
448 [0xa] = "async stream packet", [0xb] = "Lk resp",
449 [0xc] = "-reserved-", [0xd] = "-reserved-",
450 [0xe] = "link internal", [0xf] = "-reserved-",
451};
ad3c0fe8 452
64d21720
SR
453static void log_ar_at_event(struct fw_ohci *ohci,
454 char dir, int speed, u32 *header, int evt)
ad3c0fe8
SR
455{
456 int tcode = header[0] >> 4 & 0xf;
457 char specific[12];
458
459 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
460 return;
461
462 if (unlikely(evt >= ARRAY_SIZE(evts)))
463 evt = 0x1f;
464
08ddb2f4 465 if (evt == OHCI1394_evt_bus_reset) {
64d21720
SR
466 dev_notice(ohci->card.device,
467 "A%c evt_bus_reset, generation %d\n",
468 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
469 return;
470 }
471
ad3c0fe8
SR
472 switch (tcode) {
473 case 0x0: case 0x6: case 0x8:
474 snprintf(specific, sizeof(specific), " = %08x",
475 be32_to_cpu((__force __be32)header[3]));
476 break;
477 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
478 snprintf(specific, sizeof(specific), " %x,%x",
479 header[3] >> 16, header[3] & 0xffff);
480 break;
481 default:
482 specific[0] = '\0';
483 }
484
485 switch (tcode) {
5b06db16 486 case 0xa:
64d21720
SR
487 dev_notice(ohci->card.device,
488 "A%c %s, %s\n",
489 dir, evts[evt], tcodes[tcode]);
ad3c0fe8 490 break;
5b06db16 491 case 0xe:
64d21720
SR
492 dev_notice(ohci->card.device,
493 "A%c %s, PHY %08x %08x\n",
494 dir, evts[evt], header[1], header[2]);
5b06db16 495 break;
ad3c0fe8 496 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
64d21720
SR
497 dev_notice(ohci->card.device,
498 "A%c spd %x tl %02x, "
499 "%04x -> %04x, %s, "
500 "%s, %04x%08x%s\n",
501 dir, speed, header[0] >> 10 & 0x3f,
502 header[1] >> 16, header[0] >> 16, evts[evt],
503 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
504 break;
505 default:
64d21720
SR
506 dev_notice(ohci->card.device,
507 "A%c spd %x tl %02x, "
508 "%04x -> %04x, %s, "
509 "%s%s\n",
510 dir, speed, header[0] >> 10 & 0x3f,
511 header[1] >> 16, header[0] >> 16, evts[evt],
512 tcodes[tcode], specific);
ad3c0fe8
SR
513 }
514}
515
95688e97 516static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
517{
518 writel(data, ohci->registers + offset);
519}
520
95688e97 521static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
522{
523 return readl(ohci->registers + offset);
524}
525
95688e97 526static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
527{
528 /* Do a dummy read to flush writes. */
529 reg_read(ohci, OHCI1394_Version);
530}
531
b14c369d
SR
532/*
533 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
534 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
535 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
536 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
537 */
35d999b1 538static int read_phy_reg(struct fw_ohci *ohci, int addr)
ed568912 539{
4a96b4fc 540 u32 val;
35d999b1 541 int i;
ed568912
KH
542
543 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
153e3979 544 for (i = 0; i < 3 + 100; i++) {
35d999b1 545 val = reg_read(ohci, OHCI1394_PhyControl);
215fa444
SR
546 if (!~val)
547 return -ENODEV; /* Card was ejected. */
548
35d999b1
SR
549 if (val & OHCI1394_PhyControl_ReadDone)
550 return OHCI1394_PhyControl_ReadData(val);
551
153e3979
CL
552 /*
553 * Try a few times without waiting. Sleeping is necessary
554 * only when the link/PHY interface is busy.
555 */
556 if (i >= 3)
557 msleep(1);
ed568912 558 }
64d21720 559 dev_err(ohci->card.device, "failed to read phy reg\n");
ed568912 560
35d999b1
SR
561 return -EBUSY;
562}
4a96b4fc 563
35d999b1
SR
564static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
565{
566 int i;
ed568912 567
ed568912 568 reg_write(ohci, OHCI1394_PhyControl,
35d999b1 569 OHCI1394_PhyControl_Write(addr, val));
153e3979 570 for (i = 0; i < 3 + 100; i++) {
35d999b1 571 val = reg_read(ohci, OHCI1394_PhyControl);
215fa444
SR
572 if (!~val)
573 return -ENODEV; /* Card was ejected. */
574
35d999b1
SR
575 if (!(val & OHCI1394_PhyControl_WritePending))
576 return 0;
ed568912 577
153e3979
CL
578 if (i >= 3)
579 msleep(1);
35d999b1 580 }
64d21720 581 dev_err(ohci->card.device, "failed to write phy reg\n");
35d999b1
SR
582
583 return -EBUSY;
4a96b4fc
CL
584}
585
02d37bed
SR
586static int update_phy_reg(struct fw_ohci *ohci, int addr,
587 int clear_bits, int set_bits)
4a96b4fc 588{
02d37bed 589 int ret = read_phy_reg(ohci, addr);
35d999b1
SR
590 if (ret < 0)
591 return ret;
4a96b4fc 592
e7014dad
CL
593 /*
594 * The interrupt status bits are cleared by writing a one bit.
595 * Avoid clearing them unless explicitly requested in set_bits.
596 */
597 if (addr == 5)
598 clear_bits |= PHY_INT_STATUS_BITS;
599
35d999b1 600 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
ed568912
KH
601}
602
35d999b1 603static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
925e7a65 604{
35d999b1 605 int ret;
925e7a65 606
02d37bed 607 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
35d999b1
SR
608 if (ret < 0)
609 return ret;
925e7a65 610
35d999b1 611 return read_phy_reg(ohci, addr);
ed568912
KH
612}
613
02d37bed
SR
614static int ohci_read_phy_reg(struct fw_card *card, int addr)
615{
616 struct fw_ohci *ohci = fw_ohci(card);
617 int ret;
618
619 mutex_lock(&ohci->phy_reg_mutex);
620 ret = read_phy_reg(ohci, addr);
621 mutex_unlock(&ohci->phy_reg_mutex);
622
623 return ret;
624}
625
626static int ohci_update_phy_reg(struct fw_card *card, int addr,
627 int clear_bits, int set_bits)
628{
629 struct fw_ohci *ohci = fw_ohci(card);
630 int ret;
631
632 mutex_lock(&ohci->phy_reg_mutex);
633 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
634 mutex_unlock(&ohci->phy_reg_mutex);
635
636 return ret;
ed568912
KH
637}
638
7a39d8b8
CL
639static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
640{
641 return page_private(ctx->pages[i]);
642}
643
644static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
ed568912 645{
7a39d8b8 646 struct descriptor *d;
32b46093 647
7a39d8b8
CL
648 d = &ctx->descriptors[index];
649 d->branch_address &= cpu_to_le32(~0xf);
650 d->res_count = cpu_to_le16(PAGE_SIZE);
651 d->transfer_status = 0;
32b46093 652
071595eb 653 wmb(); /* finish init of new descriptors before branch_address update */
7a39d8b8
CL
654 d = &ctx->descriptors[ctx->last_buffer_index];
655 d->branch_address |= cpu_to_le32(1);
656
657 ctx->last_buffer_index = index;
32b46093 658
a77754a7 659 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
837596a6
CL
660}
661
7a39d8b8 662static void ar_context_release(struct ar_context *ctx)
837596a6 663{
7a39d8b8 664 unsigned int i;
837596a6 665
7a39d8b8
CL
666 if (ctx->buffer)
667 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
32b46093 668
7a39d8b8
CL
669 for (i = 0; i < AR_BUFFERS; i++)
670 if (ctx->pages[i]) {
671 dma_unmap_page(ctx->ohci->card.device,
672 ar_buffer_bus(ctx, i),
673 PAGE_SIZE, DMA_FROM_DEVICE);
674 __free_page(ctx->pages[i]);
675 }
ed568912
KH
676}
677
7a39d8b8 678static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
a55709ba 679{
64d21720 680 struct fw_ohci *ohci = ctx->ohci;
a55709ba 681
64d21720
SR
682 if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
683 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
684 flush_writes(ohci);
685
686 dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
687 error_msg);
a55709ba 688 }
7a39d8b8
CL
689 /* FIXME: restart? */
690}
691
692static inline unsigned int ar_next_buffer_index(unsigned int index)
693{
694 return (index + 1) % AR_BUFFERS;
695}
696
697static inline unsigned int ar_prev_buffer_index(unsigned int index)
698{
699 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
700}
701
702static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
703{
704 return ar_next_buffer_index(ctx->last_buffer_index);
705}
706
707/*
708 * We search for the buffer that contains the last AR packet DMA data written
709 * by the controller.
710 */
711static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
712 unsigned int *buffer_offset)
713{
714 unsigned int i, next_i, last = ctx->last_buffer_index;
715 __le16 res_count, next_res_count;
716
717 i = ar_first_buffer_index(ctx);
718 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
719
720 /* A buffer that is not yet completely filled must be the last one. */
721 while (i != last && res_count == 0) {
722
723 /* Peek at the next descriptor. */
724 next_i = ar_next_buffer_index(i);
725 rmb(); /* read descriptors in order */
726 next_res_count = ACCESS_ONCE(
727 ctx->descriptors[next_i].res_count);
728 /*
729 * If the next descriptor is still empty, we must stop at this
730 * descriptor.
731 */
732 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
733 /*
734 * The exception is when the DMA data for one packet is
735 * split over three buffers; in this case, the middle
736 * buffer's descriptor might be never updated by the
737 * controller and look still empty, and we have to peek
738 * at the third one.
739 */
740 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
741 next_i = ar_next_buffer_index(next_i);
742 rmb();
743 next_res_count = ACCESS_ONCE(
744 ctx->descriptors[next_i].res_count);
745 if (next_res_count != cpu_to_le16(PAGE_SIZE))
746 goto next_buffer_is_active;
747 }
748
749 break;
750 }
751
752next_buffer_is_active:
753 i = next_i;
754 res_count = next_res_count;
755 }
756
757 rmb(); /* read res_count before the DMA data */
758
759 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
760 if (*buffer_offset > PAGE_SIZE) {
761 *buffer_offset = 0;
762 ar_context_abort(ctx, "corrupted descriptor");
763 }
764
765 return i;
766}
767
768static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
769 unsigned int end_buffer_index,
770 unsigned int end_buffer_offset)
771{
772 unsigned int i;
773
774 i = ar_first_buffer_index(ctx);
775 while (i != end_buffer_index) {
776 dma_sync_single_for_cpu(ctx->ohci->card.device,
777 ar_buffer_bus(ctx, i),
778 PAGE_SIZE, DMA_FROM_DEVICE);
779 i = ar_next_buffer_index(i);
780 }
781 if (end_buffer_offset > 0)
782 dma_sync_single_for_cpu(ctx->ohci->card.device,
783 ar_buffer_bus(ctx, i),
784 end_buffer_offset, DMA_FROM_DEVICE);
a55709ba
JF
785}
786
11bf20ad
SR
787#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
788#define cond_le32_to_cpu(v) \
4a635593 789 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
11bf20ad
SR
790#else
791#define cond_le32_to_cpu(v) le32_to_cpu(v)
792#endif
793
32b46093 794static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 795{
ed568912 796 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
797 struct fw_packet p;
798 u32 status, length, tcode;
43286568 799 int evt;
2639a6fb 800
11bf20ad
SR
801 p.header[0] = cond_le32_to_cpu(buffer[0]);
802 p.header[1] = cond_le32_to_cpu(buffer[1]);
803 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
804
805 tcode = (p.header[0] >> 4) & 0x0f;
806 switch (tcode) {
807 case TCODE_WRITE_QUADLET_REQUEST:
808 case TCODE_READ_QUADLET_RESPONSE:
32b46093 809 p.header[3] = (__force __u32) buffer[3];
2639a6fb 810 p.header_length = 16;
32b46093 811 p.payload_length = 0;
2639a6fb
KH
812 break;
813
2639a6fb 814 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 815 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
816 p.header_length = 16;
817 p.payload_length = 0;
818 break;
819
820 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
821 case TCODE_READ_BLOCK_RESPONSE:
822 case TCODE_LOCK_REQUEST:
823 case TCODE_LOCK_RESPONSE:
11bf20ad 824 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 825 p.header_length = 16;
32b46093 826 p.payload_length = p.header[3] >> 16;
7a39d8b8
CL
827 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
828 ar_context_abort(ctx, "invalid packet length");
829 return NULL;
830 }
2639a6fb
KH
831 break;
832
833 case TCODE_WRITE_RESPONSE:
834 case TCODE_READ_QUADLET_REQUEST:
32b46093 835 case OHCI_TCODE_PHY_PACKET:
2639a6fb 836 p.header_length = 12;
32b46093 837 p.payload_length = 0;
2639a6fb 838 break;
ccff9629
SR
839
840 default:
7a39d8b8
CL
841 ar_context_abort(ctx, "invalid tcode");
842 return NULL;
2639a6fb 843 }
ed568912 844
32b46093
KH
845 p.payload = (void *) buffer + p.header_length;
846
847 /* FIXME: What to do about evt_* errors? */
848 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 849 status = cond_le32_to_cpu(buffer[length]);
43286568 850 evt = (status >> 16) & 0x1f;
32b46093 851
43286568 852 p.ack = evt - 16;
32b46093
KH
853 p.speed = (status >> 21) & 0x7;
854 p.timestamp = status & 0xffff;
855 p.generation = ohci->request_generation;
ed568912 856
64d21720 857 log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
ad3c0fe8 858
c781c06d 859 /*
a4dc090b
SR
860 * Several controllers, notably from NEC and VIA, forget to
861 * write ack_complete status at PHY packet reception.
862 */
863 if (evt == OHCI1394_evt_no_status &&
864 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
865 p.ack = ACK_COMPLETE;
866
867 /*
868 * The OHCI bus reset handler synthesizes a PHY packet with
ed568912
KH
869 * the new generation number when a bus reset happens (see
870 * section 8.4.2.3). This helps us determine when a request
871 * was received and make sure we send the response in the same
872 * generation. We only need this for requests; for responses
873 * we use the unique tlabel for finding the matching
c781c06d 874 * request.
d34316a4
SR
875 *
876 * Alas some chips sometimes emit bus reset packets with a
877 * wrong generation. We set the correct generation for these
2d7a36e2 878 * at a slightly incorrect time (in bus_reset_work).
c781c06d 879 */
d34316a4 880 if (evt == OHCI1394_evt_bus_reset) {
4a635593 881 if (!(ohci->quirks & QUIRK_RESET_PACKET))
d34316a4
SR
882 ohci->request_generation = (p.header[2] >> 16) & 0xff;
883 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 884 fw_core_handle_request(&ohci->card, &p);
d34316a4 885 } else {
2639a6fb 886 fw_core_handle_response(&ohci->card, &p);
d34316a4 887 }
ed568912 888
32b46093
KH
889 return buffer + length + 1;
890}
ed568912 891
7a39d8b8
CL
892static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
893{
894 void *next;
895
896 while (p < end) {
897 next = handle_ar_packet(ctx, p);
898 if (!next)
899 return p;
900 p = next;
901 }
902
903 return p;
904}
905
906static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
907{
908 unsigned int i;
909
910 i = ar_first_buffer_index(ctx);
911 while (i != end_buffer) {
912 dma_sync_single_for_device(ctx->ohci->card.device,
913 ar_buffer_bus(ctx, i),
914 PAGE_SIZE, DMA_FROM_DEVICE);
915 ar_context_link_page(ctx, i);
916 i = ar_next_buffer_index(i);
917 }
918}
919
32b46093
KH
920static void ar_context_tasklet(unsigned long data)
921{
922 struct ar_context *ctx = (struct ar_context *)data;
7a39d8b8
CL
923 unsigned int end_buffer_index, end_buffer_offset;
924 void *p, *end;
32b46093 925
7a39d8b8
CL
926 p = ctx->pointer;
927 if (!p)
928 return;
32b46093 929
7a39d8b8
CL
930 end_buffer_index = ar_search_last_active_buffer(ctx,
931 &end_buffer_offset);
932 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
933 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
32b46093 934
7a39d8b8 935 if (end_buffer_index < ar_first_buffer_index(ctx)) {
c781c06d 936 /*
7a39d8b8
CL
937 * The filled part of the overall buffer wraps around; handle
938 * all packets up to the buffer end here. If the last packet
939 * wraps around, its tail will be visible after the buffer end
940 * because the buffer start pages are mapped there again.
c781c06d 941 */
7a39d8b8
CL
942 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
943 p = handle_ar_packets(ctx, p, buffer_end);
944 if (p < buffer_end)
945 goto error;
946 /* adjust p to point back into the actual buffer */
947 p -= AR_BUFFERS * PAGE_SIZE;
948 }
32b46093 949
7a39d8b8
CL
950 p = handle_ar_packets(ctx, p, end);
951 if (p != end) {
952 if (p > end)
953 ar_context_abort(ctx, "inconsistent descriptor");
954 goto error;
955 }
32b46093 956
7a39d8b8
CL
957 ctx->pointer = p;
958 ar_recycle_buffers(ctx, end_buffer_index);
32b46093 959
7a39d8b8 960 return;
a1f805e5 961
7a39d8b8
CL
962error:
963 ctx->pointer = NULL;
ed568912
KH
964}
965
ec766a79
CL
966static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
967 unsigned int descriptors_offset, u32 regs)
ed568912 968{
7a39d8b8
CL
969 unsigned int i;
970 dma_addr_t dma_addr;
971 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
972 struct descriptor *d;
ed568912 973
72e318e0
KH
974 ctx->regs = regs;
975 ctx->ohci = ohci;
ed568912
KH
976 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
977
7a39d8b8
CL
978 for (i = 0; i < AR_BUFFERS; i++) {
979 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
980 if (!ctx->pages[i])
981 goto out_of_memory;
982 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
983 0, PAGE_SIZE, DMA_FROM_DEVICE);
984 if (dma_mapping_error(ohci->card.device, dma_addr)) {
985 __free_page(ctx->pages[i]);
986 ctx->pages[i] = NULL;
987 goto out_of_memory;
988 }
989 set_page_private(ctx->pages[i], dma_addr);
990 }
991
992 for (i = 0; i < AR_BUFFERS; i++)
993 pages[i] = ctx->pages[i];
994 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
995 pages[AR_BUFFERS + i] = ctx->pages[i];
996 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
14271304 997 -1, PAGE_KERNEL);
7a39d8b8
CL
998 if (!ctx->buffer)
999 goto out_of_memory;
1000
ec766a79
CL
1001 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
1002 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
7a39d8b8
CL
1003
1004 for (i = 0; i < AR_BUFFERS; i++) {
1005 d = &ctx->descriptors[i];
1006 d->req_count = cpu_to_le16(PAGE_SIZE);
1007 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
1008 DESCRIPTOR_STATUS |
1009 DESCRIPTOR_BRANCH_ALWAYS);
1010 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
1011 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
1012 ar_next_buffer_index(i) * sizeof(struct descriptor));
1013 }
32b46093 1014
2aef469a 1015 return 0;
7a39d8b8
CL
1016
1017out_of_memory:
1018 ar_context_release(ctx);
1019
1020 return -ENOMEM;
2aef469a
KH
1021}
1022
1023static void ar_context_run(struct ar_context *ctx)
1024{
7a39d8b8
CL
1025 unsigned int i;
1026
1027 for (i = 0; i < AR_BUFFERS; i++)
1028 ar_context_link_page(ctx, i);
2aef469a 1029
7a39d8b8 1030 ctx->pointer = ctx->buffer;
2aef469a 1031
7a39d8b8 1032 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
a77754a7 1033 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
ed568912 1034}
373b2edd 1035
53dca511 1036static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6 1037{
0ff8fbc6 1038 __le16 branch;
a186b4a6 1039
0ff8fbc6 1040 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
a186b4a6
JW
1041
1042 /* figure out which descriptor the branch address goes in */
0ff8fbc6 1043 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
a186b4a6
JW
1044 return d;
1045 else
1046 return d + z - 1;
1047}
1048
30200739
KH
1049static void context_tasklet(unsigned long data)
1050{
1051 struct context *ctx = (struct context *) data;
30200739
KH
1052 struct descriptor *d, *last;
1053 u32 address;
1054 int z;
fe5ca634 1055 struct descriptor_buffer *desc;
30200739 1056
fe5ca634
DM
1057 desc = list_entry(ctx->buffer_list.next,
1058 struct descriptor_buffer, list);
1059 last = ctx->last;
30200739 1060 while (last->branch_address != 0) {
fe5ca634 1061 struct descriptor_buffer *old_desc = desc;
30200739
KH
1062 address = le32_to_cpu(last->branch_address);
1063 z = address & 0xf;
fe5ca634 1064 address &= ~0xf;
a572e688 1065 ctx->current_bus = address;
fe5ca634
DM
1066
1067 /* If the branch address points to a buffer outside of the
1068 * current buffer, advance to the next buffer. */
1069 if (address < desc->buffer_bus ||
1070 address >= desc->buffer_bus + desc->used)
1071 desc = list_entry(desc->list.next,
1072 struct descriptor_buffer, list);
1073 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 1074 last = find_branch_descriptor(d, z);
30200739
KH
1075
1076 if (!ctx->callback(ctx, d, last))
1077 break;
1078
fe5ca634
DM
1079 if (old_desc != desc) {
1080 /* If we've advanced to the next buffer, move the
1081 * previous buffer to the free list. */
1082 unsigned long flags;
1083 old_desc->used = 0;
1084 spin_lock_irqsave(&ctx->ohci->lock, flags);
1085 list_move_tail(&old_desc->list, &ctx->buffer_list);
1086 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1087 }
1088 ctx->last = last;
30200739
KH
1089 }
1090}
1091
fe5ca634
DM
1092/*
1093 * Allocate a new buffer and add it to the list of free buffers for this
1094 * context. Must be called with ohci->lock held.
1095 */
53dca511 1096static int context_add_buffer(struct context *ctx)
fe5ca634
DM
1097{
1098 struct descriptor_buffer *desc;
f5101d58 1099 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
1100 int offset;
1101
1102 /*
1103 * 16MB of descriptors should be far more than enough for any DMA
1104 * program. This will catch run-away userspace or DoS attacks.
1105 */
1106 if (ctx->total_allocation >= 16*1024*1024)
1107 return -ENOMEM;
1108
1109 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1110 &bus_addr, GFP_ATOMIC);
1111 if (!desc)
1112 return -ENOMEM;
1113
1114 offset = (void *)&desc->buffer - (void *)desc;
1115 desc->buffer_size = PAGE_SIZE - offset;
1116 desc->buffer_bus = bus_addr + offset;
1117 desc->used = 0;
1118
1119 list_add_tail(&desc->list, &ctx->buffer_list);
1120 ctx->total_allocation += PAGE_SIZE;
1121
1122 return 0;
1123}
1124
53dca511
SR
1125static int context_init(struct context *ctx, struct fw_ohci *ohci,
1126 u32 regs, descriptor_callback_t callback)
30200739
KH
1127{
1128 ctx->ohci = ohci;
1129 ctx->regs = regs;
fe5ca634
DM
1130 ctx->total_allocation = 0;
1131
1132 INIT_LIST_HEAD(&ctx->buffer_list);
1133 if (context_add_buffer(ctx) < 0)
30200739
KH
1134 return -ENOMEM;
1135
fe5ca634
DM
1136 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1137 struct descriptor_buffer, list);
1138
30200739
KH
1139 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1140 ctx->callback = callback;
1141
c781c06d
KH
1142 /*
1143 * We put a dummy descriptor in the buffer that has a NULL
30200739 1144 * branch address and looks like it's been sent. That way we
fe5ca634 1145 * have a descriptor to append DMA programs to.
c781c06d 1146 */
fe5ca634
DM
1147 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1148 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1149 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1150 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1151 ctx->last = ctx->buffer_tail->buffer;
1152 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
1153
1154 return 0;
1155}
1156
53dca511 1157static void context_release(struct context *ctx)
30200739
KH
1158{
1159 struct fw_card *card = &ctx->ohci->card;
fe5ca634 1160 struct descriptor_buffer *desc, *tmp;
30200739 1161
fe5ca634
DM
1162 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1163 dma_free_coherent(card->device, PAGE_SIZE, desc,
1164 desc->buffer_bus -
1165 ((void *)&desc->buffer - (void *)desc));
30200739
KH
1166}
1167
fe5ca634 1168/* Must be called with ohci->lock held */
53dca511
SR
1169static struct descriptor *context_get_descriptors(struct context *ctx,
1170 int z, dma_addr_t *d_bus)
30200739 1171{
fe5ca634
DM
1172 struct descriptor *d = NULL;
1173 struct descriptor_buffer *desc = ctx->buffer_tail;
1174
1175 if (z * sizeof(*d) > desc->buffer_size)
1176 return NULL;
1177
1178 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1179 /* No room for the descriptor in this buffer, so advance to the
1180 * next one. */
30200739 1181
fe5ca634
DM
1182 if (desc->list.next == &ctx->buffer_list) {
1183 /* If there is no free buffer next in the list,
1184 * allocate one. */
1185 if (context_add_buffer(ctx) < 0)
1186 return NULL;
1187 }
1188 desc = list_entry(desc->list.next,
1189 struct descriptor_buffer, list);
1190 ctx->buffer_tail = desc;
1191 }
30200739 1192
fe5ca634 1193 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 1194 memset(d, 0, z * sizeof(*d));
fe5ca634 1195 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
1196
1197 return d;
1198}
1199
295e3feb 1200static void context_run(struct context *ctx, u32 extra)
30200739
KH
1201{
1202 struct fw_ohci *ohci = ctx->ohci;
1203
a77754a7 1204 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 1205 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
1206 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1207 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
386a4153 1208 ctx->running = true;
30200739
KH
1209 flush_writes(ohci);
1210}
1211
1212static void context_append(struct context *ctx,
1213 struct descriptor *d, int z, int extra)
1214{
1215 dma_addr_t d_bus;
fe5ca634 1216 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 1217
fe5ca634 1218 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 1219
fe5ca634 1220 desc->used += (z + extra) * sizeof(*d);
071595eb
SR
1221
1222 wmb(); /* finish init of new descriptors before branch_address update */
fe5ca634
DM
1223 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1224 ctx->prev = find_branch_descriptor(d, z);
30200739
KH
1225}
1226
1227static void context_stop(struct context *ctx)
1228{
64d21720 1229 struct fw_ohci *ohci = ctx->ohci;
30200739 1230 u32 reg;
b8295668 1231 int i;
30200739 1232
64d21720 1233 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
386a4153 1234 ctx->running = false;
30200739 1235
9ef28ccd 1236 for (i = 0; i < 1000; i++) {
64d21720 1237 reg = reg_read(ohci, CONTROL_SET(ctx->regs));
b8295668 1238 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 1239 return;
b8295668 1240
9ef28ccd
SR
1241 if (i)
1242 udelay(10);
b8295668 1243 }
64d21720 1244 dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
30200739 1245}
ed568912 1246
f319b6a0 1247struct driver_data {
da28947e 1248 u8 inline_data[8];
f319b6a0
KH
1249 struct fw_packet *packet;
1250};
ed568912 1251
c781c06d
KH
1252/*
1253 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 1254 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
1255 * generation handling and locking around packet queue manipulation.
1256 */
53dca511
SR
1257static int at_context_queue_packet(struct context *ctx,
1258 struct fw_packet *packet)
ed568912 1259{
ed568912 1260 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 1261 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
1262 struct driver_data *driver_data;
1263 struct descriptor *d, *last;
1264 __le32 *header;
ed568912
KH
1265 int z, tcode;
1266
f319b6a0
KH
1267 d = context_get_descriptors(ctx, 4, &d_bus);
1268 if (d == NULL) {
1269 packet->ack = RCODE_SEND_ERROR;
1270 return -1;
ed568912
KH
1271 }
1272
a77754a7 1273 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
1274 d[0].res_count = cpu_to_le16(packet->timestamp);
1275
c781c06d
KH
1276 /*
1277 * The DMA format for asyncronous link packets is different
ed568912 1278 * from the IEEE1394 layout, so shift the fields around
5b06db16 1279 * accordingly.
c781c06d 1280 */
f319b6a0 1281
5b06db16 1282 tcode = (packet->header[0] >> 4) & 0x0f;
f319b6a0 1283 header = (__le32 *) &d[1];
5b06db16
CL
1284 switch (tcode) {
1285 case TCODE_WRITE_QUADLET_REQUEST:
1286 case TCODE_WRITE_BLOCK_REQUEST:
1287 case TCODE_WRITE_RESPONSE:
1288 case TCODE_READ_QUADLET_REQUEST:
1289 case TCODE_READ_BLOCK_REQUEST:
1290 case TCODE_READ_QUADLET_RESPONSE:
1291 case TCODE_READ_BLOCK_RESPONSE:
1292 case TCODE_LOCK_REQUEST:
1293 case TCODE_LOCK_RESPONSE:
f319b6a0
KH
1294 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1295 (packet->speed << 16));
1296 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1297 (packet->header[0] & 0xffff0000));
1298 header[2] = cpu_to_le32(packet->header[2]);
ed568912 1299
ed568912 1300 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 1301 header[3] = cpu_to_le32(packet->header[3]);
ed568912 1302 else
f319b6a0
KH
1303 header[3] = (__force __le32) packet->header[3];
1304
1305 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
1306 break;
1307
5b06db16 1308 case TCODE_LINK_INTERNAL:
f319b6a0
KH
1309 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1310 (packet->speed << 16));
5b06db16
CL
1311 header[1] = cpu_to_le32(packet->header[1]);
1312 header[2] = cpu_to_le32(packet->header[2]);
f319b6a0 1313 d[0].req_count = cpu_to_le16(12);
cc550216 1314
5b06db16 1315 if (is_ping_packet(&packet->header[1]))
cc550216 1316 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
f8c2287c
JF
1317 break;
1318
5b06db16 1319 case TCODE_STREAM_DATA:
f8c2287c
JF
1320 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1321 (packet->speed << 16));
1322 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1323 d[0].req_count = cpu_to_le16(8);
1324 break;
1325
1326 default:
1327 /* BUG(); */
1328 packet->ack = RCODE_SEND_ERROR;
1329 return -1;
ed568912
KH
1330 }
1331
da28947e 1332 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
f319b6a0
KH
1333 driver_data = (struct driver_data *) &d[3];
1334 driver_data->packet = packet;
20d11673 1335 packet->driver_data = driver_data;
a186b4a6 1336
f319b6a0 1337 if (packet->payload_length > 0) {
da28947e
CL
1338 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1339 payload_bus = dma_map_single(ohci->card.device,
1340 packet->payload,
1341 packet->payload_length,
1342 DMA_TO_DEVICE);
1343 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1344 packet->ack = RCODE_SEND_ERROR;
1345 return -1;
1346 }
1347 packet->payload_bus = payload_bus;
1348 packet->payload_mapped = true;
1349 } else {
1350 memcpy(driver_data->inline_data, packet->payload,
1351 packet->payload_length);
1352 payload_bus = d_bus + 3 * sizeof(*d);
f319b6a0
KH
1353 }
1354
1355 d[2].req_count = cpu_to_le16(packet->payload_length);
1356 d[2].data_address = cpu_to_le32(payload_bus);
1357 last = &d[2];
1358 z = 3;
ed568912 1359 } else {
f319b6a0
KH
1360 last = &d[0];
1361 z = 2;
ed568912 1362 }
ed568912 1363
a77754a7
KH
1364 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1365 DESCRIPTOR_IRQ_ALWAYS |
1366 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1367
b6258fc1
SR
1368 /* FIXME: Document how the locking works. */
1369 if (ohci->generation != packet->generation) {
19593ffd 1370 if (packet->payload_mapped)
ab88ca48
SR
1371 dma_unmap_single(ohci->card.device, payload_bus,
1372 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1373 packet->ack = RCODE_GENERATION;
1374 return -1;
1375 }
1376
1377 context_append(ctx, d, z, 4 - z);
ed568912 1378
dd6254e5 1379 if (ctx->running)
13882a82 1380 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
dd6254e5 1381 else
f319b6a0
KH
1382 context_run(ctx, 0);
1383
1384 return 0;
ed568912
KH
1385}
1386
82b662dc
CL
1387static void at_context_flush(struct context *ctx)
1388{
1389 tasklet_disable(&ctx->tasklet);
1390
1391 ctx->flushing = true;
1392 context_tasklet((unsigned long)ctx);
1393 ctx->flushing = false;
1394
1395 tasklet_enable(&ctx->tasklet);
1396}
1397
f319b6a0
KH
1398static int handle_at_packet(struct context *context,
1399 struct descriptor *d,
1400 struct descriptor *last)
ed568912 1401{
f319b6a0 1402 struct driver_data *driver_data;
ed568912 1403 struct fw_packet *packet;
f319b6a0 1404 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1405 int evt;
1406
82b662dc 1407 if (last->transfer_status == 0 && !context->flushing)
f319b6a0
KH
1408 /* This descriptor isn't done yet, stop iteration. */
1409 return 0;
ed568912 1410
f319b6a0
KH
1411 driver_data = (struct driver_data *) &d[3];
1412 packet = driver_data->packet;
1413 if (packet == NULL)
1414 /* This packet was cancelled, just continue. */
1415 return 1;
730c32f5 1416
19593ffd 1417 if (packet->payload_mapped)
1d1dc5e8 1418 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1419 packet->payload_length, DMA_TO_DEVICE);
ed568912 1420
f319b6a0
KH
1421 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1422 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1423
64d21720 1424 log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
ad3c0fe8 1425
f319b6a0
KH
1426 switch (evt) {
1427 case OHCI1394_evt_timeout:
1428 /* Async response transmit timed out. */
1429 packet->ack = RCODE_CANCELLED;
1430 break;
ed568912 1431
f319b6a0 1432 case OHCI1394_evt_flushed:
c781c06d
KH
1433 /*
1434 * The packet was flushed should give same error as
1435 * when we try to use a stale generation count.
1436 */
f319b6a0
KH
1437 packet->ack = RCODE_GENERATION;
1438 break;
ed568912 1439
f319b6a0 1440 case OHCI1394_evt_missing_ack:
82b662dc
CL
1441 if (context->flushing)
1442 packet->ack = RCODE_GENERATION;
1443 else {
1444 /*
1445 * Using a valid (current) generation count, but the
1446 * node is not on the bus or not sending acks.
1447 */
1448 packet->ack = RCODE_NO_ACK;
1449 }
f319b6a0 1450 break;
ed568912 1451
f319b6a0
KH
1452 case ACK_COMPLETE + 0x10:
1453 case ACK_PENDING + 0x10:
1454 case ACK_BUSY_X + 0x10:
1455 case ACK_BUSY_A + 0x10:
1456 case ACK_BUSY_B + 0x10:
1457 case ACK_DATA_ERROR + 0x10:
1458 case ACK_TYPE_ERROR + 0x10:
1459 packet->ack = evt - 0x10;
1460 break;
ed568912 1461
82b662dc
CL
1462 case OHCI1394_evt_no_status:
1463 if (context->flushing) {
1464 packet->ack = RCODE_GENERATION;
1465 break;
1466 }
1467 /* fall through */
1468
f319b6a0
KH
1469 default:
1470 packet->ack = RCODE_SEND_ERROR;
1471 break;
1472 }
ed568912 1473
f319b6a0 1474 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1475
f319b6a0 1476 return 1;
ed568912
KH
1477}
1478
a77754a7
KH
1479#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1480#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1481#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1482#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1483#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1484
53dca511
SR
1485static void handle_local_rom(struct fw_ohci *ohci,
1486 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1487{
1488 struct fw_packet response;
1489 int tcode, length, i;
1490
a77754a7 1491 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1492 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1493 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1494 else
1495 length = 4;
1496
1497 i = csr - CSR_CONFIG_ROM;
1498 if (i + length > CONFIG_ROM_SIZE) {
1499 fw_fill_response(&response, packet->header,
1500 RCODE_ADDRESS_ERROR, NULL, 0);
1501 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1502 fw_fill_response(&response, packet->header,
1503 RCODE_TYPE_ERROR, NULL, 0);
1504 } else {
1505 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1506 (void *) ohci->config_rom + i, length);
1507 }
1508
1509 fw_core_handle_response(&ohci->card, &response);
1510}
1511
53dca511
SR
1512static void handle_local_lock(struct fw_ohci *ohci,
1513 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1514{
1515 struct fw_packet response;
e1393667 1516 int tcode, length, ext_tcode, sel, try;
93c4cceb
KH
1517 __be32 *payload, lock_old;
1518 u32 lock_arg, lock_data;
1519
a77754a7
KH
1520 tcode = HEADER_GET_TCODE(packet->header[0]);
1521 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1522 payload = packet->payload;
a77754a7 1523 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1524
1525 if (tcode == TCODE_LOCK_REQUEST &&
1526 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1527 lock_arg = be32_to_cpu(payload[0]);
1528 lock_data = be32_to_cpu(payload[1]);
1529 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1530 lock_arg = 0;
1531 lock_data = 0;
1532 } else {
1533 fw_fill_response(&response, packet->header,
1534 RCODE_TYPE_ERROR, NULL, 0);
1535 goto out;
1536 }
1537
1538 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1539 reg_write(ohci, OHCI1394_CSRData, lock_data);
1540 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1541 reg_write(ohci, OHCI1394_CSRControl, sel);
1542
e1393667
CL
1543 for (try = 0; try < 20; try++)
1544 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1545 lock_old = cpu_to_be32(reg_read(ohci,
1546 OHCI1394_CSRData));
1547 fw_fill_response(&response, packet->header,
1548 RCODE_COMPLETE,
1549 &lock_old, sizeof(lock_old));
1550 goto out;
1551 }
1552
64d21720 1553 dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
e1393667 1554 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
93c4cceb 1555
93c4cceb
KH
1556 out:
1557 fw_core_handle_response(&ohci->card, &response);
1558}
1559
53dca511 1560static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb 1561{
2608203d 1562 u64 offset, csr;
93c4cceb 1563
473d28c7
KH
1564 if (ctx == &ctx->ohci->at_request_ctx) {
1565 packet->ack = ACK_PENDING;
1566 packet->callback(packet, &ctx->ohci->card, packet->ack);
1567 }
93c4cceb
KH
1568
1569 offset =
1570 ((unsigned long long)
a77754a7 1571 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1572 packet->header[2];
1573 csr = offset - CSR_REGISTER_BASE;
1574
1575 /* Handle config rom reads. */
1576 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1577 handle_local_rom(ctx->ohci, packet, csr);
1578 else switch (csr) {
1579 case CSR_BUS_MANAGER_ID:
1580 case CSR_BANDWIDTH_AVAILABLE:
1581 case CSR_CHANNELS_AVAILABLE_HI:
1582 case CSR_CHANNELS_AVAILABLE_LO:
1583 handle_local_lock(ctx->ohci, packet, csr);
1584 break;
1585 default:
1586 if (ctx == &ctx->ohci->at_request_ctx)
1587 fw_core_handle_request(&ctx->ohci->card, packet);
1588 else
1589 fw_core_handle_response(&ctx->ohci->card, packet);
1590 break;
1591 }
473d28c7
KH
1592
1593 if (ctx == &ctx->ohci->at_response_ctx) {
1594 packet->ack = ACK_COMPLETE;
1595 packet->callback(packet, &ctx->ohci->card, packet->ack);
1596 }
93c4cceb 1597}
e636fe25 1598
53dca511 1599static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1600{
ed568912 1601 unsigned long flags;
2dbd7d7e 1602 int ret;
ed568912
KH
1603
1604 spin_lock_irqsave(&ctx->ohci->lock, flags);
1605
a77754a7 1606 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1607 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1608 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1609 handle_local_request(ctx, packet);
1610 return;
e636fe25 1611 }
ed568912 1612
2dbd7d7e 1613 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1614 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1615
2dbd7d7e 1616 if (ret < 0)
f319b6a0 1617 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1618
ed568912
KH
1619}
1620
f117a3e3
CL
1621static void detect_dead_context(struct fw_ohci *ohci,
1622 const char *name, unsigned int regs)
1623{
1624 u32 ctl;
1625
1626 ctl = reg_read(ohci, CONTROL_SET(regs));
cfda62ba 1627 if (ctl & CONTEXT_DEAD)
64d21720
SR
1628 dev_err(ohci->card.device,
1629 "DMA context %s has stopped, error code: %s\n",
1630 name, evts[ctl & 0x1f]);
f117a3e3
CL
1631}
1632
1633static void handle_dead_contexts(struct fw_ohci *ohci)
1634{
1635 unsigned int i;
1636 char name[8];
1637
1638 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1639 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1640 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1641 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1642 for (i = 0; i < 32; ++i) {
1643 if (!(ohci->it_context_support & (1 << i)))
1644 continue;
1645 sprintf(name, "IT%u", i);
1646 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1647 }
1648 for (i = 0; i < 32; ++i) {
1649 if (!(ohci->ir_context_support & (1 << i)))
1650 continue;
1651 sprintf(name, "IR%u", i);
1652 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1653 }
1654 /* TODO: maybe try to flush and restart the dead contexts */
1655}
1656
a48777e0
CL
1657static u32 cycle_timer_ticks(u32 cycle_timer)
1658{
1659 u32 ticks;
1660
1661 ticks = cycle_timer & 0xfff;
1662 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1663 ticks += (3072 * 8000) * (cycle_timer >> 25);
1664
1665 return ticks;
1666}
1667
1668/*
1669 * Some controllers exhibit one or more of the following bugs when updating the
1670 * iso cycle timer register:
1671 * - When the lowest six bits are wrapping around to zero, a read that happens
1672 * at the same time will return garbage in the lowest ten bits.
1673 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1674 * not incremented for about 60 ns.
1675 * - Occasionally, the entire register reads zero.
1676 *
1677 * To catch these, we read the register three times and ensure that the
1678 * difference between each two consecutive reads is approximately the same, i.e.
1679 * less than twice the other. Furthermore, any negative difference indicates an
1680 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1681 * execute, so we have enough precision to compute the ratio of the differences.)
1682 */
1683static u32 get_cycle_time(struct fw_ohci *ohci)
1684{
1685 u32 c0, c1, c2;
1686 u32 t0, t1, t2;
1687 s32 diff01, diff12;
1688 int i;
1689
1690 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1691
1692 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1693 i = 0;
1694 c1 = c2;
1695 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1696 do {
1697 c0 = c1;
1698 c1 = c2;
1699 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1700 t0 = cycle_timer_ticks(c0);
1701 t1 = cycle_timer_ticks(c1);
1702 t2 = cycle_timer_ticks(c2);
1703 diff01 = t1 - t0;
1704 diff12 = t2 - t1;
1705 } while ((diff01 <= 0 || diff12 <= 0 ||
1706 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1707 && i++ < 20);
1708 }
1709
1710 return c2;
1711}
1712
1713/*
1714 * This function has to be called at least every 64 seconds. The bus_time
1715 * field stores not only the upper 25 bits of the BUS_TIME register but also
1716 * the most significant bit of the cycle timer in bit 6 so that we can detect
1717 * changes in this bit.
1718 */
1719static u32 update_bus_time(struct fw_ohci *ohci)
1720{
1721 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1722
1723 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1724 ohci->bus_time += 0x40;
1725
1726 return ohci->bus_time | cycle_time_seconds;
1727}
1728
25935ebe
SG
1729static int get_status_for_port(struct fw_ohci *ohci, int port_index)
1730{
1731 int reg;
1732
1733 mutex_lock(&ohci->phy_reg_mutex);
1734 reg = write_phy_reg(ohci, 7, port_index);
28897fb7
SR
1735 if (reg >= 0)
1736 reg = read_phy_reg(ohci, 8);
25935ebe
SG
1737 mutex_unlock(&ohci->phy_reg_mutex);
1738 if (reg < 0)
1739 return reg;
1740
1741 switch (reg & 0x0f) {
1742 case 0x06:
1743 return 2; /* is child node (connected to parent node) */
1744 case 0x0e:
1745 return 3; /* is parent node (connected to child node) */
1746 }
1747 return 1; /* not connected */
1748}
1749
1750static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
1751 int self_id_count)
1752{
1753 int i;
1754 u32 entry;
28897fb7 1755
25935ebe
SG
1756 for (i = 0; i < self_id_count; i++) {
1757 entry = ohci->self_id_buffer[i];
1758 if ((self_id & 0xff000000) == (entry & 0xff000000))
1759 return -1;
1760 if ((self_id & 0xff000000) < (entry & 0xff000000))
1761 return i;
1762 }
1763 return i;
1764}
1765
1766/*
28897fb7
SR
1767 * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
1768 * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
1769 * Construct the selfID from phy register contents.
1770 * FIXME: How to determine the selfID.i flag?
25935ebe 1771 */
25935ebe
SG
1772static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
1773{
28897fb7
SR
1774 int reg, i, pos, status;
1775 /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
1776 u32 self_id = 0x8040c800;
25935ebe
SG
1777
1778 reg = reg_read(ohci, OHCI1394_NodeID);
1779 if (!(reg & OHCI1394_NodeID_idValid)) {
64d21720
SR
1780 dev_notice(ohci->card.device,
1781 "node ID not valid, new bus reset in progress\n");
25935ebe
SG
1782 return -EBUSY;
1783 }
1784 self_id |= ((reg & 0x3f) << 24); /* phy ID */
1785
28897fb7 1786 reg = ohci_read_phy_reg(&ohci->card, 4);
25935ebe
SG
1787 if (reg < 0)
1788 return reg;
1789 self_id |= ((reg & 0x07) << 8); /* power class */
1790
28897fb7 1791 reg = ohci_read_phy_reg(&ohci->card, 1);
25935ebe
SG
1792 if (reg < 0)
1793 return reg;
1794 self_id |= ((reg & 0x3f) << 16); /* gap count */
1795
1796 for (i = 0; i < 3; i++) {
1797 status = get_status_for_port(ohci, i);
1798 if (status < 0)
1799 return status;
1800 self_id |= ((status & 0x3) << (6 - (i * 2)));
1801 }
1802
1803 pos = get_self_id_pos(ohci, self_id, self_id_count);
1804 if (pos >= 0) {
1805 memmove(&(ohci->self_id_buffer[pos+1]),
1806 &(ohci->self_id_buffer[pos]),
1807 (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
1808 ohci->self_id_buffer[pos] = self_id;
1809 self_id_count++;
1810 }
1811 return self_id_count;
1812}
1813
2d7a36e2 1814static void bus_reset_work(struct work_struct *work)
ed568912 1815{
2d7a36e2
SG
1816 struct fw_ohci *ohci =
1817 container_of(work, struct fw_ohci, bus_reset_work);
e636fe25 1818 int self_id_count, i, j, reg;
ed568912
KH
1819 int generation, new_generation;
1820 unsigned long flags;
4eaff7d6
SR
1821 void *free_rom = NULL;
1822 dma_addr_t free_rom_bus = 0;
4ffb7a6a 1823 bool is_new_root;
ed568912
KH
1824
1825 reg = reg_read(ohci, OHCI1394_NodeID);
1826 if (!(reg & OHCI1394_NodeID_idValid)) {
64d21720
SR
1827 dev_notice(ohci->card.device,
1828 "node ID not valid, new bus reset in progress\n");
ed568912
KH
1829 return;
1830 }
02ff8f8e 1831 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
64d21720 1832 dev_notice(ohci->card.device, "malconfigured bus\n");
02ff8f8e
SR
1833 return;
1834 }
1835 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1836 OHCI1394_NodeID_nodeNumber);
ed568912 1837
4ffb7a6a
CL
1838 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1839 if (!(ohci->is_root && is_new_root))
1840 reg_write(ohci, OHCI1394_LinkControlSet,
1841 OHCI1394_LinkControl_cycleMaster);
1842 ohci->is_root = is_new_root;
1843
c8a9a498
SR
1844 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1845 if (reg & OHCI1394_SelfIDCount_selfIDError) {
64d21720 1846 dev_notice(ohci->card.device, "inconsistent self IDs\n");
c8a9a498
SR
1847 return;
1848 }
c781c06d
KH
1849 /*
1850 * The count in the SelfIDCount register is the number of
ed568912
KH
1851 * bytes in the self ID receive buffer. Since we also receive
1852 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1853 * bit extra to get the actual number of self IDs.
1854 */
928ec5f1 1855 self_id_count = (reg >> 3) & 0xff;
25935ebe
SG
1856
1857 if (self_id_count > 252) {
64d21720 1858 dev_notice(ohci->card.device, "inconsistent self IDs\n");
016bf3df
SR
1859 return;
1860 }
25935ebe 1861
11bf20ad 1862 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1863 rmb();
ed568912
KH
1864
1865 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498 1866 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
32eaeae1
CL
1867 /*
1868 * If the invalid data looks like a cycle start packet,
1869 * it's likely to be the result of the cycle master
1870 * having a wrong gap count. In this case, the self IDs
1871 * so far are valid and should be processed so that the
1872 * bus manager can then correct the gap count.
1873 */
1874 if (cond_le32_to_cpu(ohci->self_id_cpu[i])
1875 == 0xffff008f) {
64d21720
SR
1876 dev_notice(ohci->card.device,
1877 "ignoring spurious self IDs\n");
32eaeae1
CL
1878 self_id_count = j;
1879 break;
1880 } else {
64d21720
SR
1881 dev_notice(ohci->card.device,
1882 "inconsistent self IDs\n");
32eaeae1
CL
1883 return;
1884 }
c8a9a498 1885 }
11bf20ad
SR
1886 ohci->self_id_buffer[j] =
1887 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1888 }
25935ebe
SG
1889
1890 if (ohci->quirks & QUIRK_TI_SLLZ059) {
1891 self_id_count = find_and_insert_self_id(ohci, self_id_count);
1892 if (self_id_count < 0) {
64d21720
SR
1893 dev_notice(ohci->card.device,
1894 "could not construct local self ID\n");
25935ebe
SG
1895 return;
1896 }
1897 }
1898
1899 if (self_id_count == 0) {
64d21720 1900 dev_notice(ohci->card.device, "inconsistent self IDs\n");
25935ebe
SG
1901 return;
1902 }
ee71c2f9 1903 rmb();
ed568912 1904
c781c06d
KH
1905 /*
1906 * Check the consistency of the self IDs we just read. The
ed568912
KH
1907 * problem we face is that a new bus reset can start while we
1908 * read out the self IDs from the DMA buffer. If this happens,
1909 * the DMA buffer will be overwritten with new self IDs and we
1910 * will read out inconsistent data. The OHCI specification
1911 * (section 11.2) recommends a technique similar to
1912 * linux/seqlock.h, where we remember the generation of the
1913 * self IDs in the buffer before reading them out and compare
1914 * it to the current generation after reading them out. If
1915 * the two generations match we know we have a consistent set
c781c06d
KH
1916 * of self IDs.
1917 */
ed568912
KH
1918
1919 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1920 if (new_generation != generation) {
64d21720
SR
1921 dev_notice(ohci->card.device,
1922 "new bus reset, discarding self ids\n");
ed568912
KH
1923 return;
1924 }
1925
1926 /* FIXME: Document how the locking works. */
1927 spin_lock_irqsave(&ohci->lock, flags);
1928
82b662dc 1929 ohci->generation = -1; /* prevent AT packet queueing */
f319b6a0
KH
1930 context_stop(&ohci->at_request_ctx);
1931 context_stop(&ohci->at_response_ctx);
82b662dc
CL
1932
1933 spin_unlock_irqrestore(&ohci->lock, flags);
1934
78dec56d
SR
1935 /*
1936 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1937 * packets in the AT queues and software needs to drain them.
1938 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1939 */
82b662dc
CL
1940 at_context_flush(&ohci->at_request_ctx);
1941 at_context_flush(&ohci->at_response_ctx);
1942
1943 spin_lock_irqsave(&ohci->lock, flags);
1944
1945 ohci->generation = generation;
ed568912
KH
1946 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1947
4a635593 1948 if (ohci->quirks & QUIRK_RESET_PACKET)
d34316a4
SR
1949 ohci->request_generation = generation;
1950
c781c06d
KH
1951 /*
1952 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1953 * have to do it under the spinlock also. If a new config rom
1954 * was set up before this reset, the old one is now no longer
1955 * in use and we can free it. Update the config rom pointers
1956 * to point to the current config rom and clear the
88393161 1957 * next_config_rom pointer so a new update can take place.
c781c06d 1958 */
ed568912
KH
1959
1960 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1961 if (ohci->next_config_rom != ohci->config_rom) {
1962 free_rom = ohci->config_rom;
1963 free_rom_bus = ohci->config_rom_bus;
1964 }
ed568912
KH
1965 ohci->config_rom = ohci->next_config_rom;
1966 ohci->config_rom_bus = ohci->next_config_rom_bus;
1967 ohci->next_config_rom = NULL;
1968
c781c06d
KH
1969 /*
1970 * Restore config_rom image and manually update
ed568912
KH
1971 * config_rom registers. Writing the header quadlet
1972 * will indicate that the config rom is ready, so we
c781c06d
KH
1973 * do that last.
1974 */
ed568912
KH
1975 reg_write(ohci, OHCI1394_BusOptions,
1976 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1977 ohci->config_rom[0] = ohci->next_header;
1978 reg_write(ohci, OHCI1394_ConfigROMhdr,
1979 be32_to_cpu(ohci->next_header));
ed568912
KH
1980 }
1981
080de8c2
SR
1982#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1983 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1984 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1985#endif
1986
ed568912
KH
1987 spin_unlock_irqrestore(&ohci->lock, flags);
1988
4eaff7d6
SR
1989 if (free_rom)
1990 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1991 free_rom, free_rom_bus);
1992
64d21720 1993 log_selfids(ohci, generation, self_id_count);
ad3c0fe8 1994
e636fe25 1995 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
c8a94ded
SR
1996 self_id_count, ohci->self_id_buffer,
1997 ohci->csr_state_setclear_abdicate);
1998 ohci->csr_state_setclear_abdicate = false;
ed568912
KH
1999}
2000
2001static irqreturn_t irq_handler(int irq, void *data)
2002{
2003 struct fw_ohci *ohci = data;
168cf9af 2004 u32 event, iso_event;
ed568912
KH
2005 int i;
2006
2007 event = reg_read(ohci, OHCI1394_IntEventClear);
2008
a515958d 2009 if (!event || !~event)
ed568912
KH
2010 return IRQ_NONE;
2011
8327b37b
CL
2012 /*
2013 * busReset and postedWriteErr must not be cleared yet
2014 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
2015 */
2016 reg_write(ohci, OHCI1394_IntEventClear,
2017 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
64d21720 2018 log_irqs(ohci, event);
ed568912
KH
2019
2020 if (event & OHCI1394_selfIDComplete)
2d7a36e2 2021 queue_work(fw_workqueue, &ohci->bus_reset_work);
ed568912
KH
2022
2023 if (event & OHCI1394_RQPkt)
2024 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
2025
2026 if (event & OHCI1394_RSPkt)
2027 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
2028
2029 if (event & OHCI1394_reqTxComplete)
2030 tasklet_schedule(&ohci->at_request_ctx.tasklet);
2031
2032 if (event & OHCI1394_respTxComplete)
2033 tasklet_schedule(&ohci->at_response_ctx.tasklet);
2034
2dd5bed5
CL
2035 if (event & OHCI1394_isochRx) {
2036 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
2037 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
2038
2039 while (iso_event) {
2040 i = ffs(iso_event) - 1;
2041 tasklet_schedule(
2042 &ohci->ir_context_list[i].context.tasklet);
2043 iso_event &= ~(1 << i);
2044 }
ed568912
KH
2045 }
2046
2dd5bed5
CL
2047 if (event & OHCI1394_isochTx) {
2048 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
2049 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
ed568912 2050
2dd5bed5
CL
2051 while (iso_event) {
2052 i = ffs(iso_event) - 1;
2053 tasklet_schedule(
2054 &ohci->it_context_list[i].context.tasklet);
2055 iso_event &= ~(1 << i);
2056 }
ed568912
KH
2057 }
2058
75f7832e 2059 if (unlikely(event & OHCI1394_regAccessFail))
98466cc4 2060 dev_err(ohci->card.device, "register access failure\n");
75f7832e 2061
8327b37b
CL
2062 if (unlikely(event & OHCI1394_postedWriteErr)) {
2063 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
2064 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
2065 reg_write(ohci, OHCI1394_IntEventClear,
2066 OHCI1394_postedWriteErr);
a74477db 2067 if (printk_ratelimit())
64d21720 2068 dev_err(ohci->card.device, "PCI posted write error\n");
8327b37b 2069 }
e524f616 2070
bb9f2206
SR
2071 if (unlikely(event & OHCI1394_cycleTooLong)) {
2072 if (printk_ratelimit())
64d21720
SR
2073 dev_notice(ohci->card.device,
2074 "isochronous cycle too long\n");
bb9f2206
SR
2075 reg_write(ohci, OHCI1394_LinkControlSet,
2076 OHCI1394_LinkControl_cycleMaster);
2077 }
2078
5ed1f321
JF
2079 if (unlikely(event & OHCI1394_cycleInconsistent)) {
2080 /*
2081 * We need to clear this event bit in order to make
2082 * cycleMatch isochronous I/O work. In theory we should
2083 * stop active cycleMatch iso contexts now and restart
2084 * them at least two cycles later. (FIXME?)
2085 */
2086 if (printk_ratelimit())
64d21720
SR
2087 dev_notice(ohci->card.device,
2088 "isochronous cycle inconsistent\n");
5ed1f321
JF
2089 }
2090
f117a3e3
CL
2091 if (unlikely(event & OHCI1394_unrecoverableError))
2092 handle_dead_contexts(ohci);
2093
a48777e0
CL
2094 if (event & OHCI1394_cycle64Seconds) {
2095 spin_lock(&ohci->lock);
2096 update_bus_time(ohci);
2097 spin_unlock(&ohci->lock);
e597e989
CL
2098 } else
2099 flush_writes(ohci);
a48777e0 2100
ed568912
KH
2101 return IRQ_HANDLED;
2102}
2103
2aef469a
KH
2104static int software_reset(struct fw_ohci *ohci)
2105{
9f426173 2106 u32 val;
2aef469a
KH
2107 int i;
2108
2109 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
9f426173
SR
2110 for (i = 0; i < 500; i++) {
2111 val = reg_read(ohci, OHCI1394_HCControlSet);
2112 if (!~val)
2113 return -ENODEV; /* Card was ejected. */
2aef469a 2114
9f426173 2115 if (!(val & OHCI1394_HCControl_softReset))
2aef469a 2116 return 0;
9f426173 2117
2aef469a
KH
2118 msleep(1);
2119 }
2120
2121 return -EBUSY;
2122}
2123
8e85973e
SR
2124static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
2125{
2126 size_t size = length * 4;
2127
2128 memcpy(dest, src, size);
2129 if (size < CONFIG_ROM_SIZE)
2130 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
2131}
2132
925e7a65
CL
2133static int configure_1394a_enhancements(struct fw_ohci *ohci)
2134{
2135 bool enable_1394a;
35d999b1 2136 int ret, clear, set, offset;
925e7a65
CL
2137
2138 /* Check if the driver should configure link and PHY. */
2139 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2140 OHCI1394_HCControl_programPhyEnable))
2141 return 0;
2142
2143 /* Paranoia: check whether the PHY supports 1394a, too. */
2144 enable_1394a = false;
35d999b1
SR
2145 ret = read_phy_reg(ohci, 2);
2146 if (ret < 0)
2147 return ret;
2148 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2149 ret = read_paged_phy_reg(ohci, 1, 8);
2150 if (ret < 0)
2151 return ret;
2152 if (ret >= 1)
925e7a65
CL
2153 enable_1394a = true;
2154 }
2155
2156 if (ohci->quirks & QUIRK_NO_1394A)
2157 enable_1394a = false;
2158
2159 /* Configure PHY and link consistently. */
2160 if (enable_1394a) {
2161 clear = 0;
2162 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2163 } else {
2164 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2165 set = 0;
2166 }
02d37bed 2167 ret = update_phy_reg(ohci, 5, clear, set);
35d999b1
SR
2168 if (ret < 0)
2169 return ret;
925e7a65
CL
2170
2171 if (enable_1394a)
2172 offset = OHCI1394_HCControlSet;
2173 else
2174 offset = OHCI1394_HCControlClear;
2175 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2176
2177 /* Clean up: configuration has been taken care of. */
2178 reg_write(ohci, OHCI1394_HCControlClear,
2179 OHCI1394_HCControl_programPhyEnable);
2180
2181 return 0;
2182}
2183
25935ebe
SG
2184static int probe_tsb41ba3d(struct fw_ohci *ohci)
2185{
b810e4ae
SR
2186 /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
2187 static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
2188 int reg, i;
25935ebe
SG
2189
2190 reg = read_phy_reg(ohci, 2);
2191 if (reg < 0)
2192 return reg;
b810e4ae
SR
2193 if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
2194 return 0;
25935ebe 2195
b810e4ae
SR
2196 for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
2197 reg = read_paged_phy_reg(ohci, 1, i + 10);
2198 if (reg < 0)
2199 return reg;
2200 if (reg != id[i])
2201 return 0;
25935ebe 2202 }
b810e4ae 2203 return 1;
25935ebe
SG
2204}
2205
8e85973e
SR
2206static int ohci_enable(struct fw_card *card,
2207 const __be32 *config_rom, size_t length)
ed568912
KH
2208{
2209 struct fw_ohci *ohci = fw_ohci(card);
2210 struct pci_dev *dev = to_pci_dev(card->device);
e91b2787 2211 u32 lps, seconds, version, irqs;
28897fb7 2212 int i, ret;
ed568912 2213
2aef469a 2214 if (software_reset(ohci)) {
64d21720 2215 dev_err(card->device, "failed to reset ohci card\n");
2aef469a
KH
2216 return -EBUSY;
2217 }
2218
2219 /*
2220 * Now enable LPS, which we need in order to start accessing
2221 * most of the registers. In fact, on some cards (ALI M5251),
2222 * accessing registers in the SClk domain without LPS enabled
2223 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
2224 * full link enabled. However, with some cards (well, at least
2225 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
2226 */
2227 reg_write(ohci, OHCI1394_HCControlSet,
2228 OHCI1394_HCControl_LPS |
2229 OHCI1394_HCControl_postedWriteEnable);
2230 flush_writes(ohci);
02214724
JW
2231
2232 for (lps = 0, i = 0; !lps && i < 3; i++) {
2233 msleep(50);
2234 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2235 OHCI1394_HCControl_LPS;
2236 }
2237
2238 if (!lps) {
64d21720 2239 dev_err(card->device, "failed to set Link Power Status\n");
02214724
JW
2240 return -EIO;
2241 }
2aef469a 2242
25935ebe 2243 if (ohci->quirks & QUIRK_TI_SLLZ059) {
28897fb7
SR
2244 ret = probe_tsb41ba3d(ohci);
2245 if (ret < 0)
2246 return ret;
2247 if (ret)
64d21720 2248 dev_notice(card->device, "local TSB41BA3D phy\n");
28897fb7 2249 else
25935ebe 2250 ohci->quirks &= ~QUIRK_TI_SLLZ059;
25935ebe
SG
2251 }
2252
2aef469a
KH
2253 reg_write(ohci, OHCI1394_HCControlClear,
2254 OHCI1394_HCControl_noByteSwapData);
2255
affc9c24 2256 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
2aef469a 2257 reg_write(ohci, OHCI1394_LinkControlSet,
2aef469a
KH
2258 OHCI1394_LinkControl_cycleTimerEnable |
2259 OHCI1394_LinkControl_cycleMaster);
2260
2261 reg_write(ohci, OHCI1394_ATRetries,
2262 OHCI1394_MAX_AT_REQ_RETRIES |
2263 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
27a2329f
CL
2264 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2265 (200 << 16));
2aef469a 2266
a48777e0
CL
2267 seconds = lower_32_bits(get_seconds());
2268 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
2269 ohci->bus_time = seconds & ~0x3f;
2270
e91b2787
CL
2271 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2272 if (version >= OHCI_VERSION_1_1) {
2273 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2274 0xfffffffe);
db3c9cc1 2275 card->broadcast_channel_auto_allocated = true;
e91b2787
CL
2276 }
2277
a1a1132b
CL
2278 /* Get implemented bits of the priority arbitration request counter. */
2279 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2280 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2281 reg_write(ohci, OHCI1394_FairnessControl, 0);
db3c9cc1 2282 card->priority_budget_implemented = ohci->pri_req_max != 0;
2aef469a 2283
2aef469a
KH
2284 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2285 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2286 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2aef469a 2287
35d999b1
SR
2288 ret = configure_1394a_enhancements(ohci);
2289 if (ret < 0)
2290 return ret;
925e7a65 2291
2aef469a 2292 /* Activate link_on bit and contender bit in our self ID packets.*/
35d999b1
SR
2293 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2294 if (ret < 0)
2295 return ret;
2aef469a 2296
c781c06d
KH
2297 /*
2298 * When the link is not yet enabled, the atomic config rom
ed568912
KH
2299 * update mechanism described below in ohci_set_config_rom()
2300 * is not active. We have to update ConfigRomHeader and
2301 * BusOptions manually, and the write to ConfigROMmap takes
2302 * effect immediately. We tie this to the enabling of the
2303 * link, so we have a valid config rom before enabling - the
2304 * OHCI requires that ConfigROMhdr and BusOptions have valid
2305 * values before enabling.
2306 *
2307 * However, when the ConfigROMmap is written, some controllers
2308 * always read back quadlets 0 and 2 from the config rom to
2309 * the ConfigRomHeader and BusOptions registers on bus reset.
2310 * They shouldn't do that in this initial case where the link
2311 * isn't enabled. This means we have to use the same
2312 * workaround here, setting the bus header to 0 and then write
2313 * the right values in the bus reset tasklet.
2314 */
2315
0bd243c4
KH
2316 if (config_rom) {
2317 ohci->next_config_rom =
2318 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2319 &ohci->next_config_rom_bus,
2320 GFP_KERNEL);
2321 if (ohci->next_config_rom == NULL)
2322 return -ENOMEM;
ed568912 2323
8e85973e 2324 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
2325 } else {
2326 /*
2327 * In the suspend case, config_rom is NULL, which
2328 * means that we just reuse the old config rom.
2329 */
2330 ohci->next_config_rom = ohci->config_rom;
2331 ohci->next_config_rom_bus = ohci->config_rom_bus;
2332 }
ed568912 2333
8e85973e 2334 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
2335 ohci->next_config_rom[0] = 0;
2336 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
2337 reg_write(ohci, OHCI1394_BusOptions,
2338 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
2339 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2340
2341 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2342
262444ee
CL
2343 if (!(ohci->quirks & QUIRK_NO_MSI))
2344 pci_enable_msi(dev);
ed568912 2345 if (request_irq(dev->irq, irq_handler,
262444ee
CL
2346 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2347 ohci_driver_name, ohci)) {
64d21720
SR
2348 dev_err(card->device, "failed to allocate interrupt %d\n",
2349 dev->irq);
262444ee 2350 pci_disable_msi(dev);
a01e8360
SR
2351
2352 if (config_rom) {
2353 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2354 ohci->next_config_rom,
2355 ohci->next_config_rom_bus);
2356 ohci->next_config_rom = NULL;
2357 }
ed568912
KH
2358 return -EIO;
2359 }
2360
148c7866
SR
2361 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2362 OHCI1394_RQPkt | OHCI1394_RSPkt |
2363 OHCI1394_isochTx | OHCI1394_isochRx |
2364 OHCI1394_postedWriteErr |
2365 OHCI1394_selfIDComplete |
2366 OHCI1394_regAccessFail |
a48777e0 2367 OHCI1394_cycle64Seconds |
f117a3e3
CL
2368 OHCI1394_cycleInconsistent |
2369 OHCI1394_unrecoverableError |
2370 OHCI1394_cycleTooLong |
148c7866
SR
2371 OHCI1394_masterIntEnable;
2372 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2373 irqs |= OHCI1394_busReset;
2374 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2375
ed568912
KH
2376 reg_write(ohci, OHCI1394_HCControlSet,
2377 OHCI1394_HCControl_linkEnable |
2378 OHCI1394_HCControl_BIBimageValid);
ecf8328e
CL
2379
2380 reg_write(ohci, OHCI1394_LinkControlSet,
2381 OHCI1394_LinkControl_rcvSelfID |
2382 OHCI1394_LinkControl_rcvPhyPkt);
2383
2384 ar_context_run(&ohci->ar_request_ctx);
dd6254e5
CL
2385 ar_context_run(&ohci->ar_response_ctx);
2386
2387 flush_writes(ohci);
ed568912 2388
02d37bed
SR
2389 /* We are ready to go, reset bus to finish initialization. */
2390 fw_schedule_bus_reset(&ohci->card, false, true);
ed568912
KH
2391
2392 return 0;
2393}
2394
53dca511 2395static int ohci_set_config_rom(struct fw_card *card,
8e85973e 2396 const __be32 *config_rom, size_t length)
ed568912
KH
2397{
2398 struct fw_ohci *ohci;
2399 unsigned long flags;
ed568912 2400 __be32 *next_config_rom;
f5101d58 2401 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
2402
2403 ohci = fw_ohci(card);
2404
c781c06d
KH
2405 /*
2406 * When the OHCI controller is enabled, the config rom update
ed568912
KH
2407 * mechanism is a bit tricky, but easy enough to use. See
2408 * section 5.5.6 in the OHCI specification.
2409 *
2410 * The OHCI controller caches the new config rom address in a
2411 * shadow register (ConfigROMmapNext) and needs a bus reset
2412 * for the changes to take place. When the bus reset is
2413 * detected, the controller loads the new values for the
2414 * ConfigRomHeader and BusOptions registers from the specified
2415 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2416 * shadow register. All automatically and atomically.
2417 *
2418 * Now, there's a twist to this story. The automatic load of
2419 * ConfigRomHeader and BusOptions doesn't honor the
2420 * noByteSwapData bit, so with a be32 config rom, the
2421 * controller will load be32 values in to these registers
2422 * during the atomic update, even on litte endian
2423 * architectures. The workaround we use is to put a 0 in the
2424 * header quadlet; 0 is endian agnostic and means that the
2425 * config rom isn't ready yet. In the bus reset tasklet we
2426 * then set up the real values for the two registers.
2427 *
2428 * We use ohci->lock to avoid racing with the code that sets
2d7a36e2 2429 * ohci->next_config_rom to NULL (see bus_reset_work).
ed568912
KH
2430 */
2431
2432 next_config_rom =
2433 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2434 &next_config_rom_bus, GFP_KERNEL);
2435 if (next_config_rom == NULL)
2436 return -ENOMEM;
2437
2438 spin_lock_irqsave(&ohci->lock, flags);
2439
2e053a27
B
2440 /*
2441 * If there is not an already pending config_rom update,
2442 * push our new allocation into the ohci->next_config_rom
2443 * and then mark the local variable as null so that we
2444 * won't deallocate the new buffer.
2445 *
2446 * OTOH, if there is a pending config_rom update, just
2447 * use that buffer with the new config_rom data, and
2448 * let this routine free the unused DMA allocation.
2449 */
2450
ed568912
KH
2451 if (ohci->next_config_rom == NULL) {
2452 ohci->next_config_rom = next_config_rom;
2453 ohci->next_config_rom_bus = next_config_rom_bus;
2e053a27
B
2454 next_config_rom = NULL;
2455 }
ed568912 2456
2e053a27 2457 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912 2458
2e053a27
B
2459 ohci->next_header = config_rom[0];
2460 ohci->next_config_rom[0] = 0;
ed568912 2461
2e053a27 2462 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
ed568912
KH
2463
2464 spin_unlock_irqrestore(&ohci->lock, flags);
2465
2e053a27
B
2466 /* If we didn't use the DMA allocation, delete it. */
2467 if (next_config_rom != NULL)
2468 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2469 next_config_rom, next_config_rom_bus);
2470
c781c06d
KH
2471 /*
2472 * Now initiate a bus reset to have the changes take
ed568912
KH
2473 * effect. We clean up the old config rom memory and DMA
2474 * mappings in the bus reset tasklet, since the OHCI
2475 * controller could need to access it before the bus reset
c781c06d
KH
2476 * takes effect.
2477 */
ed568912 2478
2e053a27
B
2479 fw_schedule_bus_reset(&ohci->card, true, true);
2480
2481 return 0;
ed568912
KH
2482}
2483
2484static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2485{
2486 struct fw_ohci *ohci = fw_ohci(card);
2487
2488 at_context_transmit(&ohci->at_request_ctx, packet);
2489}
2490
2491static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2492{
2493 struct fw_ohci *ohci = fw_ohci(card);
2494
2495 at_context_transmit(&ohci->at_response_ctx, packet);
2496}
2497
730c32f5
KH
2498static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2499{
2500 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
2501 struct context *ctx = &ohci->at_request_ctx;
2502 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 2503 int ret = -ENOENT;
730c32f5 2504
f319b6a0 2505 tasklet_disable(&ctx->tasklet);
730c32f5 2506
f319b6a0
KH
2507 if (packet->ack != 0)
2508 goto out;
730c32f5 2509
19593ffd 2510 if (packet->payload_mapped)
1d1dc5e8
SR
2511 dma_unmap_single(ohci->card.device, packet->payload_bus,
2512 packet->payload_length, DMA_TO_DEVICE);
2513
64d21720 2514 log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
f319b6a0
KH
2515 driver_data->packet = NULL;
2516 packet->ack = RCODE_CANCELLED;
2517 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 2518 ret = 0;
f319b6a0
KH
2519 out:
2520 tasklet_enable(&ctx->tasklet);
730c32f5 2521
2dbd7d7e 2522 return ret;
730c32f5
KH
2523}
2524
53dca511
SR
2525static int ohci_enable_phys_dma(struct fw_card *card,
2526 int node_id, int generation)
ed568912 2527{
080de8c2
SR
2528#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2529 return 0;
2530#else
ed568912
KH
2531 struct fw_ohci *ohci = fw_ohci(card);
2532 unsigned long flags;
2dbd7d7e 2533 int n, ret = 0;
ed568912 2534
c781c06d
KH
2535 /*
2536 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2537 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2538 */
ed568912
KH
2539
2540 spin_lock_irqsave(&ohci->lock, flags);
2541
2542 if (ohci->generation != generation) {
2dbd7d7e 2543 ret = -ESTALE;
ed568912
KH
2544 goto out;
2545 }
2546
c781c06d
KH
2547 /*
2548 * Note, if the node ID contains a non-local bus ID, physical DMA is
2549 * enabled for _all_ nodes on remote buses.
2550 */
907293d7
SR
2551
2552 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2553 if (n < 32)
2554 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2555 else
2556 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2557
ed568912 2558 flush_writes(ohci);
ed568912 2559 out:
6cad95fe 2560 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
2561
2562 return ret;
080de8c2 2563#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 2564}
373b2edd 2565
0fcff4e3 2566static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
b677532b 2567{
60d32970 2568 struct fw_ohci *ohci = fw_ohci(card);
a48777e0
CL
2569 unsigned long flags;
2570 u32 value;
60d32970
CL
2571
2572 switch (csr_offset) {
4ffb7a6a
CL
2573 case CSR_STATE_CLEAR:
2574 case CSR_STATE_SET:
4ffb7a6a
CL
2575 if (ohci->is_root &&
2576 (reg_read(ohci, OHCI1394_LinkControlSet) &
2577 OHCI1394_LinkControl_cycleMaster))
c8a94ded 2578 value = CSR_STATE_BIT_CMSTR;
4ffb7a6a 2579 else
c8a94ded
SR
2580 value = 0;
2581 if (ohci->csr_state_setclear_abdicate)
2582 value |= CSR_STATE_BIT_ABDICATE;
b677532b 2583
c8a94ded 2584 return value;
4a9bde9b 2585
506f1a31
CL
2586 case CSR_NODE_IDS:
2587 return reg_read(ohci, OHCI1394_NodeID) << 16;
2588
60d32970
CL
2589 case CSR_CYCLE_TIME:
2590 return get_cycle_time(ohci);
2591
a48777e0
CL
2592 case CSR_BUS_TIME:
2593 /*
2594 * We might be called just after the cycle timer has wrapped
2595 * around but just before the cycle64Seconds handler, so we
2596 * better check here, too, if the bus time needs to be updated.
2597 */
2598 spin_lock_irqsave(&ohci->lock, flags);
2599 value = update_bus_time(ohci);
2600 spin_unlock_irqrestore(&ohci->lock, flags);
2601 return value;
2602
27a2329f
CL
2603 case CSR_BUSY_TIMEOUT:
2604 value = reg_read(ohci, OHCI1394_ATRetries);
2605 return (value >> 4) & 0x0ffff00f;
2606
a1a1132b
CL
2607 case CSR_PRIORITY_BUDGET:
2608 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2609 (ohci->pri_req_max << 8);
2610
60d32970
CL
2611 default:
2612 WARN_ON(1);
2613 return 0;
2614 }
b677532b
CL
2615}
2616
0fcff4e3 2617static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
d60d7f1d
KH
2618{
2619 struct fw_ohci *ohci = fw_ohci(card);
a48777e0 2620 unsigned long flags;
d60d7f1d 2621
506f1a31 2622 switch (csr_offset) {
4ffb7a6a 2623 case CSR_STATE_CLEAR:
4ffb7a6a
CL
2624 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2625 reg_write(ohci, OHCI1394_LinkControlClear,
2626 OHCI1394_LinkControl_cycleMaster);
2627 flush_writes(ohci);
2628 }
c8a94ded
SR
2629 if (value & CSR_STATE_BIT_ABDICATE)
2630 ohci->csr_state_setclear_abdicate = false;
4ffb7a6a 2631 break;
4a9bde9b 2632
4ffb7a6a
CL
2633 case CSR_STATE_SET:
2634 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2635 reg_write(ohci, OHCI1394_LinkControlSet,
2636 OHCI1394_LinkControl_cycleMaster);
2637 flush_writes(ohci);
2638 }
c8a94ded
SR
2639 if (value & CSR_STATE_BIT_ABDICATE)
2640 ohci->csr_state_setclear_abdicate = true;
4ffb7a6a 2641 break;
d60d7f1d 2642
506f1a31
CL
2643 case CSR_NODE_IDS:
2644 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2645 flush_writes(ohci);
2646 break;
2647
9ab5071c
CL
2648 case CSR_CYCLE_TIME:
2649 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2650 reg_write(ohci, OHCI1394_IntEventSet,
2651 OHCI1394_cycleInconsistent);
2652 flush_writes(ohci);
2653 break;
2654
a48777e0
CL
2655 case CSR_BUS_TIME:
2656 spin_lock_irqsave(&ohci->lock, flags);
2657 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2658 spin_unlock_irqrestore(&ohci->lock, flags);
2659 break;
2660
27a2329f
CL
2661 case CSR_BUSY_TIMEOUT:
2662 value = (value & 0xf) | ((value & 0xf) << 4) |
2663 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2664 reg_write(ohci, OHCI1394_ATRetries, value);
2665 flush_writes(ohci);
2666 break;
2667
a1a1132b
CL
2668 case CSR_PRIORITY_BUDGET:
2669 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2670 flush_writes(ohci);
2671 break;
2672
506f1a31
CL
2673 default:
2674 WARN_ON(1);
2675 break;
2676 }
d60d7f1d
KH
2677}
2678
73864012 2679static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
1aa292bb 2680{
73864012 2681 u32 *ctx_hdr;
1aa292bb 2682
73864012 2683 if (ctx->header_length + ctx->base.header_size > PAGE_SIZE)
1aa292bb
DM
2684 return;
2685
73864012
CL
2686 ctx_hdr = ctx->header + ctx->header_length;
2687
1aa292bb 2688 /*
32c507f7
CL
2689 * The two iso header quadlets are byteswapped to little
2690 * endian by the controller, but we want to present them
2691 * as big endian for consistency with the bus endianness.
1aa292bb
DM
2692 */
2693 if (ctx->base.header_size > 0)
73864012 2694 ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
1aa292bb 2695 if (ctx->base.header_size > 4)
73864012 2696 ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
1aa292bb 2697 if (ctx->base.header_size > 8)
73864012 2698 memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
1aa292bb
DM
2699 ctx->header_length += ctx->base.header_size;
2700}
2701
a186b4a6
JW
2702static int handle_ir_packet_per_buffer(struct context *context,
2703 struct descriptor *d,
2704 struct descriptor *last)
2705{
2706 struct iso_context *ctx =
2707 container_of(context, struct iso_context, context);
bcee893c 2708 struct descriptor *pd;
a572e688 2709 u32 buffer_dma;
a186b4a6 2710 __le32 *ir_header;
bcee893c 2711 void *p;
a186b4a6 2712
872e330e 2713 for (pd = d; pd <= last; pd++)
bcee893c
DM
2714 if (pd->transfer_status)
2715 break;
bcee893c 2716 if (pd > last)
a186b4a6
JW
2717 /* Descriptor(s) not done yet, stop iteration */
2718 return 0;
2719
a572e688
CL
2720 while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
2721 d++;
2722 buffer_dma = le32_to_cpu(d->data_address);
2723 dma_sync_single_range_for_cpu(context->ohci->card.device,
2724 buffer_dma & PAGE_MASK,
2725 buffer_dma & ~PAGE_MASK,
2726 le16_to_cpu(d->req_count),
2727 DMA_FROM_DEVICE);
2728 }
2729
1aa292bb
DM
2730 p = last + 1;
2731 copy_iso_headers(ctx, p);
a186b4a6 2732
90fcc898 2733 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
bcee893c 2734 ir_header = (__le32 *) p;
872e330e
SR
2735 ctx->base.callback.sc(&ctx->base,
2736 le32_to_cpu(ir_header[0]) & 0xffff,
2737 ctx->header_length, ctx->header,
2738 ctx->base.callback_data);
a186b4a6
JW
2739 ctx->header_length = 0;
2740 }
2741
a186b4a6
JW
2742 return 1;
2743}
2744
872e330e
SR
2745/* d == last because each descriptor block is only a single descriptor. */
2746static int handle_ir_buffer_fill(struct context *context,
2747 struct descriptor *d,
2748 struct descriptor *last)
2749{
2750 struct iso_context *ctx =
2751 container_of(context, struct iso_context, context);
a572e688 2752 u32 buffer_dma;
872e330e 2753
0c0efbac 2754 if (last->res_count != 0)
872e330e
SR
2755 /* Descriptor(s) not done yet, stop iteration */
2756 return 0;
2757
a572e688
CL
2758 buffer_dma = le32_to_cpu(last->data_address);
2759 dma_sync_single_range_for_cpu(context->ohci->card.device,
2760 buffer_dma & PAGE_MASK,
2761 buffer_dma & ~PAGE_MASK,
2762 le16_to_cpu(last->req_count),
2763 DMA_FROM_DEVICE);
2764
90fcc898 2765 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
872e330e
SR
2766 ctx->base.callback.mc(&ctx->base,
2767 le32_to_cpu(last->data_address) +
0c0efbac 2768 le16_to_cpu(last->req_count),
872e330e
SR
2769 ctx->base.callback_data);
2770
2771 return 1;
2772}
2773
a572e688
CL
2774static inline void sync_it_packet_for_cpu(struct context *context,
2775 struct descriptor *pd)
2776{
2777 __le16 control;
2778 u32 buffer_dma;
2779
2780 /* only packets beginning with OUTPUT_MORE* have data buffers */
2781 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2782 return;
2783
2784 /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
2785 pd += 2;
2786
2787 /*
2788 * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
2789 * data buffer is in the context program's coherent page and must not
2790 * be synced.
2791 */
2792 if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
2793 (context->current_bus & PAGE_MASK)) {
2794 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2795 return;
2796 pd++;
2797 }
2798
2799 do {
2800 buffer_dma = le32_to_cpu(pd->data_address);
2801 dma_sync_single_range_for_cpu(context->ohci->card.device,
2802 buffer_dma & PAGE_MASK,
2803 buffer_dma & ~PAGE_MASK,
2804 le16_to_cpu(pd->req_count),
2805 DMA_TO_DEVICE);
2806 control = pd->control;
2807 pd++;
2808 } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
2809}
2810
30200739
KH
2811static int handle_it_packet(struct context *context,
2812 struct descriptor *d,
2813 struct descriptor *last)
ed568912 2814{
30200739
KH
2815 struct iso_context *ctx =
2816 container_of(context, struct iso_context, context);
31769cef 2817 struct descriptor *pd;
73864012 2818 __be32 *ctx_hdr;
373b2edd 2819
31769cef
JF
2820 for (pd = d; pd <= last; pd++)
2821 if (pd->transfer_status)
2822 break;
2823 if (pd > last)
2824 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
2825 return 0;
2826
a572e688
CL
2827 sync_it_packet_for_cpu(context, d);
2828
73864012
CL
2829 if (ctx->header_length + 4 < PAGE_SIZE) {
2830 ctx_hdr = ctx->header + ctx->header_length;
31769cef 2831 /* Present this value as big-endian to match the receive code */
73864012 2832 *ctx_hdr = cpu_to_be32(
31769cef
JF
2833 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2834 le16_to_cpu(pd->res_count));
2835 ctx->header_length += 4;
2836 }
90fcc898 2837 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
872e330e
SR
2838 ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
2839 ctx->header_length, ctx->header,
2840 ctx->base.callback_data);
31769cef
JF
2841 ctx->header_length = 0;
2842 }
30200739 2843 return 1;
ed568912
KH
2844}
2845
872e330e
SR
2846static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2847{
2848 u32 hi = channels >> 32, lo = channels;
2849
2850 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2851 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2852 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2853 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2854 mmiowb();
2855 ohci->mc_channels = channels;
2856}
2857
53dca511 2858static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 2859 int type, int channel, size_t header_size)
ed568912
KH
2860{
2861 struct fw_ohci *ohci = fw_ohci(card);
872e330e
SR
2862 struct iso_context *uninitialized_var(ctx);
2863 descriptor_callback_t uninitialized_var(callback);
2864 u64 *uninitialized_var(channels);
2865 u32 *uninitialized_var(mask), uninitialized_var(regs);
ed568912 2866 unsigned long flags;
872e330e 2867 int index, ret = -EBUSY;
ed568912 2868
872e330e 2869 spin_lock_irqsave(&ohci->lock, flags);
ed568912 2870
872e330e
SR
2871 switch (type) {
2872 case FW_ISO_CONTEXT_TRANSMIT:
2873 mask = &ohci->it_context_mask;
30200739 2874 callback = handle_it_packet;
872e330e
SR
2875 index = ffs(*mask) - 1;
2876 if (index >= 0) {
2877 *mask &= ~(1 << index);
2878 regs = OHCI1394_IsoXmitContextBase(index);
2879 ctx = &ohci->it_context_list[index];
2880 }
2881 break;
2882
2883 case FW_ISO_CONTEXT_RECEIVE:
4817ed24 2884 channels = &ohci->ir_context_channels;
872e330e 2885 mask = &ohci->ir_context_mask;
6498ba04 2886 callback = handle_ir_packet_per_buffer;
872e330e
SR
2887 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2888 if (index >= 0) {
2889 *channels &= ~(1ULL << channel);
2890 *mask &= ~(1 << index);
2891 regs = OHCI1394_IsoRcvContextBase(index);
2892 ctx = &ohci->ir_context_list[index];
2893 }
2894 break;
ed568912 2895
872e330e
SR
2896 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2897 mask = &ohci->ir_context_mask;
2898 callback = handle_ir_buffer_fill;
2899 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2900 if (index >= 0) {
2901 ohci->mc_allocated = true;
2902 *mask &= ~(1 << index);
2903 regs = OHCI1394_IsoRcvContextBase(index);
2904 ctx = &ohci->ir_context_list[index];
2905 }
2906 break;
2907
2908 default:
2909 index = -1;
2910 ret = -ENOSYS;
4817ed24 2911 }
872e330e 2912
ed568912
KH
2913 spin_unlock_irqrestore(&ohci->lock, flags);
2914
2915 if (index < 0)
872e330e 2916 return ERR_PTR(ret);
373b2edd 2917
2d826cc5 2918 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2919 ctx->header_length = 0;
2920 ctx->header = (void *) __get_free_page(GFP_KERNEL);
872e330e
SR
2921 if (ctx->header == NULL) {
2922 ret = -ENOMEM;
9b32d5f3 2923 goto out;
872e330e 2924 }
2dbd7d7e
SR
2925 ret = context_init(&ctx->context, ohci, regs, callback);
2926 if (ret < 0)
9b32d5f3 2927 goto out_with_header;
ed568912 2928
872e330e
SR
2929 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2930 set_multichannel_mask(ohci, 0);
2931
ed568912 2932 return &ctx->base;
9b32d5f3
KH
2933
2934 out_with_header:
2935 free_page((unsigned long)ctx->header);
2936 out:
2937 spin_lock_irqsave(&ohci->lock, flags);
872e330e
SR
2938
2939 switch (type) {
2940 case FW_ISO_CONTEXT_RECEIVE:
2941 *channels |= 1ULL << channel;
2942 break;
2943
2944 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2945 ohci->mc_allocated = false;
2946 break;
2947 }
9b32d5f3 2948 *mask |= 1 << index;
872e330e 2949
9b32d5f3
KH
2950 spin_unlock_irqrestore(&ohci->lock, flags);
2951
2dbd7d7e 2952 return ERR_PTR(ret);
ed568912
KH
2953}
2954
eb0306ea
KH
2955static int ohci_start_iso(struct fw_iso_context *base,
2956 s32 cycle, u32 sync, u32 tags)
ed568912 2957{
373b2edd 2958 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2959 struct fw_ohci *ohci = ctx->context.ohci;
872e330e 2960 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
ed568912
KH
2961 int index;
2962
44b74d90
CL
2963 /* the controller cannot start without any queued packets */
2964 if (ctx->context.last->branch_address == 0)
2965 return -ENODATA;
2966
872e330e
SR
2967 switch (ctx->base.type) {
2968 case FW_ISO_CONTEXT_TRANSMIT:
295e3feb 2969 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2970 match = 0;
2971 if (cycle >= 0)
2972 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2973 (cycle & 0x7fff) << 16;
21efb3cf 2974
295e3feb
KH
2975 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2976 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2977 context_run(&ctx->context, match);
872e330e
SR
2978 break;
2979
2980 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2981 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2982 /* fall through */
2983 case FW_ISO_CONTEXT_RECEIVE:
295e3feb 2984 index = ctx - ohci->ir_context_list;
8a2f7d93
KH
2985 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2986 if (cycle >= 0) {
2987 match |= (cycle & 0x07fff) << 12;
2988 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2989 }
ed568912 2990
295e3feb
KH
2991 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2992 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2993 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2994 context_run(&ctx->context, control);
dd23736e
ML
2995
2996 ctx->sync = sync;
2997 ctx->tags = tags;
2998
872e330e 2999 break;
295e3feb 3000 }
ed568912
KH
3001
3002 return 0;
3003}
3004
b8295668
KH
3005static int ohci_stop_iso(struct fw_iso_context *base)
3006{
3007 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 3008 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
3009 int index;
3010
872e330e
SR
3011 switch (ctx->base.type) {
3012 case FW_ISO_CONTEXT_TRANSMIT:
b8295668
KH
3013 index = ctx - ohci->it_context_list;
3014 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
872e330e
SR
3015 break;
3016
3017 case FW_ISO_CONTEXT_RECEIVE:
3018 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
b8295668
KH
3019 index = ctx - ohci->ir_context_list;
3020 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
872e330e 3021 break;
b8295668
KH
3022 }
3023 flush_writes(ohci);
3024 context_stop(&ctx->context);
e81cbebd 3025 tasklet_kill(&ctx->context.tasklet);
b8295668
KH
3026
3027 return 0;
3028}
3029
ed568912
KH
3030static void ohci_free_iso_context(struct fw_iso_context *base)
3031{
3032 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 3033 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
3034 unsigned long flags;
3035 int index;
3036
b8295668
KH
3037 ohci_stop_iso(base);
3038 context_release(&ctx->context);
9b32d5f3 3039 free_page((unsigned long)ctx->header);
b8295668 3040
ed568912
KH
3041 spin_lock_irqsave(&ohci->lock, flags);
3042
872e330e
SR
3043 switch (base->type) {
3044 case FW_ISO_CONTEXT_TRANSMIT:
ed568912 3045 index = ctx - ohci->it_context_list;
ed568912 3046 ohci->it_context_mask |= 1 << index;
872e330e
SR
3047 break;
3048
3049 case FW_ISO_CONTEXT_RECEIVE:
ed568912 3050 index = ctx - ohci->ir_context_list;
ed568912 3051 ohci->ir_context_mask |= 1 << index;
4817ed24 3052 ohci->ir_context_channels |= 1ULL << base->channel;
872e330e
SR
3053 break;
3054
3055 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3056 index = ctx - ohci->ir_context_list;
3057 ohci->ir_context_mask |= 1 << index;
3058 ohci->ir_context_channels |= ohci->mc_channels;
3059 ohci->mc_channels = 0;
3060 ohci->mc_allocated = false;
3061 break;
ed568912 3062 }
ed568912
KH
3063
3064 spin_unlock_irqrestore(&ohci->lock, flags);
3065}
3066
872e330e
SR
3067static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
3068{
3069 struct fw_ohci *ohci = fw_ohci(base->card);
3070 unsigned long flags;
3071 int ret;
3072
3073 switch (base->type) {
3074 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3075
3076 spin_lock_irqsave(&ohci->lock, flags);
3077
3078 /* Don't allow multichannel to grab other contexts' channels. */
3079 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
3080 *channels = ohci->ir_context_channels;
3081 ret = -EBUSY;
3082 } else {
3083 set_multichannel_mask(ohci, *channels);
3084 ret = 0;
3085 }
3086
3087 spin_unlock_irqrestore(&ohci->lock, flags);
3088
3089 break;
3090 default:
3091 ret = -EINVAL;
3092 }
3093
3094 return ret;
3095}
3096
dd23736e
ML
3097#ifdef CONFIG_PM
3098static void ohci_resume_iso_dma(struct fw_ohci *ohci)
3099{
3100 int i;
3101 struct iso_context *ctx;
3102
3103 for (i = 0 ; i < ohci->n_ir ; i++) {
3104 ctx = &ohci->ir_context_list[i];
693a50b5 3105 if (ctx->context.running)
dd23736e
ML
3106 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3107 }
3108
3109 for (i = 0 ; i < ohci->n_it ; i++) {
3110 ctx = &ohci->it_context_list[i];
693a50b5 3111 if (ctx->context.running)
dd23736e
ML
3112 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3113 }
3114}
3115#endif
3116
872e330e
SR
3117static int queue_iso_transmit(struct iso_context *ctx,
3118 struct fw_iso_packet *packet,
3119 struct fw_iso_buffer *buffer,
3120 unsigned long payload)
ed568912 3121{
30200739 3122 struct descriptor *d, *last, *pd;
ed568912
KH
3123 struct fw_iso_packet *p;
3124 __le32 *header;
9aad8125 3125 dma_addr_t d_bus, page_bus;
ed568912
KH
3126 u32 z, header_z, payload_z, irq;
3127 u32 payload_index, payload_end_index, next_page_index;
30200739 3128 int page, end_page, i, length, offset;
ed568912 3129
ed568912 3130 p = packet;
9aad8125 3131 payload_index = payload;
ed568912
KH
3132
3133 if (p->skip)
3134 z = 1;
3135 else
3136 z = 2;
3137 if (p->header_length > 0)
3138 z++;
3139
3140 /* Determine the first page the payload isn't contained in. */
3141 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
3142 if (p->payload_length > 0)
3143 payload_z = end_page - (payload_index >> PAGE_SHIFT);
3144 else
3145 payload_z = 0;
3146
3147 z += payload_z;
3148
3149 /* Get header size in number of descriptors. */
2d826cc5 3150 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 3151
30200739
KH
3152 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
3153 if (d == NULL)
3154 return -ENOMEM;
ed568912
KH
3155
3156 if (!p->skip) {
a77754a7 3157 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912 3158 d[0].req_count = cpu_to_le16(8);
7f51a100
CL
3159 /*
3160 * Link the skip address to this descriptor itself. This causes
3161 * a context to skip a cycle whenever lost cycles or FIFO
3162 * overruns occur, without dropping the data. The application
3163 * should then decide whether this is an error condition or not.
3164 * FIXME: Make the context's cycle-lost behaviour configurable?
3165 */
3166 d[0].branch_address = cpu_to_le32(d_bus | z);
ed568912
KH
3167
3168 header = (__le32 *) &d[1];
a77754a7
KH
3169 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
3170 IT_HEADER_TAG(p->tag) |
3171 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
3172 IT_HEADER_CHANNEL(ctx->base.channel) |
3173 IT_HEADER_SPEED(ctx->base.speed));
ed568912 3174 header[1] =
a77754a7 3175 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
3176 p->payload_length));
3177 }
3178
3179 if (p->header_length > 0) {
3180 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 3181 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
3182 memcpy(&d[z], p->header, p->header_length);
3183 }
3184
3185 pd = d + z - payload_z;
3186 payload_end_index = payload_index + p->payload_length;
3187 for (i = 0; i < payload_z; i++) {
3188 page = payload_index >> PAGE_SHIFT;
3189 offset = payload_index & ~PAGE_MASK;
3190 next_page_index = (page + 1) << PAGE_SHIFT;
3191 length =
3192 min(next_page_index, payload_end_index) - payload_index;
3193 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
3194
3195 page_bus = page_private(buffer->pages[page]);
3196 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912 3197
a572e688
CL
3198 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3199 page_bus, offset, length,
3200 DMA_TO_DEVICE);
3201
ed568912
KH
3202 payload_index += length;
3203 }
3204
ed568912 3205 if (p->interrupt)
a77754a7 3206 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 3207 else
a77754a7 3208 irq = DESCRIPTOR_NO_IRQ;
ed568912 3209
30200739 3210 last = z == 2 ? d : d + z - 1;
a77754a7
KH
3211 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
3212 DESCRIPTOR_STATUS |
3213 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 3214 irq);
ed568912 3215
30200739 3216 context_append(&ctx->context, d, z, header_z);
ed568912
KH
3217
3218 return 0;
3219}
373b2edd 3220
872e330e
SR
3221static int queue_iso_packet_per_buffer(struct iso_context *ctx,
3222 struct fw_iso_packet *packet,
3223 struct fw_iso_buffer *buffer,
3224 unsigned long payload)
a186b4a6 3225{
a572e688 3226 struct device *device = ctx->context.ohci->card.device;
8c0c0cc2 3227 struct descriptor *d, *pd;
a186b4a6
JW
3228 dma_addr_t d_bus, page_bus;
3229 u32 z, header_z, rest;
bcee893c
DM
3230 int i, j, length;
3231 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
3232
3233 /*
1aa292bb
DM
3234 * The OHCI controller puts the isochronous header and trailer in the
3235 * buffer, so we need at least 8 bytes.
a186b4a6 3236 */
872e330e 3237 packet_count = packet->header_length / ctx->base.header_size;
1aa292bb 3238 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
3239
3240 /* Get header size in number of descriptors. */
3241 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
3242 page = payload >> PAGE_SHIFT;
3243 offset = payload & ~PAGE_MASK;
872e330e 3244 payload_per_buffer = packet->payload_length / packet_count;
a186b4a6
JW
3245
3246 for (i = 0; i < packet_count; i++) {
3247 /* d points to the header descriptor */
bcee893c 3248 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 3249 d = context_get_descriptors(&ctx->context,
bcee893c 3250 z + header_z, &d_bus);
a186b4a6
JW
3251 if (d == NULL)
3252 return -ENOMEM;
3253
bcee893c
DM
3254 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3255 DESCRIPTOR_INPUT_MORE);
872e330e 3256 if (packet->skip && i == 0)
bcee893c 3257 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
3258 d->req_count = cpu_to_le16(header_size);
3259 d->res_count = d->req_count;
bcee893c 3260 d->transfer_status = 0;
a186b4a6
JW
3261 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3262
bcee893c 3263 rest = payload_per_buffer;
8c0c0cc2 3264 pd = d;
bcee893c 3265 for (j = 1; j < z; j++) {
8c0c0cc2 3266 pd++;
bcee893c
DM
3267 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3268 DESCRIPTOR_INPUT_MORE);
3269
3270 if (offset + rest < PAGE_SIZE)
3271 length = rest;
3272 else
3273 length = PAGE_SIZE - offset;
3274 pd->req_count = cpu_to_le16(length);
3275 pd->res_count = pd->req_count;
3276 pd->transfer_status = 0;
3277
3278 page_bus = page_private(buffer->pages[page]);
3279 pd->data_address = cpu_to_le32(page_bus + offset);
3280
a572e688
CL
3281 dma_sync_single_range_for_device(device, page_bus,
3282 offset, length,
3283 DMA_FROM_DEVICE);
3284
bcee893c
DM
3285 offset = (offset + length) & ~PAGE_MASK;
3286 rest -= length;
3287 if (offset == 0)
3288 page++;
3289 }
a186b4a6
JW
3290 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3291 DESCRIPTOR_INPUT_LAST |
3292 DESCRIPTOR_BRANCH_ALWAYS);
872e330e 3293 if (packet->interrupt && i == packet_count - 1)
a186b4a6
JW
3294 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3295
a186b4a6
JW
3296 context_append(&ctx->context, d, z, header_z);
3297 }
3298
3299 return 0;
3300}
3301
872e330e
SR
3302static int queue_iso_buffer_fill(struct iso_context *ctx,
3303 struct fw_iso_packet *packet,
3304 struct fw_iso_buffer *buffer,
3305 unsigned long payload)
3306{
3307 struct descriptor *d;
3308 dma_addr_t d_bus, page_bus;
3309 int page, offset, rest, z, i, length;
3310
3311 page = payload >> PAGE_SHIFT;
3312 offset = payload & ~PAGE_MASK;
3313 rest = packet->payload_length;
3314
3315 /* We need one descriptor for each page in the buffer. */
3316 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3317
3318 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3319 return -EFAULT;
3320
3321 for (i = 0; i < z; i++) {
3322 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3323 if (d == NULL)
3324 return -ENOMEM;
3325
3326 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3327 DESCRIPTOR_BRANCH_ALWAYS);
3328 if (packet->skip && i == 0)
3329 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3330 if (packet->interrupt && i == z - 1)
3331 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3332
3333 if (offset + rest < PAGE_SIZE)
3334 length = rest;
3335 else
3336 length = PAGE_SIZE - offset;
3337 d->req_count = cpu_to_le16(length);
3338 d->res_count = d->req_count;
3339 d->transfer_status = 0;
3340
3341 page_bus = page_private(buffer->pages[page]);
3342 d->data_address = cpu_to_le32(page_bus + offset);
3343
a572e688
CL
3344 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3345 page_bus, offset, length,
3346 DMA_FROM_DEVICE);
3347
872e330e
SR
3348 rest -= length;
3349 offset = 0;
3350 page++;
3351
3352 context_append(&ctx->context, d, 1, 0);
3353 }
3354
3355 return 0;
3356}
3357
53dca511
SR
3358static int ohci_queue_iso(struct fw_iso_context *base,
3359 struct fw_iso_packet *packet,
3360 struct fw_iso_buffer *buffer,
3361 unsigned long payload)
295e3feb 3362{
e364cf4e 3363 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 3364 unsigned long flags;
872e330e 3365 int ret = -ENOSYS;
e364cf4e 3366
fe5ca634 3367 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
872e330e
SR
3368 switch (base->type) {
3369 case FW_ISO_CONTEXT_TRANSMIT:
3370 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3371 break;
3372 case FW_ISO_CONTEXT_RECEIVE:
3373 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3374 break;
3375 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3376 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3377 break;
3378 }
fe5ca634
DM
3379 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3380
2dbd7d7e 3381 return ret;
295e3feb
KH
3382}
3383
13882a82
CL
3384static void ohci_flush_queue_iso(struct fw_iso_context *base)
3385{
3386 struct context *ctx =
3387 &container_of(base, struct iso_context, base)->context;
3388
3389 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
13882a82
CL
3390}
3391
21ebcd12 3392static const struct fw_card_driver ohci_driver = {
ed568912 3393 .enable = ohci_enable,
02d37bed 3394 .read_phy_reg = ohci_read_phy_reg,
ed568912
KH
3395 .update_phy_reg = ohci_update_phy_reg,
3396 .set_config_rom = ohci_set_config_rom,
3397 .send_request = ohci_send_request,
3398 .send_response = ohci_send_response,
730c32f5 3399 .cancel_packet = ohci_cancel_packet,
ed568912 3400 .enable_phys_dma = ohci_enable_phys_dma,
0fcff4e3
SR
3401 .read_csr = ohci_read_csr,
3402 .write_csr = ohci_write_csr,
ed568912
KH
3403
3404 .allocate_iso_context = ohci_allocate_iso_context,
3405 .free_iso_context = ohci_free_iso_context,
872e330e 3406 .set_iso_channels = ohci_set_iso_channels,
ed568912 3407 .queue_iso = ohci_queue_iso,
13882a82 3408 .flush_queue_iso = ohci_flush_queue_iso,
69cdb726 3409 .start_iso = ohci_start_iso,
b8295668 3410 .stop_iso = ohci_stop_iso,
ed568912
KH
3411};
3412
ea8d006b 3413#ifdef CONFIG_PPC_PMAC
5da3dac8 3414static void pmac_ohci_on(struct pci_dev *dev)
2ed0f181 3415{
ea8d006b
SR
3416 if (machine_is(powermac)) {
3417 struct device_node *ofn = pci_device_to_OF_node(dev);
3418
3419 if (ofn) {
3420 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3421 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3422 }
3423 }
2ed0f181
SR
3424}
3425
5da3dac8 3426static void pmac_ohci_off(struct pci_dev *dev)
2ed0f181
SR
3427{
3428 if (machine_is(powermac)) {
3429 struct device_node *ofn = pci_device_to_OF_node(dev);
3430
3431 if (ofn) {
3432 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3433 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3434 }
3435 }
3436}
3437#else
5da3dac8
SR
3438static inline void pmac_ohci_on(struct pci_dev *dev) {}
3439static inline void pmac_ohci_off(struct pci_dev *dev) {}
ea8d006b
SR
3440#endif /* CONFIG_PPC_PMAC */
3441
53dca511
SR
3442static int __devinit pci_probe(struct pci_dev *dev,
3443 const struct pci_device_id *ent)
2ed0f181
SR
3444{
3445 struct fw_ohci *ohci;
aa0170ff 3446 u32 bus_options, max_receive, link_speed, version;
2ed0f181 3447 u64 guid;
dd23736e 3448 int i, err;
2ed0f181
SR
3449 size_t size;
3450
7f7e3711
SR
3451 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3452 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3453 return -ENOSYS;
3454 }
3455
2d826cc5 3456 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 3457 if (ohci == NULL) {
7007a076
SR
3458 err = -ENOMEM;
3459 goto fail;
ed568912
KH
3460 }
3461
3462 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3463
5da3dac8 3464 pmac_ohci_on(dev);
130d5496 3465
d79406dd
KH
3466 err = pci_enable_device(dev);
3467 if (err) {
64d21720 3468 dev_err(&dev->dev, "failed to enable OHCI hardware\n");
bd7dee63 3469 goto fail_free;
ed568912
KH
3470 }
3471
3472 pci_set_master(dev);
3473 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3474 pci_set_drvdata(dev, ohci);
3475
3476 spin_lock_init(&ohci->lock);
02d37bed 3477 mutex_init(&ohci->phy_reg_mutex);
ed568912 3478
2d7a36e2 3479 INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
ed568912 3480
d79406dd
KH
3481 err = pci_request_region(dev, 0, ohci_driver_name);
3482 if (err) {
64d21720 3483 dev_err(&dev->dev, "MMIO resource unavailable\n");
d79406dd 3484 goto fail_disable;
ed568912
KH
3485 }
3486
3487 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3488 if (ohci->registers == NULL) {
64d21720 3489 dev_err(&dev->dev, "failed to remap registers\n");
d79406dd
KH
3490 err = -ENXIO;
3491 goto fail_iomem;
ed568912
KH
3492 }
3493
4a635593 3494 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
9993e0fe
SR
3495 if ((ohci_quirks[i].vendor == dev->vendor) &&
3496 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3497 ohci_quirks[i].device == dev->device) &&
3498 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3499 ohci_quirks[i].revision >= dev->revision)) {
4a635593
SR
3500 ohci->quirks = ohci_quirks[i].flags;
3501 break;
3502 }
3e9cc2f3
SR
3503 if (param_quirks)
3504 ohci->quirks = param_quirks;
b677532b 3505
ec766a79
CL
3506 /*
3507 * Because dma_alloc_coherent() allocates at least one page,
3508 * we save space by using a common buffer for the AR request/
3509 * response descriptors and the self IDs buffer.
3510 */
3511 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3512 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3513 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3514 PAGE_SIZE,
3515 &ohci->misc_buffer_bus,
3516 GFP_KERNEL);
3517 if (!ohci->misc_buffer) {
3518 err = -ENOMEM;
3519 goto fail_iounmap;
3520 }
3521
3522 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
7a39d8b8
CL
3523 OHCI1394_AsReqRcvContextControlSet);
3524 if (err < 0)
ec766a79 3525 goto fail_misc_buf;
ed568912 3526
ec766a79 3527 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
7a39d8b8
CL
3528 OHCI1394_AsRspRcvContextControlSet);
3529 if (err < 0)
3530 goto fail_arreq_ctx;
ed568912 3531
c088ab30
CL
3532 err = context_init(&ohci->at_request_ctx, ohci,
3533 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3534 if (err < 0)
3535 goto fail_arrsp_ctx;
ed568912 3536
c088ab30
CL
3537 err = context_init(&ohci->at_response_ctx, ohci,
3538 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3539 if (err < 0)
3540 goto fail_atreq_ctx;
ed568912 3541
ed568912 3542 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
4802f16d 3543 ohci->ir_context_channels = ~0ULL;
f117a3e3 3544 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
ed568912 3545 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
f117a3e3 3546 ohci->ir_context_mask = ohci->ir_context_support;
dd23736e
ML
3547 ohci->n_ir = hweight32(ohci->ir_context_mask);
3548 size = sizeof(struct iso_context) * ohci->n_ir;
4802f16d 3549 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
3550
3551 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
f117a3e3 3552 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
ed568912 3553 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
f117a3e3 3554 ohci->it_context_mask = ohci->it_context_support;
dd23736e
ML
3555 ohci->n_it = hweight32(ohci->it_context_mask);
3556 size = sizeof(struct iso_context) * ohci->n_it;
4802f16d 3557 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
3558
3559 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 3560 err = -ENOMEM;
7007a076 3561 goto fail_contexts;
ed568912
KH
3562 }
3563
ec766a79
CL
3564 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3565 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
ed568912 3566
ed568912
KH
3567 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3568 max_receive = (bus_options >> 12) & 0xf;
3569 link_speed = bus_options & 0x7;
3570 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3571 reg_read(ohci, OHCI1394_GUIDLo);
3572
d79406dd 3573 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 3574 if (err)
ec766a79 3575 goto fail_contexts;
ed568912 3576
6fdb2ee2 3577 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
64d21720
SR
3578 dev_notice(&dev->dev,
3579 "added OHCI v%x.%x device as card %d, "
6fdb2ee2 3580 "%d IR + %d IT contexts, quirks 0x%x\n",
64d21720 3581 version >> 16, version & 0xff, ohci->card.index,
dd23736e 3582 ohci->n_ir, ohci->n_it, ohci->quirks);
e1eff7a3 3583
ed568912 3584 return 0;
d79406dd 3585
7007a076 3586 fail_contexts:
d79406dd 3587 kfree(ohci->ir_context_list);
7007a076
SR
3588 kfree(ohci->it_context_list);
3589 context_release(&ohci->at_response_ctx);
c088ab30 3590 fail_atreq_ctx:
7007a076 3591 context_release(&ohci->at_request_ctx);
c088ab30 3592 fail_arrsp_ctx:
7007a076 3593 ar_context_release(&ohci->ar_response_ctx);
7a39d8b8 3594 fail_arreq_ctx:
7007a076 3595 ar_context_release(&ohci->ar_request_ctx);
ec766a79
CL
3596 fail_misc_buf:
3597 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3598 ohci->misc_buffer, ohci->misc_buffer_bus);
7a39d8b8 3599 fail_iounmap:
d79406dd
KH
3600 pci_iounmap(dev, ohci->registers);
3601 fail_iomem:
3602 pci_release_region(dev, 0);
3603 fail_disable:
3604 pci_disable_device(dev);
bd7dee63 3605 fail_free:
d838d2c0 3606 kfree(ohci);
5da3dac8 3607 pmac_ohci_off(dev);
7007a076
SR
3608 fail:
3609 if (err == -ENOMEM)
64d21720 3610 dev_err(&dev->dev, "out of memory\n");
d79406dd
KH
3611
3612 return err;
ed568912
KH
3613}
3614
3615static void pci_remove(struct pci_dev *dev)
3616{
3617 struct fw_ohci *ohci;
3618
3619 ohci = pci_get_drvdata(dev);
e254a4b4
KH
3620 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3621 flush_writes(ohci);
2d7a36e2 3622 cancel_work_sync(&ohci->bus_reset_work);
ed568912
KH
3623 fw_core_remove_card(&ohci->card);
3624
c781c06d
KH
3625 /*
3626 * FIXME: Fail all pending packets here, now that the upper
3627 * layers can't queue any more.
3628 */
ed568912
KH
3629
3630 software_reset(ohci);
3631 free_irq(dev->irq, ohci);
a55709ba
JF
3632
3633 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3634 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3635 ohci->next_config_rom, ohci->next_config_rom_bus);
3636 if (ohci->config_rom)
3637 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3638 ohci->config_rom, ohci->config_rom_bus);
a55709ba
JF
3639 ar_context_release(&ohci->ar_request_ctx);
3640 ar_context_release(&ohci->ar_response_ctx);
ec766a79
CL
3641 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3642 ohci->misc_buffer, ohci->misc_buffer_bus);
a55709ba
JF
3643 context_release(&ohci->at_request_ctx);
3644 context_release(&ohci->at_response_ctx);
d79406dd
KH
3645 kfree(ohci->it_context_list);
3646 kfree(ohci->ir_context_list);
262444ee 3647 pci_disable_msi(dev);
d79406dd
KH
3648 pci_iounmap(dev, ohci->registers);
3649 pci_release_region(dev, 0);
3650 pci_disable_device(dev);
d838d2c0 3651 kfree(ohci);
5da3dac8 3652 pmac_ohci_off(dev);
ea8d006b 3653
64d21720 3654 dev_notice(&dev->dev, "removed fw-ohci device\n");
ed568912
KH
3655}
3656
2aef469a 3657#ifdef CONFIG_PM
2ed0f181 3658static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 3659{
2ed0f181 3660 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
3661 int err;
3662
3663 software_reset(ohci);
2ed0f181 3664 free_irq(dev->irq, ohci);
262444ee 3665 pci_disable_msi(dev);
2ed0f181 3666 err = pci_save_state(dev);
2aef469a 3667 if (err) {
64d21720 3668 dev_err(&dev->dev, "pci_save_state failed\n");
2aef469a
KH
3669 return err;
3670 }
2ed0f181 3671 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428 3672 if (err)
64d21720 3673 dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
5da3dac8 3674 pmac_ohci_off(dev);
ea8d006b 3675
2aef469a
KH
3676 return 0;
3677}
3678
2ed0f181 3679static int pci_resume(struct pci_dev *dev)
2aef469a 3680{
2ed0f181 3681 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
3682 int err;
3683
5da3dac8 3684 pmac_ohci_on(dev);
2ed0f181
SR
3685 pci_set_power_state(dev, PCI_D0);
3686 pci_restore_state(dev);
3687 err = pci_enable_device(dev);
2aef469a 3688 if (err) {
64d21720 3689 dev_err(&dev->dev, "pci_enable_device failed\n");
2aef469a
KH
3690 return err;
3691 }
3692
8662b6b0
ML
3693 /* Some systems don't setup GUID register on resume from ram */
3694 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3695 !reg_read(ohci, OHCI1394_GUIDHi)) {
3696 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3697 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3698 }
3699
dd23736e 3700 err = ohci_enable(&ohci->card, NULL, 0);
dd23736e
ML
3701 if (err)
3702 return err;
3703
3704 ohci_resume_iso_dma(ohci);
693a50b5 3705
dd23736e 3706 return 0;
2aef469a
KH
3707}
3708#endif
3709
a67483d2 3710static const struct pci_device_id pci_table[] = {
ed568912
KH
3711 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3712 { }
3713};
3714
3715MODULE_DEVICE_TABLE(pci, pci_table);
3716
3717static struct pci_driver fw_ohci_pci_driver = {
3718 .name = ohci_driver_name,
3719 .id_table = pci_table,
3720 .probe = pci_probe,
3721 .remove = pci_remove,
2aef469a
KH
3722#ifdef CONFIG_PM
3723 .resume = pci_resume,
3724 .suspend = pci_suspend,
3725#endif
ed568912
KH
3726};
3727
3728MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3729MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3730MODULE_LICENSE("GPL");
3731
1e4c7b0d
OH
3732/* Provide a module alias so root-on-sbp2 initrds don't break. */
3733#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3734MODULE_ALIAS("ohci1394");
3735#endif
3736
ed568912
KH
3737static int __init fw_ohci_init(void)
3738{
3739 return pci_register_driver(&fw_ohci_pci_driver);
3740}
3741
3742static void __exit fw_ohci_cleanup(void)
3743{
3744 pci_unregister_driver(&fw_ohci_pci_driver);
3745}
3746
3747module_init(fw_ohci_init);
3748module_exit(fw_ohci_cleanup);
This page took 0.575569 seconds and 5 git commands to generate.